siena.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2006-2010 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. #include <linux/bitops.h>
  11. #include <linux/delay.h>
  12. #include <linux/pci.h>
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/random.h>
  16. #include "net_driver.h"
  17. #include "bitfield.h"
  18. #include "efx.h"
  19. #include "nic.h"
  20. #include "spi.h"
  21. #include "regs.h"
  22. #include "io.h"
  23. #include "phy.h"
  24. #include "workarounds.h"
  25. #include "mcdi.h"
  26. #include "mcdi_pcol.h"
  27. #include "selftest.h"
  28. /* Hardware control for SFC9000 family including SFL9021 (aka Siena). */
  29. static void siena_init_wol(struct efx_nic *efx);
  30. static int siena_reset_hw(struct efx_nic *efx, enum reset_type method);
  31. static void siena_push_irq_moderation(struct efx_channel *channel)
  32. {
  33. efx_dword_t timer_cmd;
  34. if (channel->irq_moderation)
  35. EFX_POPULATE_DWORD_2(timer_cmd,
  36. FRF_CZ_TC_TIMER_MODE,
  37. FFE_CZ_TIMER_MODE_INT_HLDOFF,
  38. FRF_CZ_TC_TIMER_VAL,
  39. channel->irq_moderation - 1);
  40. else
  41. EFX_POPULATE_DWORD_2(timer_cmd,
  42. FRF_CZ_TC_TIMER_MODE,
  43. FFE_CZ_TIMER_MODE_DIS,
  44. FRF_CZ_TC_TIMER_VAL, 0);
  45. efx_writed_page_locked(channel->efx, &timer_cmd, FR_BZ_TIMER_COMMAND_P0,
  46. channel->channel);
  47. }
  48. static int siena_mdio_write(struct net_device *net_dev,
  49. int prtad, int devad, u16 addr, u16 value)
  50. {
  51. struct efx_nic *efx = netdev_priv(net_dev);
  52. uint32_t status;
  53. int rc;
  54. rc = efx_mcdi_mdio_write(efx, efx->mdio_bus, prtad, devad,
  55. addr, value, &status);
  56. if (rc)
  57. return rc;
  58. if (status != MC_CMD_MDIO_STATUS_GOOD)
  59. return -EIO;
  60. return 0;
  61. }
  62. static int siena_mdio_read(struct net_device *net_dev,
  63. int prtad, int devad, u16 addr)
  64. {
  65. struct efx_nic *efx = netdev_priv(net_dev);
  66. uint16_t value;
  67. uint32_t status;
  68. int rc;
  69. rc = efx_mcdi_mdio_read(efx, efx->mdio_bus, prtad, devad,
  70. addr, &value, &status);
  71. if (rc)
  72. return rc;
  73. if (status != MC_CMD_MDIO_STATUS_GOOD)
  74. return -EIO;
  75. return (int)value;
  76. }
  77. /* This call is responsible for hooking in the MAC and PHY operations */
  78. static int siena_probe_port(struct efx_nic *efx)
  79. {
  80. int rc;
  81. /* Hook in PHY operations table */
  82. efx->phy_op = &efx_mcdi_phy_ops;
  83. /* Set up MDIO structure for PHY */
  84. efx->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
  85. efx->mdio.mdio_read = siena_mdio_read;
  86. efx->mdio.mdio_write = siena_mdio_write;
  87. /* Fill out MDIO structure, loopback modes, and initial link state */
  88. rc = efx->phy_op->probe(efx);
  89. if (rc != 0)
  90. return rc;
  91. /* Allocate buffer for stats */
  92. rc = efx_nic_alloc_buffer(efx, &efx->stats_buffer,
  93. MC_CMD_MAC_NSTATS * sizeof(u64));
  94. if (rc)
  95. return rc;
  96. netif_dbg(efx, probe, efx->net_dev,
  97. "stats buffer at %llx (virt %p phys %llx)\n",
  98. (u64)efx->stats_buffer.dma_addr,
  99. efx->stats_buffer.addr,
  100. (u64)virt_to_phys(efx->stats_buffer.addr));
  101. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 1);
  102. return 0;
  103. }
  104. static void siena_remove_port(struct efx_nic *efx)
  105. {
  106. efx->phy_op->remove(efx);
  107. efx_nic_free_buffer(efx, &efx->stats_buffer);
  108. }
  109. static const struct efx_nic_register_test siena_register_tests[] = {
  110. { FR_AZ_ADR_REGION,
  111. EFX_OWORD32(0x0003FFFF, 0x0003FFFF, 0x0003FFFF, 0x0003FFFF) },
  112. { FR_CZ_USR_EV_CFG,
  113. EFX_OWORD32(0x000103FF, 0x00000000, 0x00000000, 0x00000000) },
  114. { FR_AZ_RX_CFG,
  115. EFX_OWORD32(0xFFFFFFFE, 0xFFFFFFFF, 0x0003FFFF, 0x00000000) },
  116. { FR_AZ_TX_CFG,
  117. EFX_OWORD32(0x7FFF0037, 0xFFFF8000, 0xFFFFFFFF, 0x03FFFFFF) },
  118. { FR_AZ_TX_RESERVED,
  119. EFX_OWORD32(0xFFFEFE80, 0x1FFFFFFF, 0x020000FE, 0x007FFFFF) },
  120. { FR_AZ_SRM_TX_DC_CFG,
  121. EFX_OWORD32(0x001FFFFF, 0x00000000, 0x00000000, 0x00000000) },
  122. { FR_AZ_RX_DC_CFG,
  123. EFX_OWORD32(0x00000003, 0x00000000, 0x00000000, 0x00000000) },
  124. { FR_AZ_RX_DC_PF_WM,
  125. EFX_OWORD32(0x000003FF, 0x00000000, 0x00000000, 0x00000000) },
  126. { FR_BZ_DP_CTRL,
  127. EFX_OWORD32(0x00000FFF, 0x00000000, 0x00000000, 0x00000000) },
  128. { FR_BZ_RX_RSS_TKEY,
  129. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  130. { FR_CZ_RX_RSS_IPV6_REG1,
  131. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  132. { FR_CZ_RX_RSS_IPV6_REG2,
  133. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF, 0xFFFFFFFF) },
  134. { FR_CZ_RX_RSS_IPV6_REG3,
  135. EFX_OWORD32(0xFFFFFFFF, 0xFFFFFFFF, 0x00000007, 0x00000000) },
  136. };
  137. static int siena_test_chip(struct efx_nic *efx, struct efx_self_tests *tests)
  138. {
  139. enum reset_type reset_method = reset_method;
  140. int rc, rc2;
  141. efx_reset_down(efx, reset_method);
  142. /* Reset the chip immediately so that it is completely
  143. * quiescent regardless of what any VF driver does.
  144. */
  145. rc = siena_reset_hw(efx, reset_method);
  146. if (rc)
  147. goto out;
  148. tests->registers =
  149. efx_nic_test_registers(efx, siena_register_tests,
  150. ARRAY_SIZE(siena_register_tests))
  151. ? -1 : 1;
  152. rc = siena_reset_hw(efx, reset_method);
  153. out:
  154. rc2 = efx_reset_up(efx, reset_method, rc == 0);
  155. return rc ? rc : rc2;
  156. }
  157. /**************************************************************************
  158. *
  159. * Device reset
  160. *
  161. **************************************************************************
  162. */
  163. static enum reset_type siena_map_reset_reason(enum reset_type reason)
  164. {
  165. return RESET_TYPE_ALL;
  166. }
  167. static int siena_map_reset_flags(u32 *flags)
  168. {
  169. enum {
  170. SIENA_RESET_PORT = (ETH_RESET_DMA | ETH_RESET_FILTER |
  171. ETH_RESET_OFFLOAD | ETH_RESET_MAC |
  172. ETH_RESET_PHY),
  173. SIENA_RESET_MC = (SIENA_RESET_PORT |
  174. ETH_RESET_MGMT << ETH_RESET_SHARED_SHIFT),
  175. };
  176. if ((*flags & SIENA_RESET_MC) == SIENA_RESET_MC) {
  177. *flags &= ~SIENA_RESET_MC;
  178. return RESET_TYPE_WORLD;
  179. }
  180. if ((*flags & SIENA_RESET_PORT) == SIENA_RESET_PORT) {
  181. *flags &= ~SIENA_RESET_PORT;
  182. return RESET_TYPE_ALL;
  183. }
  184. /* no invisible reset implemented */
  185. return -EINVAL;
  186. }
  187. static int siena_reset_hw(struct efx_nic *efx, enum reset_type method)
  188. {
  189. int rc;
  190. /* Recover from a failed assertion pre-reset */
  191. rc = efx_mcdi_handle_assertion(efx);
  192. if (rc)
  193. return rc;
  194. if (method == RESET_TYPE_WORLD)
  195. return efx_mcdi_reset_mc(efx);
  196. else
  197. return efx_mcdi_reset_port(efx);
  198. }
  199. static int siena_probe_nvconfig(struct efx_nic *efx)
  200. {
  201. u32 caps = 0;
  202. int rc;
  203. rc = efx_mcdi_get_board_cfg(efx, efx->net_dev->perm_addr, NULL, &caps);
  204. efx->timer_quantum_ns =
  205. (caps & (1 << MC_CMD_CAPABILITIES_TURBO_ACTIVE_LBN)) ?
  206. 3072 : 6144; /* 768 cycles */
  207. return rc;
  208. }
  209. static void siena_dimension_resources(struct efx_nic *efx)
  210. {
  211. /* Each port has a small block of internal SRAM dedicated to
  212. * the buffer table and descriptor caches. In theory we can
  213. * map both blocks to one port, but we don't.
  214. */
  215. efx_nic_dimension_resources(efx, FR_CZ_BUF_FULL_TBL_ROWS / 2);
  216. }
  217. static int siena_probe_nic(struct efx_nic *efx)
  218. {
  219. struct siena_nic_data *nic_data;
  220. bool already_attached = false;
  221. efx_oword_t reg;
  222. int rc;
  223. /* Allocate storage for hardware specific data */
  224. nic_data = kzalloc(sizeof(struct siena_nic_data), GFP_KERNEL);
  225. if (!nic_data)
  226. return -ENOMEM;
  227. efx->nic_data = nic_data;
  228. if (efx_nic_fpga_ver(efx) != 0) {
  229. netif_err(efx, probe, efx->net_dev,
  230. "Siena FPGA not supported\n");
  231. rc = -ENODEV;
  232. goto fail1;
  233. }
  234. efx_reado(efx, &reg, FR_AZ_CS_DEBUG);
  235. efx->net_dev->dev_id = EFX_OWORD_FIELD(reg, FRF_CZ_CS_PORT_NUM) - 1;
  236. efx_mcdi_init(efx);
  237. /* Recover from a failed assertion before probing */
  238. rc = efx_mcdi_handle_assertion(efx);
  239. if (rc)
  240. goto fail1;
  241. /* Let the BMC know that the driver is now in charge of link and
  242. * filter settings. We must do this before we reset the NIC */
  243. rc = efx_mcdi_drv_attach(efx, true, &already_attached);
  244. if (rc) {
  245. netif_err(efx, probe, efx->net_dev,
  246. "Unable to register driver with MCPU\n");
  247. goto fail2;
  248. }
  249. if (already_attached)
  250. /* Not a fatal error */
  251. netif_err(efx, probe, efx->net_dev,
  252. "Host already registered with MCPU\n");
  253. /* Now we can reset the NIC */
  254. rc = siena_reset_hw(efx, RESET_TYPE_ALL);
  255. if (rc) {
  256. netif_err(efx, probe, efx->net_dev, "failed to reset NIC\n");
  257. goto fail3;
  258. }
  259. siena_init_wol(efx);
  260. /* Allocate memory for INT_KER */
  261. rc = efx_nic_alloc_buffer(efx, &efx->irq_status, sizeof(efx_oword_t));
  262. if (rc)
  263. goto fail4;
  264. BUG_ON(efx->irq_status.dma_addr & 0x0f);
  265. netif_dbg(efx, probe, efx->net_dev,
  266. "INT_KER at %llx (virt %p phys %llx)\n",
  267. (unsigned long long)efx->irq_status.dma_addr,
  268. efx->irq_status.addr,
  269. (unsigned long long)virt_to_phys(efx->irq_status.addr));
  270. /* Read in the non-volatile configuration */
  271. rc = siena_probe_nvconfig(efx);
  272. if (rc == -EINVAL) {
  273. netif_err(efx, probe, efx->net_dev,
  274. "NVRAM is invalid therefore using defaults\n");
  275. efx->phy_type = PHY_TYPE_NONE;
  276. efx->mdio.prtad = MDIO_PRTAD_NONE;
  277. } else if (rc) {
  278. goto fail5;
  279. }
  280. rc = efx_mcdi_mon_probe(efx);
  281. if (rc)
  282. goto fail5;
  283. efx_sriov_probe(efx);
  284. efx_ptp_probe(efx);
  285. return 0;
  286. fail5:
  287. efx_nic_free_buffer(efx, &efx->irq_status);
  288. fail4:
  289. fail3:
  290. efx_mcdi_drv_attach(efx, false, NULL);
  291. fail2:
  292. fail1:
  293. kfree(efx->nic_data);
  294. return rc;
  295. }
  296. /* This call performs hardware-specific global initialisation, such as
  297. * defining the descriptor cache sizes and number of RSS channels.
  298. * It does not set up any buffers, descriptor rings or event queues.
  299. */
  300. static int siena_init_nic(struct efx_nic *efx)
  301. {
  302. efx_oword_t temp;
  303. int rc;
  304. /* Recover from a failed assertion post-reset */
  305. rc = efx_mcdi_handle_assertion(efx);
  306. if (rc)
  307. return rc;
  308. /* Squash TX of packets of 16 bytes or less */
  309. efx_reado(efx, &temp, FR_AZ_TX_RESERVED);
  310. EFX_SET_OWORD_FIELD(temp, FRF_BZ_TX_FLUSH_MIN_LEN_EN, 1);
  311. efx_writeo(efx, &temp, FR_AZ_TX_RESERVED);
  312. /* Do not enable TX_NO_EOP_DISC_EN, since it limits packets to 16
  313. * descriptors (which is bad).
  314. */
  315. efx_reado(efx, &temp, FR_AZ_TX_CFG);
  316. EFX_SET_OWORD_FIELD(temp, FRF_AZ_TX_NO_EOP_DISC_EN, 0);
  317. EFX_SET_OWORD_FIELD(temp, FRF_CZ_TX_FILTER_EN_BIT, 1);
  318. efx_writeo(efx, &temp, FR_AZ_TX_CFG);
  319. efx_reado(efx, &temp, FR_AZ_RX_CFG);
  320. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_DESC_PUSH_EN, 0);
  321. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_INGR_EN, 1);
  322. /* Enable hash insertion. This is broken for the 'Falcon' hash
  323. * if IPv6 hashing is also enabled, so also select Toeplitz
  324. * TCP/IPv4 and IPv4 hashes. */
  325. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_INSRT_HDR, 1);
  326. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_HASH_ALG, 1);
  327. EFX_SET_OWORD_FIELD(temp, FRF_BZ_RX_IP_HASH, 1);
  328. efx_writeo(efx, &temp, FR_AZ_RX_CFG);
  329. /* Set hash key for IPv4 */
  330. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  331. efx_writeo(efx, &temp, FR_BZ_RX_RSS_TKEY);
  332. /* Enable IPv6 RSS */
  333. BUILD_BUG_ON(sizeof(efx->rx_hash_key) <
  334. 2 * sizeof(temp) + FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8 ||
  335. FRF_CZ_RX_RSS_IPV6_TKEY_HI_LBN != 0);
  336. memcpy(&temp, efx->rx_hash_key, sizeof(temp));
  337. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG1);
  338. memcpy(&temp, efx->rx_hash_key + sizeof(temp), sizeof(temp));
  339. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG2);
  340. EFX_POPULATE_OWORD_2(temp, FRF_CZ_RX_RSS_IPV6_THASH_ENABLE, 1,
  341. FRF_CZ_RX_RSS_IPV6_IP_THASH_ENABLE, 1);
  342. memcpy(&temp, efx->rx_hash_key + 2 * sizeof(temp),
  343. FRF_CZ_RX_RSS_IPV6_TKEY_HI_WIDTH / 8);
  344. efx_writeo(efx, &temp, FR_CZ_RX_RSS_IPV6_REG3);
  345. /* Enable event logging */
  346. rc = efx_mcdi_log_ctrl(efx, true, false, 0);
  347. if (rc)
  348. return rc;
  349. /* Set destination of both TX and RX Flush events */
  350. EFX_POPULATE_OWORD_1(temp, FRF_BZ_FLS_EVQ_ID, 0);
  351. efx_writeo(efx, &temp, FR_BZ_DP_CTRL);
  352. EFX_POPULATE_OWORD_1(temp, FRF_CZ_USREV_DIS, 1);
  353. efx_writeo(efx, &temp, FR_CZ_USR_EV_CFG);
  354. efx_nic_init_common(efx);
  355. return 0;
  356. }
  357. static void siena_remove_nic(struct efx_nic *efx)
  358. {
  359. efx_mcdi_mon_remove(efx);
  360. efx_nic_free_buffer(efx, &efx->irq_status);
  361. siena_reset_hw(efx, RESET_TYPE_ALL);
  362. /* Relinquish the device back to the BMC */
  363. efx_mcdi_drv_attach(efx, false, NULL);
  364. /* Tear down the private nic state */
  365. kfree(efx->nic_data);
  366. efx->nic_data = NULL;
  367. }
  368. #define STATS_GENERATION_INVALID ((__force __le64)(-1))
  369. static int siena_try_update_nic_stats(struct efx_nic *efx)
  370. {
  371. __le64 *dma_stats;
  372. struct efx_mac_stats *mac_stats;
  373. __le64 generation_start, generation_end;
  374. mac_stats = &efx->mac_stats;
  375. dma_stats = efx->stats_buffer.addr;
  376. generation_end = dma_stats[MC_CMD_MAC_GENERATION_END];
  377. if (generation_end == STATS_GENERATION_INVALID)
  378. return 0;
  379. rmb();
  380. #define MAC_STAT(M, D) \
  381. mac_stats->M = le64_to_cpu(dma_stats[MC_CMD_MAC_ ## D])
  382. MAC_STAT(tx_bytes, TX_BYTES);
  383. MAC_STAT(tx_bad_bytes, TX_BAD_BYTES);
  384. efx_update_diff_stat(&mac_stats->tx_good_bytes,
  385. mac_stats->tx_bytes - mac_stats->tx_bad_bytes);
  386. MAC_STAT(tx_packets, TX_PKTS);
  387. MAC_STAT(tx_bad, TX_BAD_FCS_PKTS);
  388. MAC_STAT(tx_pause, TX_PAUSE_PKTS);
  389. MAC_STAT(tx_control, TX_CONTROL_PKTS);
  390. MAC_STAT(tx_unicast, TX_UNICAST_PKTS);
  391. MAC_STAT(tx_multicast, TX_MULTICAST_PKTS);
  392. MAC_STAT(tx_broadcast, TX_BROADCAST_PKTS);
  393. MAC_STAT(tx_lt64, TX_LT64_PKTS);
  394. MAC_STAT(tx_64, TX_64_PKTS);
  395. MAC_STAT(tx_65_to_127, TX_65_TO_127_PKTS);
  396. MAC_STAT(tx_128_to_255, TX_128_TO_255_PKTS);
  397. MAC_STAT(tx_256_to_511, TX_256_TO_511_PKTS);
  398. MAC_STAT(tx_512_to_1023, TX_512_TO_1023_PKTS);
  399. MAC_STAT(tx_1024_to_15xx, TX_1024_TO_15XX_PKTS);
  400. MAC_STAT(tx_15xx_to_jumbo, TX_15XX_TO_JUMBO_PKTS);
  401. MAC_STAT(tx_gtjumbo, TX_GTJUMBO_PKTS);
  402. mac_stats->tx_collision = 0;
  403. MAC_STAT(tx_single_collision, TX_SINGLE_COLLISION_PKTS);
  404. MAC_STAT(tx_multiple_collision, TX_MULTIPLE_COLLISION_PKTS);
  405. MAC_STAT(tx_excessive_collision, TX_EXCESSIVE_COLLISION_PKTS);
  406. MAC_STAT(tx_deferred, TX_DEFERRED_PKTS);
  407. MAC_STAT(tx_late_collision, TX_LATE_COLLISION_PKTS);
  408. mac_stats->tx_collision = (mac_stats->tx_single_collision +
  409. mac_stats->tx_multiple_collision +
  410. mac_stats->tx_excessive_collision +
  411. mac_stats->tx_late_collision);
  412. MAC_STAT(tx_excessive_deferred, TX_EXCESSIVE_DEFERRED_PKTS);
  413. MAC_STAT(tx_non_tcpudp, TX_NON_TCPUDP_PKTS);
  414. MAC_STAT(tx_mac_src_error, TX_MAC_SRC_ERR_PKTS);
  415. MAC_STAT(tx_ip_src_error, TX_IP_SRC_ERR_PKTS);
  416. MAC_STAT(rx_bytes, RX_BYTES);
  417. MAC_STAT(rx_bad_bytes, RX_BAD_BYTES);
  418. efx_update_diff_stat(&mac_stats->rx_good_bytes,
  419. mac_stats->rx_bytes - mac_stats->rx_bad_bytes);
  420. MAC_STAT(rx_packets, RX_PKTS);
  421. MAC_STAT(rx_good, RX_GOOD_PKTS);
  422. MAC_STAT(rx_bad, RX_BAD_FCS_PKTS);
  423. MAC_STAT(rx_pause, RX_PAUSE_PKTS);
  424. MAC_STAT(rx_control, RX_CONTROL_PKTS);
  425. MAC_STAT(rx_unicast, RX_UNICAST_PKTS);
  426. MAC_STAT(rx_multicast, RX_MULTICAST_PKTS);
  427. MAC_STAT(rx_broadcast, RX_BROADCAST_PKTS);
  428. MAC_STAT(rx_lt64, RX_UNDERSIZE_PKTS);
  429. MAC_STAT(rx_64, RX_64_PKTS);
  430. MAC_STAT(rx_65_to_127, RX_65_TO_127_PKTS);
  431. MAC_STAT(rx_128_to_255, RX_128_TO_255_PKTS);
  432. MAC_STAT(rx_256_to_511, RX_256_TO_511_PKTS);
  433. MAC_STAT(rx_512_to_1023, RX_512_TO_1023_PKTS);
  434. MAC_STAT(rx_1024_to_15xx, RX_1024_TO_15XX_PKTS);
  435. MAC_STAT(rx_15xx_to_jumbo, RX_15XX_TO_JUMBO_PKTS);
  436. MAC_STAT(rx_gtjumbo, RX_GTJUMBO_PKTS);
  437. mac_stats->rx_bad_lt64 = 0;
  438. mac_stats->rx_bad_64_to_15xx = 0;
  439. mac_stats->rx_bad_15xx_to_jumbo = 0;
  440. MAC_STAT(rx_bad_gtjumbo, RX_JABBER_PKTS);
  441. MAC_STAT(rx_overflow, RX_OVERFLOW_PKTS);
  442. mac_stats->rx_missed = 0;
  443. MAC_STAT(rx_false_carrier, RX_FALSE_CARRIER_PKTS);
  444. MAC_STAT(rx_symbol_error, RX_SYMBOL_ERROR_PKTS);
  445. MAC_STAT(rx_align_error, RX_ALIGN_ERROR_PKTS);
  446. MAC_STAT(rx_length_error, RX_LENGTH_ERROR_PKTS);
  447. MAC_STAT(rx_internal_error, RX_INTERNAL_ERROR_PKTS);
  448. mac_stats->rx_good_lt64 = 0;
  449. efx->n_rx_nodesc_drop_cnt =
  450. le64_to_cpu(dma_stats[MC_CMD_MAC_RX_NODESC_DROPS]);
  451. #undef MAC_STAT
  452. rmb();
  453. generation_start = dma_stats[MC_CMD_MAC_GENERATION_START];
  454. if (generation_end != generation_start)
  455. return -EAGAIN;
  456. return 0;
  457. }
  458. static void siena_update_nic_stats(struct efx_nic *efx)
  459. {
  460. int retry;
  461. /* If we're unlucky enough to read statistics wduring the DMA, wait
  462. * up to 10ms for it to finish (typically takes <500us) */
  463. for (retry = 0; retry < 100; ++retry) {
  464. if (siena_try_update_nic_stats(efx) == 0)
  465. return;
  466. udelay(100);
  467. }
  468. /* Use the old values instead */
  469. }
  470. static void siena_start_nic_stats(struct efx_nic *efx)
  471. {
  472. __le64 *dma_stats = efx->stats_buffer.addr;
  473. dma_stats[MC_CMD_MAC_GENERATION_END] = STATS_GENERATION_INVALID;
  474. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr,
  475. MC_CMD_MAC_NSTATS * sizeof(u64), 1, 0);
  476. }
  477. static void siena_stop_nic_stats(struct efx_nic *efx)
  478. {
  479. efx_mcdi_mac_stats(efx, efx->stats_buffer.dma_addr, 0, 0, 0);
  480. }
  481. /**************************************************************************
  482. *
  483. * Wake on LAN
  484. *
  485. **************************************************************************
  486. */
  487. static void siena_get_wol(struct efx_nic *efx, struct ethtool_wolinfo *wol)
  488. {
  489. struct siena_nic_data *nic_data = efx->nic_data;
  490. wol->supported = WAKE_MAGIC;
  491. if (nic_data->wol_filter_id != -1)
  492. wol->wolopts = WAKE_MAGIC;
  493. else
  494. wol->wolopts = 0;
  495. memset(&wol->sopass, 0, sizeof(wol->sopass));
  496. }
  497. static int siena_set_wol(struct efx_nic *efx, u32 type)
  498. {
  499. struct siena_nic_data *nic_data = efx->nic_data;
  500. int rc;
  501. if (type & ~WAKE_MAGIC)
  502. return -EINVAL;
  503. if (type & WAKE_MAGIC) {
  504. if (nic_data->wol_filter_id != -1)
  505. efx_mcdi_wol_filter_remove(efx,
  506. nic_data->wol_filter_id);
  507. rc = efx_mcdi_wol_filter_set_magic(efx, efx->net_dev->dev_addr,
  508. &nic_data->wol_filter_id);
  509. if (rc)
  510. goto fail;
  511. pci_wake_from_d3(efx->pci_dev, true);
  512. } else {
  513. rc = efx_mcdi_wol_filter_reset(efx);
  514. nic_data->wol_filter_id = -1;
  515. pci_wake_from_d3(efx->pci_dev, false);
  516. if (rc)
  517. goto fail;
  518. }
  519. return 0;
  520. fail:
  521. netif_err(efx, hw, efx->net_dev, "%s failed: type=%d rc=%d\n",
  522. __func__, type, rc);
  523. return rc;
  524. }
  525. static void siena_init_wol(struct efx_nic *efx)
  526. {
  527. struct siena_nic_data *nic_data = efx->nic_data;
  528. int rc;
  529. rc = efx_mcdi_wol_filter_get_magic(efx, &nic_data->wol_filter_id);
  530. if (rc != 0) {
  531. /* If it failed, attempt to get into a synchronised
  532. * state with MC by resetting any set WoL filters */
  533. efx_mcdi_wol_filter_reset(efx);
  534. nic_data->wol_filter_id = -1;
  535. } else if (nic_data->wol_filter_id != -1) {
  536. pci_wake_from_d3(efx->pci_dev, true);
  537. }
  538. }
  539. /**************************************************************************
  540. *
  541. * Revision-dependent attributes used by efx.c and nic.c
  542. *
  543. **************************************************************************
  544. */
  545. const struct efx_nic_type siena_a0_nic_type = {
  546. .probe = siena_probe_nic,
  547. .remove = siena_remove_nic,
  548. .init = siena_init_nic,
  549. .dimension_resources = siena_dimension_resources,
  550. .fini = efx_port_dummy_op_void,
  551. .monitor = NULL,
  552. .map_reset_reason = siena_map_reset_reason,
  553. .map_reset_flags = siena_map_reset_flags,
  554. .reset = siena_reset_hw,
  555. .probe_port = siena_probe_port,
  556. .remove_port = siena_remove_port,
  557. .prepare_flush = efx_port_dummy_op_void,
  558. .update_stats = siena_update_nic_stats,
  559. .start_stats = siena_start_nic_stats,
  560. .stop_stats = siena_stop_nic_stats,
  561. .set_id_led = efx_mcdi_set_id_led,
  562. .push_irq_moderation = siena_push_irq_moderation,
  563. .reconfigure_mac = efx_mcdi_mac_reconfigure,
  564. .check_mac_fault = efx_mcdi_mac_check_fault,
  565. .reconfigure_port = efx_mcdi_phy_reconfigure,
  566. .get_wol = siena_get_wol,
  567. .set_wol = siena_set_wol,
  568. .resume_wol = siena_init_wol,
  569. .test_chip = siena_test_chip,
  570. .test_nvram = efx_mcdi_nvram_test_all,
  571. .revision = EFX_REV_SIENA_A0,
  572. .mem_map_size = (FR_CZ_MC_TREG_SMEM +
  573. FR_CZ_MC_TREG_SMEM_STEP * FR_CZ_MC_TREG_SMEM_ROWS),
  574. .txd_ptr_tbl_base = FR_BZ_TX_DESC_PTR_TBL,
  575. .rxd_ptr_tbl_base = FR_BZ_RX_DESC_PTR_TBL,
  576. .buf_tbl_base = FR_BZ_BUF_FULL_TBL,
  577. .evq_ptr_tbl_base = FR_BZ_EVQ_PTR_TBL,
  578. .evq_rptr_tbl_base = FR_BZ_EVQ_RPTR,
  579. .max_dma_mask = DMA_BIT_MASK(FSF_AZ_TX_KER_BUF_ADDR_WIDTH),
  580. .rx_buffer_hash_size = 0x10,
  581. .rx_buffer_padding = 0,
  582. .max_interrupt_mode = EFX_INT_MODE_MSIX,
  583. .phys_addr_channels = 32, /* Hardware limit is 64, but the legacy
  584. * interrupt handler only supports 32
  585. * channels */
  586. .timer_period_max = 1 << FRF_CZ_TC_TIMER_VAL_WIDTH,
  587. .offload_features = (NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
  588. NETIF_F_RXHASH | NETIF_F_NTUPLE),
  589. };