net_driver.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134
  1. /****************************************************************************
  2. * Driver for Solarflare Solarstorm network controllers and boards
  3. * Copyright 2005-2006 Fen Systems Ltd.
  4. * Copyright 2005-2011 Solarflare Communications Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published
  8. * by the Free Software Foundation, incorporated herein by reference.
  9. */
  10. /* Common definitions for all Efx net driver code */
  11. #ifndef EFX_NET_DRIVER_H
  12. #define EFX_NET_DRIVER_H
  13. #include <linux/netdevice.h>
  14. #include <linux/etherdevice.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/if_vlan.h>
  17. #include <linux/timer.h>
  18. #include <linux/mdio.h>
  19. #include <linux/list.h>
  20. #include <linux/pci.h>
  21. #include <linux/device.h>
  22. #include <linux/highmem.h>
  23. #include <linux/workqueue.h>
  24. #include <linux/mutex.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/i2c.h>
  27. #include "enum.h"
  28. #include "bitfield.h"
  29. /**************************************************************************
  30. *
  31. * Build definitions
  32. *
  33. **************************************************************************/
  34. #define EFX_DRIVER_VERSION "3.2"
  35. #ifdef DEBUG
  36. #define EFX_BUG_ON_PARANOID(x) BUG_ON(x)
  37. #define EFX_WARN_ON_PARANOID(x) WARN_ON(x)
  38. #else
  39. #define EFX_BUG_ON_PARANOID(x) do {} while (0)
  40. #define EFX_WARN_ON_PARANOID(x) do {} while (0)
  41. #endif
  42. /**************************************************************************
  43. *
  44. * Efx data structures
  45. *
  46. **************************************************************************/
  47. #define EFX_MAX_CHANNELS 32U
  48. #define EFX_MAX_RX_QUEUES EFX_MAX_CHANNELS
  49. #define EFX_EXTRA_CHANNEL_IOV 0
  50. #define EFX_EXTRA_CHANNEL_PTP 1
  51. #define EFX_MAX_EXTRA_CHANNELS 2U
  52. /* Checksum generation is a per-queue option in hardware, so each
  53. * queue visible to the networking core is backed by two hardware TX
  54. * queues. */
  55. #define EFX_MAX_TX_TC 2
  56. #define EFX_MAX_CORE_TX_QUEUES (EFX_MAX_TX_TC * EFX_MAX_CHANNELS)
  57. #define EFX_TXQ_TYPE_OFFLOAD 1 /* flag */
  58. #define EFX_TXQ_TYPE_HIGHPRI 2 /* flag */
  59. #define EFX_TXQ_TYPES 4
  60. #define EFX_MAX_TX_QUEUES (EFX_TXQ_TYPES * EFX_MAX_CHANNELS)
  61. /* Forward declare Precision Time Protocol (PTP) support structure. */
  62. struct efx_ptp_data;
  63. struct efx_self_tests;
  64. /**
  65. * struct efx_special_buffer - An Efx special buffer
  66. * @addr: CPU base address of the buffer
  67. * @dma_addr: DMA base address of the buffer
  68. * @len: Buffer length, in bytes
  69. * @index: Buffer index within controller;s buffer table
  70. * @entries: Number of buffer table entries
  71. *
  72. * Special buffers are used for the event queues and the TX and RX
  73. * descriptor queues for each channel. They are *not* used for the
  74. * actual transmit and receive buffers.
  75. */
  76. struct efx_special_buffer {
  77. void *addr;
  78. dma_addr_t dma_addr;
  79. unsigned int len;
  80. unsigned int index;
  81. unsigned int entries;
  82. };
  83. /**
  84. * struct efx_tx_buffer - buffer state for a TX descriptor
  85. * @skb: When @flags & %EFX_TX_BUF_SKB, the associated socket buffer to be
  86. * freed when descriptor completes
  87. * @heap_buf: When @flags & %EFX_TX_BUF_HEAP, the associated heap buffer to be
  88. * freed when descriptor completes.
  89. * @dma_addr: DMA address of the fragment.
  90. * @flags: Flags for allocation and DMA mapping type
  91. * @len: Length of this fragment.
  92. * This field is zero when the queue slot is empty.
  93. * @unmap_len: Length of this fragment to unmap
  94. */
  95. struct efx_tx_buffer {
  96. union {
  97. const struct sk_buff *skb;
  98. void *heap_buf;
  99. };
  100. dma_addr_t dma_addr;
  101. unsigned short flags;
  102. unsigned short len;
  103. unsigned short unmap_len;
  104. };
  105. #define EFX_TX_BUF_CONT 1 /* not last descriptor of packet */
  106. #define EFX_TX_BUF_SKB 2 /* buffer is last part of skb */
  107. #define EFX_TX_BUF_HEAP 4 /* buffer was allocated with kmalloc() */
  108. #define EFX_TX_BUF_MAP_SINGLE 8 /* buffer was mapped with dma_map_single() */
  109. /**
  110. * struct efx_tx_queue - An Efx TX queue
  111. *
  112. * This is a ring buffer of TX fragments.
  113. * Since the TX completion path always executes on the same
  114. * CPU and the xmit path can operate on different CPUs,
  115. * performance is increased by ensuring that the completion
  116. * path and the xmit path operate on different cache lines.
  117. * This is particularly important if the xmit path is always
  118. * executing on one CPU which is different from the completion
  119. * path. There is also a cache line for members which are
  120. * read but not written on the fast path.
  121. *
  122. * @efx: The associated Efx NIC
  123. * @queue: DMA queue number
  124. * @channel: The associated channel
  125. * @core_txq: The networking core TX queue structure
  126. * @buffer: The software buffer ring
  127. * @tsoh_page: Array of pages of TSO header buffers
  128. * @txd: The hardware descriptor ring
  129. * @ptr_mask: The size of the ring minus 1.
  130. * @initialised: Has hardware queue been initialised?
  131. * @read_count: Current read pointer.
  132. * This is the number of buffers that have been removed from both rings.
  133. * @old_write_count: The value of @write_count when last checked.
  134. * This is here for performance reasons. The xmit path will
  135. * only get the up-to-date value of @write_count if this
  136. * variable indicates that the queue is empty. This is to
  137. * avoid cache-line ping-pong between the xmit path and the
  138. * completion path.
  139. * @insert_count: Current insert pointer
  140. * This is the number of buffers that have been added to the
  141. * software ring.
  142. * @write_count: Current write pointer
  143. * This is the number of buffers that have been added to the
  144. * hardware ring.
  145. * @old_read_count: The value of read_count when last checked.
  146. * This is here for performance reasons. The xmit path will
  147. * only get the up-to-date value of read_count if this
  148. * variable indicates that the queue is full. This is to
  149. * avoid cache-line ping-pong between the xmit path and the
  150. * completion path.
  151. * @tso_bursts: Number of times TSO xmit invoked by kernel
  152. * @tso_long_headers: Number of packets with headers too long for standard
  153. * blocks
  154. * @tso_packets: Number of packets via the TSO xmit path
  155. * @pushes: Number of times the TX push feature has been used
  156. * @empty_read_count: If the completion path has seen the queue as empty
  157. * and the transmission path has not yet checked this, the value of
  158. * @read_count bitwise-added to %EFX_EMPTY_COUNT_VALID; otherwise 0.
  159. */
  160. struct efx_tx_queue {
  161. /* Members which don't change on the fast path */
  162. struct efx_nic *efx ____cacheline_aligned_in_smp;
  163. unsigned queue;
  164. struct efx_channel *channel;
  165. struct netdev_queue *core_txq;
  166. struct efx_tx_buffer *buffer;
  167. struct efx_buffer *tsoh_page;
  168. struct efx_special_buffer txd;
  169. unsigned int ptr_mask;
  170. bool initialised;
  171. /* Members used mainly on the completion path */
  172. unsigned int read_count ____cacheline_aligned_in_smp;
  173. unsigned int old_write_count;
  174. /* Members used only on the xmit path */
  175. unsigned int insert_count ____cacheline_aligned_in_smp;
  176. unsigned int write_count;
  177. unsigned int old_read_count;
  178. unsigned int tso_bursts;
  179. unsigned int tso_long_headers;
  180. unsigned int tso_packets;
  181. unsigned int pushes;
  182. /* Members shared between paths and sometimes updated */
  183. unsigned int empty_read_count ____cacheline_aligned_in_smp;
  184. #define EFX_EMPTY_COUNT_VALID 0x80000000
  185. };
  186. /**
  187. * struct efx_rx_buffer - An Efx RX data buffer
  188. * @dma_addr: DMA base address of the buffer
  189. * @skb: The associated socket buffer. Valid iff !(@flags & %EFX_RX_BUF_PAGE).
  190. * Will be %NULL if the buffer slot is currently free.
  191. * @page: The associated page buffer. Valif iff @flags & %EFX_RX_BUF_PAGE.
  192. * Will be %NULL if the buffer slot is currently free.
  193. * @len: Buffer length, in bytes.
  194. * @flags: Flags for buffer and packet state.
  195. */
  196. struct efx_rx_buffer {
  197. dma_addr_t dma_addr;
  198. union {
  199. struct sk_buff *skb;
  200. struct page *page;
  201. } u;
  202. unsigned int len;
  203. u16 flags;
  204. };
  205. #define EFX_RX_BUF_PAGE 0x0001
  206. #define EFX_RX_PKT_CSUMMED 0x0002
  207. #define EFX_RX_PKT_DISCARD 0x0004
  208. /**
  209. * struct efx_rx_page_state - Page-based rx buffer state
  210. *
  211. * Inserted at the start of every page allocated for receive buffers.
  212. * Used to facilitate sharing dma mappings between recycled rx buffers
  213. * and those passed up to the kernel.
  214. *
  215. * @refcnt: Number of struct efx_rx_buffer's referencing this page.
  216. * When refcnt falls to zero, the page is unmapped for dma
  217. * @dma_addr: The dma address of this page.
  218. */
  219. struct efx_rx_page_state {
  220. unsigned refcnt;
  221. dma_addr_t dma_addr;
  222. unsigned int __pad[0] ____cacheline_aligned;
  223. };
  224. /**
  225. * struct efx_rx_queue - An Efx RX queue
  226. * @efx: The associated Efx NIC
  227. * @core_index: Index of network core RX queue. Will be >= 0 iff this
  228. * is associated with a real RX queue.
  229. * @buffer: The software buffer ring
  230. * @rxd: The hardware descriptor ring
  231. * @ptr_mask: The size of the ring minus 1.
  232. * @enabled: Receive queue enabled indicator.
  233. * @flush_pending: Set when a RX flush is pending. Has the same lifetime as
  234. * @rxq_flush_pending.
  235. * @added_count: Number of buffers added to the receive queue.
  236. * @notified_count: Number of buffers given to NIC (<= @added_count).
  237. * @removed_count: Number of buffers removed from the receive queue.
  238. * @max_fill: RX descriptor maximum fill level (<= ring size)
  239. * @fast_fill_trigger: RX descriptor fill level that will trigger a fast fill
  240. * (<= @max_fill)
  241. * @min_fill: RX descriptor minimum non-zero fill level.
  242. * This records the minimum fill level observed when a ring
  243. * refill was triggered.
  244. * @alloc_page_count: RX allocation strategy counter.
  245. * @alloc_skb_count: RX allocation strategy counter.
  246. * @slow_fill: Timer used to defer efx_nic_generate_fill_event().
  247. */
  248. struct efx_rx_queue {
  249. struct efx_nic *efx;
  250. int core_index;
  251. struct efx_rx_buffer *buffer;
  252. struct efx_special_buffer rxd;
  253. unsigned int ptr_mask;
  254. bool enabled;
  255. bool flush_pending;
  256. int added_count;
  257. int notified_count;
  258. int removed_count;
  259. unsigned int max_fill;
  260. unsigned int fast_fill_trigger;
  261. unsigned int min_fill;
  262. unsigned int min_overfill;
  263. unsigned int alloc_page_count;
  264. unsigned int alloc_skb_count;
  265. struct timer_list slow_fill;
  266. unsigned int slow_fill_count;
  267. };
  268. /**
  269. * struct efx_buffer - An Efx general-purpose buffer
  270. * @addr: host base address of the buffer
  271. * @dma_addr: DMA base address of the buffer
  272. * @len: Buffer length, in bytes
  273. *
  274. * The NIC uses these buffers for its interrupt status registers and
  275. * MAC stats dumps.
  276. */
  277. struct efx_buffer {
  278. void *addr;
  279. dma_addr_t dma_addr;
  280. unsigned int len;
  281. };
  282. enum efx_rx_alloc_method {
  283. RX_ALLOC_METHOD_AUTO = 0,
  284. RX_ALLOC_METHOD_SKB = 1,
  285. RX_ALLOC_METHOD_PAGE = 2,
  286. };
  287. /**
  288. * struct efx_channel - An Efx channel
  289. *
  290. * A channel comprises an event queue, at least one TX queue, at least
  291. * one RX queue, and an associated tasklet for processing the event
  292. * queue.
  293. *
  294. * @efx: Associated Efx NIC
  295. * @channel: Channel instance number
  296. * @type: Channel type definition
  297. * @enabled: Channel enabled indicator
  298. * @irq: IRQ number (MSI and MSI-X only)
  299. * @irq_moderation: IRQ moderation value (in hardware ticks)
  300. * @napi_dev: Net device used with NAPI
  301. * @napi_str: NAPI control structure
  302. * @work_pending: Is work pending via NAPI?
  303. * @eventq: Event queue buffer
  304. * @eventq_mask: Event queue pointer mask
  305. * @eventq_read_ptr: Event queue read pointer
  306. * @event_test_cpu: Last CPU to handle interrupt or test event for this channel
  307. * @irq_count: Number of IRQs since last adaptive moderation decision
  308. * @irq_mod_score: IRQ moderation score
  309. * @rx_alloc_level: Watermark based heuristic counter for pushing descriptors
  310. * and diagnostic counters
  311. * @rx_alloc_push_pages: RX allocation method currently in use for pushing
  312. * descriptors
  313. * @n_rx_tobe_disc: Count of RX_TOBE_DISC errors
  314. * @n_rx_ip_hdr_chksum_err: Count of RX IP header checksum errors
  315. * @n_rx_tcp_udp_chksum_err: Count of RX TCP and UDP checksum errors
  316. * @n_rx_mcast_mismatch: Count of unmatched multicast frames
  317. * @n_rx_frm_trunc: Count of RX_FRM_TRUNC errors
  318. * @n_rx_overlength: Count of RX_OVERLENGTH errors
  319. * @n_skbuff_leaks: Count of skbuffs leaked due to RX overrun
  320. * @rx_queue: RX queue for this channel
  321. * @tx_queue: TX queues for this channel
  322. */
  323. struct efx_channel {
  324. struct efx_nic *efx;
  325. int channel;
  326. const struct efx_channel_type *type;
  327. bool enabled;
  328. int irq;
  329. unsigned int irq_moderation;
  330. struct net_device *napi_dev;
  331. struct napi_struct napi_str;
  332. bool work_pending;
  333. struct efx_special_buffer eventq;
  334. unsigned int eventq_mask;
  335. unsigned int eventq_read_ptr;
  336. int event_test_cpu;
  337. unsigned int irq_count;
  338. unsigned int irq_mod_score;
  339. #ifdef CONFIG_RFS_ACCEL
  340. unsigned int rfs_filters_added;
  341. #endif
  342. int rx_alloc_level;
  343. int rx_alloc_push_pages;
  344. unsigned n_rx_tobe_disc;
  345. unsigned n_rx_ip_hdr_chksum_err;
  346. unsigned n_rx_tcp_udp_chksum_err;
  347. unsigned n_rx_mcast_mismatch;
  348. unsigned n_rx_frm_trunc;
  349. unsigned n_rx_overlength;
  350. unsigned n_skbuff_leaks;
  351. /* Used to pipeline received packets in order to optimise memory
  352. * access with prefetches.
  353. */
  354. struct efx_rx_buffer *rx_pkt;
  355. struct efx_rx_queue rx_queue;
  356. struct efx_tx_queue tx_queue[EFX_TXQ_TYPES];
  357. };
  358. /**
  359. * struct efx_channel_type - distinguishes traffic and extra channels
  360. * @handle_no_channel: Handle failure to allocate an extra channel
  361. * @pre_probe: Set up extra state prior to initialisation
  362. * @post_remove: Tear down extra state after finalisation, if allocated.
  363. * May be called on channels that have not been probed.
  364. * @get_name: Generate the channel's name (used for its IRQ handler)
  365. * @copy: Copy the channel state prior to reallocation. May be %NULL if
  366. * reallocation is not supported.
  367. * @receive_skb: Handle an skb ready to be passed to netif_receive_skb()
  368. * @keep_eventq: Flag for whether event queue should be kept initialised
  369. * while the device is stopped
  370. */
  371. struct efx_channel_type {
  372. void (*handle_no_channel)(struct efx_nic *);
  373. int (*pre_probe)(struct efx_channel *);
  374. void (*post_remove)(struct efx_channel *);
  375. void (*get_name)(struct efx_channel *, char *buf, size_t len);
  376. struct efx_channel *(*copy)(const struct efx_channel *);
  377. void (*receive_skb)(struct efx_channel *, struct sk_buff *);
  378. bool keep_eventq;
  379. };
  380. enum efx_led_mode {
  381. EFX_LED_OFF = 0,
  382. EFX_LED_ON = 1,
  383. EFX_LED_DEFAULT = 2
  384. };
  385. #define STRING_TABLE_LOOKUP(val, member) \
  386. ((val) < member ## _max) ? member ## _names[val] : "(invalid)"
  387. extern const char *const efx_loopback_mode_names[];
  388. extern const unsigned int efx_loopback_mode_max;
  389. #define LOOPBACK_MODE(efx) \
  390. STRING_TABLE_LOOKUP((efx)->loopback_mode, efx_loopback_mode)
  391. extern const char *const efx_reset_type_names[];
  392. extern const unsigned int efx_reset_type_max;
  393. #define RESET_TYPE(type) \
  394. STRING_TABLE_LOOKUP(type, efx_reset_type)
  395. enum efx_int_mode {
  396. /* Be careful if altering to correct macro below */
  397. EFX_INT_MODE_MSIX = 0,
  398. EFX_INT_MODE_MSI = 1,
  399. EFX_INT_MODE_LEGACY = 2,
  400. EFX_INT_MODE_MAX /* Insert any new items before this */
  401. };
  402. #define EFX_INT_MODE_USE_MSI(x) (((x)->interrupt_mode) <= EFX_INT_MODE_MSI)
  403. enum nic_state {
  404. STATE_UNINIT = 0, /* device being probed/removed or is frozen */
  405. STATE_READY = 1, /* hardware ready and netdev registered */
  406. STATE_DISABLED = 2, /* device disabled due to hardware errors */
  407. };
  408. /*
  409. * Alignment of page-allocated RX buffers
  410. *
  411. * Controls the number of bytes inserted at the start of an RX buffer.
  412. * This is the equivalent of NET_IP_ALIGN [which controls the alignment
  413. * of the skb->head for hardware DMA].
  414. */
  415. #ifdef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  416. #define EFX_PAGE_IP_ALIGN 0
  417. #else
  418. #define EFX_PAGE_IP_ALIGN NET_IP_ALIGN
  419. #endif
  420. /*
  421. * Alignment of the skb->head which wraps a page-allocated RX buffer
  422. *
  423. * The skb allocated to wrap an rx_buffer can have this alignment. Since
  424. * the data is memcpy'd from the rx_buf, it does not need to be equal to
  425. * EFX_PAGE_IP_ALIGN.
  426. */
  427. #define EFX_PAGE_SKB_ALIGN 2
  428. /* Forward declaration */
  429. struct efx_nic;
  430. /* Pseudo bit-mask flow control field */
  431. #define EFX_FC_RX FLOW_CTRL_RX
  432. #define EFX_FC_TX FLOW_CTRL_TX
  433. #define EFX_FC_AUTO 4
  434. /**
  435. * struct efx_link_state - Current state of the link
  436. * @up: Link is up
  437. * @fd: Link is full-duplex
  438. * @fc: Actual flow control flags
  439. * @speed: Link speed (Mbps)
  440. */
  441. struct efx_link_state {
  442. bool up;
  443. bool fd;
  444. u8 fc;
  445. unsigned int speed;
  446. };
  447. static inline bool efx_link_state_equal(const struct efx_link_state *left,
  448. const struct efx_link_state *right)
  449. {
  450. return left->up == right->up && left->fd == right->fd &&
  451. left->fc == right->fc && left->speed == right->speed;
  452. }
  453. /**
  454. * struct efx_phy_operations - Efx PHY operations table
  455. * @probe: Probe PHY and initialise efx->mdio.mode_support, efx->mdio.mmds,
  456. * efx->loopback_modes.
  457. * @init: Initialise PHY
  458. * @fini: Shut down PHY
  459. * @reconfigure: Reconfigure PHY (e.g. for new link parameters)
  460. * @poll: Update @link_state and report whether it changed.
  461. * Serialised by the mac_lock.
  462. * @get_settings: Get ethtool settings. Serialised by the mac_lock.
  463. * @set_settings: Set ethtool settings. Serialised by the mac_lock.
  464. * @set_npage_adv: Set abilities advertised in (Extended) Next Page
  465. * (only needed where AN bit is set in mmds)
  466. * @test_alive: Test that PHY is 'alive' (online)
  467. * @test_name: Get the name of a PHY-specific test/result
  468. * @run_tests: Run tests and record results as appropriate (offline).
  469. * Flags are the ethtool tests flags.
  470. */
  471. struct efx_phy_operations {
  472. int (*probe) (struct efx_nic *efx);
  473. int (*init) (struct efx_nic *efx);
  474. void (*fini) (struct efx_nic *efx);
  475. void (*remove) (struct efx_nic *efx);
  476. int (*reconfigure) (struct efx_nic *efx);
  477. bool (*poll) (struct efx_nic *efx);
  478. void (*get_settings) (struct efx_nic *efx,
  479. struct ethtool_cmd *ecmd);
  480. int (*set_settings) (struct efx_nic *efx,
  481. struct ethtool_cmd *ecmd);
  482. void (*set_npage_adv) (struct efx_nic *efx, u32);
  483. int (*test_alive) (struct efx_nic *efx);
  484. const char *(*test_name) (struct efx_nic *efx, unsigned int index);
  485. int (*run_tests) (struct efx_nic *efx, int *results, unsigned flags);
  486. int (*get_module_eeprom) (struct efx_nic *efx,
  487. struct ethtool_eeprom *ee,
  488. u8 *data);
  489. int (*get_module_info) (struct efx_nic *efx,
  490. struct ethtool_modinfo *modinfo);
  491. };
  492. /**
  493. * enum efx_phy_mode - PHY operating mode flags
  494. * @PHY_MODE_NORMAL: on and should pass traffic
  495. * @PHY_MODE_TX_DISABLED: on with TX disabled
  496. * @PHY_MODE_LOW_POWER: set to low power through MDIO
  497. * @PHY_MODE_OFF: switched off through external control
  498. * @PHY_MODE_SPECIAL: on but will not pass traffic
  499. */
  500. enum efx_phy_mode {
  501. PHY_MODE_NORMAL = 0,
  502. PHY_MODE_TX_DISABLED = 1,
  503. PHY_MODE_LOW_POWER = 2,
  504. PHY_MODE_OFF = 4,
  505. PHY_MODE_SPECIAL = 8,
  506. };
  507. static inline bool efx_phy_mode_disabled(enum efx_phy_mode mode)
  508. {
  509. return !!(mode & ~PHY_MODE_TX_DISABLED);
  510. }
  511. /*
  512. * Efx extended statistics
  513. *
  514. * Not all statistics are provided by all supported MACs. The purpose
  515. * is this structure is to contain the raw statistics provided by each
  516. * MAC.
  517. */
  518. struct efx_mac_stats {
  519. u64 tx_bytes;
  520. u64 tx_good_bytes;
  521. u64 tx_bad_bytes;
  522. u64 tx_packets;
  523. u64 tx_bad;
  524. u64 tx_pause;
  525. u64 tx_control;
  526. u64 tx_unicast;
  527. u64 tx_multicast;
  528. u64 tx_broadcast;
  529. u64 tx_lt64;
  530. u64 tx_64;
  531. u64 tx_65_to_127;
  532. u64 tx_128_to_255;
  533. u64 tx_256_to_511;
  534. u64 tx_512_to_1023;
  535. u64 tx_1024_to_15xx;
  536. u64 tx_15xx_to_jumbo;
  537. u64 tx_gtjumbo;
  538. u64 tx_collision;
  539. u64 tx_single_collision;
  540. u64 tx_multiple_collision;
  541. u64 tx_excessive_collision;
  542. u64 tx_deferred;
  543. u64 tx_late_collision;
  544. u64 tx_excessive_deferred;
  545. u64 tx_non_tcpudp;
  546. u64 tx_mac_src_error;
  547. u64 tx_ip_src_error;
  548. u64 rx_bytes;
  549. u64 rx_good_bytes;
  550. u64 rx_bad_bytes;
  551. u64 rx_packets;
  552. u64 rx_good;
  553. u64 rx_bad;
  554. u64 rx_pause;
  555. u64 rx_control;
  556. u64 rx_unicast;
  557. u64 rx_multicast;
  558. u64 rx_broadcast;
  559. u64 rx_lt64;
  560. u64 rx_64;
  561. u64 rx_65_to_127;
  562. u64 rx_128_to_255;
  563. u64 rx_256_to_511;
  564. u64 rx_512_to_1023;
  565. u64 rx_1024_to_15xx;
  566. u64 rx_15xx_to_jumbo;
  567. u64 rx_gtjumbo;
  568. u64 rx_bad_lt64;
  569. u64 rx_bad_64_to_15xx;
  570. u64 rx_bad_15xx_to_jumbo;
  571. u64 rx_bad_gtjumbo;
  572. u64 rx_overflow;
  573. u64 rx_missed;
  574. u64 rx_false_carrier;
  575. u64 rx_symbol_error;
  576. u64 rx_align_error;
  577. u64 rx_length_error;
  578. u64 rx_internal_error;
  579. u64 rx_good_lt64;
  580. };
  581. /* Number of bits used in a multicast filter hash address */
  582. #define EFX_MCAST_HASH_BITS 8
  583. /* Number of (single-bit) entries in a multicast filter hash */
  584. #define EFX_MCAST_HASH_ENTRIES (1 << EFX_MCAST_HASH_BITS)
  585. /* An Efx multicast filter hash */
  586. union efx_multicast_hash {
  587. u8 byte[EFX_MCAST_HASH_ENTRIES / 8];
  588. efx_oword_t oword[EFX_MCAST_HASH_ENTRIES / sizeof(efx_oword_t) / 8];
  589. };
  590. struct efx_filter_state;
  591. struct efx_vf;
  592. struct vfdi_status;
  593. /**
  594. * struct efx_nic - an Efx NIC
  595. * @name: Device name (net device name or bus id before net device registered)
  596. * @pci_dev: The PCI device
  597. * @type: Controller type attributes
  598. * @legacy_irq: IRQ number
  599. * @legacy_irq_enabled: Are IRQs enabled on NIC (INT_EN_KER register)?
  600. * @workqueue: Workqueue for port reconfigures and the HW monitor.
  601. * Work items do not hold and must not acquire RTNL.
  602. * @workqueue_name: Name of workqueue
  603. * @reset_work: Scheduled reset workitem
  604. * @membase_phys: Memory BAR value as physical address
  605. * @membase: Memory BAR value
  606. * @interrupt_mode: Interrupt mode
  607. * @timer_quantum_ns: Interrupt timer quantum, in nanoseconds
  608. * @irq_rx_adaptive: Adaptive IRQ moderation enabled for RX event queues
  609. * @irq_rx_moderation: IRQ moderation time for RX event queues
  610. * @msg_enable: Log message enable flags
  611. * @state: Device state number (%STATE_*). Serialised by the rtnl_lock.
  612. * @reset_pending: Bitmask for pending resets
  613. * @tx_queue: TX DMA queues
  614. * @rx_queue: RX DMA queues
  615. * @channel: Channels
  616. * @channel_name: Names for channels and their IRQs
  617. * @extra_channel_types: Types of extra (non-traffic) channels that
  618. * should be allocated for this NIC
  619. * @rxq_entries: Size of receive queues requested by user.
  620. * @txq_entries: Size of transmit queues requested by user.
  621. * @txq_stop_thresh: TX queue fill level at or above which we stop it.
  622. * @txq_wake_thresh: TX queue fill level at or below which we wake it.
  623. * @tx_dc_base: Base qword address in SRAM of TX queue descriptor caches
  624. * @rx_dc_base: Base qword address in SRAM of RX queue descriptor caches
  625. * @sram_lim_qw: Qword address limit of SRAM
  626. * @next_buffer_table: First available buffer table id
  627. * @n_channels: Number of channels in use
  628. * @n_rx_channels: Number of channels used for RX (= number of RX queues)
  629. * @n_tx_channels: Number of channels used for TX
  630. * @rx_buffer_len: RX buffer length
  631. * @rx_buffer_order: Order (log2) of number of pages for each RX buffer
  632. * @rx_hash_key: Toeplitz hash key for RSS
  633. * @rx_indir_table: Indirection table for RSS
  634. * @int_error_count: Number of internal errors seen recently
  635. * @int_error_expire: Time at which error count will be expired
  636. * @irq_status: Interrupt status buffer
  637. * @irq_zero_count: Number of legacy IRQs seen with queue flags == 0
  638. * @irq_level: IRQ level/index for IRQs not triggered by an event queue
  639. * @selftest_work: Work item for asynchronous self-test
  640. * @mtd_list: List of MTDs attached to the NIC
  641. * @nic_data: Hardware dependent state
  642. * @mac_lock: MAC access lock. Protects @port_enabled, @phy_mode,
  643. * efx_monitor() and efx_reconfigure_port()
  644. * @port_enabled: Port enabled indicator.
  645. * Serialises efx_stop_all(), efx_start_all(), efx_monitor() and
  646. * efx_mac_work() with kernel interfaces. Safe to read under any
  647. * one of the rtnl_lock, mac_lock, or netif_tx_lock, but all three must
  648. * be held to modify it.
  649. * @port_initialized: Port initialized?
  650. * @net_dev: Operating system network device. Consider holding the rtnl lock
  651. * @stats_buffer: DMA buffer for statistics
  652. * @phy_type: PHY type
  653. * @phy_op: PHY interface
  654. * @phy_data: PHY private data (including PHY-specific stats)
  655. * @mdio: PHY MDIO interface
  656. * @mdio_bus: PHY MDIO bus ID (only used by Siena)
  657. * @phy_mode: PHY operating mode. Serialised by @mac_lock.
  658. * @link_advertising: Autonegotiation advertising flags
  659. * @link_state: Current state of the link
  660. * @n_link_state_changes: Number of times the link has changed state
  661. * @promiscuous: Promiscuous flag. Protected by netif_tx_lock.
  662. * @multicast_hash: Multicast hash table
  663. * @wanted_fc: Wanted flow control flags
  664. * @fc_disable: When non-zero flow control is disabled. Typically used to
  665. * ensure that network back pressure doesn't delay dma queue flushes.
  666. * Serialised by the rtnl lock.
  667. * @mac_work: Work item for changing MAC promiscuity and multicast hash
  668. * @loopback_mode: Loopback status
  669. * @loopback_modes: Supported loopback mode bitmask
  670. * @loopback_selftest: Offline self-test private state
  671. * @drain_pending: Count of RX and TX queues that haven't been flushed and drained.
  672. * @rxq_flush_pending: Count of number of receive queues that need to be flushed.
  673. * Decremented when the efx_flush_rx_queue() is called.
  674. * @rxq_flush_outstanding: Count of number of RX flushes started but not yet
  675. * completed (either success or failure). Not used when MCDI is used to
  676. * flush receive queues.
  677. * @flush_wq: wait queue used by efx_nic_flush_queues() to wait for flush completions.
  678. * @vf: Array of &struct efx_vf objects.
  679. * @vf_count: Number of VFs intended to be enabled.
  680. * @vf_init_count: Number of VFs that have been fully initialised.
  681. * @vi_scale: log2 number of vnics per VF.
  682. * @vf_buftbl_base: The zeroth buffer table index used to back VF queues.
  683. * @vfdi_status: Common VFDI status page to be dmad to VF address space.
  684. * @local_addr_list: List of local addresses. Protected by %local_lock.
  685. * @local_page_list: List of DMA addressable pages used to broadcast
  686. * %local_addr_list. Protected by %local_lock.
  687. * @local_lock: Mutex protecting %local_addr_list and %local_page_list.
  688. * @peer_work: Work item to broadcast peer addresses to VMs.
  689. * @ptp_data: PTP state data
  690. * @monitor_work: Hardware monitor workitem
  691. * @biu_lock: BIU (bus interface unit) lock
  692. * @last_irq_cpu: Last CPU to handle a possible test interrupt. This
  693. * field is used by efx_test_interrupts() to verify that an
  694. * interrupt has occurred.
  695. * @n_rx_nodesc_drop_cnt: RX no descriptor drop count
  696. * @mac_stats: MAC statistics. These include all statistics the MACs
  697. * can provide. Generic code converts these into a standard
  698. * &struct net_device_stats.
  699. * @stats_lock: Statistics update lock. Serialises statistics fetches
  700. * and access to @mac_stats.
  701. *
  702. * This is stored in the private area of the &struct net_device.
  703. */
  704. struct efx_nic {
  705. /* The following fields should be written very rarely */
  706. char name[IFNAMSIZ];
  707. struct pci_dev *pci_dev;
  708. const struct efx_nic_type *type;
  709. int legacy_irq;
  710. bool legacy_irq_enabled;
  711. struct workqueue_struct *workqueue;
  712. char workqueue_name[16];
  713. struct work_struct reset_work;
  714. resource_size_t membase_phys;
  715. void __iomem *membase;
  716. enum efx_int_mode interrupt_mode;
  717. unsigned int timer_quantum_ns;
  718. bool irq_rx_adaptive;
  719. unsigned int irq_rx_moderation;
  720. u32 msg_enable;
  721. enum nic_state state;
  722. unsigned long reset_pending;
  723. struct efx_channel *channel[EFX_MAX_CHANNELS];
  724. char channel_name[EFX_MAX_CHANNELS][IFNAMSIZ + 6];
  725. const struct efx_channel_type *
  726. extra_channel_type[EFX_MAX_EXTRA_CHANNELS];
  727. unsigned rxq_entries;
  728. unsigned txq_entries;
  729. unsigned int txq_stop_thresh;
  730. unsigned int txq_wake_thresh;
  731. unsigned tx_dc_base;
  732. unsigned rx_dc_base;
  733. unsigned sram_lim_qw;
  734. unsigned next_buffer_table;
  735. unsigned n_channels;
  736. unsigned n_rx_channels;
  737. unsigned rss_spread;
  738. unsigned tx_channel_offset;
  739. unsigned n_tx_channels;
  740. unsigned int rx_buffer_len;
  741. unsigned int rx_buffer_order;
  742. u8 rx_hash_key[40];
  743. u32 rx_indir_table[128];
  744. unsigned int_error_count;
  745. unsigned long int_error_expire;
  746. struct efx_buffer irq_status;
  747. unsigned irq_zero_count;
  748. unsigned irq_level;
  749. struct delayed_work selftest_work;
  750. #ifdef CONFIG_SFC_MTD
  751. struct list_head mtd_list;
  752. #endif
  753. void *nic_data;
  754. struct mutex mac_lock;
  755. struct work_struct mac_work;
  756. bool port_enabled;
  757. bool port_initialized;
  758. struct net_device *net_dev;
  759. struct efx_buffer stats_buffer;
  760. unsigned int phy_type;
  761. const struct efx_phy_operations *phy_op;
  762. void *phy_data;
  763. struct mdio_if_info mdio;
  764. unsigned int mdio_bus;
  765. enum efx_phy_mode phy_mode;
  766. u32 link_advertising;
  767. struct efx_link_state link_state;
  768. unsigned int n_link_state_changes;
  769. bool promiscuous;
  770. union efx_multicast_hash multicast_hash;
  771. u8 wanted_fc;
  772. unsigned fc_disable;
  773. atomic_t rx_reset;
  774. enum efx_loopback_mode loopback_mode;
  775. u64 loopback_modes;
  776. void *loopback_selftest;
  777. struct efx_filter_state *filter_state;
  778. atomic_t drain_pending;
  779. atomic_t rxq_flush_pending;
  780. atomic_t rxq_flush_outstanding;
  781. wait_queue_head_t flush_wq;
  782. #ifdef CONFIG_SFC_SRIOV
  783. struct efx_channel *vfdi_channel;
  784. struct efx_vf *vf;
  785. unsigned vf_count;
  786. unsigned vf_init_count;
  787. unsigned vi_scale;
  788. unsigned vf_buftbl_base;
  789. struct efx_buffer vfdi_status;
  790. struct list_head local_addr_list;
  791. struct list_head local_page_list;
  792. struct mutex local_lock;
  793. struct work_struct peer_work;
  794. #endif
  795. #ifdef CONFIG_SFC_PTP
  796. struct efx_ptp_data *ptp_data;
  797. #endif
  798. /* The following fields may be written more often */
  799. struct delayed_work monitor_work ____cacheline_aligned_in_smp;
  800. spinlock_t biu_lock;
  801. int last_irq_cpu;
  802. unsigned n_rx_nodesc_drop_cnt;
  803. struct efx_mac_stats mac_stats;
  804. spinlock_t stats_lock;
  805. };
  806. static inline int efx_dev_registered(struct efx_nic *efx)
  807. {
  808. return efx->net_dev->reg_state == NETREG_REGISTERED;
  809. }
  810. static inline unsigned int efx_port_num(struct efx_nic *efx)
  811. {
  812. return efx->net_dev->dev_id;
  813. }
  814. /**
  815. * struct efx_nic_type - Efx device type definition
  816. * @probe: Probe the controller
  817. * @remove: Free resources allocated by probe()
  818. * @init: Initialise the controller
  819. * @dimension_resources: Dimension controller resources (buffer table,
  820. * and VIs once the available interrupt resources are clear)
  821. * @fini: Shut down the controller
  822. * @monitor: Periodic function for polling link state and hardware monitor
  823. * @map_reset_reason: Map ethtool reset reason to a reset method
  824. * @map_reset_flags: Map ethtool reset flags to a reset method, if possible
  825. * @reset: Reset the controller hardware and possibly the PHY. This will
  826. * be called while the controller is uninitialised.
  827. * @probe_port: Probe the MAC and PHY
  828. * @remove_port: Free resources allocated by probe_port()
  829. * @handle_global_event: Handle a "global" event (may be %NULL)
  830. * @prepare_flush: Prepare the hardware for flushing the DMA queues
  831. * @update_stats: Update statistics not provided by event handling
  832. * @start_stats: Start the regular fetching of statistics
  833. * @stop_stats: Stop the regular fetching of statistics
  834. * @set_id_led: Set state of identifying LED or revert to automatic function
  835. * @push_irq_moderation: Apply interrupt moderation value
  836. * @reconfigure_port: Push loopback/power/txdis changes to the MAC and PHY
  837. * @reconfigure_mac: Push MAC address, MTU, flow control and filter settings
  838. * to the hardware. Serialised by the mac_lock.
  839. * @check_mac_fault: Check MAC fault state. True if fault present.
  840. * @get_wol: Get WoL configuration from driver state
  841. * @set_wol: Push WoL configuration to the NIC
  842. * @resume_wol: Synchronise WoL state between driver and MC (e.g. after resume)
  843. * @test_chip: Test registers. Should use efx_nic_test_registers(), and is
  844. * expected to reset the NIC.
  845. * @test_nvram: Test validity of NVRAM contents
  846. * @revision: Hardware architecture revision
  847. * @mem_map_size: Memory BAR mapped size
  848. * @txd_ptr_tbl_base: TX descriptor ring base address
  849. * @rxd_ptr_tbl_base: RX descriptor ring base address
  850. * @buf_tbl_base: Buffer table base address
  851. * @evq_ptr_tbl_base: Event queue pointer table base address
  852. * @evq_rptr_tbl_base: Event queue read-pointer table base address
  853. * @max_dma_mask: Maximum possible DMA mask
  854. * @rx_buffer_hash_size: Size of hash at start of RX buffer
  855. * @rx_buffer_padding: Size of padding at end of RX buffer
  856. * @max_interrupt_mode: Highest capability interrupt mode supported
  857. * from &enum efx_init_mode.
  858. * @phys_addr_channels: Number of channels with physically addressed
  859. * descriptors
  860. * @timer_period_max: Maximum period of interrupt timer (in ticks)
  861. * @offload_features: net_device feature flags for protocol offload
  862. * features implemented in hardware
  863. */
  864. struct efx_nic_type {
  865. int (*probe)(struct efx_nic *efx);
  866. void (*remove)(struct efx_nic *efx);
  867. int (*init)(struct efx_nic *efx);
  868. void (*dimension_resources)(struct efx_nic *efx);
  869. void (*fini)(struct efx_nic *efx);
  870. void (*monitor)(struct efx_nic *efx);
  871. enum reset_type (*map_reset_reason)(enum reset_type reason);
  872. int (*map_reset_flags)(u32 *flags);
  873. int (*reset)(struct efx_nic *efx, enum reset_type method);
  874. int (*probe_port)(struct efx_nic *efx);
  875. void (*remove_port)(struct efx_nic *efx);
  876. bool (*handle_global_event)(struct efx_channel *channel, efx_qword_t *);
  877. void (*prepare_flush)(struct efx_nic *efx);
  878. void (*update_stats)(struct efx_nic *efx);
  879. void (*start_stats)(struct efx_nic *efx);
  880. void (*stop_stats)(struct efx_nic *efx);
  881. void (*set_id_led)(struct efx_nic *efx, enum efx_led_mode mode);
  882. void (*push_irq_moderation)(struct efx_channel *channel);
  883. int (*reconfigure_port)(struct efx_nic *efx);
  884. int (*reconfigure_mac)(struct efx_nic *efx);
  885. bool (*check_mac_fault)(struct efx_nic *efx);
  886. void (*get_wol)(struct efx_nic *efx, struct ethtool_wolinfo *wol);
  887. int (*set_wol)(struct efx_nic *efx, u32 type);
  888. void (*resume_wol)(struct efx_nic *efx);
  889. int (*test_chip)(struct efx_nic *efx, struct efx_self_tests *tests);
  890. int (*test_nvram)(struct efx_nic *efx);
  891. int revision;
  892. unsigned int mem_map_size;
  893. unsigned int txd_ptr_tbl_base;
  894. unsigned int rxd_ptr_tbl_base;
  895. unsigned int buf_tbl_base;
  896. unsigned int evq_ptr_tbl_base;
  897. unsigned int evq_rptr_tbl_base;
  898. u64 max_dma_mask;
  899. unsigned int rx_buffer_hash_size;
  900. unsigned int rx_buffer_padding;
  901. unsigned int max_interrupt_mode;
  902. unsigned int phys_addr_channels;
  903. unsigned int timer_period_max;
  904. netdev_features_t offload_features;
  905. };
  906. /**************************************************************************
  907. *
  908. * Prototypes and inline functions
  909. *
  910. *************************************************************************/
  911. static inline struct efx_channel *
  912. efx_get_channel(struct efx_nic *efx, unsigned index)
  913. {
  914. EFX_BUG_ON_PARANOID(index >= efx->n_channels);
  915. return efx->channel[index];
  916. }
  917. /* Iterate over all used channels */
  918. #define efx_for_each_channel(_channel, _efx) \
  919. for (_channel = (_efx)->channel[0]; \
  920. _channel; \
  921. _channel = (_channel->channel + 1 < (_efx)->n_channels) ? \
  922. (_efx)->channel[_channel->channel + 1] : NULL)
  923. /* Iterate over all used channels in reverse */
  924. #define efx_for_each_channel_rev(_channel, _efx) \
  925. for (_channel = (_efx)->channel[(_efx)->n_channels - 1]; \
  926. _channel; \
  927. _channel = _channel->channel ? \
  928. (_efx)->channel[_channel->channel - 1] : NULL)
  929. static inline struct efx_tx_queue *
  930. efx_get_tx_queue(struct efx_nic *efx, unsigned index, unsigned type)
  931. {
  932. EFX_BUG_ON_PARANOID(index >= efx->n_tx_channels ||
  933. type >= EFX_TXQ_TYPES);
  934. return &efx->channel[efx->tx_channel_offset + index]->tx_queue[type];
  935. }
  936. static inline bool efx_channel_has_tx_queues(struct efx_channel *channel)
  937. {
  938. return channel->channel - channel->efx->tx_channel_offset <
  939. channel->efx->n_tx_channels;
  940. }
  941. static inline struct efx_tx_queue *
  942. efx_channel_get_tx_queue(struct efx_channel *channel, unsigned type)
  943. {
  944. EFX_BUG_ON_PARANOID(!efx_channel_has_tx_queues(channel) ||
  945. type >= EFX_TXQ_TYPES);
  946. return &channel->tx_queue[type];
  947. }
  948. static inline bool efx_tx_queue_used(struct efx_tx_queue *tx_queue)
  949. {
  950. return !(tx_queue->efx->net_dev->num_tc < 2 &&
  951. tx_queue->queue & EFX_TXQ_TYPE_HIGHPRI);
  952. }
  953. /* Iterate over all TX queues belonging to a channel */
  954. #define efx_for_each_channel_tx_queue(_tx_queue, _channel) \
  955. if (!efx_channel_has_tx_queues(_channel)) \
  956. ; \
  957. else \
  958. for (_tx_queue = (_channel)->tx_queue; \
  959. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES && \
  960. efx_tx_queue_used(_tx_queue); \
  961. _tx_queue++)
  962. /* Iterate over all possible TX queues belonging to a channel */
  963. #define efx_for_each_possible_channel_tx_queue(_tx_queue, _channel) \
  964. if (!efx_channel_has_tx_queues(_channel)) \
  965. ; \
  966. else \
  967. for (_tx_queue = (_channel)->tx_queue; \
  968. _tx_queue < (_channel)->tx_queue + EFX_TXQ_TYPES; \
  969. _tx_queue++)
  970. static inline bool efx_channel_has_rx_queue(struct efx_channel *channel)
  971. {
  972. return channel->rx_queue.core_index >= 0;
  973. }
  974. static inline struct efx_rx_queue *
  975. efx_channel_get_rx_queue(struct efx_channel *channel)
  976. {
  977. EFX_BUG_ON_PARANOID(!efx_channel_has_rx_queue(channel));
  978. return &channel->rx_queue;
  979. }
  980. /* Iterate over all RX queues belonging to a channel */
  981. #define efx_for_each_channel_rx_queue(_rx_queue, _channel) \
  982. if (!efx_channel_has_rx_queue(_channel)) \
  983. ; \
  984. else \
  985. for (_rx_queue = &(_channel)->rx_queue; \
  986. _rx_queue; \
  987. _rx_queue = NULL)
  988. static inline struct efx_channel *
  989. efx_rx_queue_channel(struct efx_rx_queue *rx_queue)
  990. {
  991. return container_of(rx_queue, struct efx_channel, rx_queue);
  992. }
  993. static inline int efx_rx_queue_index(struct efx_rx_queue *rx_queue)
  994. {
  995. return efx_rx_queue_channel(rx_queue)->channel;
  996. }
  997. /* Returns a pointer to the specified receive buffer in the RX
  998. * descriptor queue.
  999. */
  1000. static inline struct efx_rx_buffer *efx_rx_buffer(struct efx_rx_queue *rx_queue,
  1001. unsigned int index)
  1002. {
  1003. return &rx_queue->buffer[index];
  1004. }
  1005. /**
  1006. * EFX_MAX_FRAME_LEN - calculate maximum frame length
  1007. *
  1008. * This calculates the maximum frame length that will be used for a
  1009. * given MTU. The frame length will be equal to the MTU plus a
  1010. * constant amount of header space and padding. This is the quantity
  1011. * that the net driver will program into the MAC as the maximum frame
  1012. * length.
  1013. *
  1014. * The 10G MAC requires 8-byte alignment on the frame
  1015. * length, so we round up to the nearest 8.
  1016. *
  1017. * Re-clocking by the XGXS on RX can reduce an IPG to 32 bits (half an
  1018. * XGMII cycle). If the frame length reaches the maximum value in the
  1019. * same cycle, the XMAC can miss the IPG altogether. We work around
  1020. * this by adding a further 16 bytes.
  1021. */
  1022. #define EFX_MAX_FRAME_LEN(mtu) \
  1023. ((((mtu) + ETH_HLEN + VLAN_HLEN + 4/* FCS */ + 7) & ~7) + 16)
  1024. static inline bool efx_xmit_with_hwtstamp(struct sk_buff *skb)
  1025. {
  1026. return skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP;
  1027. }
  1028. static inline void efx_xmit_hwtstamp_pending(struct sk_buff *skb)
  1029. {
  1030. skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
  1031. }
  1032. #endif /* EFX_NET_DRIVER_H */