pxa25x.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318
  1. /*
  2. * linux/arch/arm/mach-pxa/pxa25x.c
  3. *
  4. * Author: Nicolas Pitre
  5. * Created: Jun 15, 2001
  6. * Copyright: MontaVista Software Inc.
  7. *
  8. * Code specific to PXA21x/25x/26x variants.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. *
  14. * Since this file should be linked before any other machine specific file,
  15. * the __initcall() here will be executed first. This serves as default
  16. * initialization stuff for PXA machines which can be overridden later if
  17. * need be.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/suspend.h>
  24. #include <linux/sysdev.h>
  25. #include <asm/hardware.h>
  26. #include <asm/arch/irqs.h>
  27. #include <asm/arch/pxa-regs.h>
  28. #include <asm/arch/pxa2xx-regs.h>
  29. #include <asm/arch/mfp-pxa25x.h>
  30. #include <asm/arch/pm.h>
  31. #include <asm/arch/dma.h>
  32. #include "generic.h"
  33. #include "devices.h"
  34. #include "clock.h"
  35. /*
  36. * Various clock factors driven by the CCCR register.
  37. */
  38. /* Crystal Frequency to Memory Frequency Multiplier (L) */
  39. static unsigned char L_clk_mult[32] = { 0, 27, 32, 36, 40, 45, 0, };
  40. /* Memory Frequency to Run Mode Frequency Multiplier (M) */
  41. static unsigned char M_clk_mult[4] = { 0, 1, 2, 4 };
  42. /* Run Mode Frequency to Turbo Mode Frequency Multiplier (N) */
  43. /* Note: we store the value N * 2 here. */
  44. static unsigned char N2_clk_mult[8] = { 0, 0, 2, 3, 4, 0, 6, 0 };
  45. /* Crystal clock */
  46. #define BASE_CLK 3686400
  47. /*
  48. * Get the clock frequency as reflected by CCCR and the turbo flag.
  49. * We assume these values have been applied via a fcs.
  50. * If info is not 0 we also display the current settings.
  51. */
  52. unsigned int pxa25x_get_clk_frequency_khz(int info)
  53. {
  54. unsigned long cccr, turbo;
  55. unsigned int l, L, m, M, n2, N;
  56. cccr = CCCR;
  57. asm( "mrc\tp14, 0, %0, c6, c0, 0" : "=r" (turbo) );
  58. l = L_clk_mult[(cccr >> 0) & 0x1f];
  59. m = M_clk_mult[(cccr >> 5) & 0x03];
  60. n2 = N2_clk_mult[(cccr >> 7) & 0x07];
  61. L = l * BASE_CLK;
  62. M = m * L;
  63. N = n2 * M / 2;
  64. if(info)
  65. {
  66. L += 5000;
  67. printk( KERN_INFO "Memory clock: %d.%02dMHz (*%d)\n",
  68. L / 1000000, (L % 1000000) / 10000, l );
  69. M += 5000;
  70. printk( KERN_INFO "Run Mode clock: %d.%02dMHz (*%d)\n",
  71. M / 1000000, (M % 1000000) / 10000, m );
  72. N += 5000;
  73. printk( KERN_INFO "Turbo Mode clock: %d.%02dMHz (*%d.%d, %sactive)\n",
  74. N / 1000000, (N % 1000000) / 10000, n2 / 2, (n2 % 2) * 5,
  75. (turbo & 1) ? "" : "in" );
  76. }
  77. return (turbo & 1) ? (N/1000) : (M/1000);
  78. }
  79. /*
  80. * Return the current memory clock frequency in units of 10kHz
  81. */
  82. unsigned int pxa25x_get_memclk_frequency_10khz(void)
  83. {
  84. return L_clk_mult[(CCCR >> 0) & 0x1f] * BASE_CLK / 10000;
  85. }
  86. static unsigned long clk_pxa25x_lcd_getrate(struct clk *clk)
  87. {
  88. return pxa25x_get_memclk_frequency_10khz() * 10000;
  89. }
  90. static const struct clkops clk_pxa25x_lcd_ops = {
  91. .enable = clk_cken_enable,
  92. .disable = clk_cken_disable,
  93. .getrate = clk_pxa25x_lcd_getrate,
  94. };
  95. /*
  96. * 3.6864MHz -> OST, GPIO, SSP, PWM, PLLs (95.842MHz, 147.456MHz)
  97. * 95.842MHz -> MMC 19.169MHz, I2C 31.949MHz, FICP 47.923MHz, USB 47.923MHz
  98. * 147.456MHz -> UART 14.7456MHz, AC97 12.288MHz, I2S 5.672MHz (allegedly)
  99. */
  100. static struct clk pxa25x_hwuart_clk =
  101. INIT_CKEN("UARTCLK", HWUART, 14745600, 1, &pxa_device_hwuart.dev)
  102. ;
  103. static struct clk pxa25x_clks[] = {
  104. INIT_CK("LCDCLK", LCD, &clk_pxa25x_lcd_ops, &pxa_device_fb.dev),
  105. INIT_CKEN("UARTCLK", FFUART, 14745600, 1, &pxa_device_ffuart.dev),
  106. INIT_CKEN("UARTCLK", BTUART, 14745600, 1, &pxa_device_btuart.dev),
  107. INIT_CKEN("UARTCLK", STUART, 14745600, 1, NULL),
  108. INIT_CKEN("UDCCLK", USB, 47923000, 5, &pxa_device_udc.dev),
  109. INIT_CKEN("MMCCLK", MMC, 19169000, 0, &pxa_device_mci.dev),
  110. INIT_CKEN("I2CCLK", I2C, 31949000, 0, &pxa_device_i2c.dev),
  111. INIT_CKEN("SSPCLK", SSP, 3686400, 0, &pxa25x_device_ssp.dev),
  112. INIT_CKEN("SSPCLK", NSSP, 3686400, 0, &pxa25x_device_nssp.dev),
  113. INIT_CKEN("SSPCLK", ASSP, 3686400, 0, &pxa25x_device_assp.dev),
  114. INIT_CKEN("AC97CLK", AC97, 24576000, 0, NULL),
  115. /*
  116. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  117. INIT_CKEN("PWMCLK", PWM0, 3686400, 0, NULL),
  118. INIT_CKEN("I2SCLK", I2S, 14745600, 0, NULL),
  119. */
  120. INIT_CKEN("FICPCLK", FICP, 47923000, 0, NULL),
  121. };
  122. #ifdef CONFIG_PM
  123. #define SAVE(x) sleep_save[SLEEP_SAVE_##x] = x
  124. #define RESTORE(x) x = sleep_save[SLEEP_SAVE_##x]
  125. /*
  126. * List of global PXA peripheral registers to preserve.
  127. * More ones like CP and general purpose register values are preserved
  128. * with the stack pointer in sleep.S.
  129. */
  130. enum { SLEEP_SAVE_PGSR0, SLEEP_SAVE_PGSR1, SLEEP_SAVE_PGSR2,
  131. SLEEP_SAVE_GAFR0_L, SLEEP_SAVE_GAFR0_U,
  132. SLEEP_SAVE_GAFR1_L, SLEEP_SAVE_GAFR1_U,
  133. SLEEP_SAVE_GAFR2_L, SLEEP_SAVE_GAFR2_U,
  134. SLEEP_SAVE_PSTR,
  135. SLEEP_SAVE_CKEN,
  136. SLEEP_SAVE_COUNT
  137. };
  138. static void pxa25x_cpu_pm_save(unsigned long *sleep_save)
  139. {
  140. SAVE(PGSR0); SAVE(PGSR1); SAVE(PGSR2);
  141. SAVE(GAFR0_L); SAVE(GAFR0_U);
  142. SAVE(GAFR1_L); SAVE(GAFR1_U);
  143. SAVE(GAFR2_L); SAVE(GAFR2_U);
  144. SAVE(CKEN);
  145. SAVE(PSTR);
  146. /* Clear GPIO transition detect bits */
  147. GEDR0 = GEDR0; GEDR1 = GEDR1; GEDR2 = GEDR2;
  148. }
  149. static void pxa25x_cpu_pm_restore(unsigned long *sleep_save)
  150. {
  151. /* ensure not to come back here if it wasn't intended */
  152. PSPR = 0;
  153. /* restore registers */
  154. RESTORE(GAFR0_L); RESTORE(GAFR0_U);
  155. RESTORE(GAFR1_L); RESTORE(GAFR1_U);
  156. RESTORE(GAFR2_L); RESTORE(GAFR2_U);
  157. RESTORE(PGSR0); RESTORE(PGSR1); RESTORE(PGSR2);
  158. PSSR = PSSR_RDH | PSSR_PH;
  159. RESTORE(CKEN);
  160. RESTORE(PSTR);
  161. }
  162. static void pxa25x_cpu_pm_enter(suspend_state_t state)
  163. {
  164. /* Clear reset status */
  165. RCSR = RCSR_HWR | RCSR_WDR | RCSR_SMR | RCSR_GPR;
  166. switch (state) {
  167. case PM_SUSPEND_MEM:
  168. /* set resume return address */
  169. PSPR = virt_to_phys(pxa_cpu_resume);
  170. pxa25x_cpu_suspend(PWRMODE_SLEEP);
  171. break;
  172. }
  173. }
  174. static struct pxa_cpu_pm_fns pxa25x_cpu_pm_fns = {
  175. .save_count = SLEEP_SAVE_COUNT,
  176. .valid = suspend_valid_only_mem,
  177. .save = pxa25x_cpu_pm_save,
  178. .restore = pxa25x_cpu_pm_restore,
  179. .enter = pxa25x_cpu_pm_enter,
  180. };
  181. static void __init pxa25x_init_pm(void)
  182. {
  183. pxa_cpu_pm_fns = &pxa25x_cpu_pm_fns;
  184. }
  185. #else
  186. static inline void pxa25x_init_pm(void) {}
  187. #endif
  188. /* PXA25x: supports wakeup from GPIO0..GPIO15 and RTC alarm
  189. */
  190. static int pxa25x_set_wake(unsigned int irq, unsigned int on)
  191. {
  192. int gpio = IRQ_TO_GPIO(irq);
  193. uint32_t mask = 0;
  194. if (gpio >= 0 && gpio < 85)
  195. return gpio_set_wake(gpio, on);
  196. if (irq == IRQ_RTCAlrm) {
  197. mask = PWER_RTC;
  198. goto set_pwer;
  199. }
  200. return -EINVAL;
  201. set_pwer:
  202. if (on)
  203. PWER |= mask;
  204. else
  205. PWER &=~mask;
  206. return 0;
  207. }
  208. void __init pxa25x_init_irq(void)
  209. {
  210. pxa_init_irq(32, pxa25x_set_wake);
  211. pxa_init_gpio(85, pxa25x_set_wake);
  212. }
  213. static struct platform_device *pxa25x_devices[] __initdata = {
  214. &pxa_device_udc,
  215. &pxa_device_ffuart,
  216. &pxa_device_btuart,
  217. &pxa_device_stuart,
  218. &pxa_device_i2s,
  219. &pxa_device_rtc,
  220. &pxa25x_device_ssp,
  221. &pxa25x_device_nssp,
  222. &pxa25x_device_assp,
  223. };
  224. static struct sys_device pxa25x_sysdev[] = {
  225. {
  226. .cls = &pxa_irq_sysclass,
  227. }, {
  228. .cls = &pxa_gpio_sysclass,
  229. },
  230. };
  231. static int __init pxa25x_init(void)
  232. {
  233. int i, ret = 0;
  234. /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
  235. if (cpu_is_pxa25x())
  236. clks_register(&pxa25x_hwuart_clk, 1);
  237. if (cpu_is_pxa21x() || cpu_is_pxa25x()) {
  238. clks_register(pxa25x_clks, ARRAY_SIZE(pxa25x_clks));
  239. if ((ret = pxa_init_dma(16)))
  240. return ret;
  241. pxa25x_init_pm();
  242. for (i = 0; i < ARRAY_SIZE(pxa25x_sysdev); i++) {
  243. ret = sysdev_register(&pxa25x_sysdev[i]);
  244. if (ret)
  245. pr_err("failed to register sysdev[%d]\n", i);
  246. }
  247. ret = platform_add_devices(pxa25x_devices,
  248. ARRAY_SIZE(pxa25x_devices));
  249. if (ret)
  250. return ret;
  251. }
  252. /* Only add HWUART for PXA255/26x; PXA210/250/27x do not have it. */
  253. if (cpu_is_pxa25x())
  254. ret = platform_device_register(&pxa_device_hwuart);
  255. return ret;
  256. }
  257. postcore_initcall(pxa25x_init);