i915_debugfs.c 58 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. *
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/debugfs.h>
  30. #include <linux/slab.h>
  31. #include <linux/export.h>
  32. #include <drm/drmP.h>
  33. #include "intel_drv.h"
  34. #include "intel_ringbuffer.h"
  35. #include <drm/i915_drm.h>
  36. #include "i915_drv.h"
  37. #define DRM_I915_RING_DEBUG 1
  38. #if defined(CONFIG_DEBUG_FS)
  39. enum {
  40. ACTIVE_LIST,
  41. INACTIVE_LIST,
  42. PINNED_LIST,
  43. };
  44. static const char *yesno(int v)
  45. {
  46. return v ? "yes" : "no";
  47. }
  48. static int i915_capabilities(struct seq_file *m, void *data)
  49. {
  50. struct drm_info_node *node = (struct drm_info_node *) m->private;
  51. struct drm_device *dev = node->minor->dev;
  52. const struct intel_device_info *info = INTEL_INFO(dev);
  53. seq_printf(m, "gen: %d\n", info->gen);
  54. seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev));
  55. #define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
  56. #define SEP_SEMICOLON ;
  57. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_SEMICOLON);
  58. #undef PRINT_FLAG
  59. #undef SEP_SEMICOLON
  60. return 0;
  61. }
  62. static const char *get_pin_flag(struct drm_i915_gem_object *obj)
  63. {
  64. if (obj->user_pin_count > 0)
  65. return "P";
  66. else if (obj->pin_count > 0)
  67. return "p";
  68. else
  69. return " ";
  70. }
  71. static const char *get_tiling_flag(struct drm_i915_gem_object *obj)
  72. {
  73. switch (obj->tiling_mode) {
  74. default:
  75. case I915_TILING_NONE: return " ";
  76. case I915_TILING_X: return "X";
  77. case I915_TILING_Y: return "Y";
  78. }
  79. }
  80. static inline const char *get_global_flag(struct drm_i915_gem_object *obj)
  81. {
  82. return obj->has_global_gtt_mapping ? "g" : " ";
  83. }
  84. static void
  85. describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
  86. {
  87. struct i915_vma *vma;
  88. seq_printf(m, "%pK: %s%s%s %8zdKiB %02x %02x %d %d %d%s%s%s",
  89. &obj->base,
  90. get_pin_flag(obj),
  91. get_tiling_flag(obj),
  92. get_global_flag(obj),
  93. obj->base.size / 1024,
  94. obj->base.read_domains,
  95. obj->base.write_domain,
  96. obj->last_read_seqno,
  97. obj->last_write_seqno,
  98. obj->last_fenced_seqno,
  99. i915_cache_level_str(obj->cache_level),
  100. obj->dirty ? " dirty" : "",
  101. obj->madv == I915_MADV_DONTNEED ? " purgeable" : "");
  102. if (obj->base.name)
  103. seq_printf(m, " (name: %d)", obj->base.name);
  104. if (obj->pin_count)
  105. seq_printf(m, " (pinned x %d)", obj->pin_count);
  106. if (obj->fence_reg != I915_FENCE_REG_NONE)
  107. seq_printf(m, " (fence: %d)", obj->fence_reg);
  108. list_for_each_entry(vma, &obj->vma_list, vma_link) {
  109. if (!i915_is_ggtt(vma->vm))
  110. seq_puts(m, " (pp");
  111. else
  112. seq_puts(m, " (g");
  113. seq_printf(m, "gtt offset: %08lx, size: %08lx)",
  114. vma->node.start, vma->node.size);
  115. }
  116. if (obj->stolen)
  117. seq_printf(m, " (stolen: %08lx)", obj->stolen->start);
  118. if (obj->pin_mappable || obj->fault_mappable) {
  119. char s[3], *t = s;
  120. if (obj->pin_mappable)
  121. *t++ = 'p';
  122. if (obj->fault_mappable)
  123. *t++ = 'f';
  124. *t = '\0';
  125. seq_printf(m, " (%s mappable)", s);
  126. }
  127. if (obj->ring != NULL)
  128. seq_printf(m, " (%s)", obj->ring->name);
  129. }
  130. static int i915_gem_object_list_info(struct seq_file *m, void *data)
  131. {
  132. struct drm_info_node *node = (struct drm_info_node *) m->private;
  133. uintptr_t list = (uintptr_t) node->info_ent->data;
  134. struct list_head *head;
  135. struct drm_device *dev = node->minor->dev;
  136. struct drm_i915_private *dev_priv = dev->dev_private;
  137. struct i915_address_space *vm = &dev_priv->gtt.base;
  138. struct drm_i915_gem_object *obj;
  139. size_t total_obj_size, total_gtt_size;
  140. int count, ret;
  141. ret = mutex_lock_interruptible(&dev->struct_mutex);
  142. if (ret)
  143. return ret;
  144. switch (list) {
  145. case ACTIVE_LIST:
  146. seq_puts(m, "Active:\n");
  147. head = &vm->active_list;
  148. break;
  149. case INACTIVE_LIST:
  150. seq_puts(m, "Inactive:\n");
  151. head = &vm->inactive_list;
  152. break;
  153. default:
  154. mutex_unlock(&dev->struct_mutex);
  155. return -EINVAL;
  156. }
  157. total_obj_size = total_gtt_size = count = 0;
  158. list_for_each_entry(obj, head, mm_list) {
  159. seq_puts(m, " ");
  160. describe_obj(m, obj);
  161. seq_putc(m, '\n');
  162. total_obj_size += obj->base.size;
  163. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  164. count++;
  165. }
  166. mutex_unlock(&dev->struct_mutex);
  167. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  168. count, total_obj_size, total_gtt_size);
  169. return 0;
  170. }
  171. #define count_objects(list, member) do { \
  172. list_for_each_entry(obj, list, member) { \
  173. size += i915_gem_obj_ggtt_size(obj); \
  174. ++count; \
  175. if (obj->map_and_fenceable) { \
  176. mappable_size += i915_gem_obj_ggtt_size(obj); \
  177. ++mappable_count; \
  178. } \
  179. } \
  180. } while (0)
  181. struct file_stats {
  182. int count;
  183. size_t total, active, inactive, unbound;
  184. };
  185. static int per_file_stats(int id, void *ptr, void *data)
  186. {
  187. struct drm_i915_gem_object *obj = ptr;
  188. struct file_stats *stats = data;
  189. stats->count++;
  190. stats->total += obj->base.size;
  191. if (i915_gem_obj_ggtt_bound(obj)) {
  192. if (!list_empty(&obj->ring_list))
  193. stats->active += obj->base.size;
  194. else
  195. stats->inactive += obj->base.size;
  196. } else {
  197. if (!list_empty(&obj->global_list))
  198. stats->unbound += obj->base.size;
  199. }
  200. return 0;
  201. }
  202. static int i915_gem_object_info(struct seq_file *m, void *data)
  203. {
  204. struct drm_info_node *node = (struct drm_info_node *) m->private;
  205. struct drm_device *dev = node->minor->dev;
  206. struct drm_i915_private *dev_priv = dev->dev_private;
  207. u32 count, mappable_count, purgeable_count;
  208. size_t size, mappable_size, purgeable_size;
  209. struct drm_i915_gem_object *obj;
  210. struct i915_address_space *vm = &dev_priv->gtt.base;
  211. struct drm_file *file;
  212. int ret;
  213. ret = mutex_lock_interruptible(&dev->struct_mutex);
  214. if (ret)
  215. return ret;
  216. seq_printf(m, "%u objects, %zu bytes\n",
  217. dev_priv->mm.object_count,
  218. dev_priv->mm.object_memory);
  219. size = count = mappable_size = mappable_count = 0;
  220. count_objects(&dev_priv->mm.bound_list, global_list);
  221. seq_printf(m, "%u [%u] objects, %zu [%zu] bytes in gtt\n",
  222. count, mappable_count, size, mappable_size);
  223. size = count = mappable_size = mappable_count = 0;
  224. count_objects(&vm->active_list, mm_list);
  225. seq_printf(m, " %u [%u] active objects, %zu [%zu] bytes\n",
  226. count, mappable_count, size, mappable_size);
  227. size = count = mappable_size = mappable_count = 0;
  228. count_objects(&vm->inactive_list, mm_list);
  229. seq_printf(m, " %u [%u] inactive objects, %zu [%zu] bytes\n",
  230. count, mappable_count, size, mappable_size);
  231. size = count = purgeable_size = purgeable_count = 0;
  232. list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_list) {
  233. size += obj->base.size, ++count;
  234. if (obj->madv == I915_MADV_DONTNEED)
  235. purgeable_size += obj->base.size, ++purgeable_count;
  236. }
  237. seq_printf(m, "%u unbound objects, %zu bytes\n", count, size);
  238. size = count = mappable_size = mappable_count = 0;
  239. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  240. if (obj->fault_mappable) {
  241. size += i915_gem_obj_ggtt_size(obj);
  242. ++count;
  243. }
  244. if (obj->pin_mappable) {
  245. mappable_size += i915_gem_obj_ggtt_size(obj);
  246. ++mappable_count;
  247. }
  248. if (obj->madv == I915_MADV_DONTNEED) {
  249. purgeable_size += obj->base.size;
  250. ++purgeable_count;
  251. }
  252. }
  253. seq_printf(m, "%u purgeable objects, %zu bytes\n",
  254. purgeable_count, purgeable_size);
  255. seq_printf(m, "%u pinned mappable objects, %zu bytes\n",
  256. mappable_count, mappable_size);
  257. seq_printf(m, "%u fault mappable objects, %zu bytes\n",
  258. count, size);
  259. seq_printf(m, "%zu [%lu] gtt total\n",
  260. dev_priv->gtt.base.total,
  261. dev_priv->gtt.mappable_end - dev_priv->gtt.base.start);
  262. seq_putc(m, '\n');
  263. list_for_each_entry_reverse(file, &dev->filelist, lhead) {
  264. struct file_stats stats;
  265. memset(&stats, 0, sizeof(stats));
  266. idr_for_each(&file->object_idr, per_file_stats, &stats);
  267. seq_printf(m, "%s: %u objects, %zu bytes (%zu active, %zu inactive, %zu unbound)\n",
  268. get_pid_task(file->pid, PIDTYPE_PID)->comm,
  269. stats.count,
  270. stats.total,
  271. stats.active,
  272. stats.inactive,
  273. stats.unbound);
  274. }
  275. mutex_unlock(&dev->struct_mutex);
  276. return 0;
  277. }
  278. static int i915_gem_gtt_info(struct seq_file *m, void *data)
  279. {
  280. struct drm_info_node *node = (struct drm_info_node *) m->private;
  281. struct drm_device *dev = node->minor->dev;
  282. uintptr_t list = (uintptr_t) node->info_ent->data;
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct drm_i915_gem_object *obj;
  285. size_t total_obj_size, total_gtt_size;
  286. int count, ret;
  287. ret = mutex_lock_interruptible(&dev->struct_mutex);
  288. if (ret)
  289. return ret;
  290. total_obj_size = total_gtt_size = count = 0;
  291. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  292. if (list == PINNED_LIST && obj->pin_count == 0)
  293. continue;
  294. seq_puts(m, " ");
  295. describe_obj(m, obj);
  296. seq_putc(m, '\n');
  297. total_obj_size += obj->base.size;
  298. total_gtt_size += i915_gem_obj_ggtt_size(obj);
  299. count++;
  300. }
  301. mutex_unlock(&dev->struct_mutex);
  302. seq_printf(m, "Total %d objects, %zu bytes, %zu GTT size\n",
  303. count, total_obj_size, total_gtt_size);
  304. return 0;
  305. }
  306. static int i915_gem_pageflip_info(struct seq_file *m, void *data)
  307. {
  308. struct drm_info_node *node = (struct drm_info_node *) m->private;
  309. struct drm_device *dev = node->minor->dev;
  310. unsigned long flags;
  311. struct intel_crtc *crtc;
  312. list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
  313. const char pipe = pipe_name(crtc->pipe);
  314. const char plane = plane_name(crtc->plane);
  315. struct intel_unpin_work *work;
  316. spin_lock_irqsave(&dev->event_lock, flags);
  317. work = crtc->unpin_work;
  318. if (work == NULL) {
  319. seq_printf(m, "No flip due on pipe %c (plane %c)\n",
  320. pipe, plane);
  321. } else {
  322. if (atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
  323. seq_printf(m, "Flip queued on pipe %c (plane %c)\n",
  324. pipe, plane);
  325. } else {
  326. seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
  327. pipe, plane);
  328. }
  329. if (work->enable_stall_check)
  330. seq_puts(m, "Stall check enabled, ");
  331. else
  332. seq_puts(m, "Stall check waiting for page flip ioctl, ");
  333. seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
  334. if (work->old_fb_obj) {
  335. struct drm_i915_gem_object *obj = work->old_fb_obj;
  336. if (obj)
  337. seq_printf(m, "Old framebuffer gtt_offset 0x%08lx\n",
  338. i915_gem_obj_ggtt_offset(obj));
  339. }
  340. if (work->pending_flip_obj) {
  341. struct drm_i915_gem_object *obj = work->pending_flip_obj;
  342. if (obj)
  343. seq_printf(m, "New framebuffer gtt_offset 0x%08lx\n",
  344. i915_gem_obj_ggtt_offset(obj));
  345. }
  346. }
  347. spin_unlock_irqrestore(&dev->event_lock, flags);
  348. }
  349. return 0;
  350. }
  351. static int i915_gem_request_info(struct seq_file *m, void *data)
  352. {
  353. struct drm_info_node *node = (struct drm_info_node *) m->private;
  354. struct drm_device *dev = node->minor->dev;
  355. drm_i915_private_t *dev_priv = dev->dev_private;
  356. struct intel_ring_buffer *ring;
  357. struct drm_i915_gem_request *gem_request;
  358. int ret, count, i;
  359. ret = mutex_lock_interruptible(&dev->struct_mutex);
  360. if (ret)
  361. return ret;
  362. count = 0;
  363. for_each_ring(ring, dev_priv, i) {
  364. if (list_empty(&ring->request_list))
  365. continue;
  366. seq_printf(m, "%s requests:\n", ring->name);
  367. list_for_each_entry(gem_request,
  368. &ring->request_list,
  369. list) {
  370. seq_printf(m, " %d @ %d\n",
  371. gem_request->seqno,
  372. (int) (jiffies - gem_request->emitted_jiffies));
  373. }
  374. count++;
  375. }
  376. mutex_unlock(&dev->struct_mutex);
  377. if (count == 0)
  378. seq_puts(m, "No requests\n");
  379. return 0;
  380. }
  381. static void i915_ring_seqno_info(struct seq_file *m,
  382. struct intel_ring_buffer *ring)
  383. {
  384. if (ring->get_seqno) {
  385. seq_printf(m, "Current sequence (%s): %u\n",
  386. ring->name, ring->get_seqno(ring, false));
  387. }
  388. }
  389. static int i915_gem_seqno_info(struct seq_file *m, void *data)
  390. {
  391. struct drm_info_node *node = (struct drm_info_node *) m->private;
  392. struct drm_device *dev = node->minor->dev;
  393. drm_i915_private_t *dev_priv = dev->dev_private;
  394. struct intel_ring_buffer *ring;
  395. int ret, i;
  396. ret = mutex_lock_interruptible(&dev->struct_mutex);
  397. if (ret)
  398. return ret;
  399. for_each_ring(ring, dev_priv, i)
  400. i915_ring_seqno_info(m, ring);
  401. mutex_unlock(&dev->struct_mutex);
  402. return 0;
  403. }
  404. static int i915_interrupt_info(struct seq_file *m, void *data)
  405. {
  406. struct drm_info_node *node = (struct drm_info_node *) m->private;
  407. struct drm_device *dev = node->minor->dev;
  408. drm_i915_private_t *dev_priv = dev->dev_private;
  409. struct intel_ring_buffer *ring;
  410. int ret, i, pipe;
  411. ret = mutex_lock_interruptible(&dev->struct_mutex);
  412. if (ret)
  413. return ret;
  414. if (IS_VALLEYVIEW(dev)) {
  415. seq_printf(m, "Display IER:\t%08x\n",
  416. I915_READ(VLV_IER));
  417. seq_printf(m, "Display IIR:\t%08x\n",
  418. I915_READ(VLV_IIR));
  419. seq_printf(m, "Display IIR_RW:\t%08x\n",
  420. I915_READ(VLV_IIR_RW));
  421. seq_printf(m, "Display IMR:\t%08x\n",
  422. I915_READ(VLV_IMR));
  423. for_each_pipe(pipe)
  424. seq_printf(m, "Pipe %c stat:\t%08x\n",
  425. pipe_name(pipe),
  426. I915_READ(PIPESTAT(pipe)));
  427. seq_printf(m, "Master IER:\t%08x\n",
  428. I915_READ(VLV_MASTER_IER));
  429. seq_printf(m, "Render IER:\t%08x\n",
  430. I915_READ(GTIER));
  431. seq_printf(m, "Render IIR:\t%08x\n",
  432. I915_READ(GTIIR));
  433. seq_printf(m, "Render IMR:\t%08x\n",
  434. I915_READ(GTIMR));
  435. seq_printf(m, "PM IER:\t\t%08x\n",
  436. I915_READ(GEN6_PMIER));
  437. seq_printf(m, "PM IIR:\t\t%08x\n",
  438. I915_READ(GEN6_PMIIR));
  439. seq_printf(m, "PM IMR:\t\t%08x\n",
  440. I915_READ(GEN6_PMIMR));
  441. seq_printf(m, "Port hotplug:\t%08x\n",
  442. I915_READ(PORT_HOTPLUG_EN));
  443. seq_printf(m, "DPFLIPSTAT:\t%08x\n",
  444. I915_READ(VLV_DPFLIPSTAT));
  445. seq_printf(m, "DPINVGTT:\t%08x\n",
  446. I915_READ(DPINVGTT));
  447. } else if (!HAS_PCH_SPLIT(dev)) {
  448. seq_printf(m, "Interrupt enable: %08x\n",
  449. I915_READ(IER));
  450. seq_printf(m, "Interrupt identity: %08x\n",
  451. I915_READ(IIR));
  452. seq_printf(m, "Interrupt mask: %08x\n",
  453. I915_READ(IMR));
  454. for_each_pipe(pipe)
  455. seq_printf(m, "Pipe %c stat: %08x\n",
  456. pipe_name(pipe),
  457. I915_READ(PIPESTAT(pipe)));
  458. } else {
  459. seq_printf(m, "North Display Interrupt enable: %08x\n",
  460. I915_READ(DEIER));
  461. seq_printf(m, "North Display Interrupt identity: %08x\n",
  462. I915_READ(DEIIR));
  463. seq_printf(m, "North Display Interrupt mask: %08x\n",
  464. I915_READ(DEIMR));
  465. seq_printf(m, "South Display Interrupt enable: %08x\n",
  466. I915_READ(SDEIER));
  467. seq_printf(m, "South Display Interrupt identity: %08x\n",
  468. I915_READ(SDEIIR));
  469. seq_printf(m, "South Display Interrupt mask: %08x\n",
  470. I915_READ(SDEIMR));
  471. seq_printf(m, "Graphics Interrupt enable: %08x\n",
  472. I915_READ(GTIER));
  473. seq_printf(m, "Graphics Interrupt identity: %08x\n",
  474. I915_READ(GTIIR));
  475. seq_printf(m, "Graphics Interrupt mask: %08x\n",
  476. I915_READ(GTIMR));
  477. }
  478. seq_printf(m, "Interrupts received: %d\n",
  479. atomic_read(&dev_priv->irq_received));
  480. for_each_ring(ring, dev_priv, i) {
  481. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  482. seq_printf(m,
  483. "Graphics Interrupt mask (%s): %08x\n",
  484. ring->name, I915_READ_IMR(ring));
  485. }
  486. i915_ring_seqno_info(m, ring);
  487. }
  488. mutex_unlock(&dev->struct_mutex);
  489. return 0;
  490. }
  491. static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
  492. {
  493. struct drm_info_node *node = (struct drm_info_node *) m->private;
  494. struct drm_device *dev = node->minor->dev;
  495. drm_i915_private_t *dev_priv = dev->dev_private;
  496. int i, ret;
  497. ret = mutex_lock_interruptible(&dev->struct_mutex);
  498. if (ret)
  499. return ret;
  500. seq_printf(m, "Reserved fences = %d\n", dev_priv->fence_reg_start);
  501. seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
  502. for (i = 0; i < dev_priv->num_fence_regs; i++) {
  503. struct drm_i915_gem_object *obj = dev_priv->fence_regs[i].obj;
  504. seq_printf(m, "Fence %d, pin count = %d, object = ",
  505. i, dev_priv->fence_regs[i].pin_count);
  506. if (obj == NULL)
  507. seq_puts(m, "unused");
  508. else
  509. describe_obj(m, obj);
  510. seq_putc(m, '\n');
  511. }
  512. mutex_unlock(&dev->struct_mutex);
  513. return 0;
  514. }
  515. static int i915_hws_info(struct seq_file *m, void *data)
  516. {
  517. struct drm_info_node *node = (struct drm_info_node *) m->private;
  518. struct drm_device *dev = node->minor->dev;
  519. drm_i915_private_t *dev_priv = dev->dev_private;
  520. struct intel_ring_buffer *ring;
  521. const u32 *hws;
  522. int i;
  523. ring = &dev_priv->ring[(uintptr_t)node->info_ent->data];
  524. hws = ring->status_page.page_addr;
  525. if (hws == NULL)
  526. return 0;
  527. for (i = 0; i < 4096 / sizeof(u32) / 4; i += 4) {
  528. seq_printf(m, "0x%08x: 0x%08x 0x%08x 0x%08x 0x%08x\n",
  529. i * 4,
  530. hws[i], hws[i + 1], hws[i + 2], hws[i + 3]);
  531. }
  532. return 0;
  533. }
  534. static ssize_t
  535. i915_error_state_write(struct file *filp,
  536. const char __user *ubuf,
  537. size_t cnt,
  538. loff_t *ppos)
  539. {
  540. struct i915_error_state_file_priv *error_priv = filp->private_data;
  541. struct drm_device *dev = error_priv->dev;
  542. int ret;
  543. DRM_DEBUG_DRIVER("Resetting error state\n");
  544. ret = mutex_lock_interruptible(&dev->struct_mutex);
  545. if (ret)
  546. return ret;
  547. i915_destroy_error_state(dev);
  548. mutex_unlock(&dev->struct_mutex);
  549. return cnt;
  550. }
  551. static int i915_error_state_open(struct inode *inode, struct file *file)
  552. {
  553. struct drm_device *dev = inode->i_private;
  554. struct i915_error_state_file_priv *error_priv;
  555. error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
  556. if (!error_priv)
  557. return -ENOMEM;
  558. error_priv->dev = dev;
  559. i915_error_state_get(dev, error_priv);
  560. file->private_data = error_priv;
  561. return 0;
  562. }
  563. static int i915_error_state_release(struct inode *inode, struct file *file)
  564. {
  565. struct i915_error_state_file_priv *error_priv = file->private_data;
  566. i915_error_state_put(error_priv);
  567. kfree(error_priv);
  568. return 0;
  569. }
  570. static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
  571. size_t count, loff_t *pos)
  572. {
  573. struct i915_error_state_file_priv *error_priv = file->private_data;
  574. struct drm_i915_error_state_buf error_str;
  575. loff_t tmp_pos = 0;
  576. ssize_t ret_count = 0;
  577. int ret;
  578. ret = i915_error_state_buf_init(&error_str, count, *pos);
  579. if (ret)
  580. return ret;
  581. ret = i915_error_state_to_str(&error_str, error_priv);
  582. if (ret)
  583. goto out;
  584. ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
  585. error_str.buf,
  586. error_str.bytes);
  587. if (ret_count < 0)
  588. ret = ret_count;
  589. else
  590. *pos = error_str.start + ret_count;
  591. out:
  592. i915_error_state_buf_release(&error_str);
  593. return ret ?: ret_count;
  594. }
  595. static const struct file_operations i915_error_state_fops = {
  596. .owner = THIS_MODULE,
  597. .open = i915_error_state_open,
  598. .read = i915_error_state_read,
  599. .write = i915_error_state_write,
  600. .llseek = default_llseek,
  601. .release = i915_error_state_release,
  602. };
  603. static int
  604. i915_next_seqno_get(void *data, u64 *val)
  605. {
  606. struct drm_device *dev = data;
  607. drm_i915_private_t *dev_priv = dev->dev_private;
  608. int ret;
  609. ret = mutex_lock_interruptible(&dev->struct_mutex);
  610. if (ret)
  611. return ret;
  612. *val = dev_priv->next_seqno;
  613. mutex_unlock(&dev->struct_mutex);
  614. return 0;
  615. }
  616. static int
  617. i915_next_seqno_set(void *data, u64 val)
  618. {
  619. struct drm_device *dev = data;
  620. int ret;
  621. ret = mutex_lock_interruptible(&dev->struct_mutex);
  622. if (ret)
  623. return ret;
  624. ret = i915_gem_set_seqno(dev, val);
  625. mutex_unlock(&dev->struct_mutex);
  626. return ret;
  627. }
  628. DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
  629. i915_next_seqno_get, i915_next_seqno_set,
  630. "0x%llx\n");
  631. static int i915_rstdby_delays(struct seq_file *m, void *unused)
  632. {
  633. struct drm_info_node *node = (struct drm_info_node *) m->private;
  634. struct drm_device *dev = node->minor->dev;
  635. drm_i915_private_t *dev_priv = dev->dev_private;
  636. u16 crstanddelay;
  637. int ret;
  638. ret = mutex_lock_interruptible(&dev->struct_mutex);
  639. if (ret)
  640. return ret;
  641. crstanddelay = I915_READ16(CRSTANDVID);
  642. mutex_unlock(&dev->struct_mutex);
  643. seq_printf(m, "w/ctx: %d, w/o ctx: %d\n", (crstanddelay >> 8) & 0x3f, (crstanddelay & 0x3f));
  644. return 0;
  645. }
  646. static int i915_cur_delayinfo(struct seq_file *m, void *unused)
  647. {
  648. struct drm_info_node *node = (struct drm_info_node *) m->private;
  649. struct drm_device *dev = node->minor->dev;
  650. drm_i915_private_t *dev_priv = dev->dev_private;
  651. int ret;
  652. if (IS_GEN5(dev)) {
  653. u16 rgvswctl = I915_READ16(MEMSWCTL);
  654. u16 rgvstat = I915_READ16(MEMSTAT_ILK);
  655. seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
  656. seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
  657. seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
  658. MEMSTAT_VID_SHIFT);
  659. seq_printf(m, "Current P-state: %d\n",
  660. (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
  661. } else if ((IS_GEN6(dev) || IS_GEN7(dev)) && !IS_VALLEYVIEW(dev)) {
  662. u32 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
  663. u32 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
  664. u32 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
  665. u32 rpstat, cagf;
  666. u32 rpupei, rpcurup, rpprevup;
  667. u32 rpdownei, rpcurdown, rpprevdown;
  668. int max_freq;
  669. /* RPSTAT1 is in the GT power well */
  670. ret = mutex_lock_interruptible(&dev->struct_mutex);
  671. if (ret)
  672. return ret;
  673. gen6_gt_force_wake_get(dev_priv);
  674. rpstat = I915_READ(GEN6_RPSTAT1);
  675. rpupei = I915_READ(GEN6_RP_CUR_UP_EI);
  676. rpcurup = I915_READ(GEN6_RP_CUR_UP);
  677. rpprevup = I915_READ(GEN6_RP_PREV_UP);
  678. rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI);
  679. rpcurdown = I915_READ(GEN6_RP_CUR_DOWN);
  680. rpprevdown = I915_READ(GEN6_RP_PREV_DOWN);
  681. if (IS_HASWELL(dev))
  682. cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
  683. else
  684. cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
  685. cagf *= GT_FREQUENCY_MULTIPLIER;
  686. gen6_gt_force_wake_put(dev_priv);
  687. mutex_unlock(&dev->struct_mutex);
  688. seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
  689. seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
  690. seq_printf(m, "Render p-state ratio: %d\n",
  691. (gt_perf_status & 0xff00) >> 8);
  692. seq_printf(m, "Render p-state VID: %d\n",
  693. gt_perf_status & 0xff);
  694. seq_printf(m, "Render p-state limit: %d\n",
  695. rp_state_limits & 0xff);
  696. seq_printf(m, "CAGF: %dMHz\n", cagf);
  697. seq_printf(m, "RP CUR UP EI: %dus\n", rpupei &
  698. GEN6_CURICONT_MASK);
  699. seq_printf(m, "RP CUR UP: %dus\n", rpcurup &
  700. GEN6_CURBSYTAVG_MASK);
  701. seq_printf(m, "RP PREV UP: %dus\n", rpprevup &
  702. GEN6_CURBSYTAVG_MASK);
  703. seq_printf(m, "RP CUR DOWN EI: %dus\n", rpdownei &
  704. GEN6_CURIAVG_MASK);
  705. seq_printf(m, "RP CUR DOWN: %dus\n", rpcurdown &
  706. GEN6_CURBSYTAVG_MASK);
  707. seq_printf(m, "RP PREV DOWN: %dus\n", rpprevdown &
  708. GEN6_CURBSYTAVG_MASK);
  709. max_freq = (rp_state_cap & 0xff0000) >> 16;
  710. seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
  711. max_freq * GT_FREQUENCY_MULTIPLIER);
  712. max_freq = (rp_state_cap & 0xff00) >> 8;
  713. seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
  714. max_freq * GT_FREQUENCY_MULTIPLIER);
  715. max_freq = rp_state_cap & 0xff;
  716. seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
  717. max_freq * GT_FREQUENCY_MULTIPLIER);
  718. seq_printf(m, "Max overclocked frequency: %dMHz\n",
  719. dev_priv->rps.hw_max * GT_FREQUENCY_MULTIPLIER);
  720. } else if (IS_VALLEYVIEW(dev)) {
  721. u32 freq_sts, val;
  722. mutex_lock(&dev_priv->rps.hw_lock);
  723. freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
  724. seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
  725. seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
  726. val = vlv_punit_read(dev_priv, PUNIT_FUSE_BUS1);
  727. seq_printf(m, "max GPU freq: %d MHz\n",
  728. vlv_gpu_freq(dev_priv->mem_freq, val));
  729. val = vlv_punit_read(dev_priv, PUNIT_REG_GPU_LFM);
  730. seq_printf(m, "min GPU freq: %d MHz\n",
  731. vlv_gpu_freq(dev_priv->mem_freq, val));
  732. seq_printf(m, "current GPU freq: %d MHz\n",
  733. vlv_gpu_freq(dev_priv->mem_freq,
  734. (freq_sts >> 8) & 0xff));
  735. mutex_unlock(&dev_priv->rps.hw_lock);
  736. } else {
  737. seq_puts(m, "no P-state info available\n");
  738. }
  739. return 0;
  740. }
  741. static int i915_delayfreq_table(struct seq_file *m, void *unused)
  742. {
  743. struct drm_info_node *node = (struct drm_info_node *) m->private;
  744. struct drm_device *dev = node->minor->dev;
  745. drm_i915_private_t *dev_priv = dev->dev_private;
  746. u32 delayfreq;
  747. int ret, i;
  748. ret = mutex_lock_interruptible(&dev->struct_mutex);
  749. if (ret)
  750. return ret;
  751. for (i = 0; i < 16; i++) {
  752. delayfreq = I915_READ(PXVFREQ_BASE + i * 4);
  753. seq_printf(m, "P%02dVIDFREQ: 0x%08x (VID: %d)\n", i, delayfreq,
  754. (delayfreq & PXVFREQ_PX_MASK) >> PXVFREQ_PX_SHIFT);
  755. }
  756. mutex_unlock(&dev->struct_mutex);
  757. return 0;
  758. }
  759. static inline int MAP_TO_MV(int map)
  760. {
  761. return 1250 - (map * 25);
  762. }
  763. static int i915_inttoext_table(struct seq_file *m, void *unused)
  764. {
  765. struct drm_info_node *node = (struct drm_info_node *) m->private;
  766. struct drm_device *dev = node->minor->dev;
  767. drm_i915_private_t *dev_priv = dev->dev_private;
  768. u32 inttoext;
  769. int ret, i;
  770. ret = mutex_lock_interruptible(&dev->struct_mutex);
  771. if (ret)
  772. return ret;
  773. for (i = 1; i <= 32; i++) {
  774. inttoext = I915_READ(INTTOEXT_BASE_ILK + i * 4);
  775. seq_printf(m, "INTTOEXT%02d: 0x%08x\n", i, inttoext);
  776. }
  777. mutex_unlock(&dev->struct_mutex);
  778. return 0;
  779. }
  780. static int ironlake_drpc_info(struct seq_file *m)
  781. {
  782. struct drm_info_node *node = (struct drm_info_node *) m->private;
  783. struct drm_device *dev = node->minor->dev;
  784. drm_i915_private_t *dev_priv = dev->dev_private;
  785. u32 rgvmodectl, rstdbyctl;
  786. u16 crstandvid;
  787. int ret;
  788. ret = mutex_lock_interruptible(&dev->struct_mutex);
  789. if (ret)
  790. return ret;
  791. rgvmodectl = I915_READ(MEMMODECTL);
  792. rstdbyctl = I915_READ(RSTDBYCTL);
  793. crstandvid = I915_READ16(CRSTANDVID);
  794. mutex_unlock(&dev->struct_mutex);
  795. seq_printf(m, "HD boost: %s\n", (rgvmodectl & MEMMODE_BOOST_EN) ?
  796. "yes" : "no");
  797. seq_printf(m, "Boost freq: %d\n",
  798. (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
  799. MEMMODE_BOOST_FREQ_SHIFT);
  800. seq_printf(m, "HW control enabled: %s\n",
  801. rgvmodectl & MEMMODE_HWIDLE_EN ? "yes" : "no");
  802. seq_printf(m, "SW control enabled: %s\n",
  803. rgvmodectl & MEMMODE_SWMODE_EN ? "yes" : "no");
  804. seq_printf(m, "Gated voltage change: %s\n",
  805. rgvmodectl & MEMMODE_RCLK_GATE ? "yes" : "no");
  806. seq_printf(m, "Starting frequency: P%d\n",
  807. (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
  808. seq_printf(m, "Max P-state: P%d\n",
  809. (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
  810. seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
  811. seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
  812. seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
  813. seq_printf(m, "Render standby enabled: %s\n",
  814. (rstdbyctl & RCX_SW_EXIT) ? "no" : "yes");
  815. seq_puts(m, "Current RS state: ");
  816. switch (rstdbyctl & RSX_STATUS_MASK) {
  817. case RSX_STATUS_ON:
  818. seq_puts(m, "on\n");
  819. break;
  820. case RSX_STATUS_RC1:
  821. seq_puts(m, "RC1\n");
  822. break;
  823. case RSX_STATUS_RC1E:
  824. seq_puts(m, "RC1E\n");
  825. break;
  826. case RSX_STATUS_RS1:
  827. seq_puts(m, "RS1\n");
  828. break;
  829. case RSX_STATUS_RS2:
  830. seq_puts(m, "RS2 (RC6)\n");
  831. break;
  832. case RSX_STATUS_RS3:
  833. seq_puts(m, "RC3 (RC6+)\n");
  834. break;
  835. default:
  836. seq_puts(m, "unknown\n");
  837. break;
  838. }
  839. return 0;
  840. }
  841. static int gen6_drpc_info(struct seq_file *m)
  842. {
  843. struct drm_info_node *node = (struct drm_info_node *) m->private;
  844. struct drm_device *dev = node->minor->dev;
  845. struct drm_i915_private *dev_priv = dev->dev_private;
  846. u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
  847. unsigned forcewake_count;
  848. int count = 0, ret;
  849. ret = mutex_lock_interruptible(&dev->struct_mutex);
  850. if (ret)
  851. return ret;
  852. spin_lock_irq(&dev_priv->uncore.lock);
  853. forcewake_count = dev_priv->uncore.forcewake_count;
  854. spin_unlock_irq(&dev_priv->uncore.lock);
  855. if (forcewake_count) {
  856. seq_puts(m, "RC information inaccurate because somebody "
  857. "holds a forcewake reference \n");
  858. } else {
  859. /* NB: we cannot use forcewake, else we read the wrong values */
  860. while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
  861. udelay(10);
  862. seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
  863. }
  864. gt_core_status = readl(dev_priv->regs + GEN6_GT_CORE_STATUS);
  865. trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
  866. rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
  867. rcctl1 = I915_READ(GEN6_RC_CONTROL);
  868. mutex_unlock(&dev->struct_mutex);
  869. mutex_lock(&dev_priv->rps.hw_lock);
  870. sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
  871. mutex_unlock(&dev_priv->rps.hw_lock);
  872. seq_printf(m, "Video Turbo Mode: %s\n",
  873. yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
  874. seq_printf(m, "HW control enabled: %s\n",
  875. yesno(rpmodectl1 & GEN6_RP_ENABLE));
  876. seq_printf(m, "SW control enabled: %s\n",
  877. yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
  878. GEN6_RP_MEDIA_SW_MODE));
  879. seq_printf(m, "RC1e Enabled: %s\n",
  880. yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
  881. seq_printf(m, "RC6 Enabled: %s\n",
  882. yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
  883. seq_printf(m, "Deep RC6 Enabled: %s\n",
  884. yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
  885. seq_printf(m, "Deepest RC6 Enabled: %s\n",
  886. yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
  887. seq_puts(m, "Current RC state: ");
  888. switch (gt_core_status & GEN6_RCn_MASK) {
  889. case GEN6_RC0:
  890. if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
  891. seq_puts(m, "Core Power Down\n");
  892. else
  893. seq_puts(m, "on\n");
  894. break;
  895. case GEN6_RC3:
  896. seq_puts(m, "RC3\n");
  897. break;
  898. case GEN6_RC6:
  899. seq_puts(m, "RC6\n");
  900. break;
  901. case GEN6_RC7:
  902. seq_puts(m, "RC7\n");
  903. break;
  904. default:
  905. seq_puts(m, "Unknown\n");
  906. break;
  907. }
  908. seq_printf(m, "Core Power Down: %s\n",
  909. yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
  910. /* Not exactly sure what this is */
  911. seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
  912. I915_READ(GEN6_GT_GFX_RC6_LOCKED));
  913. seq_printf(m, "RC6 residency since boot: %u\n",
  914. I915_READ(GEN6_GT_GFX_RC6));
  915. seq_printf(m, "RC6+ residency since boot: %u\n",
  916. I915_READ(GEN6_GT_GFX_RC6p));
  917. seq_printf(m, "RC6++ residency since boot: %u\n",
  918. I915_READ(GEN6_GT_GFX_RC6pp));
  919. seq_printf(m, "RC6 voltage: %dmV\n",
  920. GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
  921. seq_printf(m, "RC6+ voltage: %dmV\n",
  922. GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
  923. seq_printf(m, "RC6++ voltage: %dmV\n",
  924. GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
  925. return 0;
  926. }
  927. static int i915_drpc_info(struct seq_file *m, void *unused)
  928. {
  929. struct drm_info_node *node = (struct drm_info_node *) m->private;
  930. struct drm_device *dev = node->minor->dev;
  931. if (IS_GEN6(dev) || IS_GEN7(dev))
  932. return gen6_drpc_info(m);
  933. else
  934. return ironlake_drpc_info(m);
  935. }
  936. static int i915_fbc_status(struct seq_file *m, void *unused)
  937. {
  938. struct drm_info_node *node = (struct drm_info_node *) m->private;
  939. struct drm_device *dev = node->minor->dev;
  940. drm_i915_private_t *dev_priv = dev->dev_private;
  941. if (!I915_HAS_FBC(dev)) {
  942. seq_puts(m, "FBC unsupported on this chipset\n");
  943. return 0;
  944. }
  945. if (intel_fbc_enabled(dev)) {
  946. seq_puts(m, "FBC enabled\n");
  947. } else {
  948. seq_puts(m, "FBC disabled: ");
  949. switch (dev_priv->fbc.no_fbc_reason) {
  950. case FBC_OK:
  951. seq_puts(m, "FBC actived, but currently disabled in hardware");
  952. break;
  953. case FBC_UNSUPPORTED:
  954. seq_puts(m, "unsupported by this chipset");
  955. break;
  956. case FBC_NO_OUTPUT:
  957. seq_puts(m, "no outputs");
  958. break;
  959. case FBC_STOLEN_TOO_SMALL:
  960. seq_puts(m, "not enough stolen memory");
  961. break;
  962. case FBC_UNSUPPORTED_MODE:
  963. seq_puts(m, "mode not supported");
  964. break;
  965. case FBC_MODE_TOO_LARGE:
  966. seq_puts(m, "mode too large");
  967. break;
  968. case FBC_BAD_PLANE:
  969. seq_puts(m, "FBC unsupported on plane");
  970. break;
  971. case FBC_NOT_TILED:
  972. seq_puts(m, "scanout buffer not tiled");
  973. break;
  974. case FBC_MULTIPLE_PIPES:
  975. seq_puts(m, "multiple pipes are enabled");
  976. break;
  977. case FBC_MODULE_PARAM:
  978. seq_puts(m, "disabled per module param (default off)");
  979. break;
  980. case FBC_CHIP_DEFAULT:
  981. seq_puts(m, "disabled per chip default");
  982. break;
  983. default:
  984. seq_puts(m, "unknown reason");
  985. }
  986. seq_putc(m, '\n');
  987. }
  988. return 0;
  989. }
  990. static int i915_ips_status(struct seq_file *m, void *unused)
  991. {
  992. struct drm_info_node *node = (struct drm_info_node *) m->private;
  993. struct drm_device *dev = node->minor->dev;
  994. struct drm_i915_private *dev_priv = dev->dev_private;
  995. if (!HAS_IPS(dev)) {
  996. seq_puts(m, "not supported\n");
  997. return 0;
  998. }
  999. if (I915_READ(IPS_CTL) & IPS_ENABLE)
  1000. seq_puts(m, "enabled\n");
  1001. else
  1002. seq_puts(m, "disabled\n");
  1003. return 0;
  1004. }
  1005. static int i915_sr_status(struct seq_file *m, void *unused)
  1006. {
  1007. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1008. struct drm_device *dev = node->minor->dev;
  1009. drm_i915_private_t *dev_priv = dev->dev_private;
  1010. bool sr_enabled = false;
  1011. if (HAS_PCH_SPLIT(dev))
  1012. sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
  1013. else if (IS_CRESTLINE(dev) || IS_I945G(dev) || IS_I945GM(dev))
  1014. sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
  1015. else if (IS_I915GM(dev))
  1016. sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
  1017. else if (IS_PINEVIEW(dev))
  1018. sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
  1019. seq_printf(m, "self-refresh: %s\n",
  1020. sr_enabled ? "enabled" : "disabled");
  1021. return 0;
  1022. }
  1023. static int i915_emon_status(struct seq_file *m, void *unused)
  1024. {
  1025. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1026. struct drm_device *dev = node->minor->dev;
  1027. drm_i915_private_t *dev_priv = dev->dev_private;
  1028. unsigned long temp, chipset, gfx;
  1029. int ret;
  1030. if (!IS_GEN5(dev))
  1031. return -ENODEV;
  1032. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1033. if (ret)
  1034. return ret;
  1035. temp = i915_mch_val(dev_priv);
  1036. chipset = i915_chipset_val(dev_priv);
  1037. gfx = i915_gfx_val(dev_priv);
  1038. mutex_unlock(&dev->struct_mutex);
  1039. seq_printf(m, "GMCH temp: %ld\n", temp);
  1040. seq_printf(m, "Chipset power: %ld\n", chipset);
  1041. seq_printf(m, "GFX power: %ld\n", gfx);
  1042. seq_printf(m, "Total power: %ld\n", chipset + gfx);
  1043. return 0;
  1044. }
  1045. static int i915_ring_freq_table(struct seq_file *m, void *unused)
  1046. {
  1047. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1048. struct drm_device *dev = node->minor->dev;
  1049. drm_i915_private_t *dev_priv = dev->dev_private;
  1050. int ret;
  1051. int gpu_freq, ia_freq;
  1052. if (!(IS_GEN6(dev) || IS_GEN7(dev))) {
  1053. seq_puts(m, "unsupported on this chipset\n");
  1054. return 0;
  1055. }
  1056. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1057. if (ret)
  1058. return ret;
  1059. seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
  1060. for (gpu_freq = dev_priv->rps.min_delay;
  1061. gpu_freq <= dev_priv->rps.max_delay;
  1062. gpu_freq++) {
  1063. ia_freq = gpu_freq;
  1064. sandybridge_pcode_read(dev_priv,
  1065. GEN6_PCODE_READ_MIN_FREQ_TABLE,
  1066. &ia_freq);
  1067. seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
  1068. gpu_freq * GT_FREQUENCY_MULTIPLIER,
  1069. ((ia_freq >> 0) & 0xff) * 100,
  1070. ((ia_freq >> 8) & 0xff) * 100);
  1071. }
  1072. mutex_unlock(&dev_priv->rps.hw_lock);
  1073. return 0;
  1074. }
  1075. static int i915_gfxec(struct seq_file *m, void *unused)
  1076. {
  1077. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1078. struct drm_device *dev = node->minor->dev;
  1079. drm_i915_private_t *dev_priv = dev->dev_private;
  1080. int ret;
  1081. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1082. if (ret)
  1083. return ret;
  1084. seq_printf(m, "GFXEC: %ld\n", (unsigned long)I915_READ(0x112f4));
  1085. mutex_unlock(&dev->struct_mutex);
  1086. return 0;
  1087. }
  1088. static int i915_opregion(struct seq_file *m, void *unused)
  1089. {
  1090. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1091. struct drm_device *dev = node->minor->dev;
  1092. drm_i915_private_t *dev_priv = dev->dev_private;
  1093. struct intel_opregion *opregion = &dev_priv->opregion;
  1094. void *data = kmalloc(OPREGION_SIZE, GFP_KERNEL);
  1095. int ret;
  1096. if (data == NULL)
  1097. return -ENOMEM;
  1098. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1099. if (ret)
  1100. goto out;
  1101. if (opregion->header) {
  1102. memcpy_fromio(data, opregion->header, OPREGION_SIZE);
  1103. seq_write(m, data, OPREGION_SIZE);
  1104. }
  1105. mutex_unlock(&dev->struct_mutex);
  1106. out:
  1107. kfree(data);
  1108. return 0;
  1109. }
  1110. static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
  1111. {
  1112. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1113. struct drm_device *dev = node->minor->dev;
  1114. drm_i915_private_t *dev_priv = dev->dev_private;
  1115. struct intel_fbdev *ifbdev;
  1116. struct intel_framebuffer *fb;
  1117. int ret;
  1118. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1119. if (ret)
  1120. return ret;
  1121. ifbdev = dev_priv->fbdev;
  1122. fb = to_intel_framebuffer(ifbdev->helper.fb);
  1123. seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1124. fb->base.width,
  1125. fb->base.height,
  1126. fb->base.depth,
  1127. fb->base.bits_per_pixel,
  1128. atomic_read(&fb->base.refcount.refcount));
  1129. describe_obj(m, fb->obj);
  1130. seq_putc(m, '\n');
  1131. mutex_unlock(&dev->mode_config.mutex);
  1132. mutex_lock(&dev->mode_config.fb_lock);
  1133. list_for_each_entry(fb, &dev->mode_config.fb_list, base.head) {
  1134. if (&fb->base == ifbdev->helper.fb)
  1135. continue;
  1136. seq_printf(m, "user size: %d x %d, depth %d, %d bpp, refcount %d, obj ",
  1137. fb->base.width,
  1138. fb->base.height,
  1139. fb->base.depth,
  1140. fb->base.bits_per_pixel,
  1141. atomic_read(&fb->base.refcount.refcount));
  1142. describe_obj(m, fb->obj);
  1143. seq_putc(m, '\n');
  1144. }
  1145. mutex_unlock(&dev->mode_config.fb_lock);
  1146. return 0;
  1147. }
  1148. static int i915_context_status(struct seq_file *m, void *unused)
  1149. {
  1150. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1151. struct drm_device *dev = node->minor->dev;
  1152. drm_i915_private_t *dev_priv = dev->dev_private;
  1153. struct intel_ring_buffer *ring;
  1154. int ret, i;
  1155. ret = mutex_lock_interruptible(&dev->mode_config.mutex);
  1156. if (ret)
  1157. return ret;
  1158. if (dev_priv->ips.pwrctx) {
  1159. seq_puts(m, "power context ");
  1160. describe_obj(m, dev_priv->ips.pwrctx);
  1161. seq_putc(m, '\n');
  1162. }
  1163. if (dev_priv->ips.renderctx) {
  1164. seq_puts(m, "render context ");
  1165. describe_obj(m, dev_priv->ips.renderctx);
  1166. seq_putc(m, '\n');
  1167. }
  1168. for_each_ring(ring, dev_priv, i) {
  1169. if (ring->default_context) {
  1170. seq_printf(m, "HW default context %s ring ", ring->name);
  1171. describe_obj(m, ring->default_context->obj);
  1172. seq_putc(m, '\n');
  1173. }
  1174. }
  1175. mutex_unlock(&dev->mode_config.mutex);
  1176. return 0;
  1177. }
  1178. static int i915_gen6_forcewake_count_info(struct seq_file *m, void *data)
  1179. {
  1180. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1181. struct drm_device *dev = node->minor->dev;
  1182. struct drm_i915_private *dev_priv = dev->dev_private;
  1183. unsigned forcewake_count;
  1184. spin_lock_irq(&dev_priv->uncore.lock);
  1185. forcewake_count = dev_priv->uncore.forcewake_count;
  1186. spin_unlock_irq(&dev_priv->uncore.lock);
  1187. seq_printf(m, "forcewake count = %u\n", forcewake_count);
  1188. return 0;
  1189. }
  1190. static const char *swizzle_string(unsigned swizzle)
  1191. {
  1192. switch (swizzle) {
  1193. case I915_BIT_6_SWIZZLE_NONE:
  1194. return "none";
  1195. case I915_BIT_6_SWIZZLE_9:
  1196. return "bit9";
  1197. case I915_BIT_6_SWIZZLE_9_10:
  1198. return "bit9/bit10";
  1199. case I915_BIT_6_SWIZZLE_9_11:
  1200. return "bit9/bit11";
  1201. case I915_BIT_6_SWIZZLE_9_10_11:
  1202. return "bit9/bit10/bit11";
  1203. case I915_BIT_6_SWIZZLE_9_17:
  1204. return "bit9/bit17";
  1205. case I915_BIT_6_SWIZZLE_9_10_17:
  1206. return "bit9/bit10/bit17";
  1207. case I915_BIT_6_SWIZZLE_UNKNOWN:
  1208. return "unknown";
  1209. }
  1210. return "bug";
  1211. }
  1212. static int i915_swizzle_info(struct seq_file *m, void *data)
  1213. {
  1214. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1215. struct drm_device *dev = node->minor->dev;
  1216. struct drm_i915_private *dev_priv = dev->dev_private;
  1217. int ret;
  1218. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1219. if (ret)
  1220. return ret;
  1221. seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
  1222. swizzle_string(dev_priv->mm.bit_6_swizzle_x));
  1223. seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
  1224. swizzle_string(dev_priv->mm.bit_6_swizzle_y));
  1225. if (IS_GEN3(dev) || IS_GEN4(dev)) {
  1226. seq_printf(m, "DDC = 0x%08x\n",
  1227. I915_READ(DCC));
  1228. seq_printf(m, "C0DRB3 = 0x%04x\n",
  1229. I915_READ16(C0DRB3));
  1230. seq_printf(m, "C1DRB3 = 0x%04x\n",
  1231. I915_READ16(C1DRB3));
  1232. } else if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1233. seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
  1234. I915_READ(MAD_DIMM_C0));
  1235. seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
  1236. I915_READ(MAD_DIMM_C1));
  1237. seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
  1238. I915_READ(MAD_DIMM_C2));
  1239. seq_printf(m, "TILECTL = 0x%08x\n",
  1240. I915_READ(TILECTL));
  1241. seq_printf(m, "ARB_MODE = 0x%08x\n",
  1242. I915_READ(ARB_MODE));
  1243. seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
  1244. I915_READ(DISP_ARB_CTL));
  1245. }
  1246. mutex_unlock(&dev->struct_mutex);
  1247. return 0;
  1248. }
  1249. static int i915_ppgtt_info(struct seq_file *m, void *data)
  1250. {
  1251. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1252. struct drm_device *dev = node->minor->dev;
  1253. struct drm_i915_private *dev_priv = dev->dev_private;
  1254. struct intel_ring_buffer *ring;
  1255. int i, ret;
  1256. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1257. if (ret)
  1258. return ret;
  1259. if (INTEL_INFO(dev)->gen == 6)
  1260. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
  1261. for_each_ring(ring, dev_priv, i) {
  1262. seq_printf(m, "%s\n", ring->name);
  1263. if (INTEL_INFO(dev)->gen == 7)
  1264. seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(RING_MODE_GEN7(ring)));
  1265. seq_printf(m, "PP_DIR_BASE: 0x%08x\n", I915_READ(RING_PP_DIR_BASE(ring)));
  1266. seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n", I915_READ(RING_PP_DIR_BASE_READ(ring)));
  1267. seq_printf(m, "PP_DIR_DCLV: 0x%08x\n", I915_READ(RING_PP_DIR_DCLV(ring)));
  1268. }
  1269. if (dev_priv->mm.aliasing_ppgtt) {
  1270. struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
  1271. seq_puts(m, "aliasing PPGTT:\n");
  1272. seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd_offset);
  1273. }
  1274. seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
  1275. mutex_unlock(&dev->struct_mutex);
  1276. return 0;
  1277. }
  1278. static int i915_dpio_info(struct seq_file *m, void *data)
  1279. {
  1280. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1281. struct drm_device *dev = node->minor->dev;
  1282. struct drm_i915_private *dev_priv = dev->dev_private;
  1283. int ret;
  1284. if (!IS_VALLEYVIEW(dev)) {
  1285. seq_puts(m, "unsupported\n");
  1286. return 0;
  1287. }
  1288. ret = mutex_lock_interruptible(&dev_priv->dpio_lock);
  1289. if (ret)
  1290. return ret;
  1291. seq_printf(m, "DPIO_CTL: 0x%08x\n", I915_READ(DPIO_CTL));
  1292. seq_printf(m, "DPIO_DIV_A: 0x%08x\n",
  1293. vlv_dpio_read(dev_priv, _DPIO_DIV_A));
  1294. seq_printf(m, "DPIO_DIV_B: 0x%08x\n",
  1295. vlv_dpio_read(dev_priv, _DPIO_DIV_B));
  1296. seq_printf(m, "DPIO_REFSFR_A: 0x%08x\n",
  1297. vlv_dpio_read(dev_priv, _DPIO_REFSFR_A));
  1298. seq_printf(m, "DPIO_REFSFR_B: 0x%08x\n",
  1299. vlv_dpio_read(dev_priv, _DPIO_REFSFR_B));
  1300. seq_printf(m, "DPIO_CORE_CLK_A: 0x%08x\n",
  1301. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_A));
  1302. seq_printf(m, "DPIO_CORE_CLK_B: 0x%08x\n",
  1303. vlv_dpio_read(dev_priv, _DPIO_CORE_CLK_B));
  1304. seq_printf(m, "DPIO_LPF_COEFF_A: 0x%08x\n",
  1305. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_A));
  1306. seq_printf(m, "DPIO_LPF_COEFF_B: 0x%08x\n",
  1307. vlv_dpio_read(dev_priv, _DPIO_LPF_COEFF_B));
  1308. seq_printf(m, "DPIO_FASTCLK_DISABLE: 0x%08x\n",
  1309. vlv_dpio_read(dev_priv, DPIO_FASTCLK_DISABLE));
  1310. mutex_unlock(&dev_priv->dpio_lock);
  1311. return 0;
  1312. }
  1313. static int i915_llc(struct seq_file *m, void *data)
  1314. {
  1315. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1316. struct drm_device *dev = node->minor->dev;
  1317. struct drm_i915_private *dev_priv = dev->dev_private;
  1318. /* Size calculation for LLC is a bit of a pain. Ignore for now. */
  1319. seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev)));
  1320. seq_printf(m, "eLLC: %zuMB\n", dev_priv->ellc_size);
  1321. return 0;
  1322. }
  1323. static int i915_edp_psr_status(struct seq_file *m, void *data)
  1324. {
  1325. struct drm_info_node *node = m->private;
  1326. struct drm_device *dev = node->minor->dev;
  1327. struct drm_i915_private *dev_priv = dev->dev_private;
  1328. u32 psrstat, psrperf;
  1329. if (!IS_HASWELL(dev)) {
  1330. seq_puts(m, "PSR not supported on this platform\n");
  1331. } else if (IS_HASWELL(dev) && I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE) {
  1332. seq_puts(m, "PSR enabled\n");
  1333. } else {
  1334. seq_puts(m, "PSR disabled: ");
  1335. switch (dev_priv->no_psr_reason) {
  1336. case PSR_NO_SOURCE:
  1337. seq_puts(m, "not supported on this platform");
  1338. break;
  1339. case PSR_NO_SINK:
  1340. seq_puts(m, "not supported by panel");
  1341. break;
  1342. case PSR_MODULE_PARAM:
  1343. seq_puts(m, "disabled by flag");
  1344. break;
  1345. case PSR_CRTC_NOT_ACTIVE:
  1346. seq_puts(m, "crtc not active");
  1347. break;
  1348. case PSR_PWR_WELL_ENABLED:
  1349. seq_puts(m, "power well enabled");
  1350. break;
  1351. case PSR_NOT_TILED:
  1352. seq_puts(m, "not tiled");
  1353. break;
  1354. case PSR_SPRITE_ENABLED:
  1355. seq_puts(m, "sprite enabled");
  1356. break;
  1357. case PSR_S3D_ENABLED:
  1358. seq_puts(m, "stereo 3d enabled");
  1359. break;
  1360. case PSR_INTERLACED_ENABLED:
  1361. seq_puts(m, "interlaced enabled");
  1362. break;
  1363. case PSR_HSW_NOT_DDIA:
  1364. seq_puts(m, "HSW ties PSR to DDI A (eDP)");
  1365. break;
  1366. default:
  1367. seq_puts(m, "unknown reason");
  1368. }
  1369. seq_puts(m, "\n");
  1370. return 0;
  1371. }
  1372. psrstat = I915_READ(EDP_PSR_STATUS_CTL);
  1373. seq_puts(m, "PSR Current State: ");
  1374. switch (psrstat & EDP_PSR_STATUS_STATE_MASK) {
  1375. case EDP_PSR_STATUS_STATE_IDLE:
  1376. seq_puts(m, "Reset state\n");
  1377. break;
  1378. case EDP_PSR_STATUS_STATE_SRDONACK:
  1379. seq_puts(m, "Wait for TG/Stream to send on frame of data after SRD conditions are met\n");
  1380. break;
  1381. case EDP_PSR_STATUS_STATE_SRDENT:
  1382. seq_puts(m, "SRD entry\n");
  1383. break;
  1384. case EDP_PSR_STATUS_STATE_BUFOFF:
  1385. seq_puts(m, "Wait for buffer turn off\n");
  1386. break;
  1387. case EDP_PSR_STATUS_STATE_BUFON:
  1388. seq_puts(m, "Wait for buffer turn on\n");
  1389. break;
  1390. case EDP_PSR_STATUS_STATE_AUXACK:
  1391. seq_puts(m, "Wait for AUX to acknowledge on SRD exit\n");
  1392. break;
  1393. case EDP_PSR_STATUS_STATE_SRDOFFACK:
  1394. seq_puts(m, "Wait for TG/Stream to acknowledge the SRD VDM exit\n");
  1395. break;
  1396. default:
  1397. seq_puts(m, "Unknown\n");
  1398. break;
  1399. }
  1400. seq_puts(m, "Link Status: ");
  1401. switch (psrstat & EDP_PSR_STATUS_LINK_MASK) {
  1402. case EDP_PSR_STATUS_LINK_FULL_OFF:
  1403. seq_puts(m, "Link is fully off\n");
  1404. break;
  1405. case EDP_PSR_STATUS_LINK_FULL_ON:
  1406. seq_puts(m, "Link is fully on\n");
  1407. break;
  1408. case EDP_PSR_STATUS_LINK_STANDBY:
  1409. seq_puts(m, "Link is in standby\n");
  1410. break;
  1411. default:
  1412. seq_puts(m, "Unknown\n");
  1413. break;
  1414. }
  1415. seq_printf(m, "PSR Entry Count: %u\n",
  1416. psrstat >> EDP_PSR_STATUS_COUNT_SHIFT &
  1417. EDP_PSR_STATUS_COUNT_MASK);
  1418. seq_printf(m, "Max Sleep Timer Counter: %u\n",
  1419. psrstat >> EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT &
  1420. EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK);
  1421. seq_printf(m, "Had AUX error: %s\n",
  1422. yesno(psrstat & EDP_PSR_STATUS_AUX_ERROR));
  1423. seq_printf(m, "Sending AUX: %s\n",
  1424. yesno(psrstat & EDP_PSR_STATUS_AUX_SENDING));
  1425. seq_printf(m, "Sending Idle: %s\n",
  1426. yesno(psrstat & EDP_PSR_STATUS_SENDING_IDLE));
  1427. seq_printf(m, "Sending TP2 TP3: %s\n",
  1428. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP2_TP3));
  1429. seq_printf(m, "Sending TP1: %s\n",
  1430. yesno(psrstat & EDP_PSR_STATUS_SENDING_TP1));
  1431. seq_printf(m, "Idle Count: %u\n",
  1432. psrstat & EDP_PSR_STATUS_IDLE_MASK);
  1433. psrperf = (I915_READ(EDP_PSR_PERF_CNT)) & EDP_PSR_PERF_CNT_MASK;
  1434. seq_printf(m, "Performance Counter: %u\n", psrperf);
  1435. return 0;
  1436. }
  1437. static int
  1438. i915_wedged_get(void *data, u64 *val)
  1439. {
  1440. struct drm_device *dev = data;
  1441. drm_i915_private_t *dev_priv = dev->dev_private;
  1442. *val = atomic_read(&dev_priv->gpu_error.reset_counter);
  1443. return 0;
  1444. }
  1445. static int
  1446. i915_wedged_set(void *data, u64 val)
  1447. {
  1448. struct drm_device *dev = data;
  1449. DRM_INFO("Manually setting wedged to %llu\n", val);
  1450. i915_handle_error(dev, val);
  1451. return 0;
  1452. }
  1453. DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
  1454. i915_wedged_get, i915_wedged_set,
  1455. "%llu\n");
  1456. static int
  1457. i915_ring_stop_get(void *data, u64 *val)
  1458. {
  1459. struct drm_device *dev = data;
  1460. drm_i915_private_t *dev_priv = dev->dev_private;
  1461. *val = dev_priv->gpu_error.stop_rings;
  1462. return 0;
  1463. }
  1464. static int
  1465. i915_ring_stop_set(void *data, u64 val)
  1466. {
  1467. struct drm_device *dev = data;
  1468. struct drm_i915_private *dev_priv = dev->dev_private;
  1469. int ret;
  1470. DRM_DEBUG_DRIVER("Stopping rings 0x%08llx\n", val);
  1471. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1472. if (ret)
  1473. return ret;
  1474. dev_priv->gpu_error.stop_rings = val;
  1475. mutex_unlock(&dev->struct_mutex);
  1476. return 0;
  1477. }
  1478. DEFINE_SIMPLE_ATTRIBUTE(i915_ring_stop_fops,
  1479. i915_ring_stop_get, i915_ring_stop_set,
  1480. "0x%08llx\n");
  1481. #define DROP_UNBOUND 0x1
  1482. #define DROP_BOUND 0x2
  1483. #define DROP_RETIRE 0x4
  1484. #define DROP_ACTIVE 0x8
  1485. #define DROP_ALL (DROP_UNBOUND | \
  1486. DROP_BOUND | \
  1487. DROP_RETIRE | \
  1488. DROP_ACTIVE)
  1489. static int
  1490. i915_drop_caches_get(void *data, u64 *val)
  1491. {
  1492. *val = DROP_ALL;
  1493. return 0;
  1494. }
  1495. static int
  1496. i915_drop_caches_set(void *data, u64 val)
  1497. {
  1498. struct drm_device *dev = data;
  1499. struct drm_i915_private *dev_priv = dev->dev_private;
  1500. struct drm_i915_gem_object *obj, *next;
  1501. struct i915_address_space *vm = &dev_priv->gtt.base;
  1502. int ret;
  1503. DRM_DEBUG_DRIVER("Dropping caches: 0x%08llx\n", val);
  1504. /* No need to check and wait for gpu resets, only libdrm auto-restarts
  1505. * on ioctls on -EAGAIN. */
  1506. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1507. if (ret)
  1508. return ret;
  1509. if (val & DROP_ACTIVE) {
  1510. ret = i915_gpu_idle(dev);
  1511. if (ret)
  1512. goto unlock;
  1513. }
  1514. if (val & (DROP_RETIRE | DROP_ACTIVE))
  1515. i915_gem_retire_requests(dev);
  1516. if (val & DROP_BOUND) {
  1517. list_for_each_entry_safe(obj, next, &vm->inactive_list,
  1518. mm_list) {
  1519. if (obj->pin_count)
  1520. continue;
  1521. ret = i915_gem_object_unbind(obj);
  1522. if (ret)
  1523. goto unlock;
  1524. }
  1525. }
  1526. if (val & DROP_UNBOUND) {
  1527. list_for_each_entry_safe(obj, next, &dev_priv->mm.unbound_list,
  1528. global_list)
  1529. if (obj->pages_pin_count == 0) {
  1530. ret = i915_gem_object_put_pages(obj);
  1531. if (ret)
  1532. goto unlock;
  1533. }
  1534. }
  1535. unlock:
  1536. mutex_unlock(&dev->struct_mutex);
  1537. return ret;
  1538. }
  1539. DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
  1540. i915_drop_caches_get, i915_drop_caches_set,
  1541. "0x%08llx\n");
  1542. static int
  1543. i915_max_freq_get(void *data, u64 *val)
  1544. {
  1545. struct drm_device *dev = data;
  1546. drm_i915_private_t *dev_priv = dev->dev_private;
  1547. int ret;
  1548. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1549. return -ENODEV;
  1550. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1551. if (ret)
  1552. return ret;
  1553. if (IS_VALLEYVIEW(dev))
  1554. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1555. dev_priv->rps.max_delay);
  1556. else
  1557. *val = dev_priv->rps.max_delay * GT_FREQUENCY_MULTIPLIER;
  1558. mutex_unlock(&dev_priv->rps.hw_lock);
  1559. return 0;
  1560. }
  1561. static int
  1562. i915_max_freq_set(void *data, u64 val)
  1563. {
  1564. struct drm_device *dev = data;
  1565. struct drm_i915_private *dev_priv = dev->dev_private;
  1566. int ret;
  1567. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1568. return -ENODEV;
  1569. DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
  1570. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1571. if (ret)
  1572. return ret;
  1573. /*
  1574. * Turbo will still be enabled, but won't go above the set value.
  1575. */
  1576. if (IS_VALLEYVIEW(dev)) {
  1577. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1578. dev_priv->rps.max_delay = val;
  1579. gen6_set_rps(dev, val);
  1580. } else {
  1581. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1582. dev_priv->rps.max_delay = val;
  1583. gen6_set_rps(dev, val);
  1584. }
  1585. mutex_unlock(&dev_priv->rps.hw_lock);
  1586. return 0;
  1587. }
  1588. DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
  1589. i915_max_freq_get, i915_max_freq_set,
  1590. "%llu\n");
  1591. static int
  1592. i915_min_freq_get(void *data, u64 *val)
  1593. {
  1594. struct drm_device *dev = data;
  1595. drm_i915_private_t *dev_priv = dev->dev_private;
  1596. int ret;
  1597. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1598. return -ENODEV;
  1599. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1600. if (ret)
  1601. return ret;
  1602. if (IS_VALLEYVIEW(dev))
  1603. *val = vlv_gpu_freq(dev_priv->mem_freq,
  1604. dev_priv->rps.min_delay);
  1605. else
  1606. *val = dev_priv->rps.min_delay * GT_FREQUENCY_MULTIPLIER;
  1607. mutex_unlock(&dev_priv->rps.hw_lock);
  1608. return 0;
  1609. }
  1610. static int
  1611. i915_min_freq_set(void *data, u64 val)
  1612. {
  1613. struct drm_device *dev = data;
  1614. struct drm_i915_private *dev_priv = dev->dev_private;
  1615. int ret;
  1616. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1617. return -ENODEV;
  1618. DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
  1619. ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
  1620. if (ret)
  1621. return ret;
  1622. /*
  1623. * Turbo will still be enabled, but won't go below the set value.
  1624. */
  1625. if (IS_VALLEYVIEW(dev)) {
  1626. val = vlv_freq_opcode(dev_priv->mem_freq, val);
  1627. dev_priv->rps.min_delay = val;
  1628. valleyview_set_rps(dev, val);
  1629. } else {
  1630. do_div(val, GT_FREQUENCY_MULTIPLIER);
  1631. dev_priv->rps.min_delay = val;
  1632. gen6_set_rps(dev, val);
  1633. }
  1634. mutex_unlock(&dev_priv->rps.hw_lock);
  1635. return 0;
  1636. }
  1637. DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
  1638. i915_min_freq_get, i915_min_freq_set,
  1639. "%llu\n");
  1640. static int
  1641. i915_cache_sharing_get(void *data, u64 *val)
  1642. {
  1643. struct drm_device *dev = data;
  1644. drm_i915_private_t *dev_priv = dev->dev_private;
  1645. u32 snpcr;
  1646. int ret;
  1647. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1648. return -ENODEV;
  1649. ret = mutex_lock_interruptible(&dev->struct_mutex);
  1650. if (ret)
  1651. return ret;
  1652. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1653. mutex_unlock(&dev_priv->dev->struct_mutex);
  1654. *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
  1655. return 0;
  1656. }
  1657. static int
  1658. i915_cache_sharing_set(void *data, u64 val)
  1659. {
  1660. struct drm_device *dev = data;
  1661. struct drm_i915_private *dev_priv = dev->dev_private;
  1662. u32 snpcr;
  1663. if (!(IS_GEN6(dev) || IS_GEN7(dev)))
  1664. return -ENODEV;
  1665. if (val > 3)
  1666. return -EINVAL;
  1667. DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
  1668. /* Update the cache sharing policy here as well */
  1669. snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
  1670. snpcr &= ~GEN6_MBC_SNPCR_MASK;
  1671. snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
  1672. I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
  1673. return 0;
  1674. }
  1675. DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
  1676. i915_cache_sharing_get, i915_cache_sharing_set,
  1677. "%llu\n");
  1678. /* As the drm_debugfs_init() routines are called before dev->dev_private is
  1679. * allocated we need to hook into the minor for release. */
  1680. static int
  1681. drm_add_fake_info_node(struct drm_minor *minor,
  1682. struct dentry *ent,
  1683. const void *key)
  1684. {
  1685. struct drm_info_node *node;
  1686. node = kmalloc(sizeof(struct drm_info_node), GFP_KERNEL);
  1687. if (node == NULL) {
  1688. debugfs_remove(ent);
  1689. return -ENOMEM;
  1690. }
  1691. node->minor = minor;
  1692. node->dent = ent;
  1693. node->info_ent = (void *) key;
  1694. mutex_lock(&minor->debugfs_lock);
  1695. list_add(&node->list, &minor->debugfs_list);
  1696. mutex_unlock(&minor->debugfs_lock);
  1697. return 0;
  1698. }
  1699. static int i915_forcewake_open(struct inode *inode, struct file *file)
  1700. {
  1701. struct drm_device *dev = inode->i_private;
  1702. struct drm_i915_private *dev_priv = dev->dev_private;
  1703. if (INTEL_INFO(dev)->gen < 6)
  1704. return 0;
  1705. gen6_gt_force_wake_get(dev_priv);
  1706. return 0;
  1707. }
  1708. static int i915_forcewake_release(struct inode *inode, struct file *file)
  1709. {
  1710. struct drm_device *dev = inode->i_private;
  1711. struct drm_i915_private *dev_priv = dev->dev_private;
  1712. if (INTEL_INFO(dev)->gen < 6)
  1713. return 0;
  1714. gen6_gt_force_wake_put(dev_priv);
  1715. return 0;
  1716. }
  1717. static const struct file_operations i915_forcewake_fops = {
  1718. .owner = THIS_MODULE,
  1719. .open = i915_forcewake_open,
  1720. .release = i915_forcewake_release,
  1721. };
  1722. static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
  1723. {
  1724. struct drm_device *dev = minor->dev;
  1725. struct dentry *ent;
  1726. ent = debugfs_create_file("i915_forcewake_user",
  1727. S_IRUSR,
  1728. root, dev,
  1729. &i915_forcewake_fops);
  1730. if (IS_ERR(ent))
  1731. return PTR_ERR(ent);
  1732. return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
  1733. }
  1734. static int i915_debugfs_create(struct dentry *root,
  1735. struct drm_minor *minor,
  1736. const char *name,
  1737. const struct file_operations *fops)
  1738. {
  1739. struct drm_device *dev = minor->dev;
  1740. struct dentry *ent;
  1741. ent = debugfs_create_file(name,
  1742. S_IRUGO | S_IWUSR,
  1743. root, dev,
  1744. fops);
  1745. if (IS_ERR(ent))
  1746. return PTR_ERR(ent);
  1747. return drm_add_fake_info_node(minor, ent, fops);
  1748. }
  1749. static struct drm_info_list i915_debugfs_list[] = {
  1750. {"i915_capabilities", i915_capabilities, 0},
  1751. {"i915_gem_objects", i915_gem_object_info, 0},
  1752. {"i915_gem_gtt", i915_gem_gtt_info, 0},
  1753. {"i915_gem_pinned", i915_gem_gtt_info, 0, (void *) PINNED_LIST},
  1754. {"i915_gem_active", i915_gem_object_list_info, 0, (void *) ACTIVE_LIST},
  1755. {"i915_gem_inactive", i915_gem_object_list_info, 0, (void *) INACTIVE_LIST},
  1756. {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
  1757. {"i915_gem_request", i915_gem_request_info, 0},
  1758. {"i915_gem_seqno", i915_gem_seqno_info, 0},
  1759. {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
  1760. {"i915_gem_interrupt", i915_interrupt_info, 0},
  1761. {"i915_gem_hws", i915_hws_info, 0, (void *)RCS},
  1762. {"i915_gem_hws_blt", i915_hws_info, 0, (void *)BCS},
  1763. {"i915_gem_hws_bsd", i915_hws_info, 0, (void *)VCS},
  1764. {"i915_gem_hws_vebox", i915_hws_info, 0, (void *)VECS},
  1765. {"i915_rstdby_delays", i915_rstdby_delays, 0},
  1766. {"i915_cur_delayinfo", i915_cur_delayinfo, 0},
  1767. {"i915_delayfreq_table", i915_delayfreq_table, 0},
  1768. {"i915_inttoext_table", i915_inttoext_table, 0},
  1769. {"i915_drpc_info", i915_drpc_info, 0},
  1770. {"i915_emon_status", i915_emon_status, 0},
  1771. {"i915_ring_freq_table", i915_ring_freq_table, 0},
  1772. {"i915_gfxec", i915_gfxec, 0},
  1773. {"i915_fbc_status", i915_fbc_status, 0},
  1774. {"i915_ips_status", i915_ips_status, 0},
  1775. {"i915_sr_status", i915_sr_status, 0},
  1776. {"i915_opregion", i915_opregion, 0},
  1777. {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
  1778. {"i915_context_status", i915_context_status, 0},
  1779. {"i915_gen6_forcewake_count", i915_gen6_forcewake_count_info, 0},
  1780. {"i915_swizzle_info", i915_swizzle_info, 0},
  1781. {"i915_ppgtt_info", i915_ppgtt_info, 0},
  1782. {"i915_dpio", i915_dpio_info, 0},
  1783. {"i915_llc", i915_llc, 0},
  1784. {"i915_edp_psr_status", i915_edp_psr_status, 0},
  1785. };
  1786. #define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
  1787. struct i915_debugfs_files {
  1788. const char *name;
  1789. const struct file_operations *fops;
  1790. } i915_debugfs_files[] = {
  1791. {"i915_wedged", &i915_wedged_fops},
  1792. {"i915_max_freq", &i915_max_freq_fops},
  1793. {"i915_min_freq", &i915_min_freq_fops},
  1794. {"i915_cache_sharing", &i915_cache_sharing_fops},
  1795. {"i915_ring_stop", &i915_ring_stop_fops},
  1796. {"i915_gem_drop_caches", &i915_drop_caches_fops},
  1797. {"i915_error_state", &i915_error_state_fops},
  1798. {"i915_next_seqno", &i915_next_seqno_fops},
  1799. };
  1800. int i915_debugfs_init(struct drm_minor *minor)
  1801. {
  1802. int ret, i;
  1803. ret = i915_forcewake_create(minor->debugfs_root, minor);
  1804. if (ret)
  1805. return ret;
  1806. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1807. ret = i915_debugfs_create(minor->debugfs_root, minor,
  1808. i915_debugfs_files[i].name,
  1809. i915_debugfs_files[i].fops);
  1810. if (ret)
  1811. return ret;
  1812. }
  1813. return drm_debugfs_create_files(i915_debugfs_list,
  1814. I915_DEBUGFS_ENTRIES,
  1815. minor->debugfs_root, minor);
  1816. }
  1817. void i915_debugfs_cleanup(struct drm_minor *minor)
  1818. {
  1819. int i;
  1820. drm_debugfs_remove_files(i915_debugfs_list,
  1821. I915_DEBUGFS_ENTRIES, minor);
  1822. drm_debugfs_remove_files((struct drm_info_list *) &i915_forcewake_fops,
  1823. 1, minor);
  1824. for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
  1825. struct drm_info_list *info_list =
  1826. (struct drm_info_list *) i915_debugfs_files[i].fops;
  1827. drm_debugfs_remove_files(info_list, 1, minor);
  1828. }
  1829. }
  1830. #endif /* CONFIG_DEBUG_FS */