i915_dma.c 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. /**
  44. * Sets up the hardware status page for devices that need a physical address
  45. * in the register.
  46. */
  47. static int i915_init_phys_hws(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. /* Program Hardware Status Page */
  51. dev_priv->status_page_dmah =
  52. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  53. if (!dev_priv->status_page_dmah) {
  54. DRM_ERROR("Can not allocate hardware status page\n");
  55. return -ENOMEM;
  56. }
  57. dev_priv->render_ring.status_page.page_addr
  58. = dev_priv->status_page_dmah->vaddr;
  59. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  60. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  61. if (INTEL_INFO(dev)->gen >= 4)
  62. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  63. 0xf0;
  64. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  65. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  66. return 0;
  67. }
  68. /**
  69. * Frees the hardware status page, whether it's a physical address or a virtual
  70. * address set up by the X Server.
  71. */
  72. static void i915_free_hws(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. if (dev_priv->status_page_dmah) {
  76. drm_pci_free(dev, dev_priv->status_page_dmah);
  77. dev_priv->status_page_dmah = NULL;
  78. }
  79. if (dev_priv->render_ring.status_page.gfx_addr) {
  80. dev_priv->render_ring.status_page.gfx_addr = 0;
  81. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  82. }
  83. /* Need to rewrite hardware status page */
  84. I915_WRITE(HWS_PGA, 0x1ffff000);
  85. }
  86. void i915_kernel_lost_context(struct drm_device * dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. struct drm_i915_master_private *master_priv;
  90. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  91. /*
  92. * We should never lose context on the ring with modesetting
  93. * as we don't expose it to userspace
  94. */
  95. if (drm_core_check_feature(dev, DRIVER_MODESET))
  96. return;
  97. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  98. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  99. ring->space = ring->head - (ring->tail + 8);
  100. if (ring->space < 0)
  101. ring->space += ring->size;
  102. if (!dev->primary->master)
  103. return;
  104. master_priv = dev->primary->master->driver_priv;
  105. if (ring->head == ring->tail && master_priv->sarea_priv)
  106. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  107. }
  108. static int i915_dma_cleanup(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. /* Make sure interrupts are disabled here because the uninstall ioctl
  112. * may not have been called from userspace and after dev_private
  113. * is freed, it's too late.
  114. */
  115. if (dev->irq_enabled)
  116. drm_irq_uninstall(dev);
  117. mutex_lock(&dev->struct_mutex);
  118. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  119. if (HAS_BSD(dev))
  120. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  121. mutex_unlock(&dev->struct_mutex);
  122. /* Clear the HWS virtual address at teardown */
  123. if (I915_NEED_GFX_HWS(dev))
  124. i915_free_hws(dev);
  125. return 0;
  126. }
  127. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  131. master_priv->sarea = drm_getsarea(dev);
  132. if (master_priv->sarea) {
  133. master_priv->sarea_priv = (drm_i915_sarea_t *)
  134. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  135. } else {
  136. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  137. }
  138. if (init->ring_size != 0) {
  139. if (dev_priv->render_ring.gem_object != NULL) {
  140. i915_dma_cleanup(dev);
  141. DRM_ERROR("Client tried to initialize ringbuffer in "
  142. "GEM mode\n");
  143. return -EINVAL;
  144. }
  145. dev_priv->render_ring.size = init->ring_size;
  146. dev_priv->render_ring.map.offset = init->ring_start;
  147. dev_priv->render_ring.map.size = init->ring_size;
  148. dev_priv->render_ring.map.type = 0;
  149. dev_priv->render_ring.map.flags = 0;
  150. dev_priv->render_ring.map.mtrr = 0;
  151. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  152. if (dev_priv->render_ring.map.handle == NULL) {
  153. i915_dma_cleanup(dev);
  154. DRM_ERROR("can not ioremap virtual address for"
  155. " ring buffer\n");
  156. return -ENOMEM;
  157. }
  158. }
  159. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  160. dev_priv->cpp = init->cpp;
  161. dev_priv->back_offset = init->back_offset;
  162. dev_priv->front_offset = init->front_offset;
  163. dev_priv->current_page = 0;
  164. if (master_priv->sarea_priv)
  165. master_priv->sarea_priv->pf_current_page = 0;
  166. /* Allow hardware batchbuffers unless told otherwise.
  167. */
  168. dev_priv->allow_batchbuffer = 1;
  169. return 0;
  170. }
  171. static int i915_dma_resume(struct drm_device * dev)
  172. {
  173. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  174. struct intel_ring_buffer *ring;
  175. DRM_DEBUG_DRIVER("%s\n", __func__);
  176. ring = &dev_priv->render_ring;
  177. if (ring->map.handle == NULL) {
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. /* Program Hardware Status Page */
  183. if (!ring->status_page.page_addr) {
  184. DRM_ERROR("Can not find hardware status page\n");
  185. return -EINVAL;
  186. }
  187. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  188. ring->status_page.page_addr);
  189. if (ring->status_page.gfx_addr != 0)
  190. ring->setup_status_page(dev, ring);
  191. else
  192. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  193. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(struct drm_device *dev, void *data,
  197. struct drm_file *file_priv)
  198. {
  199. drm_i915_init_t *init = data;
  200. int retcode = 0;
  201. switch (init->func) {
  202. case I915_INIT_DMA:
  203. retcode = i915_initialize(dev, init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int do_validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int validate_cmd(int cmd)
  282. {
  283. int ret = do_validate_cmd(cmd);
  284. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  285. return ret;
  286. }
  287. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  288. {
  289. drm_i915_private_t *dev_priv = dev->dev_private;
  290. int i;
  291. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  292. return -EINVAL;
  293. BEGIN_LP_RING((dwords+1)&~1);
  294. for (i = 0; i < dwords;) {
  295. int cmd, sz;
  296. cmd = buffer[i];
  297. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  298. return -EINVAL;
  299. OUT_RING(cmd);
  300. while (++i, --sz) {
  301. OUT_RING(buffer[i]);
  302. }
  303. }
  304. if (dwords & 1)
  305. OUT_RING(0);
  306. ADVANCE_LP_RING();
  307. return 0;
  308. }
  309. int
  310. i915_emit_box(struct drm_device *dev,
  311. struct drm_clip_rect *boxes,
  312. int i, int DR1, int DR4)
  313. {
  314. struct drm_clip_rect box = boxes[i];
  315. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box.x1, box.y1, box.x2, box.y2);
  318. return -EINVAL;
  319. }
  320. if (INTEL_INFO(dev)->gen >= 4) {
  321. BEGIN_LP_RING(4);
  322. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  323. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  324. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  325. OUT_RING(DR4);
  326. ADVANCE_LP_RING();
  327. } else {
  328. BEGIN_LP_RING(6);
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  332. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. ADVANCE_LP_RING();
  336. }
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. BEGIN_LP_RING(4);
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, cliprects, i,
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. int nbox = batch->num_cliprects;
  390. int i = 0, count;
  391. if ((batch->start | batch->used) & 0x7) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. int ret = i915_emit_box(dev, cliprects, i,
  400. batch->DR1, batch->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. if (!IS_I830(dev) && !IS_845G(dev)) {
  405. BEGIN_LP_RING(2);
  406. if (INTEL_INFO(dev)->gen >= 4) {
  407. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  408. OUT_RING(batch->start);
  409. } else {
  410. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  411. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  412. }
  413. ADVANCE_LP_RING();
  414. } else {
  415. BEGIN_LP_RING(4);
  416. OUT_RING(MI_BATCH_BUFFER);
  417. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  418. OUT_RING(batch->start + batch->used - 4);
  419. OUT_RING(0);
  420. ADVANCE_LP_RING();
  421. }
  422. }
  423. if (IS_G4X(dev) || IS_IRONLAKE(dev)) {
  424. BEGIN_LP_RING(2);
  425. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  426. OUT_RING(MI_NOOP);
  427. ADVANCE_LP_RING();
  428. }
  429. i915_emit_breadcrumb(dev);
  430. return 0;
  431. }
  432. static int i915_dispatch_flip(struct drm_device * dev)
  433. {
  434. drm_i915_private_t *dev_priv = dev->dev_private;
  435. struct drm_i915_master_private *master_priv =
  436. dev->primary->master->driver_priv;
  437. if (!master_priv->sarea_priv)
  438. return -EINVAL;
  439. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  440. __func__,
  441. dev_priv->current_page,
  442. master_priv->sarea_priv->pf_current_page);
  443. i915_kernel_lost_context(dev);
  444. BEGIN_LP_RING(2);
  445. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  446. OUT_RING(0);
  447. ADVANCE_LP_RING();
  448. BEGIN_LP_RING(6);
  449. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  450. OUT_RING(0);
  451. if (dev_priv->current_page == 0) {
  452. OUT_RING(dev_priv->back_offset);
  453. dev_priv->current_page = 1;
  454. } else {
  455. OUT_RING(dev_priv->front_offset);
  456. dev_priv->current_page = 0;
  457. }
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. BEGIN_LP_RING(2);
  461. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  465. BEGIN_LP_RING(4);
  466. OUT_RING(MI_STORE_DWORD_INDEX);
  467. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  468. OUT_RING(dev_priv->counter);
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  472. return 0;
  473. }
  474. static int i915_quiescent(struct drm_device * dev)
  475. {
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. i915_kernel_lost_context(dev);
  478. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  479. dev_priv->render_ring.size - 8);
  480. }
  481. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. int ret;
  485. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  486. mutex_lock(&dev->struct_mutex);
  487. ret = i915_quiescent(dev);
  488. mutex_unlock(&dev->struct_mutex);
  489. return ret;
  490. }
  491. static int i915_batchbuffer(struct drm_device *dev, void *data,
  492. struct drm_file *file_priv)
  493. {
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  496. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  497. master_priv->sarea_priv;
  498. drm_i915_batchbuffer_t *batch = data;
  499. int ret;
  500. struct drm_clip_rect *cliprects = NULL;
  501. if (!dev_priv->allow_batchbuffer) {
  502. DRM_ERROR("Batchbuffer ioctl disabled\n");
  503. return -EINVAL;
  504. }
  505. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  506. batch->start, batch->used, batch->num_cliprects);
  507. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  508. if (batch->num_cliprects < 0)
  509. return -EINVAL;
  510. if (batch->num_cliprects) {
  511. cliprects = kcalloc(batch->num_cliprects,
  512. sizeof(struct drm_clip_rect),
  513. GFP_KERNEL);
  514. if (cliprects == NULL)
  515. return -ENOMEM;
  516. ret = copy_from_user(cliprects, batch->cliprects,
  517. batch->num_cliprects *
  518. sizeof(struct drm_clip_rect));
  519. if (ret != 0) {
  520. ret = -EFAULT;
  521. goto fail_free;
  522. }
  523. }
  524. mutex_lock(&dev->struct_mutex);
  525. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  526. mutex_unlock(&dev->struct_mutex);
  527. if (sarea_priv)
  528. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  529. fail_free:
  530. kfree(cliprects);
  531. return ret;
  532. }
  533. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  534. struct drm_file *file_priv)
  535. {
  536. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  537. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  538. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  539. master_priv->sarea_priv;
  540. drm_i915_cmdbuffer_t *cmdbuf = data;
  541. struct drm_clip_rect *cliprects = NULL;
  542. void *batch_data;
  543. int ret;
  544. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  545. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  546. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  547. if (cmdbuf->num_cliprects < 0)
  548. return -EINVAL;
  549. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  550. if (batch_data == NULL)
  551. return -ENOMEM;
  552. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  553. if (ret != 0) {
  554. ret = -EFAULT;
  555. goto fail_batch_free;
  556. }
  557. if (cmdbuf->num_cliprects) {
  558. cliprects = kcalloc(cmdbuf->num_cliprects,
  559. sizeof(struct drm_clip_rect), GFP_KERNEL);
  560. if (cliprects == NULL) {
  561. ret = -ENOMEM;
  562. goto fail_batch_free;
  563. }
  564. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  565. cmdbuf->num_cliprects *
  566. sizeof(struct drm_clip_rect));
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_clip_free;
  570. }
  571. }
  572. mutex_lock(&dev->struct_mutex);
  573. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  574. mutex_unlock(&dev->struct_mutex);
  575. if (ret) {
  576. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  577. goto fail_clip_free;
  578. }
  579. if (sarea_priv)
  580. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  581. fail_clip_free:
  582. kfree(cliprects);
  583. fail_batch_free:
  584. kfree(batch_data);
  585. return ret;
  586. }
  587. static int i915_flip_bufs(struct drm_device *dev, void *data,
  588. struct drm_file *file_priv)
  589. {
  590. int ret;
  591. DRM_DEBUG_DRIVER("%s\n", __func__);
  592. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  593. mutex_lock(&dev->struct_mutex);
  594. ret = i915_dispatch_flip(dev);
  595. mutex_unlock(&dev->struct_mutex);
  596. return ret;
  597. }
  598. static int i915_getparam(struct drm_device *dev, void *data,
  599. struct drm_file *file_priv)
  600. {
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. drm_i915_getparam_t *param = data;
  603. int value;
  604. if (!dev_priv) {
  605. DRM_ERROR("called with no initialization\n");
  606. return -EINVAL;
  607. }
  608. switch (param->param) {
  609. case I915_PARAM_IRQ_ACTIVE:
  610. value = dev->pdev->irq ? 1 : 0;
  611. break;
  612. case I915_PARAM_ALLOW_BATCHBUFFER:
  613. value = dev_priv->allow_batchbuffer ? 1 : 0;
  614. break;
  615. case I915_PARAM_LAST_DISPATCH:
  616. value = READ_BREADCRUMB(dev_priv);
  617. break;
  618. case I915_PARAM_CHIPSET_ID:
  619. value = dev->pci_device;
  620. break;
  621. case I915_PARAM_HAS_GEM:
  622. value = dev_priv->has_gem;
  623. break;
  624. case I915_PARAM_NUM_FENCES_AVAIL:
  625. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  626. break;
  627. case I915_PARAM_HAS_OVERLAY:
  628. value = dev_priv->overlay ? 1 : 0;
  629. break;
  630. case I915_PARAM_HAS_PAGEFLIPPING:
  631. value = 1;
  632. break;
  633. case I915_PARAM_HAS_EXECBUF2:
  634. /* depends on GEM */
  635. value = dev_priv->has_gem;
  636. break;
  637. case I915_PARAM_HAS_BSD:
  638. value = HAS_BSD(dev);
  639. break;
  640. default:
  641. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  642. param->param);
  643. return -EINVAL;
  644. }
  645. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  646. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  647. return -EFAULT;
  648. }
  649. return 0;
  650. }
  651. static int i915_setparam(struct drm_device *dev, void *data,
  652. struct drm_file *file_priv)
  653. {
  654. drm_i915_private_t *dev_priv = dev->dev_private;
  655. drm_i915_setparam_t *param = data;
  656. if (!dev_priv) {
  657. DRM_ERROR("called with no initialization\n");
  658. return -EINVAL;
  659. }
  660. switch (param->param) {
  661. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  662. break;
  663. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  664. dev_priv->tex_lru_log_granularity = param->value;
  665. break;
  666. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  667. dev_priv->allow_batchbuffer = param->value;
  668. break;
  669. case I915_SETPARAM_NUM_USED_FENCES:
  670. if (param->value > dev_priv->num_fence_regs ||
  671. param->value < 0)
  672. return -EINVAL;
  673. /* Userspace can use first N regs */
  674. dev_priv->fence_reg_start = param->value;
  675. break;
  676. default:
  677. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  678. param->param);
  679. return -EINVAL;
  680. }
  681. return 0;
  682. }
  683. static int i915_set_status_page(struct drm_device *dev, void *data,
  684. struct drm_file *file_priv)
  685. {
  686. drm_i915_private_t *dev_priv = dev->dev_private;
  687. drm_i915_hws_addr_t *hws = data;
  688. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  689. if (!I915_NEED_GFX_HWS(dev))
  690. return -EINVAL;
  691. if (!dev_priv) {
  692. DRM_ERROR("called with no initialization\n");
  693. return -EINVAL;
  694. }
  695. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  696. WARN(1, "tried to set status page when mode setting active\n");
  697. return 0;
  698. }
  699. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  700. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  701. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  702. dev_priv->hws_map.size = 4*1024;
  703. dev_priv->hws_map.type = 0;
  704. dev_priv->hws_map.flags = 0;
  705. dev_priv->hws_map.mtrr = 0;
  706. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  707. if (dev_priv->hws_map.handle == NULL) {
  708. i915_dma_cleanup(dev);
  709. ring->status_page.gfx_addr = 0;
  710. DRM_ERROR("can not ioremap virtual address for"
  711. " G33 hw status page\n");
  712. return -ENOMEM;
  713. }
  714. ring->status_page.page_addr = dev_priv->hws_map.handle;
  715. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  716. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  717. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  718. ring->status_page.gfx_addr);
  719. DRM_DEBUG_DRIVER("load hws at %p\n",
  720. ring->status_page.page_addr);
  721. return 0;
  722. }
  723. static int i915_get_bridge_dev(struct drm_device *dev)
  724. {
  725. struct drm_i915_private *dev_priv = dev->dev_private;
  726. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  727. if (!dev_priv->bridge_dev) {
  728. DRM_ERROR("bridge device not found\n");
  729. return -1;
  730. }
  731. return 0;
  732. }
  733. #define MCHBAR_I915 0x44
  734. #define MCHBAR_I965 0x48
  735. #define MCHBAR_SIZE (4*4096)
  736. #define DEVEN_REG 0x54
  737. #define DEVEN_MCHBAR_EN (1 << 28)
  738. /* Allocate space for the MCH regs if needed, return nonzero on error */
  739. static int
  740. intel_alloc_mchbar_resource(struct drm_device *dev)
  741. {
  742. drm_i915_private_t *dev_priv = dev->dev_private;
  743. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  744. u32 temp_lo, temp_hi = 0;
  745. u64 mchbar_addr;
  746. int ret;
  747. if (INTEL_INFO(dev)->gen >= 4)
  748. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  749. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  750. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  751. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  752. #ifdef CONFIG_PNP
  753. if (mchbar_addr &&
  754. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  755. return 0;
  756. #endif
  757. /* Get some space for it */
  758. dev_priv->mch_res.name = "i915 MCHBAR";
  759. dev_priv->mch_res.flags = IORESOURCE_MEM;
  760. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  761. &dev_priv->mch_res,
  762. MCHBAR_SIZE, MCHBAR_SIZE,
  763. PCIBIOS_MIN_MEM,
  764. 0, pcibios_align_resource,
  765. dev_priv->bridge_dev);
  766. if (ret) {
  767. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  768. dev_priv->mch_res.start = 0;
  769. return ret;
  770. }
  771. if (INTEL_INFO(dev)->gen >= 4)
  772. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  773. upper_32_bits(dev_priv->mch_res.start));
  774. pci_write_config_dword(dev_priv->bridge_dev, reg,
  775. lower_32_bits(dev_priv->mch_res.start));
  776. return 0;
  777. }
  778. /* Setup MCHBAR if possible, return true if we should disable it again */
  779. static void
  780. intel_setup_mchbar(struct drm_device *dev)
  781. {
  782. drm_i915_private_t *dev_priv = dev->dev_private;
  783. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  784. u32 temp;
  785. bool enabled;
  786. dev_priv->mchbar_need_disable = false;
  787. if (IS_I915G(dev) || IS_I915GM(dev)) {
  788. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  789. enabled = !!(temp & DEVEN_MCHBAR_EN);
  790. } else {
  791. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  792. enabled = temp & 1;
  793. }
  794. /* If it's already enabled, don't have to do anything */
  795. if (enabled)
  796. return;
  797. if (intel_alloc_mchbar_resource(dev))
  798. return;
  799. dev_priv->mchbar_need_disable = true;
  800. /* Space is allocated or reserved, so enable it. */
  801. if (IS_I915G(dev) || IS_I915GM(dev)) {
  802. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  803. temp | DEVEN_MCHBAR_EN);
  804. } else {
  805. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  806. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  807. }
  808. }
  809. static void
  810. intel_teardown_mchbar(struct drm_device *dev)
  811. {
  812. drm_i915_private_t *dev_priv = dev->dev_private;
  813. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  814. u32 temp;
  815. if (dev_priv->mchbar_need_disable) {
  816. if (IS_I915G(dev) || IS_I915GM(dev)) {
  817. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  818. temp &= ~DEVEN_MCHBAR_EN;
  819. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  820. } else {
  821. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  822. temp &= ~1;
  823. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  824. }
  825. }
  826. if (dev_priv->mch_res.start)
  827. release_resource(&dev_priv->mch_res);
  828. }
  829. #define PTE_ADDRESS_MASK 0xfffff000
  830. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  831. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  832. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  833. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  834. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  835. #define PTE_VALID (1 << 0)
  836. /**
  837. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  838. * @dev: drm device
  839. * @gtt_addr: address to translate
  840. *
  841. * Some chip functions require allocations from stolen space but need the
  842. * physical address of the memory in question. We use this routine
  843. * to get a physical address suitable for register programming from a given
  844. * GTT address.
  845. */
  846. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  847. unsigned long gtt_addr)
  848. {
  849. unsigned long *gtt;
  850. unsigned long entry, phys;
  851. int gtt_bar = IS_GEN2(dev) ? 1 : 0;
  852. int gtt_offset, gtt_size;
  853. if (INTEL_INFO(dev)->gen >= 4) {
  854. if (IS_G4X(dev) || INTEL_INFO(dev)->gen > 4) {
  855. gtt_offset = 2*1024*1024;
  856. gtt_size = 2*1024*1024;
  857. } else {
  858. gtt_offset = 512*1024;
  859. gtt_size = 512*1024;
  860. }
  861. } else {
  862. gtt_bar = 3;
  863. gtt_offset = 0;
  864. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  865. }
  866. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  867. gtt_size);
  868. if (!gtt) {
  869. DRM_ERROR("ioremap of GTT failed\n");
  870. return 0;
  871. }
  872. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  873. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  874. /* Mask out these reserved bits on this hardware. */
  875. if (INTEL_INFO(dev)->gen < 4 && !IS_G33(dev))
  876. entry &= ~PTE_ADDRESS_MASK_HIGH;
  877. /* If it's not a mapping type we know, then bail. */
  878. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  879. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  880. iounmap(gtt);
  881. return 0;
  882. }
  883. if (!(entry & PTE_VALID)) {
  884. DRM_ERROR("bad GTT entry in stolen space\n");
  885. iounmap(gtt);
  886. return 0;
  887. }
  888. iounmap(gtt);
  889. phys =(entry & PTE_ADDRESS_MASK) |
  890. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  891. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  892. return phys;
  893. }
  894. static void i915_warn_stolen(struct drm_device *dev)
  895. {
  896. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  897. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  898. }
  899. static void i915_setup_compression(struct drm_device *dev, int size)
  900. {
  901. struct drm_i915_private *dev_priv = dev->dev_private;
  902. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  903. unsigned long cfb_base;
  904. unsigned long ll_base = 0;
  905. /* Leave 1M for line length buffer & misc. */
  906. compressed_fb = drm_mm_search_free(&dev_priv->mm.vram, size, 4096, 0);
  907. if (!compressed_fb) {
  908. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  909. i915_warn_stolen(dev);
  910. return;
  911. }
  912. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  913. if (!compressed_fb) {
  914. i915_warn_stolen(dev);
  915. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  916. return;
  917. }
  918. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  919. if (!cfb_base) {
  920. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  921. drm_mm_put_block(compressed_fb);
  922. }
  923. if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
  924. compressed_llb = drm_mm_search_free(&dev_priv->mm.vram, 4096,
  925. 4096, 0);
  926. if (!compressed_llb) {
  927. i915_warn_stolen(dev);
  928. return;
  929. }
  930. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  931. if (!compressed_llb) {
  932. i915_warn_stolen(dev);
  933. return;
  934. }
  935. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  936. if (!ll_base) {
  937. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  938. drm_mm_put_block(compressed_fb);
  939. drm_mm_put_block(compressed_llb);
  940. }
  941. }
  942. dev_priv->cfb_size = size;
  943. intel_disable_fbc(dev);
  944. dev_priv->compressed_fb = compressed_fb;
  945. if (IS_IRONLAKE_M(dev))
  946. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  947. else if (IS_GM45(dev)) {
  948. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  949. } else {
  950. I915_WRITE(FBC_CFB_BASE, cfb_base);
  951. I915_WRITE(FBC_LL_BASE, ll_base);
  952. dev_priv->compressed_llb = compressed_llb;
  953. }
  954. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  955. ll_base, size >> 20);
  956. }
  957. static void i915_cleanup_compression(struct drm_device *dev)
  958. {
  959. struct drm_i915_private *dev_priv = dev->dev_private;
  960. drm_mm_put_block(dev_priv->compressed_fb);
  961. if (dev_priv->compressed_llb)
  962. drm_mm_put_block(dev_priv->compressed_llb);
  963. }
  964. /* true = enable decode, false = disable decoder */
  965. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  966. {
  967. struct drm_device *dev = cookie;
  968. intel_modeset_vga_set_state(dev, state);
  969. if (state)
  970. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  971. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  972. else
  973. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  974. }
  975. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  976. {
  977. struct drm_device *dev = pci_get_drvdata(pdev);
  978. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  979. if (state == VGA_SWITCHEROO_ON) {
  980. printk(KERN_INFO "i915: switched on\n");
  981. /* i915 resume handler doesn't set to D0 */
  982. pci_set_power_state(dev->pdev, PCI_D0);
  983. i915_resume(dev);
  984. drm_kms_helper_poll_enable(dev);
  985. } else {
  986. printk(KERN_ERR "i915: switched off\n");
  987. drm_kms_helper_poll_disable(dev);
  988. i915_suspend(dev, pmm);
  989. }
  990. }
  991. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  992. {
  993. struct drm_device *dev = pci_get_drvdata(pdev);
  994. bool can_switch;
  995. spin_lock(&dev->count_lock);
  996. can_switch = (dev->open_count == 0);
  997. spin_unlock(&dev->count_lock);
  998. return can_switch;
  999. }
  1000. static int i915_load_modeset_init(struct drm_device *dev,
  1001. unsigned long prealloc_size,
  1002. unsigned long agp_size)
  1003. {
  1004. struct drm_i915_private *dev_priv = dev->dev_private;
  1005. int ret = 0;
  1006. /* Basic memrange allocator for stolen space (aka mm.vram) */
  1007. drm_mm_init(&dev_priv->mm.vram, 0, prealloc_size);
  1008. /* We're off and running w/KMS */
  1009. dev_priv->mm.suspended = 0;
  1010. /* Let GEM Manage from end of prealloc space to end of aperture.
  1011. *
  1012. * However, leave one page at the end still bound to the scratch page.
  1013. * There are a number of places where the hardware apparently
  1014. * prefetches past the end of the object, and we've seen multiple
  1015. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1016. * at the last page of the aperture. One page should be enough to
  1017. * keep any prefetching inside of the aperture.
  1018. */
  1019. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1020. mutex_lock(&dev->struct_mutex);
  1021. ret = i915_gem_init_ringbuffer(dev);
  1022. mutex_unlock(&dev->struct_mutex);
  1023. if (ret)
  1024. goto out;
  1025. /* Try to set up FBC with a reasonable compressed buffer size */
  1026. if (I915_HAS_FBC(dev) && i915_powersave) {
  1027. int cfb_size;
  1028. /* Try to get an 8M buffer... */
  1029. if (prealloc_size > (9*1024*1024))
  1030. cfb_size = 8*1024*1024;
  1031. else /* fall back to 7/8 of the stolen space */
  1032. cfb_size = prealloc_size * 7 / 8;
  1033. i915_setup_compression(dev, cfb_size);
  1034. }
  1035. /* Allow hardware batchbuffers unless told otherwise.
  1036. */
  1037. dev_priv->allow_batchbuffer = 1;
  1038. ret = intel_init_bios(dev);
  1039. if (ret)
  1040. DRM_INFO("failed to find VBIOS tables\n");
  1041. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1042. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1043. if (ret)
  1044. goto cleanup_ringbuffer;
  1045. ret = vga_switcheroo_register_client(dev->pdev,
  1046. i915_switcheroo_set_state,
  1047. i915_switcheroo_can_switch);
  1048. if (ret)
  1049. goto cleanup_vga_client;
  1050. /* IIR "flip pending" bit means done if this bit is set */
  1051. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1052. dev_priv->flip_pending_is_done = true;
  1053. intel_modeset_init(dev);
  1054. ret = drm_irq_install(dev);
  1055. if (ret)
  1056. goto cleanup_vga_switcheroo;
  1057. /* Always safe in the mode setting case. */
  1058. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1059. dev->vblank_disable_allowed = 1;
  1060. ret = intel_fbdev_init(dev);
  1061. if (ret)
  1062. goto cleanup_irq;
  1063. drm_kms_helper_poll_init(dev);
  1064. return 0;
  1065. cleanup_irq:
  1066. drm_irq_uninstall(dev);
  1067. cleanup_vga_switcheroo:
  1068. vga_switcheroo_unregister_client(dev->pdev);
  1069. cleanup_vga_client:
  1070. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1071. cleanup_ringbuffer:
  1072. mutex_lock(&dev->struct_mutex);
  1073. i915_gem_cleanup_ringbuffer(dev);
  1074. mutex_unlock(&dev->struct_mutex);
  1075. out:
  1076. return ret;
  1077. }
  1078. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1079. {
  1080. struct drm_i915_master_private *master_priv;
  1081. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1082. if (!master_priv)
  1083. return -ENOMEM;
  1084. master->driver_priv = master_priv;
  1085. return 0;
  1086. }
  1087. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1088. {
  1089. struct drm_i915_master_private *master_priv = master->driver_priv;
  1090. if (!master_priv)
  1091. return;
  1092. kfree(master_priv);
  1093. master->driver_priv = NULL;
  1094. }
  1095. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1096. {
  1097. drm_i915_private_t *dev_priv = dev->dev_private;
  1098. u32 tmp;
  1099. tmp = I915_READ(CLKCFG);
  1100. switch (tmp & CLKCFG_FSB_MASK) {
  1101. case CLKCFG_FSB_533:
  1102. dev_priv->fsb_freq = 533; /* 133*4 */
  1103. break;
  1104. case CLKCFG_FSB_800:
  1105. dev_priv->fsb_freq = 800; /* 200*4 */
  1106. break;
  1107. case CLKCFG_FSB_667:
  1108. dev_priv->fsb_freq = 667; /* 167*4 */
  1109. break;
  1110. case CLKCFG_FSB_400:
  1111. dev_priv->fsb_freq = 400; /* 100*4 */
  1112. break;
  1113. }
  1114. switch (tmp & CLKCFG_MEM_MASK) {
  1115. case CLKCFG_MEM_533:
  1116. dev_priv->mem_freq = 533;
  1117. break;
  1118. case CLKCFG_MEM_667:
  1119. dev_priv->mem_freq = 667;
  1120. break;
  1121. case CLKCFG_MEM_800:
  1122. dev_priv->mem_freq = 800;
  1123. break;
  1124. }
  1125. /* detect pineview DDR3 setting */
  1126. tmp = I915_READ(CSHRDDR3CTL);
  1127. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1128. }
  1129. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1130. {
  1131. drm_i915_private_t *dev_priv = dev->dev_private;
  1132. u16 ddrpll, csipll;
  1133. ddrpll = I915_READ16(DDRMPLL1);
  1134. csipll = I915_READ16(CSIPLL0);
  1135. switch (ddrpll & 0xff) {
  1136. case 0xc:
  1137. dev_priv->mem_freq = 800;
  1138. break;
  1139. case 0x10:
  1140. dev_priv->mem_freq = 1066;
  1141. break;
  1142. case 0x14:
  1143. dev_priv->mem_freq = 1333;
  1144. break;
  1145. case 0x18:
  1146. dev_priv->mem_freq = 1600;
  1147. break;
  1148. default:
  1149. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1150. ddrpll & 0xff);
  1151. dev_priv->mem_freq = 0;
  1152. break;
  1153. }
  1154. dev_priv->r_t = dev_priv->mem_freq;
  1155. switch (csipll & 0x3ff) {
  1156. case 0x00c:
  1157. dev_priv->fsb_freq = 3200;
  1158. break;
  1159. case 0x00e:
  1160. dev_priv->fsb_freq = 3733;
  1161. break;
  1162. case 0x010:
  1163. dev_priv->fsb_freq = 4266;
  1164. break;
  1165. case 0x012:
  1166. dev_priv->fsb_freq = 4800;
  1167. break;
  1168. case 0x014:
  1169. dev_priv->fsb_freq = 5333;
  1170. break;
  1171. case 0x016:
  1172. dev_priv->fsb_freq = 5866;
  1173. break;
  1174. case 0x018:
  1175. dev_priv->fsb_freq = 6400;
  1176. break;
  1177. default:
  1178. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1179. csipll & 0x3ff);
  1180. dev_priv->fsb_freq = 0;
  1181. break;
  1182. }
  1183. if (dev_priv->fsb_freq == 3200) {
  1184. dev_priv->c_m = 0;
  1185. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1186. dev_priv->c_m = 1;
  1187. } else {
  1188. dev_priv->c_m = 2;
  1189. }
  1190. }
  1191. struct v_table {
  1192. u8 vid;
  1193. unsigned long vd; /* in .1 mil */
  1194. unsigned long vm; /* in .1 mil */
  1195. u8 pvid;
  1196. };
  1197. static struct v_table v_table[] = {
  1198. { 0, 16125, 15000, 0x7f, },
  1199. { 1, 16000, 14875, 0x7e, },
  1200. { 2, 15875, 14750, 0x7d, },
  1201. { 3, 15750, 14625, 0x7c, },
  1202. { 4, 15625, 14500, 0x7b, },
  1203. { 5, 15500, 14375, 0x7a, },
  1204. { 6, 15375, 14250, 0x79, },
  1205. { 7, 15250, 14125, 0x78, },
  1206. { 8, 15125, 14000, 0x77, },
  1207. { 9, 15000, 13875, 0x76, },
  1208. { 10, 14875, 13750, 0x75, },
  1209. { 11, 14750, 13625, 0x74, },
  1210. { 12, 14625, 13500, 0x73, },
  1211. { 13, 14500, 13375, 0x72, },
  1212. { 14, 14375, 13250, 0x71, },
  1213. { 15, 14250, 13125, 0x70, },
  1214. { 16, 14125, 13000, 0x6f, },
  1215. { 17, 14000, 12875, 0x6e, },
  1216. { 18, 13875, 12750, 0x6d, },
  1217. { 19, 13750, 12625, 0x6c, },
  1218. { 20, 13625, 12500, 0x6b, },
  1219. { 21, 13500, 12375, 0x6a, },
  1220. { 22, 13375, 12250, 0x69, },
  1221. { 23, 13250, 12125, 0x68, },
  1222. { 24, 13125, 12000, 0x67, },
  1223. { 25, 13000, 11875, 0x66, },
  1224. { 26, 12875, 11750, 0x65, },
  1225. { 27, 12750, 11625, 0x64, },
  1226. { 28, 12625, 11500, 0x63, },
  1227. { 29, 12500, 11375, 0x62, },
  1228. { 30, 12375, 11250, 0x61, },
  1229. { 31, 12250, 11125, 0x60, },
  1230. { 32, 12125, 11000, 0x5f, },
  1231. { 33, 12000, 10875, 0x5e, },
  1232. { 34, 11875, 10750, 0x5d, },
  1233. { 35, 11750, 10625, 0x5c, },
  1234. { 36, 11625, 10500, 0x5b, },
  1235. { 37, 11500, 10375, 0x5a, },
  1236. { 38, 11375, 10250, 0x59, },
  1237. { 39, 11250, 10125, 0x58, },
  1238. { 40, 11125, 10000, 0x57, },
  1239. { 41, 11000, 9875, 0x56, },
  1240. { 42, 10875, 9750, 0x55, },
  1241. { 43, 10750, 9625, 0x54, },
  1242. { 44, 10625, 9500, 0x53, },
  1243. { 45, 10500, 9375, 0x52, },
  1244. { 46, 10375, 9250, 0x51, },
  1245. { 47, 10250, 9125, 0x50, },
  1246. { 48, 10125, 9000, 0x4f, },
  1247. { 49, 10000, 8875, 0x4e, },
  1248. { 50, 9875, 8750, 0x4d, },
  1249. { 51, 9750, 8625, 0x4c, },
  1250. { 52, 9625, 8500, 0x4b, },
  1251. { 53, 9500, 8375, 0x4a, },
  1252. { 54, 9375, 8250, 0x49, },
  1253. { 55, 9250, 8125, 0x48, },
  1254. { 56, 9125, 8000, 0x47, },
  1255. { 57, 9000, 7875, 0x46, },
  1256. { 58, 8875, 7750, 0x45, },
  1257. { 59, 8750, 7625, 0x44, },
  1258. { 60, 8625, 7500, 0x43, },
  1259. { 61, 8500, 7375, 0x42, },
  1260. { 62, 8375, 7250, 0x41, },
  1261. { 63, 8250, 7125, 0x40, },
  1262. { 64, 8125, 7000, 0x3f, },
  1263. { 65, 8000, 6875, 0x3e, },
  1264. { 66, 7875, 6750, 0x3d, },
  1265. { 67, 7750, 6625, 0x3c, },
  1266. { 68, 7625, 6500, 0x3b, },
  1267. { 69, 7500, 6375, 0x3a, },
  1268. { 70, 7375, 6250, 0x39, },
  1269. { 71, 7250, 6125, 0x38, },
  1270. { 72, 7125, 6000, 0x37, },
  1271. { 73, 7000, 5875, 0x36, },
  1272. { 74, 6875, 5750, 0x35, },
  1273. { 75, 6750, 5625, 0x34, },
  1274. { 76, 6625, 5500, 0x33, },
  1275. { 77, 6500, 5375, 0x32, },
  1276. { 78, 6375, 5250, 0x31, },
  1277. { 79, 6250, 5125, 0x30, },
  1278. { 80, 6125, 5000, 0x2f, },
  1279. { 81, 6000, 4875, 0x2e, },
  1280. { 82, 5875, 4750, 0x2d, },
  1281. { 83, 5750, 4625, 0x2c, },
  1282. { 84, 5625, 4500, 0x2b, },
  1283. { 85, 5500, 4375, 0x2a, },
  1284. { 86, 5375, 4250, 0x29, },
  1285. { 87, 5250, 4125, 0x28, },
  1286. { 88, 5125, 4000, 0x27, },
  1287. { 89, 5000, 3875, 0x26, },
  1288. { 90, 4875, 3750, 0x25, },
  1289. { 91, 4750, 3625, 0x24, },
  1290. { 92, 4625, 3500, 0x23, },
  1291. { 93, 4500, 3375, 0x22, },
  1292. { 94, 4375, 3250, 0x21, },
  1293. { 95, 4250, 3125, 0x20, },
  1294. { 96, 4125, 3000, 0x1f, },
  1295. { 97, 4125, 3000, 0x1e, },
  1296. { 98, 4125, 3000, 0x1d, },
  1297. { 99, 4125, 3000, 0x1c, },
  1298. { 100, 4125, 3000, 0x1b, },
  1299. { 101, 4125, 3000, 0x1a, },
  1300. { 102, 4125, 3000, 0x19, },
  1301. { 103, 4125, 3000, 0x18, },
  1302. { 104, 4125, 3000, 0x17, },
  1303. { 105, 4125, 3000, 0x16, },
  1304. { 106, 4125, 3000, 0x15, },
  1305. { 107, 4125, 3000, 0x14, },
  1306. { 108, 4125, 3000, 0x13, },
  1307. { 109, 4125, 3000, 0x12, },
  1308. { 110, 4125, 3000, 0x11, },
  1309. { 111, 4125, 3000, 0x10, },
  1310. { 112, 4125, 3000, 0x0f, },
  1311. { 113, 4125, 3000, 0x0e, },
  1312. { 114, 4125, 3000, 0x0d, },
  1313. { 115, 4125, 3000, 0x0c, },
  1314. { 116, 4125, 3000, 0x0b, },
  1315. { 117, 4125, 3000, 0x0a, },
  1316. { 118, 4125, 3000, 0x09, },
  1317. { 119, 4125, 3000, 0x08, },
  1318. { 120, 1125, 0, 0x07, },
  1319. { 121, 1000, 0, 0x06, },
  1320. { 122, 875, 0, 0x05, },
  1321. { 123, 750, 0, 0x04, },
  1322. { 124, 625, 0, 0x03, },
  1323. { 125, 500, 0, 0x02, },
  1324. { 126, 375, 0, 0x01, },
  1325. { 127, 0, 0, 0x00, },
  1326. };
  1327. struct cparams {
  1328. int i;
  1329. int t;
  1330. int m;
  1331. int c;
  1332. };
  1333. static struct cparams cparams[] = {
  1334. { 1, 1333, 301, 28664 },
  1335. { 1, 1066, 294, 24460 },
  1336. { 1, 800, 294, 25192 },
  1337. { 0, 1333, 276, 27605 },
  1338. { 0, 1066, 276, 27605 },
  1339. { 0, 800, 231, 23784 },
  1340. };
  1341. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1342. {
  1343. u64 total_count, diff, ret;
  1344. u32 count1, count2, count3, m = 0, c = 0;
  1345. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1346. int i;
  1347. diff1 = now - dev_priv->last_time1;
  1348. count1 = I915_READ(DMIEC);
  1349. count2 = I915_READ(DDREC);
  1350. count3 = I915_READ(CSIEC);
  1351. total_count = count1 + count2 + count3;
  1352. /* FIXME: handle per-counter overflow */
  1353. if (total_count < dev_priv->last_count1) {
  1354. diff = ~0UL - dev_priv->last_count1;
  1355. diff += total_count;
  1356. } else {
  1357. diff = total_count - dev_priv->last_count1;
  1358. }
  1359. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1360. if (cparams[i].i == dev_priv->c_m &&
  1361. cparams[i].t == dev_priv->r_t) {
  1362. m = cparams[i].m;
  1363. c = cparams[i].c;
  1364. break;
  1365. }
  1366. }
  1367. div_u64(diff, diff1);
  1368. ret = ((m * diff) + c);
  1369. div_u64(ret, 10);
  1370. dev_priv->last_count1 = total_count;
  1371. dev_priv->last_time1 = now;
  1372. return ret;
  1373. }
  1374. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1375. {
  1376. unsigned long m, x, b;
  1377. u32 tsfs;
  1378. tsfs = I915_READ(TSFS);
  1379. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1380. x = I915_READ8(TR1);
  1381. b = tsfs & TSFS_INTR_MASK;
  1382. return ((m * x) / 127) - b;
  1383. }
  1384. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1385. {
  1386. unsigned long val = 0;
  1387. int i;
  1388. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1389. if (v_table[i].pvid == pxvid) {
  1390. if (IS_MOBILE(dev_priv->dev))
  1391. val = v_table[i].vm;
  1392. else
  1393. val = v_table[i].vd;
  1394. }
  1395. }
  1396. return val;
  1397. }
  1398. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1399. {
  1400. struct timespec now, diff1;
  1401. u64 diff;
  1402. unsigned long diffms;
  1403. u32 count;
  1404. getrawmonotonic(&now);
  1405. diff1 = timespec_sub(now, dev_priv->last_time2);
  1406. /* Don't divide by 0 */
  1407. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1408. if (!diffms)
  1409. return;
  1410. count = I915_READ(GFXEC);
  1411. if (count < dev_priv->last_count2) {
  1412. diff = ~0UL - dev_priv->last_count2;
  1413. diff += count;
  1414. } else {
  1415. diff = count - dev_priv->last_count2;
  1416. }
  1417. dev_priv->last_count2 = count;
  1418. dev_priv->last_time2 = now;
  1419. /* More magic constants... */
  1420. diff = diff * 1181;
  1421. div_u64(diff, diffms * 10);
  1422. dev_priv->gfx_power = diff;
  1423. }
  1424. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1425. {
  1426. unsigned long t, corr, state1, corr2, state2;
  1427. u32 pxvid, ext_v;
  1428. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1429. pxvid = (pxvid >> 24) & 0x7f;
  1430. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1431. state1 = ext_v;
  1432. t = i915_mch_val(dev_priv);
  1433. /* Revel in the empirically derived constants */
  1434. /* Correction factor in 1/100000 units */
  1435. if (t > 80)
  1436. corr = ((t * 2349) + 135940);
  1437. else if (t >= 50)
  1438. corr = ((t * 964) + 29317);
  1439. else /* < 50 */
  1440. corr = ((t * 301) + 1004);
  1441. corr = corr * ((150142 * state1) / 10000 - 78642);
  1442. corr /= 100000;
  1443. corr2 = (corr * dev_priv->corr);
  1444. state2 = (corr2 * state1) / 10000;
  1445. state2 /= 100; /* convert to mW */
  1446. i915_update_gfx_val(dev_priv);
  1447. return dev_priv->gfx_power + state2;
  1448. }
  1449. /* Global for IPS driver to get at the current i915 device */
  1450. static struct drm_i915_private *i915_mch_dev;
  1451. /*
  1452. * Lock protecting IPS related data structures
  1453. * - i915_mch_dev
  1454. * - dev_priv->max_delay
  1455. * - dev_priv->min_delay
  1456. * - dev_priv->fmax
  1457. * - dev_priv->gpu_busy
  1458. */
  1459. static DEFINE_SPINLOCK(mchdev_lock);
  1460. /**
  1461. * i915_read_mch_val - return value for IPS use
  1462. *
  1463. * Calculate and return a value for the IPS driver to use when deciding whether
  1464. * we have thermal and power headroom to increase CPU or GPU power budget.
  1465. */
  1466. unsigned long i915_read_mch_val(void)
  1467. {
  1468. struct drm_i915_private *dev_priv;
  1469. unsigned long chipset_val, graphics_val, ret = 0;
  1470. spin_lock(&mchdev_lock);
  1471. if (!i915_mch_dev)
  1472. goto out_unlock;
  1473. dev_priv = i915_mch_dev;
  1474. chipset_val = i915_chipset_val(dev_priv);
  1475. graphics_val = i915_gfx_val(dev_priv);
  1476. ret = chipset_val + graphics_val;
  1477. out_unlock:
  1478. spin_unlock(&mchdev_lock);
  1479. return ret;
  1480. }
  1481. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1482. /**
  1483. * i915_gpu_raise - raise GPU frequency limit
  1484. *
  1485. * Raise the limit; IPS indicates we have thermal headroom.
  1486. */
  1487. bool i915_gpu_raise(void)
  1488. {
  1489. struct drm_i915_private *dev_priv;
  1490. bool ret = true;
  1491. spin_lock(&mchdev_lock);
  1492. if (!i915_mch_dev) {
  1493. ret = false;
  1494. goto out_unlock;
  1495. }
  1496. dev_priv = i915_mch_dev;
  1497. if (dev_priv->max_delay > dev_priv->fmax)
  1498. dev_priv->max_delay--;
  1499. out_unlock:
  1500. spin_unlock(&mchdev_lock);
  1501. return ret;
  1502. }
  1503. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1504. /**
  1505. * i915_gpu_lower - lower GPU frequency limit
  1506. *
  1507. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1508. * frequency maximum.
  1509. */
  1510. bool i915_gpu_lower(void)
  1511. {
  1512. struct drm_i915_private *dev_priv;
  1513. bool ret = true;
  1514. spin_lock(&mchdev_lock);
  1515. if (!i915_mch_dev) {
  1516. ret = false;
  1517. goto out_unlock;
  1518. }
  1519. dev_priv = i915_mch_dev;
  1520. if (dev_priv->max_delay < dev_priv->min_delay)
  1521. dev_priv->max_delay++;
  1522. out_unlock:
  1523. spin_unlock(&mchdev_lock);
  1524. return ret;
  1525. }
  1526. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1527. /**
  1528. * i915_gpu_busy - indicate GPU business to IPS
  1529. *
  1530. * Tell the IPS driver whether or not the GPU is busy.
  1531. */
  1532. bool i915_gpu_busy(void)
  1533. {
  1534. struct drm_i915_private *dev_priv;
  1535. bool ret = false;
  1536. spin_lock(&mchdev_lock);
  1537. if (!i915_mch_dev)
  1538. goto out_unlock;
  1539. dev_priv = i915_mch_dev;
  1540. ret = dev_priv->busy;
  1541. out_unlock:
  1542. spin_unlock(&mchdev_lock);
  1543. return ret;
  1544. }
  1545. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1546. /**
  1547. * i915_gpu_turbo_disable - disable graphics turbo
  1548. *
  1549. * Disable graphics turbo by resetting the max frequency and setting the
  1550. * current frequency to the default.
  1551. */
  1552. bool i915_gpu_turbo_disable(void)
  1553. {
  1554. struct drm_i915_private *dev_priv;
  1555. bool ret = true;
  1556. spin_lock(&mchdev_lock);
  1557. if (!i915_mch_dev) {
  1558. ret = false;
  1559. goto out_unlock;
  1560. }
  1561. dev_priv = i915_mch_dev;
  1562. dev_priv->max_delay = dev_priv->fstart;
  1563. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1564. ret = false;
  1565. out_unlock:
  1566. spin_unlock(&mchdev_lock);
  1567. return ret;
  1568. }
  1569. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1570. /**
  1571. * i915_driver_load - setup chip and create an initial config
  1572. * @dev: DRM device
  1573. * @flags: startup flags
  1574. *
  1575. * The driver load routine has to do several things:
  1576. * - drive output discovery via intel_modeset_init()
  1577. * - initialize the memory manager
  1578. * - allocate initial config memory
  1579. * - setup the DRM framebuffer with the allocated memory
  1580. */
  1581. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1582. {
  1583. struct drm_i915_private *dev_priv;
  1584. resource_size_t base, size;
  1585. int ret = 0, mmio_bar;
  1586. uint32_t agp_size, prealloc_size;
  1587. /* i915 has 4 more counters */
  1588. dev->counters += 4;
  1589. dev->types[6] = _DRM_STAT_IRQ;
  1590. dev->types[7] = _DRM_STAT_PRIMARY;
  1591. dev->types[8] = _DRM_STAT_SECONDARY;
  1592. dev->types[9] = _DRM_STAT_DMA;
  1593. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1594. if (dev_priv == NULL)
  1595. return -ENOMEM;
  1596. dev->dev_private = (void *)dev_priv;
  1597. dev_priv->dev = dev;
  1598. dev_priv->info = (struct intel_device_info *) flags;
  1599. /* Add register map (needed for suspend/resume) */
  1600. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1601. base = pci_resource_start(dev->pdev, mmio_bar);
  1602. size = pci_resource_len(dev->pdev, mmio_bar);
  1603. if (i915_get_bridge_dev(dev)) {
  1604. ret = -EIO;
  1605. goto free_priv;
  1606. }
  1607. /* overlay on gen2 is broken and can't address above 1G */
  1608. if (IS_GEN2(dev))
  1609. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1610. dev_priv->regs = ioremap(base, size);
  1611. if (!dev_priv->regs) {
  1612. DRM_ERROR("failed to map registers\n");
  1613. ret = -EIO;
  1614. goto put_bridge;
  1615. }
  1616. dev_priv->mm.gtt_mapping =
  1617. io_mapping_create_wc(dev->agp->base,
  1618. dev->agp->agp_info.aper_size * 1024*1024);
  1619. if (dev_priv->mm.gtt_mapping == NULL) {
  1620. ret = -EIO;
  1621. goto out_rmmap;
  1622. }
  1623. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1624. * one would think, because the kernel disables PAT on first
  1625. * generation Core chips because WC PAT gets overridden by a UC
  1626. * MTRR if present. Even if a UC MTRR isn't present.
  1627. */
  1628. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1629. dev->agp->agp_info.aper_size *
  1630. 1024 * 1024,
  1631. MTRR_TYPE_WRCOMB, 1);
  1632. if (dev_priv->mm.gtt_mtrr < 0) {
  1633. DRM_INFO("MTRR allocation failed. Graphics "
  1634. "performance may suffer.\n");
  1635. }
  1636. dev_priv->mm.gtt = intel_gtt_get();
  1637. if (!dev_priv->mm.gtt) {
  1638. DRM_ERROR("Failed to initialize GTT\n");
  1639. ret = -ENODEV;
  1640. goto out_iomapfree;
  1641. }
  1642. prealloc_size = dev_priv->mm.gtt->gtt_stolen_entries << PAGE_SHIFT;
  1643. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1644. /* The i915 workqueue is primarily used for batched retirement of
  1645. * requests (and thus managing bo) once the task has been completed
  1646. * by the GPU. i915_gem_retire_requests() is called directly when we
  1647. * need high-priority retirement, such as waiting for an explicit
  1648. * bo.
  1649. *
  1650. * It is also used for periodic low-priority events, such as
  1651. * idle-timers and hangcheck.
  1652. *
  1653. * All tasks on the workqueue are expected to acquire the dev mutex
  1654. * so there is no point in running more than one instance of the
  1655. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1656. */
  1657. dev_priv->wq = alloc_workqueue("i915",
  1658. WQ_UNBOUND | WQ_NON_REENTRANT,
  1659. 1);
  1660. if (dev_priv->wq == NULL) {
  1661. DRM_ERROR("Failed to create our workqueue.\n");
  1662. ret = -ENOMEM;
  1663. goto out_iomapfree;
  1664. }
  1665. /* enable GEM by default */
  1666. dev_priv->has_gem = 1;
  1667. if (prealloc_size > agp_size * 3 / 4) {
  1668. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1669. "memory stolen.\n",
  1670. prealloc_size / 1024, agp_size / 1024);
  1671. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1672. "updating the BIOS to fix).\n");
  1673. dev_priv->has_gem = 0;
  1674. }
  1675. if (dev_priv->has_gem == 0 &&
  1676. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1677. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1678. ret = -ENODEV;
  1679. goto out_iomapfree;
  1680. }
  1681. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1682. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1683. if (IS_G4X(dev) || IS_IRONLAKE(dev) || IS_GEN6(dev)) {
  1684. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1685. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1686. }
  1687. /* Try to make sure MCHBAR is enabled before poking at it */
  1688. intel_setup_mchbar(dev);
  1689. intel_setup_gmbus(dev);
  1690. intel_opregion_setup(dev);
  1691. i915_gem_load(dev);
  1692. /* Init HWS */
  1693. if (!I915_NEED_GFX_HWS(dev)) {
  1694. ret = i915_init_phys_hws(dev);
  1695. if (ret != 0)
  1696. goto out_workqueue_free;
  1697. }
  1698. if (IS_PINEVIEW(dev))
  1699. i915_pineview_get_mem_freq(dev);
  1700. else if (IS_IRONLAKE(dev))
  1701. i915_ironlake_get_mem_freq(dev);
  1702. /* On the 945G/GM, the chipset reports the MSI capability on the
  1703. * integrated graphics even though the support isn't actually there
  1704. * according to the published specs. It doesn't appear to function
  1705. * correctly in testing on 945G.
  1706. * This may be a side effect of MSI having been made available for PEG
  1707. * and the registers being closely associated.
  1708. *
  1709. * According to chipset errata, on the 965GM, MSI interrupts may
  1710. * be lost or delayed, but we use them anyways to avoid
  1711. * stuck interrupts on some machines.
  1712. */
  1713. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1714. pci_enable_msi(dev->pdev);
  1715. spin_lock_init(&dev_priv->user_irq_lock);
  1716. spin_lock_init(&dev_priv->error_lock);
  1717. dev_priv->trace_irq_seqno = 0;
  1718. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1719. if (ret) {
  1720. (void) i915_driver_unload(dev);
  1721. return ret;
  1722. }
  1723. /* Start out suspended */
  1724. dev_priv->mm.suspended = 1;
  1725. intel_detect_pch(dev);
  1726. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1727. ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
  1728. if (ret < 0) {
  1729. DRM_ERROR("failed to init modeset\n");
  1730. goto out_workqueue_free;
  1731. }
  1732. }
  1733. /* Must be done after probing outputs */
  1734. intel_opregion_init(dev);
  1735. acpi_video_register();
  1736. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1737. (unsigned long) dev);
  1738. spin_lock(&mchdev_lock);
  1739. i915_mch_dev = dev_priv;
  1740. dev_priv->mchdev_lock = &mchdev_lock;
  1741. spin_unlock(&mchdev_lock);
  1742. return 0;
  1743. out_workqueue_free:
  1744. destroy_workqueue(dev_priv->wq);
  1745. out_iomapfree:
  1746. io_mapping_free(dev_priv->mm.gtt_mapping);
  1747. out_rmmap:
  1748. iounmap(dev_priv->regs);
  1749. put_bridge:
  1750. pci_dev_put(dev_priv->bridge_dev);
  1751. free_priv:
  1752. kfree(dev_priv);
  1753. return ret;
  1754. }
  1755. int i915_driver_unload(struct drm_device *dev)
  1756. {
  1757. struct drm_i915_private *dev_priv = dev->dev_private;
  1758. int ret;
  1759. spin_lock(&mchdev_lock);
  1760. i915_mch_dev = NULL;
  1761. spin_unlock(&mchdev_lock);
  1762. mutex_lock(&dev->struct_mutex);
  1763. ret = i915_gpu_idle(dev);
  1764. if (ret)
  1765. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1766. mutex_unlock(&dev->struct_mutex);
  1767. /* Cancel the retire work handler, which should be idle now. */
  1768. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1769. io_mapping_free(dev_priv->mm.gtt_mapping);
  1770. if (dev_priv->mm.gtt_mtrr >= 0) {
  1771. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1772. dev->agp->agp_info.aper_size * 1024 * 1024);
  1773. dev_priv->mm.gtt_mtrr = -1;
  1774. }
  1775. acpi_video_unregister();
  1776. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1777. intel_modeset_cleanup(dev);
  1778. /*
  1779. * free the memory space allocated for the child device
  1780. * config parsed from VBT
  1781. */
  1782. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1783. kfree(dev_priv->child_dev);
  1784. dev_priv->child_dev = NULL;
  1785. dev_priv->child_dev_num = 0;
  1786. }
  1787. vga_switcheroo_unregister_client(dev->pdev);
  1788. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1789. }
  1790. /* Free error state after interrupts are fully disabled. */
  1791. del_timer_sync(&dev_priv->hangcheck_timer);
  1792. cancel_work_sync(&dev_priv->error_work);
  1793. i915_destroy_error_state(dev);
  1794. if (dev->pdev->msi_enabled)
  1795. pci_disable_msi(dev->pdev);
  1796. if (dev_priv->regs != NULL)
  1797. iounmap(dev_priv->regs);
  1798. intel_opregion_fini(dev);
  1799. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1800. /* Flush any outstanding unpin_work. */
  1801. flush_workqueue(dev_priv->wq);
  1802. i915_gem_free_all_phys_object(dev);
  1803. mutex_lock(&dev->struct_mutex);
  1804. i915_gem_cleanup_ringbuffer(dev);
  1805. mutex_unlock(&dev->struct_mutex);
  1806. if (I915_HAS_FBC(dev) && i915_powersave)
  1807. i915_cleanup_compression(dev);
  1808. drm_mm_takedown(&dev_priv->mm.vram);
  1809. intel_cleanup_overlay(dev);
  1810. }
  1811. intel_teardown_gmbus(dev);
  1812. intel_teardown_mchbar(dev);
  1813. destroy_workqueue(dev_priv->wq);
  1814. pci_dev_put(dev_priv->bridge_dev);
  1815. kfree(dev->dev_private);
  1816. return 0;
  1817. }
  1818. int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  1819. {
  1820. struct drm_i915_file_private *i915_file_priv;
  1821. DRM_DEBUG_DRIVER("\n");
  1822. i915_file_priv = (struct drm_i915_file_private *)
  1823. kmalloc(sizeof(*i915_file_priv), GFP_KERNEL);
  1824. if (!i915_file_priv)
  1825. return -ENOMEM;
  1826. file_priv->driver_priv = i915_file_priv;
  1827. INIT_LIST_HEAD(&i915_file_priv->mm.request_list);
  1828. return 0;
  1829. }
  1830. /**
  1831. * i915_driver_lastclose - clean up after all DRM clients have exited
  1832. * @dev: DRM device
  1833. *
  1834. * Take care of cleaning up after all DRM clients have exited. In the
  1835. * mode setting case, we want to restore the kernel's initial mode (just
  1836. * in case the last client left us in a bad state).
  1837. *
  1838. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1839. * and DMA structures, since the kernel won't be using them, and clea
  1840. * up any GEM state.
  1841. */
  1842. void i915_driver_lastclose(struct drm_device * dev)
  1843. {
  1844. drm_i915_private_t *dev_priv = dev->dev_private;
  1845. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1846. drm_fb_helper_restore();
  1847. vga_switcheroo_process_delayed_switch();
  1848. return;
  1849. }
  1850. i915_gem_lastclose(dev);
  1851. if (dev_priv->agp_heap)
  1852. i915_mem_takedown(&(dev_priv->agp_heap));
  1853. i915_dma_cleanup(dev);
  1854. }
  1855. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1856. {
  1857. drm_i915_private_t *dev_priv = dev->dev_private;
  1858. i915_gem_release(dev, file_priv);
  1859. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1860. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1861. }
  1862. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file_priv)
  1863. {
  1864. struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
  1865. kfree(i915_file_priv);
  1866. }
  1867. struct drm_ioctl_desc i915_ioctls[] = {
  1868. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1869. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1870. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1871. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1872. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1873. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1874. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1875. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1876. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1877. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1878. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1879. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1880. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1881. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1882. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1883. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1884. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1885. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1886. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1887. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1888. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1889. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1890. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1891. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1892. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1893. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1894. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1895. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1896. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1897. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1898. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1899. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1900. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1901. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1902. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1903. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1904. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1905. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1906. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1907. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1908. };
  1909. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1910. /**
  1911. * Determine if the device really is AGP or not.
  1912. *
  1913. * All Intel graphics chipsets are treated as AGP, even if they are really
  1914. * PCI-e.
  1915. *
  1916. * \param dev The device to be tested.
  1917. *
  1918. * \returns
  1919. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1920. */
  1921. int i915_driver_device_is_agp(struct drm_device * dev)
  1922. {
  1923. return 1;
  1924. }