intel-gtt.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #endif
  37. /* Max amount of stolen space, anything above will be returned to Linux */
  38. int intel_max_stolen = 32 * 1024 * 1024;
  39. EXPORT_SYMBOL(intel_max_stolen);
  40. static const struct aper_size_info_fixed intel_i810_sizes[] =
  41. {
  42. {64, 16384, 4},
  43. /* The 32M mode still requires a 64k gatt */
  44. {32, 8192, 4}
  45. };
  46. #define AGP_DCACHE_MEMORY 1
  47. #define AGP_PHYS_MEMORY 2
  48. #define INTEL_AGP_CACHED_MEMORY 3
  49. static struct gatt_mask intel_i810_masks[] =
  50. {
  51. {.mask = I810_PTE_VALID, .type = 0},
  52. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  53. {.mask = I810_PTE_VALID, .type = 0},
  54. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  55. .type = INTEL_AGP_CACHED_MEMORY}
  56. };
  57. #define INTEL_AGP_UNCACHED_MEMORY 0
  58. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  59. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  62. static struct gatt_mask intel_gen6_masks[] =
  63. {
  64. {.mask = I810_PTE_VALID | GEN6_PTE_UNCACHED,
  65. .type = INTEL_AGP_UNCACHED_MEMORY },
  66. {.mask = I810_PTE_VALID | GEN6_PTE_LLC,
  67. .type = INTEL_AGP_CACHED_MEMORY_LLC },
  68. {.mask = I810_PTE_VALID | GEN6_PTE_LLC | GEN6_PTE_GFDT,
  69. .type = INTEL_AGP_CACHED_MEMORY_LLC_GFDT },
  70. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC,
  71. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC },
  72. {.mask = I810_PTE_VALID | GEN6_PTE_LLC_MLC | GEN6_PTE_GFDT,
  73. .type = INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT },
  74. };
  75. static struct _intel_private {
  76. struct intel_gtt base;
  77. struct pci_dev *pcidev; /* device one */
  78. u8 __iomem *registers;
  79. u32 __iomem *gtt; /* I915G */
  80. int num_dcache_entries;
  81. union {
  82. void __iomem *i9xx_flush_page;
  83. void *i8xx_flush_page;
  84. };
  85. struct page *i8xx_page;
  86. struct resource ifp_resource;
  87. int resource_valid;
  88. } intel_private;
  89. #ifdef USE_PCI_DMA_API
  90. static int intel_agp_map_page(struct page *page, dma_addr_t *ret)
  91. {
  92. *ret = pci_map_page(intel_private.pcidev, page, 0,
  93. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  94. if (pci_dma_mapping_error(intel_private.pcidev, *ret))
  95. return -EINVAL;
  96. return 0;
  97. }
  98. static void intel_agp_unmap_page(struct page *page, dma_addr_t dma)
  99. {
  100. pci_unmap_page(intel_private.pcidev, dma,
  101. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  102. }
  103. static void intel_agp_free_sglist(struct agp_memory *mem)
  104. {
  105. struct sg_table st;
  106. st.sgl = mem->sg_list;
  107. st.orig_nents = st.nents = mem->page_count;
  108. sg_free_table(&st);
  109. mem->sg_list = NULL;
  110. mem->num_sg = 0;
  111. }
  112. static int intel_agp_map_memory(struct agp_memory *mem)
  113. {
  114. struct sg_table st;
  115. struct scatterlist *sg;
  116. int i;
  117. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  118. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  119. goto err;
  120. mem->sg_list = sg = st.sgl;
  121. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  122. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  123. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  124. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  125. if (unlikely(!mem->num_sg))
  126. goto err;
  127. return 0;
  128. err:
  129. sg_free_table(&st);
  130. return -ENOMEM;
  131. }
  132. static void intel_agp_unmap_memory(struct agp_memory *mem)
  133. {
  134. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  135. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  136. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  137. intel_agp_free_sglist(mem);
  138. }
  139. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  140. off_t pg_start, int mask_type)
  141. {
  142. struct scatterlist *sg;
  143. int i, j;
  144. j = pg_start;
  145. WARN_ON(!mem->num_sg);
  146. if (mem->num_sg == mem->page_count) {
  147. for_each_sg(mem->sg_list, sg, mem->page_count, i) {
  148. writel(agp_bridge->driver->mask_memory(agp_bridge,
  149. sg_dma_address(sg), mask_type),
  150. intel_private.gtt+j);
  151. j++;
  152. }
  153. } else {
  154. /* sg may merge pages, but we have to separate
  155. * per-page addr for GTT */
  156. unsigned int len, m;
  157. for_each_sg(mem->sg_list, sg, mem->num_sg, i) {
  158. len = sg_dma_len(sg) / PAGE_SIZE;
  159. for (m = 0; m < len; m++) {
  160. writel(agp_bridge->driver->mask_memory(agp_bridge,
  161. sg_dma_address(sg) + m * PAGE_SIZE,
  162. mask_type),
  163. intel_private.gtt+j);
  164. j++;
  165. }
  166. }
  167. }
  168. readl(intel_private.gtt+j-1);
  169. }
  170. #else
  171. static void intel_agp_insert_sg_entries(struct agp_memory *mem,
  172. off_t pg_start, int mask_type)
  173. {
  174. int i, j;
  175. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  176. writel(agp_bridge->driver->mask_memory(agp_bridge,
  177. page_to_phys(mem->pages[i]), mask_type),
  178. intel_private.gtt+j);
  179. }
  180. readl(intel_private.gtt+j-1);
  181. }
  182. #endif
  183. static int intel_i810_fetch_size(void)
  184. {
  185. u32 smram_miscc;
  186. struct aper_size_info_fixed *values;
  187. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  188. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  189. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  190. dev_warn(&agp_bridge->dev->dev, "i810 is disabled\n");
  191. return 0;
  192. }
  193. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  194. agp_bridge->current_size = (void *) (values + 1);
  195. agp_bridge->aperture_size_idx = 1;
  196. return values[1].size;
  197. } else {
  198. agp_bridge->current_size = (void *) (values);
  199. agp_bridge->aperture_size_idx = 0;
  200. return values[0].size;
  201. }
  202. return 0;
  203. }
  204. static int intel_i810_configure(void)
  205. {
  206. struct aper_size_info_fixed *current_size;
  207. u32 temp;
  208. int i;
  209. current_size = A_SIZE_FIX(agp_bridge->current_size);
  210. if (!intel_private.registers) {
  211. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  212. temp &= 0xfff80000;
  213. intel_private.registers = ioremap(temp, 128 * 4096);
  214. if (!intel_private.registers) {
  215. dev_err(&intel_private.pcidev->dev,
  216. "can't remap memory\n");
  217. return -ENOMEM;
  218. }
  219. }
  220. if ((readl(intel_private.registers+I810_DRAM_CTL)
  221. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  222. /* This will need to be dynamically assigned */
  223. dev_info(&intel_private.pcidev->dev,
  224. "detected 4MB dedicated video ram\n");
  225. intel_private.num_dcache_entries = 1024;
  226. }
  227. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  228. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  229. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  230. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  231. if (agp_bridge->driver->needs_scratch_page) {
  232. for (i = 0; i < current_size->num_entries; i++) {
  233. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  234. }
  235. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  236. }
  237. global_cache_flush();
  238. return 0;
  239. }
  240. static void intel_i810_cleanup(void)
  241. {
  242. writel(0, intel_private.registers+I810_PGETBL_CTL);
  243. readl(intel_private.registers); /* PCI Posting. */
  244. iounmap(intel_private.registers);
  245. }
  246. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  247. {
  248. return;
  249. }
  250. /* Exists to support ARGB cursors */
  251. static struct page *i8xx_alloc_pages(void)
  252. {
  253. struct page *page;
  254. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  255. if (page == NULL)
  256. return NULL;
  257. if (set_pages_uc(page, 4) < 0) {
  258. set_pages_wb(page, 4);
  259. __free_pages(page, 2);
  260. return NULL;
  261. }
  262. get_page(page);
  263. atomic_inc(&agp_bridge->current_memory_agp);
  264. return page;
  265. }
  266. static void i8xx_destroy_pages(struct page *page)
  267. {
  268. if (page == NULL)
  269. return;
  270. set_pages_wb(page, 4);
  271. put_page(page);
  272. __free_pages(page, 2);
  273. atomic_dec(&agp_bridge->current_memory_agp);
  274. }
  275. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  276. int type)
  277. {
  278. if (type < AGP_USER_TYPES)
  279. return type;
  280. else if (type == AGP_USER_CACHED_MEMORY)
  281. return INTEL_AGP_CACHED_MEMORY;
  282. else
  283. return 0;
  284. }
  285. static int intel_gen6_type_to_mask_type(struct agp_bridge_data *bridge,
  286. int type)
  287. {
  288. unsigned int type_mask = type & ~AGP_USER_CACHED_MEMORY_GFDT;
  289. unsigned int gfdt = type & AGP_USER_CACHED_MEMORY_GFDT;
  290. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  291. return INTEL_AGP_UNCACHED_MEMORY;
  292. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC)
  293. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT :
  294. INTEL_AGP_CACHED_MEMORY_LLC_MLC;
  295. else /* set 'normal'/'cached' to LLC by default */
  296. return gfdt ? INTEL_AGP_CACHED_MEMORY_LLC_GFDT :
  297. INTEL_AGP_CACHED_MEMORY_LLC;
  298. }
  299. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  300. int type)
  301. {
  302. int i, j, num_entries;
  303. void *temp;
  304. int ret = -EINVAL;
  305. int mask_type;
  306. if (mem->page_count == 0)
  307. goto out;
  308. temp = agp_bridge->current_size;
  309. num_entries = A_SIZE_FIX(temp)->num_entries;
  310. if ((pg_start + mem->page_count) > num_entries)
  311. goto out_err;
  312. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  313. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  314. ret = -EBUSY;
  315. goto out_err;
  316. }
  317. }
  318. if (type != mem->type)
  319. goto out_err;
  320. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  321. switch (mask_type) {
  322. case AGP_DCACHE_MEMORY:
  323. if (!mem->is_flushed)
  324. global_cache_flush();
  325. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  326. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  327. intel_private.registers+I810_PTE_BASE+(i*4));
  328. }
  329. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  330. break;
  331. case AGP_PHYS_MEMORY:
  332. case AGP_NORMAL_MEMORY:
  333. if (!mem->is_flushed)
  334. global_cache_flush();
  335. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  336. writel(agp_bridge->driver->mask_memory(agp_bridge,
  337. page_to_phys(mem->pages[i]), mask_type),
  338. intel_private.registers+I810_PTE_BASE+(j*4));
  339. }
  340. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  341. break;
  342. default:
  343. goto out_err;
  344. }
  345. out:
  346. ret = 0;
  347. out_err:
  348. mem->is_flushed = true;
  349. return ret;
  350. }
  351. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  352. int type)
  353. {
  354. int i;
  355. if (mem->page_count == 0)
  356. return 0;
  357. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  358. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  359. }
  360. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  361. return 0;
  362. }
  363. /*
  364. * The i810/i830 requires a physical address to program its mouse
  365. * pointer into hardware.
  366. * However the Xserver still writes to it through the agp aperture.
  367. */
  368. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  369. {
  370. struct agp_memory *new;
  371. struct page *page;
  372. switch (pg_count) {
  373. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  374. break;
  375. case 4:
  376. /* kludge to get 4 physical pages for ARGB cursor */
  377. page = i8xx_alloc_pages();
  378. break;
  379. default:
  380. return NULL;
  381. }
  382. if (page == NULL)
  383. return NULL;
  384. new = agp_create_memory(pg_count);
  385. if (new == NULL)
  386. return NULL;
  387. new->pages[0] = page;
  388. if (pg_count == 4) {
  389. /* kludge to get 4 physical pages for ARGB cursor */
  390. new->pages[1] = new->pages[0] + 1;
  391. new->pages[2] = new->pages[1] + 1;
  392. new->pages[3] = new->pages[2] + 1;
  393. }
  394. new->page_count = pg_count;
  395. new->num_scratch_pages = pg_count;
  396. new->type = AGP_PHYS_MEMORY;
  397. new->physical = page_to_phys(new->pages[0]);
  398. return new;
  399. }
  400. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  401. {
  402. struct agp_memory *new;
  403. if (type == AGP_DCACHE_MEMORY) {
  404. if (pg_count != intel_private.num_dcache_entries)
  405. return NULL;
  406. new = agp_create_memory(1);
  407. if (new == NULL)
  408. return NULL;
  409. new->type = AGP_DCACHE_MEMORY;
  410. new->page_count = pg_count;
  411. new->num_scratch_pages = 0;
  412. agp_free_page_array(new);
  413. return new;
  414. }
  415. if (type == AGP_PHYS_MEMORY)
  416. return alloc_agpphysmem_i8xx(pg_count, type);
  417. return NULL;
  418. }
  419. static void intel_i810_free_by_type(struct agp_memory *curr)
  420. {
  421. agp_free_key(curr->key);
  422. if (curr->type == AGP_PHYS_MEMORY) {
  423. if (curr->page_count == 4)
  424. i8xx_destroy_pages(curr->pages[0]);
  425. else {
  426. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  427. AGP_PAGE_DESTROY_UNMAP);
  428. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  429. AGP_PAGE_DESTROY_FREE);
  430. }
  431. agp_free_page_array(curr);
  432. }
  433. kfree(curr);
  434. }
  435. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  436. dma_addr_t addr, int type)
  437. {
  438. /* Type checking must be done elsewhere */
  439. return addr | bridge->driver->masks[type].mask;
  440. }
  441. static struct aper_size_info_fixed intel_i830_sizes[] =
  442. {
  443. {128, 32768, 5},
  444. /* The 64M mode still requires a 128k gatt */
  445. {64, 16384, 5},
  446. {256, 65536, 6},
  447. {512, 131072, 7},
  448. };
  449. static void intel_i830_init_gtt_entries(void)
  450. {
  451. u16 gmch_ctrl;
  452. int gtt_entries = 0;
  453. u8 rdct;
  454. int local = 0;
  455. static const int ddt[4] = { 0, 16, 32, 64 };
  456. int size; /* reserved space (in kb) at the top of stolen memory */
  457. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  458. if (IS_I965) {
  459. u32 pgetbl_ctl;
  460. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  461. /* The 965 has a field telling us the size of the GTT,
  462. * which may be larger than what is necessary to map the
  463. * aperture.
  464. */
  465. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  466. case I965_PGETBL_SIZE_128KB:
  467. size = 128;
  468. break;
  469. case I965_PGETBL_SIZE_256KB:
  470. size = 256;
  471. break;
  472. case I965_PGETBL_SIZE_512KB:
  473. size = 512;
  474. break;
  475. case I965_PGETBL_SIZE_1MB:
  476. size = 1024;
  477. break;
  478. case I965_PGETBL_SIZE_2MB:
  479. size = 2048;
  480. break;
  481. case I965_PGETBL_SIZE_1_5MB:
  482. size = 1024 + 512;
  483. break;
  484. default:
  485. dev_info(&intel_private.pcidev->dev,
  486. "unknown page table size, assuming 512KB\n");
  487. size = 512;
  488. }
  489. size += 4; /* add in BIOS popup space */
  490. } else if (IS_G33 && !IS_PINEVIEW) {
  491. /* G33's GTT size defined in gmch_ctrl */
  492. switch (gmch_ctrl & G33_PGETBL_SIZE_MASK) {
  493. case G33_PGETBL_SIZE_1M:
  494. size = 1024;
  495. break;
  496. case G33_PGETBL_SIZE_2M:
  497. size = 2048;
  498. break;
  499. default:
  500. dev_info(&agp_bridge->dev->dev,
  501. "unknown page table size 0x%x, assuming 512KB\n",
  502. (gmch_ctrl & G33_PGETBL_SIZE_MASK));
  503. size = 512;
  504. }
  505. size += 4;
  506. } else if (IS_G4X || IS_PINEVIEW) {
  507. /* On 4 series hardware, GTT stolen is separate from graphics
  508. * stolen, ignore it in stolen gtt entries counting. However,
  509. * 4KB of the stolen memory doesn't get mapped to the GTT.
  510. */
  511. size = 4;
  512. } else {
  513. /* On previous hardware, the GTT size was just what was
  514. * required to map the aperture.
  515. */
  516. size = agp_bridge->driver->fetch_size() + 4;
  517. }
  518. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  519. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  520. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  521. case I830_GMCH_GMS_STOLEN_512:
  522. gtt_entries = KB(512) - KB(size);
  523. break;
  524. case I830_GMCH_GMS_STOLEN_1024:
  525. gtt_entries = MB(1) - KB(size);
  526. break;
  527. case I830_GMCH_GMS_STOLEN_8192:
  528. gtt_entries = MB(8) - KB(size);
  529. break;
  530. case I830_GMCH_GMS_LOCAL:
  531. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  532. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  533. MB(ddt[I830_RDRAM_DDT(rdct)]);
  534. local = 1;
  535. break;
  536. default:
  537. gtt_entries = 0;
  538. break;
  539. }
  540. } else if (IS_SNB) {
  541. /*
  542. * SandyBridge has new memory control reg at 0x50.w
  543. */
  544. u16 snb_gmch_ctl;
  545. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  546. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  547. case SNB_GMCH_GMS_STOLEN_32M:
  548. gtt_entries = MB(32) - KB(size);
  549. break;
  550. case SNB_GMCH_GMS_STOLEN_64M:
  551. gtt_entries = MB(64) - KB(size);
  552. break;
  553. case SNB_GMCH_GMS_STOLEN_96M:
  554. gtt_entries = MB(96) - KB(size);
  555. break;
  556. case SNB_GMCH_GMS_STOLEN_128M:
  557. gtt_entries = MB(128) - KB(size);
  558. break;
  559. case SNB_GMCH_GMS_STOLEN_160M:
  560. gtt_entries = MB(160) - KB(size);
  561. break;
  562. case SNB_GMCH_GMS_STOLEN_192M:
  563. gtt_entries = MB(192) - KB(size);
  564. break;
  565. case SNB_GMCH_GMS_STOLEN_224M:
  566. gtt_entries = MB(224) - KB(size);
  567. break;
  568. case SNB_GMCH_GMS_STOLEN_256M:
  569. gtt_entries = MB(256) - KB(size);
  570. break;
  571. case SNB_GMCH_GMS_STOLEN_288M:
  572. gtt_entries = MB(288) - KB(size);
  573. break;
  574. case SNB_GMCH_GMS_STOLEN_320M:
  575. gtt_entries = MB(320) - KB(size);
  576. break;
  577. case SNB_GMCH_GMS_STOLEN_352M:
  578. gtt_entries = MB(352) - KB(size);
  579. break;
  580. case SNB_GMCH_GMS_STOLEN_384M:
  581. gtt_entries = MB(384) - KB(size);
  582. break;
  583. case SNB_GMCH_GMS_STOLEN_416M:
  584. gtt_entries = MB(416) - KB(size);
  585. break;
  586. case SNB_GMCH_GMS_STOLEN_448M:
  587. gtt_entries = MB(448) - KB(size);
  588. break;
  589. case SNB_GMCH_GMS_STOLEN_480M:
  590. gtt_entries = MB(480) - KB(size);
  591. break;
  592. case SNB_GMCH_GMS_STOLEN_512M:
  593. gtt_entries = MB(512) - KB(size);
  594. break;
  595. }
  596. } else {
  597. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  598. case I855_GMCH_GMS_STOLEN_1M:
  599. gtt_entries = MB(1) - KB(size);
  600. break;
  601. case I855_GMCH_GMS_STOLEN_4M:
  602. gtt_entries = MB(4) - KB(size);
  603. break;
  604. case I855_GMCH_GMS_STOLEN_8M:
  605. gtt_entries = MB(8) - KB(size);
  606. break;
  607. case I855_GMCH_GMS_STOLEN_16M:
  608. gtt_entries = MB(16) - KB(size);
  609. break;
  610. case I855_GMCH_GMS_STOLEN_32M:
  611. gtt_entries = MB(32) - KB(size);
  612. break;
  613. case I915_GMCH_GMS_STOLEN_48M:
  614. /* Check it's really I915G */
  615. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  616. gtt_entries = MB(48) - KB(size);
  617. else
  618. gtt_entries = 0;
  619. break;
  620. case I915_GMCH_GMS_STOLEN_64M:
  621. /* Check it's really I915G */
  622. if (IS_I915 || IS_I965 || IS_G33 || IS_G4X)
  623. gtt_entries = MB(64) - KB(size);
  624. else
  625. gtt_entries = 0;
  626. break;
  627. case G33_GMCH_GMS_STOLEN_128M:
  628. if (IS_G33 || IS_I965 || IS_G4X)
  629. gtt_entries = MB(128) - KB(size);
  630. else
  631. gtt_entries = 0;
  632. break;
  633. case G33_GMCH_GMS_STOLEN_256M:
  634. if (IS_G33 || IS_I965 || IS_G4X)
  635. gtt_entries = MB(256) - KB(size);
  636. else
  637. gtt_entries = 0;
  638. break;
  639. case INTEL_GMCH_GMS_STOLEN_96M:
  640. if (IS_I965 || IS_G4X)
  641. gtt_entries = MB(96) - KB(size);
  642. else
  643. gtt_entries = 0;
  644. break;
  645. case INTEL_GMCH_GMS_STOLEN_160M:
  646. if (IS_I965 || IS_G4X)
  647. gtt_entries = MB(160) - KB(size);
  648. else
  649. gtt_entries = 0;
  650. break;
  651. case INTEL_GMCH_GMS_STOLEN_224M:
  652. if (IS_I965 || IS_G4X)
  653. gtt_entries = MB(224) - KB(size);
  654. else
  655. gtt_entries = 0;
  656. break;
  657. case INTEL_GMCH_GMS_STOLEN_352M:
  658. if (IS_I965 || IS_G4X)
  659. gtt_entries = MB(352) - KB(size);
  660. else
  661. gtt_entries = 0;
  662. break;
  663. default:
  664. gtt_entries = 0;
  665. break;
  666. }
  667. }
  668. if (!local && gtt_entries > intel_max_stolen) {
  669. dev_info(&agp_bridge->dev->dev,
  670. "detected %dK stolen memory, trimming to %dK\n",
  671. gtt_entries / KB(1), intel_max_stolen / KB(1));
  672. gtt_entries = intel_max_stolen / KB(4);
  673. } else if (gtt_entries > 0) {
  674. dev_info(&agp_bridge->dev->dev, "detected %dK %s memory\n",
  675. gtt_entries / KB(1), local ? "local" : "stolen");
  676. gtt_entries /= KB(4);
  677. } else {
  678. dev_info(&agp_bridge->dev->dev,
  679. "no pre-allocated video memory detected\n");
  680. gtt_entries = 0;
  681. }
  682. intel_private.base.gtt_stolen_entries = gtt_entries;
  683. }
  684. static void intel_i830_fini_flush(void)
  685. {
  686. kunmap(intel_private.i8xx_page);
  687. intel_private.i8xx_flush_page = NULL;
  688. unmap_page_from_agp(intel_private.i8xx_page);
  689. __free_page(intel_private.i8xx_page);
  690. intel_private.i8xx_page = NULL;
  691. }
  692. static void intel_i830_setup_flush(void)
  693. {
  694. /* return if we've already set the flush mechanism up */
  695. if (intel_private.i8xx_page)
  696. return;
  697. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  698. if (!intel_private.i8xx_page)
  699. return;
  700. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  701. if (!intel_private.i8xx_flush_page)
  702. intel_i830_fini_flush();
  703. }
  704. /* The chipset_flush interface needs to get data that has already been
  705. * flushed out of the CPU all the way out to main memory, because the GPU
  706. * doesn't snoop those buffers.
  707. *
  708. * The 8xx series doesn't have the same lovely interface for flushing the
  709. * chipset write buffers that the later chips do. According to the 865
  710. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  711. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  712. * that it'll push whatever was in there out. It appears to work.
  713. */
  714. static void intel_i830_chipset_flush(struct agp_bridge_data *bridge)
  715. {
  716. unsigned int *pg = intel_private.i8xx_flush_page;
  717. memset(pg, 0, 1024);
  718. if (cpu_has_clflush)
  719. clflush_cache_range(pg, 1024);
  720. else if (wbinvd_on_all_cpus() != 0)
  721. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  722. }
  723. /* The intel i830 automatically initializes the agp aperture during POST.
  724. * Use the memory already set aside for in the GTT.
  725. */
  726. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  727. {
  728. int page_order;
  729. struct aper_size_info_fixed *size;
  730. int num_entries;
  731. u32 temp;
  732. size = agp_bridge->current_size;
  733. page_order = size->page_order;
  734. num_entries = size->num_entries;
  735. agp_bridge->gatt_table_real = NULL;
  736. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  737. temp &= 0xfff80000;
  738. intel_private.registers = ioremap(temp, 128 * 4096);
  739. if (!intel_private.registers)
  740. return -ENOMEM;
  741. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  742. global_cache_flush(); /* FIXME: ?? */
  743. /* we have to call this as early as possible after the MMIO base address is known */
  744. intel_i830_init_gtt_entries();
  745. if (intel_private.base.gtt_stolen_entries == 0) {
  746. iounmap(intel_private.registers);
  747. return -ENOMEM;
  748. }
  749. agp_bridge->gatt_table = NULL;
  750. agp_bridge->gatt_bus_addr = temp;
  751. return 0;
  752. }
  753. /* Return the gatt table to a sane state. Use the top of stolen
  754. * memory for the GTT.
  755. */
  756. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  757. {
  758. return 0;
  759. }
  760. static int intel_i830_fetch_size(void)
  761. {
  762. u16 gmch_ctrl;
  763. struct aper_size_info_fixed *values;
  764. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  765. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  766. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  767. /* 855GM/852GM/865G has 128MB aperture size */
  768. agp_bridge->current_size = (void *) values;
  769. agp_bridge->aperture_size_idx = 0;
  770. return values[0].size;
  771. }
  772. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  773. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  774. agp_bridge->current_size = (void *) values;
  775. agp_bridge->aperture_size_idx = 0;
  776. return values[0].size;
  777. } else {
  778. agp_bridge->current_size = (void *) (values + 1);
  779. agp_bridge->aperture_size_idx = 1;
  780. return values[1].size;
  781. }
  782. return 0;
  783. }
  784. static int intel_i830_configure(void)
  785. {
  786. struct aper_size_info_fixed *current_size;
  787. u32 temp;
  788. u16 gmch_ctrl;
  789. int i;
  790. current_size = A_SIZE_FIX(agp_bridge->current_size);
  791. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  792. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  793. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  794. gmch_ctrl |= I830_GMCH_ENABLED;
  795. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  796. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  797. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  798. if (agp_bridge->driver->needs_scratch_page) {
  799. for (i = intel_private.base.gtt_stolen_entries; i < current_size->num_entries; i++) {
  800. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  801. }
  802. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI Posting. */
  803. }
  804. global_cache_flush();
  805. intel_i830_setup_flush();
  806. return 0;
  807. }
  808. static void intel_i830_cleanup(void)
  809. {
  810. iounmap(intel_private.registers);
  811. }
  812. static int intel_i830_insert_entries(struct agp_memory *mem, off_t pg_start,
  813. int type)
  814. {
  815. int i, j, num_entries;
  816. void *temp;
  817. int ret = -EINVAL;
  818. int mask_type;
  819. if (mem->page_count == 0)
  820. goto out;
  821. temp = agp_bridge->current_size;
  822. num_entries = A_SIZE_FIX(temp)->num_entries;
  823. if (pg_start < intel_private.base.gtt_stolen_entries) {
  824. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  825. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  826. pg_start, intel_private.base.gtt_stolen_entries);
  827. dev_info(&intel_private.pcidev->dev,
  828. "trying to insert into local/stolen memory\n");
  829. goto out_err;
  830. }
  831. if ((pg_start + mem->page_count) > num_entries)
  832. goto out_err;
  833. /* The i830 can't check the GTT for entries since its read only,
  834. * depend on the caller to make the correct offset decisions.
  835. */
  836. if (type != mem->type)
  837. goto out_err;
  838. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  839. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  840. mask_type != INTEL_AGP_CACHED_MEMORY)
  841. goto out_err;
  842. if (!mem->is_flushed)
  843. global_cache_flush();
  844. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  845. writel(agp_bridge->driver->mask_memory(agp_bridge,
  846. page_to_phys(mem->pages[i]), mask_type),
  847. intel_private.registers+I810_PTE_BASE+(j*4));
  848. }
  849. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  850. out:
  851. ret = 0;
  852. out_err:
  853. mem->is_flushed = true;
  854. return ret;
  855. }
  856. static int intel_i830_remove_entries(struct agp_memory *mem, off_t pg_start,
  857. int type)
  858. {
  859. int i;
  860. if (mem->page_count == 0)
  861. return 0;
  862. if (pg_start < intel_private.base.gtt_stolen_entries) {
  863. dev_info(&intel_private.pcidev->dev,
  864. "trying to disable local/stolen memory\n");
  865. return -EINVAL;
  866. }
  867. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  868. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  869. }
  870. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  871. return 0;
  872. }
  873. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count, int type)
  874. {
  875. if (type == AGP_PHYS_MEMORY)
  876. return alloc_agpphysmem_i8xx(pg_count, type);
  877. /* always return NULL for other allocation types for now */
  878. return NULL;
  879. }
  880. static int intel_alloc_chipset_flush_resource(void)
  881. {
  882. int ret;
  883. ret = pci_bus_alloc_resource(agp_bridge->dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  884. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  885. pcibios_align_resource, agp_bridge->dev);
  886. return ret;
  887. }
  888. static void intel_i915_setup_chipset_flush(void)
  889. {
  890. int ret;
  891. u32 temp;
  892. pci_read_config_dword(agp_bridge->dev, I915_IFPADDR, &temp);
  893. if (!(temp & 0x1)) {
  894. intel_alloc_chipset_flush_resource();
  895. intel_private.resource_valid = 1;
  896. pci_write_config_dword(agp_bridge->dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  897. } else {
  898. temp &= ~1;
  899. intel_private.resource_valid = 1;
  900. intel_private.ifp_resource.start = temp;
  901. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  902. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  903. /* some BIOSes reserve this area in a pnp some don't */
  904. if (ret)
  905. intel_private.resource_valid = 0;
  906. }
  907. }
  908. static void intel_i965_g33_setup_chipset_flush(void)
  909. {
  910. u32 temp_hi, temp_lo;
  911. int ret;
  912. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR + 4, &temp_hi);
  913. pci_read_config_dword(agp_bridge->dev, I965_IFPADDR, &temp_lo);
  914. if (!(temp_lo & 0x1)) {
  915. intel_alloc_chipset_flush_resource();
  916. intel_private.resource_valid = 1;
  917. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR + 4,
  918. upper_32_bits(intel_private.ifp_resource.start));
  919. pci_write_config_dword(agp_bridge->dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  920. } else {
  921. u64 l64;
  922. temp_lo &= ~0x1;
  923. l64 = ((u64)temp_hi << 32) | temp_lo;
  924. intel_private.resource_valid = 1;
  925. intel_private.ifp_resource.start = l64;
  926. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  927. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  928. /* some BIOSes reserve this area in a pnp some don't */
  929. if (ret)
  930. intel_private.resource_valid = 0;
  931. }
  932. }
  933. static void intel_i9xx_setup_flush(void)
  934. {
  935. /* return if already configured */
  936. if (intel_private.ifp_resource.start)
  937. return;
  938. if (IS_SNB)
  939. return;
  940. /* setup a resource for this object */
  941. intel_private.ifp_resource.name = "Intel Flush Page";
  942. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  943. /* Setup chipset flush for 915 */
  944. if (IS_I965 || IS_G33 || IS_G4X) {
  945. intel_i965_g33_setup_chipset_flush();
  946. } else {
  947. intel_i915_setup_chipset_flush();
  948. }
  949. if (intel_private.ifp_resource.start)
  950. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  951. if (!intel_private.i9xx_flush_page)
  952. dev_err(&intel_private.pcidev->dev,
  953. "can't ioremap flush page - no chipset flushing\n");
  954. }
  955. static int intel_i9xx_configure(void)
  956. {
  957. struct aper_size_info_fixed *current_size;
  958. u32 temp;
  959. u16 gmch_ctrl;
  960. int i;
  961. current_size = A_SIZE_FIX(agp_bridge->current_size);
  962. pci_read_config_dword(intel_private.pcidev, I915_GMADDR, &temp);
  963. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  964. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  965. gmch_ctrl |= I830_GMCH_ENABLED;
  966. pci_write_config_word(agp_bridge->dev, I830_GMCH_CTRL, gmch_ctrl);
  967. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  968. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  969. if (agp_bridge->driver->needs_scratch_page) {
  970. for (i = intel_private.base.gtt_stolen_entries; i <
  971. intel_private.base.gtt_total_entries; i++) {
  972. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  973. }
  974. readl(intel_private.gtt+i-1); /* PCI Posting. */
  975. }
  976. global_cache_flush();
  977. intel_i9xx_setup_flush();
  978. return 0;
  979. }
  980. static void intel_i915_cleanup(void)
  981. {
  982. if (intel_private.i9xx_flush_page)
  983. iounmap(intel_private.i9xx_flush_page);
  984. if (intel_private.resource_valid)
  985. release_resource(&intel_private.ifp_resource);
  986. intel_private.ifp_resource.start = 0;
  987. intel_private.resource_valid = 0;
  988. iounmap(intel_private.gtt);
  989. iounmap(intel_private.registers);
  990. }
  991. static void intel_i915_chipset_flush(struct agp_bridge_data *bridge)
  992. {
  993. if (intel_private.i9xx_flush_page)
  994. writel(1, intel_private.i9xx_flush_page);
  995. }
  996. static int intel_i915_insert_entries(struct agp_memory *mem, off_t pg_start,
  997. int type)
  998. {
  999. int num_entries;
  1000. void *temp;
  1001. int ret = -EINVAL;
  1002. int mask_type;
  1003. if (mem->page_count == 0)
  1004. goto out;
  1005. temp = agp_bridge->current_size;
  1006. num_entries = A_SIZE_FIX(temp)->num_entries;
  1007. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1008. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  1009. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  1010. pg_start, intel_private.base.gtt_stolen_entries);
  1011. dev_info(&intel_private.pcidev->dev,
  1012. "trying to insert into local/stolen memory\n");
  1013. goto out_err;
  1014. }
  1015. if ((pg_start + mem->page_count) > num_entries)
  1016. goto out_err;
  1017. /* The i915 can't check the GTT for entries since it's read only;
  1018. * depend on the caller to make the correct offset decisions.
  1019. */
  1020. if (type != mem->type)
  1021. goto out_err;
  1022. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  1023. if (!IS_SNB && mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  1024. mask_type != INTEL_AGP_CACHED_MEMORY)
  1025. goto out_err;
  1026. if (!mem->is_flushed)
  1027. global_cache_flush();
  1028. intel_agp_insert_sg_entries(mem, pg_start, mask_type);
  1029. out:
  1030. ret = 0;
  1031. out_err:
  1032. mem->is_flushed = true;
  1033. return ret;
  1034. }
  1035. static int intel_i915_remove_entries(struct agp_memory *mem, off_t pg_start,
  1036. int type)
  1037. {
  1038. int i;
  1039. if (mem->page_count == 0)
  1040. return 0;
  1041. if (pg_start < intel_private.base.gtt_stolen_entries) {
  1042. dev_info(&intel_private.pcidev->dev,
  1043. "trying to disable local/stolen memory\n");
  1044. return -EINVAL;
  1045. }
  1046. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  1047. writel(agp_bridge->scratch_page, intel_private.gtt+i);
  1048. readl(intel_private.gtt+i-1);
  1049. return 0;
  1050. }
  1051. /* Return the aperture size by just checking the resource length. The effect
  1052. * described in the spec of the MSAC registers is just changing of the
  1053. * resource size.
  1054. */
  1055. static int intel_i9xx_fetch_size(void)
  1056. {
  1057. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  1058. int aper_size; /* size in megabytes */
  1059. int i;
  1060. aper_size = pci_resource_len(intel_private.pcidev, 2) / MB(1);
  1061. for (i = 0; i < num_sizes; i++) {
  1062. if (aper_size == intel_i830_sizes[i].size) {
  1063. agp_bridge->current_size = intel_i830_sizes + i;
  1064. return aper_size;
  1065. }
  1066. }
  1067. return 0;
  1068. }
  1069. static int intel_i915_get_gtt_size(void)
  1070. {
  1071. int size;
  1072. if (IS_G33) {
  1073. u16 gmch_ctrl;
  1074. /* G33's GTT size defined in gmch_ctrl */
  1075. pci_read_config_word(agp_bridge->dev, I830_GMCH_CTRL, &gmch_ctrl);
  1076. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  1077. case I830_GMCH_GMS_STOLEN_512:
  1078. size = 512;
  1079. break;
  1080. case I830_GMCH_GMS_STOLEN_1024:
  1081. size = 1024;
  1082. break;
  1083. case I830_GMCH_GMS_STOLEN_8192:
  1084. size = 8*1024;
  1085. break;
  1086. default:
  1087. dev_info(&agp_bridge->dev->dev,
  1088. "unknown page table size 0x%x, assuming 512KB\n",
  1089. (gmch_ctrl & I830_GMCH_GMS_MASK));
  1090. size = 512;
  1091. }
  1092. } else {
  1093. /* On previous hardware, the GTT size was just what was
  1094. * required to map the aperture.
  1095. */
  1096. size = agp_bridge->driver->fetch_size();
  1097. }
  1098. return KB(size);
  1099. }
  1100. /* The intel i915 automatically initializes the agp aperture during POST.
  1101. * Use the memory already set aside for in the GTT.
  1102. */
  1103. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  1104. {
  1105. int page_order;
  1106. struct aper_size_info_fixed *size;
  1107. int num_entries;
  1108. u32 temp, temp2;
  1109. int gtt_map_size;
  1110. size = agp_bridge->current_size;
  1111. page_order = size->page_order;
  1112. num_entries = size->num_entries;
  1113. agp_bridge->gatt_table_real = NULL;
  1114. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1115. pci_read_config_dword(intel_private.pcidev, I915_PTEADDR, &temp2);
  1116. gtt_map_size = intel_i915_get_gtt_size();
  1117. intel_private.gtt = ioremap(temp2, gtt_map_size);
  1118. if (!intel_private.gtt)
  1119. return -ENOMEM;
  1120. intel_private.base.gtt_total_entries = gtt_map_size / 4;
  1121. temp &= 0xfff80000;
  1122. intel_private.registers = ioremap(temp, 128 * 4096);
  1123. if (!intel_private.registers) {
  1124. iounmap(intel_private.gtt);
  1125. return -ENOMEM;
  1126. }
  1127. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1128. global_cache_flush(); /* FIXME: ? */
  1129. /* we have to call this as early as possible after the MMIO base address is known */
  1130. intel_i830_init_gtt_entries();
  1131. if (intel_private.base.gtt_stolen_entries == 0) {
  1132. iounmap(intel_private.gtt);
  1133. iounmap(intel_private.registers);
  1134. return -ENOMEM;
  1135. }
  1136. agp_bridge->gatt_table = NULL;
  1137. agp_bridge->gatt_bus_addr = temp;
  1138. return 0;
  1139. }
  1140. /*
  1141. * The i965 supports 36-bit physical addresses, but to keep
  1142. * the format of the GTT the same, the bits that don't fit
  1143. * in a 32-bit word are shifted down to bits 4..7.
  1144. *
  1145. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  1146. * is always zero on 32-bit architectures, so no need to make
  1147. * this conditional.
  1148. */
  1149. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  1150. dma_addr_t addr, int type)
  1151. {
  1152. /* Shift high bits down */
  1153. addr |= (addr >> 28) & 0xf0;
  1154. /* Type checking must be done elsewhere */
  1155. return addr | bridge->driver->masks[type].mask;
  1156. }
  1157. static unsigned long intel_gen6_mask_memory(struct agp_bridge_data *bridge,
  1158. dma_addr_t addr, int type)
  1159. {
  1160. /* gen6 has bit11-4 for physical addr bit39-32 */
  1161. addr |= (addr >> 28) & 0xff0;
  1162. /* Type checking must be done elsewhere */
  1163. return addr | bridge->driver->masks[type].mask;
  1164. }
  1165. static void intel_i965_get_gtt_range(int *gtt_offset, int *gtt_size)
  1166. {
  1167. u16 snb_gmch_ctl;
  1168. switch (agp_bridge->dev->device) {
  1169. case PCI_DEVICE_ID_INTEL_GM45_HB:
  1170. case PCI_DEVICE_ID_INTEL_EAGLELAKE_HB:
  1171. case PCI_DEVICE_ID_INTEL_Q45_HB:
  1172. case PCI_DEVICE_ID_INTEL_G45_HB:
  1173. case PCI_DEVICE_ID_INTEL_G41_HB:
  1174. case PCI_DEVICE_ID_INTEL_B43_HB:
  1175. case PCI_DEVICE_ID_INTEL_IRONLAKE_D_HB:
  1176. case PCI_DEVICE_ID_INTEL_IRONLAKE_M_HB:
  1177. case PCI_DEVICE_ID_INTEL_IRONLAKE_MA_HB:
  1178. case PCI_DEVICE_ID_INTEL_IRONLAKE_MC2_HB:
  1179. *gtt_offset = *gtt_size = MB(2);
  1180. break;
  1181. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_HB:
  1182. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_HB:
  1183. case PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_HB:
  1184. *gtt_offset = MB(2);
  1185. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  1186. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  1187. default:
  1188. case SNB_GTT_SIZE_0M:
  1189. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  1190. *gtt_size = MB(0);
  1191. break;
  1192. case SNB_GTT_SIZE_1M:
  1193. *gtt_size = MB(1);
  1194. break;
  1195. case SNB_GTT_SIZE_2M:
  1196. *gtt_size = MB(2);
  1197. break;
  1198. }
  1199. break;
  1200. default:
  1201. *gtt_offset = *gtt_size = KB(512);
  1202. }
  1203. }
  1204. /* The intel i965 automatically initializes the agp aperture during POST.
  1205. * Use the memory already set aside for in the GTT.
  1206. */
  1207. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  1208. {
  1209. int page_order;
  1210. struct aper_size_info_fixed *size;
  1211. int num_entries;
  1212. u32 temp;
  1213. int gtt_offset, gtt_size;
  1214. size = agp_bridge->current_size;
  1215. page_order = size->page_order;
  1216. num_entries = size->num_entries;
  1217. agp_bridge->gatt_table_real = NULL;
  1218. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &temp);
  1219. temp &= 0xfff00000;
  1220. intel_i965_get_gtt_range(&gtt_offset, &gtt_size);
  1221. intel_private.gtt = ioremap((temp + gtt_offset) , gtt_size);
  1222. if (!intel_private.gtt)
  1223. return -ENOMEM;
  1224. intel_private.base.gtt_total_entries = gtt_size / 4;
  1225. intel_private.registers = ioremap(temp, 128 * 4096);
  1226. if (!intel_private.registers) {
  1227. iounmap(intel_private.gtt);
  1228. return -ENOMEM;
  1229. }
  1230. temp = readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1231. global_cache_flush(); /* FIXME: ? */
  1232. /* we have to call this as early as possible after the MMIO base address is known */
  1233. intel_i830_init_gtt_entries();
  1234. if (intel_private.base.gtt_stolen_entries == 0) {
  1235. iounmap(intel_private.gtt);
  1236. iounmap(intel_private.registers);
  1237. return -ENOMEM;
  1238. }
  1239. agp_bridge->gatt_table = NULL;
  1240. agp_bridge->gatt_bus_addr = temp;
  1241. return 0;
  1242. }
  1243. static const struct agp_bridge_driver intel_810_driver = {
  1244. .owner = THIS_MODULE,
  1245. .aperture_sizes = intel_i810_sizes,
  1246. .size_type = FIXED_APER_SIZE,
  1247. .num_aperture_sizes = 2,
  1248. .needs_scratch_page = true,
  1249. .configure = intel_i810_configure,
  1250. .fetch_size = intel_i810_fetch_size,
  1251. .cleanup = intel_i810_cleanup,
  1252. .mask_memory = intel_i810_mask_memory,
  1253. .masks = intel_i810_masks,
  1254. .agp_enable = intel_i810_agp_enable,
  1255. .cache_flush = global_cache_flush,
  1256. .create_gatt_table = agp_generic_create_gatt_table,
  1257. .free_gatt_table = agp_generic_free_gatt_table,
  1258. .insert_memory = intel_i810_insert_entries,
  1259. .remove_memory = intel_i810_remove_entries,
  1260. .alloc_by_type = intel_i810_alloc_by_type,
  1261. .free_by_type = intel_i810_free_by_type,
  1262. .agp_alloc_page = agp_generic_alloc_page,
  1263. .agp_alloc_pages = agp_generic_alloc_pages,
  1264. .agp_destroy_page = agp_generic_destroy_page,
  1265. .agp_destroy_pages = agp_generic_destroy_pages,
  1266. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1267. };
  1268. static const struct agp_bridge_driver intel_830_driver = {
  1269. .owner = THIS_MODULE,
  1270. .aperture_sizes = intel_i830_sizes,
  1271. .size_type = FIXED_APER_SIZE,
  1272. .num_aperture_sizes = 4,
  1273. .needs_scratch_page = true,
  1274. .configure = intel_i830_configure,
  1275. .fetch_size = intel_i830_fetch_size,
  1276. .cleanup = intel_i830_cleanup,
  1277. .mask_memory = intel_i810_mask_memory,
  1278. .masks = intel_i810_masks,
  1279. .agp_enable = intel_i810_agp_enable,
  1280. .cache_flush = global_cache_flush,
  1281. .create_gatt_table = intel_i830_create_gatt_table,
  1282. .free_gatt_table = intel_i830_free_gatt_table,
  1283. .insert_memory = intel_i830_insert_entries,
  1284. .remove_memory = intel_i830_remove_entries,
  1285. .alloc_by_type = intel_i830_alloc_by_type,
  1286. .free_by_type = intel_i810_free_by_type,
  1287. .agp_alloc_page = agp_generic_alloc_page,
  1288. .agp_alloc_pages = agp_generic_alloc_pages,
  1289. .agp_destroy_page = agp_generic_destroy_page,
  1290. .agp_destroy_pages = agp_generic_destroy_pages,
  1291. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1292. .chipset_flush = intel_i830_chipset_flush,
  1293. };
  1294. static const struct agp_bridge_driver intel_915_driver = {
  1295. .owner = THIS_MODULE,
  1296. .aperture_sizes = intel_i830_sizes,
  1297. .size_type = FIXED_APER_SIZE,
  1298. .num_aperture_sizes = 4,
  1299. .needs_scratch_page = true,
  1300. .configure = intel_i9xx_configure,
  1301. .fetch_size = intel_i9xx_fetch_size,
  1302. .cleanup = intel_i915_cleanup,
  1303. .mask_memory = intel_i810_mask_memory,
  1304. .masks = intel_i810_masks,
  1305. .agp_enable = intel_i810_agp_enable,
  1306. .cache_flush = global_cache_flush,
  1307. .create_gatt_table = intel_i915_create_gatt_table,
  1308. .free_gatt_table = intel_i830_free_gatt_table,
  1309. .insert_memory = intel_i915_insert_entries,
  1310. .remove_memory = intel_i915_remove_entries,
  1311. .alloc_by_type = intel_i830_alloc_by_type,
  1312. .free_by_type = intel_i810_free_by_type,
  1313. .agp_alloc_page = agp_generic_alloc_page,
  1314. .agp_alloc_pages = agp_generic_alloc_pages,
  1315. .agp_destroy_page = agp_generic_destroy_page,
  1316. .agp_destroy_pages = agp_generic_destroy_pages,
  1317. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1318. .chipset_flush = intel_i915_chipset_flush,
  1319. #ifdef USE_PCI_DMA_API
  1320. .agp_map_page = intel_agp_map_page,
  1321. .agp_unmap_page = intel_agp_unmap_page,
  1322. .agp_map_memory = intel_agp_map_memory,
  1323. .agp_unmap_memory = intel_agp_unmap_memory,
  1324. #endif
  1325. };
  1326. static const struct agp_bridge_driver intel_i965_driver = {
  1327. .owner = THIS_MODULE,
  1328. .aperture_sizes = intel_i830_sizes,
  1329. .size_type = FIXED_APER_SIZE,
  1330. .num_aperture_sizes = 4,
  1331. .needs_scratch_page = true,
  1332. .configure = intel_i9xx_configure,
  1333. .fetch_size = intel_i9xx_fetch_size,
  1334. .cleanup = intel_i915_cleanup,
  1335. .mask_memory = intel_i965_mask_memory,
  1336. .masks = intel_i810_masks,
  1337. .agp_enable = intel_i810_agp_enable,
  1338. .cache_flush = global_cache_flush,
  1339. .create_gatt_table = intel_i965_create_gatt_table,
  1340. .free_gatt_table = intel_i830_free_gatt_table,
  1341. .insert_memory = intel_i915_insert_entries,
  1342. .remove_memory = intel_i915_remove_entries,
  1343. .alloc_by_type = intel_i830_alloc_by_type,
  1344. .free_by_type = intel_i810_free_by_type,
  1345. .agp_alloc_page = agp_generic_alloc_page,
  1346. .agp_alloc_pages = agp_generic_alloc_pages,
  1347. .agp_destroy_page = agp_generic_destroy_page,
  1348. .agp_destroy_pages = agp_generic_destroy_pages,
  1349. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1350. .chipset_flush = intel_i915_chipset_flush,
  1351. #ifdef USE_PCI_DMA_API
  1352. .agp_map_page = intel_agp_map_page,
  1353. .agp_unmap_page = intel_agp_unmap_page,
  1354. .agp_map_memory = intel_agp_map_memory,
  1355. .agp_unmap_memory = intel_agp_unmap_memory,
  1356. #endif
  1357. };
  1358. static const struct agp_bridge_driver intel_gen6_driver = {
  1359. .owner = THIS_MODULE,
  1360. .aperture_sizes = intel_i830_sizes,
  1361. .size_type = FIXED_APER_SIZE,
  1362. .num_aperture_sizes = 4,
  1363. .needs_scratch_page = true,
  1364. .configure = intel_i9xx_configure,
  1365. .fetch_size = intel_i9xx_fetch_size,
  1366. .cleanup = intel_i915_cleanup,
  1367. .mask_memory = intel_gen6_mask_memory,
  1368. .masks = intel_gen6_masks,
  1369. .agp_enable = intel_i810_agp_enable,
  1370. .cache_flush = global_cache_flush,
  1371. .create_gatt_table = intel_i965_create_gatt_table,
  1372. .free_gatt_table = intel_i830_free_gatt_table,
  1373. .insert_memory = intel_i915_insert_entries,
  1374. .remove_memory = intel_i915_remove_entries,
  1375. .alloc_by_type = intel_i830_alloc_by_type,
  1376. .free_by_type = intel_i810_free_by_type,
  1377. .agp_alloc_page = agp_generic_alloc_page,
  1378. .agp_alloc_pages = agp_generic_alloc_pages,
  1379. .agp_destroy_page = agp_generic_destroy_page,
  1380. .agp_destroy_pages = agp_generic_destroy_pages,
  1381. .agp_type_to_mask_type = intel_gen6_type_to_mask_type,
  1382. .chipset_flush = intel_i915_chipset_flush,
  1383. #ifdef USE_PCI_DMA_API
  1384. .agp_map_page = intel_agp_map_page,
  1385. .agp_unmap_page = intel_agp_unmap_page,
  1386. .agp_map_memory = intel_agp_map_memory,
  1387. .agp_unmap_memory = intel_agp_unmap_memory,
  1388. #endif
  1389. };
  1390. static const struct agp_bridge_driver intel_g33_driver = {
  1391. .owner = THIS_MODULE,
  1392. .aperture_sizes = intel_i830_sizes,
  1393. .size_type = FIXED_APER_SIZE,
  1394. .num_aperture_sizes = 4,
  1395. .needs_scratch_page = true,
  1396. .configure = intel_i9xx_configure,
  1397. .fetch_size = intel_i9xx_fetch_size,
  1398. .cleanup = intel_i915_cleanup,
  1399. .mask_memory = intel_i965_mask_memory,
  1400. .masks = intel_i810_masks,
  1401. .agp_enable = intel_i810_agp_enable,
  1402. .cache_flush = global_cache_flush,
  1403. .create_gatt_table = intel_i915_create_gatt_table,
  1404. .free_gatt_table = intel_i830_free_gatt_table,
  1405. .insert_memory = intel_i915_insert_entries,
  1406. .remove_memory = intel_i915_remove_entries,
  1407. .alloc_by_type = intel_i830_alloc_by_type,
  1408. .free_by_type = intel_i810_free_by_type,
  1409. .agp_alloc_page = agp_generic_alloc_page,
  1410. .agp_alloc_pages = agp_generic_alloc_pages,
  1411. .agp_destroy_page = agp_generic_destroy_page,
  1412. .agp_destroy_pages = agp_generic_destroy_pages,
  1413. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1414. .chipset_flush = intel_i915_chipset_flush,
  1415. #ifdef USE_PCI_DMA_API
  1416. .agp_map_page = intel_agp_map_page,
  1417. .agp_unmap_page = intel_agp_unmap_page,
  1418. .agp_map_memory = intel_agp_map_memory,
  1419. .agp_unmap_memory = intel_agp_unmap_memory,
  1420. #endif
  1421. };
  1422. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1423. * driver and gmch_driver must be non-null, and find_gmch will determine
  1424. * which one should be used if a gmch_chip_id is present.
  1425. */
  1426. static const struct intel_gtt_driver_description {
  1427. unsigned int gmch_chip_id;
  1428. char *name;
  1429. const struct agp_bridge_driver *gmch_driver;
  1430. } intel_gtt_chipsets[] = {
  1431. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver },
  1432. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver },
  1433. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver },
  1434. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver },
  1435. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M", &intel_830_driver },
  1436. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M", &intel_830_driver },
  1437. { PCI_DEVICE_ID_INTEL_82854_IG, "854", &intel_830_driver },
  1438. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM", &intel_830_driver },
  1439. { PCI_DEVICE_ID_INTEL_82865_IG, "865", &intel_830_driver },
  1440. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)", &intel_915_driver },
  1441. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G", &intel_915_driver },
  1442. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM", &intel_915_driver },
  1443. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G", &intel_915_driver },
  1444. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM", &intel_915_driver },
  1445. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME", &intel_915_driver },
  1446. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ", &intel_i965_driver },
  1447. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35", &intel_i965_driver },
  1448. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q", &intel_i965_driver },
  1449. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G", &intel_i965_driver },
  1450. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM", &intel_i965_driver },
  1451. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE", &intel_i965_driver },
  1452. { PCI_DEVICE_ID_INTEL_G33_IG, "G33", &intel_g33_driver },
  1453. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35", &intel_g33_driver },
  1454. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33", &intel_g33_driver },
  1455. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150", &intel_g33_driver },
  1456. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150", &intel_g33_driver },
  1457. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45", &intel_i965_driver },
  1458. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake", &intel_i965_driver },
  1459. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43", &intel_i965_driver },
  1460. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43", &intel_i965_driver },
  1461. { PCI_DEVICE_ID_INTEL_B43_IG, "B43", &intel_i965_driver },
  1462. { PCI_DEVICE_ID_INTEL_G41_IG, "G41", &intel_i965_driver },
  1463. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1464. "HD Graphics", &intel_i965_driver },
  1465. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1466. "HD Graphics", &intel_i965_driver },
  1467. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1468. "Sandybridge", &intel_gen6_driver },
  1469. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1470. "Sandybridge", &intel_gen6_driver },
  1471. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1472. "Sandybridge", &intel_gen6_driver },
  1473. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1474. "Sandybridge", &intel_gen6_driver },
  1475. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1476. "Sandybridge", &intel_gen6_driver },
  1477. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1478. "Sandybridge", &intel_gen6_driver },
  1479. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1480. "Sandybridge", &intel_gen6_driver },
  1481. { 0, NULL, NULL }
  1482. };
  1483. static int find_gmch(u16 device)
  1484. {
  1485. struct pci_dev *gmch_device;
  1486. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1487. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1488. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1489. device, gmch_device);
  1490. }
  1491. if (!gmch_device)
  1492. return 0;
  1493. intel_private.pcidev = gmch_device;
  1494. return 1;
  1495. }
  1496. int intel_gmch_probe(struct pci_dev *pdev,
  1497. struct agp_bridge_data *bridge)
  1498. {
  1499. int i, mask;
  1500. bridge->driver = NULL;
  1501. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1502. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1503. bridge->driver =
  1504. intel_gtt_chipsets[i].gmch_driver;
  1505. break;
  1506. }
  1507. }
  1508. if (!bridge->driver)
  1509. return 0;
  1510. bridge->dev_private_data = &intel_private;
  1511. bridge->dev = pdev;
  1512. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1513. if (bridge->driver->mask_memory == intel_gen6_mask_memory)
  1514. mask = 40;
  1515. else if (bridge->driver->mask_memory == intel_i965_mask_memory)
  1516. mask = 36;
  1517. else
  1518. mask = 32;
  1519. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1520. dev_err(&intel_private.pcidev->dev,
  1521. "set gfx device dma mask %d-bit failed!\n", mask);
  1522. else
  1523. pci_set_consistent_dma_mask(intel_private.pcidev,
  1524. DMA_BIT_MASK(mask));
  1525. return 1;
  1526. }
  1527. EXPORT_SYMBOL(intel_gmch_probe);
  1528. void intel_gmch_remove(struct pci_dev *pdev)
  1529. {
  1530. if (intel_private.pcidev)
  1531. pci_dev_put(intel_private.pcidev);
  1532. }
  1533. EXPORT_SYMBOL(intel_gmch_remove);
  1534. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1535. MODULE_LICENSE("GPL and additional rights");