mcbsp.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862
  1. /*
  2. * linux/arch/arm/plat-omap/mcbsp.c
  3. *
  4. * Copyright (C) 2004 Nokia Corporation
  5. * Author: Samuel Ortiz <samuel.ortiz@nokia.com>
  6. *
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Multichannel mode not supported.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/wait.h>
  19. #include <linux/completion.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/err.h>
  22. #include <linux/clk.h>
  23. #include <linux/delay.h>
  24. #include <linux/io.h>
  25. #include <linux/slab.h>
  26. #include <plat/dma.h>
  27. #include <plat/mcbsp.h>
  28. #include "../mach-omap2/cm-regbits-34xx.h"
  29. struct omap_mcbsp **mcbsp_ptr;
  30. int omap_mcbsp_count, omap_mcbsp_cache_size;
  31. void omap_mcbsp_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  32. {
  33. if (cpu_class_is_omap1()) {
  34. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)] = (u16)val;
  35. __raw_writew((u16)val, mcbsp->io_base + reg);
  36. } else if (cpu_is_omap2420()) {
  37. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)] = (u16)val;
  38. __raw_writew((u16)val, mcbsp->io_base + reg);
  39. } else {
  40. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)] = val;
  41. __raw_writel(val, mcbsp->io_base + reg);
  42. }
  43. }
  44. int omap_mcbsp_read(struct omap_mcbsp *mcbsp, u16 reg, bool from_cache)
  45. {
  46. if (cpu_class_is_omap1()) {
  47. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  48. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u16)];
  49. } else if (cpu_is_omap2420()) {
  50. return !from_cache ? __raw_readw(mcbsp->io_base + reg) :
  51. ((u16 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  52. } else {
  53. return !from_cache ? __raw_readl(mcbsp->io_base + reg) :
  54. ((u32 *)mcbsp->reg_cache)[reg / sizeof(u32)];
  55. }
  56. }
  57. #ifdef CONFIG_ARCH_OMAP3
  58. void omap_mcbsp_st_write(struct omap_mcbsp *mcbsp, u16 reg, u32 val)
  59. {
  60. __raw_writel(val, mcbsp->st_data->io_base_st + reg);
  61. }
  62. int omap_mcbsp_st_read(struct omap_mcbsp *mcbsp, u16 reg)
  63. {
  64. return __raw_readl(mcbsp->st_data->io_base_st + reg);
  65. }
  66. #endif
  67. #define MCBSP_READ(mcbsp, reg) \
  68. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 0)
  69. #define MCBSP_WRITE(mcbsp, reg, val) \
  70. omap_mcbsp_write(mcbsp, OMAP_MCBSP_REG_##reg, val)
  71. #define MCBSP_READ_CACHE(mcbsp, reg) \
  72. omap_mcbsp_read(mcbsp, OMAP_MCBSP_REG_##reg, 1)
  73. #define omap_mcbsp_check_valid_id(id) (id < omap_mcbsp_count)
  74. #define id_to_mcbsp_ptr(id) mcbsp_ptr[id];
  75. #define MCBSP_ST_READ(mcbsp, reg) \
  76. omap_mcbsp_st_read(mcbsp, OMAP_ST_REG_##reg)
  77. #define MCBSP_ST_WRITE(mcbsp, reg, val) \
  78. omap_mcbsp_st_write(mcbsp, OMAP_ST_REG_##reg, val)
  79. static void omap_mcbsp_dump_reg(u8 id)
  80. {
  81. struct omap_mcbsp *mcbsp = id_to_mcbsp_ptr(id);
  82. dev_dbg(mcbsp->dev, "**** McBSP%d regs ****\n", mcbsp->id);
  83. dev_dbg(mcbsp->dev, "DRR2: 0x%04x\n",
  84. MCBSP_READ(mcbsp, DRR2));
  85. dev_dbg(mcbsp->dev, "DRR1: 0x%04x\n",
  86. MCBSP_READ(mcbsp, DRR1));
  87. dev_dbg(mcbsp->dev, "DXR2: 0x%04x\n",
  88. MCBSP_READ(mcbsp, DXR2));
  89. dev_dbg(mcbsp->dev, "DXR1: 0x%04x\n",
  90. MCBSP_READ(mcbsp, DXR1));
  91. dev_dbg(mcbsp->dev, "SPCR2: 0x%04x\n",
  92. MCBSP_READ(mcbsp, SPCR2));
  93. dev_dbg(mcbsp->dev, "SPCR1: 0x%04x\n",
  94. MCBSP_READ(mcbsp, SPCR1));
  95. dev_dbg(mcbsp->dev, "RCR2: 0x%04x\n",
  96. MCBSP_READ(mcbsp, RCR2));
  97. dev_dbg(mcbsp->dev, "RCR1: 0x%04x\n",
  98. MCBSP_READ(mcbsp, RCR1));
  99. dev_dbg(mcbsp->dev, "XCR2: 0x%04x\n",
  100. MCBSP_READ(mcbsp, XCR2));
  101. dev_dbg(mcbsp->dev, "XCR1: 0x%04x\n",
  102. MCBSP_READ(mcbsp, XCR1));
  103. dev_dbg(mcbsp->dev, "SRGR2: 0x%04x\n",
  104. MCBSP_READ(mcbsp, SRGR2));
  105. dev_dbg(mcbsp->dev, "SRGR1: 0x%04x\n",
  106. MCBSP_READ(mcbsp, SRGR1));
  107. dev_dbg(mcbsp->dev, "PCR0: 0x%04x\n",
  108. MCBSP_READ(mcbsp, PCR0));
  109. dev_dbg(mcbsp->dev, "***********************\n");
  110. }
  111. static irqreturn_t omap_mcbsp_tx_irq_handler(int irq, void *dev_id)
  112. {
  113. struct omap_mcbsp *mcbsp_tx = dev_id;
  114. u16 irqst_spcr2;
  115. irqst_spcr2 = MCBSP_READ(mcbsp_tx, SPCR2);
  116. dev_dbg(mcbsp_tx->dev, "TX IRQ callback : 0x%x\n", irqst_spcr2);
  117. if (irqst_spcr2 & XSYNC_ERR) {
  118. dev_err(mcbsp_tx->dev, "TX Frame Sync Error! : 0x%x\n",
  119. irqst_spcr2);
  120. /* Writing zero to XSYNC_ERR clears the IRQ */
  121. MCBSP_WRITE(mcbsp_tx, SPCR2, MCBSP_READ_CACHE(mcbsp_tx, SPCR2));
  122. } else {
  123. complete(&mcbsp_tx->tx_irq_completion);
  124. }
  125. return IRQ_HANDLED;
  126. }
  127. static irqreturn_t omap_mcbsp_rx_irq_handler(int irq, void *dev_id)
  128. {
  129. struct omap_mcbsp *mcbsp_rx = dev_id;
  130. u16 irqst_spcr1;
  131. irqst_spcr1 = MCBSP_READ(mcbsp_rx, SPCR1);
  132. dev_dbg(mcbsp_rx->dev, "RX IRQ callback : 0x%x\n", irqst_spcr1);
  133. if (irqst_spcr1 & RSYNC_ERR) {
  134. dev_err(mcbsp_rx->dev, "RX Frame Sync Error! : 0x%x\n",
  135. irqst_spcr1);
  136. /* Writing zero to RSYNC_ERR clears the IRQ */
  137. MCBSP_WRITE(mcbsp_rx, SPCR1, MCBSP_READ_CACHE(mcbsp_rx, SPCR1));
  138. } else {
  139. complete(&mcbsp_rx->tx_irq_completion);
  140. }
  141. return IRQ_HANDLED;
  142. }
  143. static void omap_mcbsp_tx_dma_callback(int lch, u16 ch_status, void *data)
  144. {
  145. struct omap_mcbsp *mcbsp_dma_tx = data;
  146. dev_dbg(mcbsp_dma_tx->dev, "TX DMA callback : 0x%x\n",
  147. MCBSP_READ(mcbsp_dma_tx, SPCR2));
  148. /* We can free the channels */
  149. omap_free_dma(mcbsp_dma_tx->dma_tx_lch);
  150. mcbsp_dma_tx->dma_tx_lch = -1;
  151. complete(&mcbsp_dma_tx->tx_dma_completion);
  152. }
  153. static void omap_mcbsp_rx_dma_callback(int lch, u16 ch_status, void *data)
  154. {
  155. struct omap_mcbsp *mcbsp_dma_rx = data;
  156. dev_dbg(mcbsp_dma_rx->dev, "RX DMA callback : 0x%x\n",
  157. MCBSP_READ(mcbsp_dma_rx, SPCR2));
  158. /* We can free the channels */
  159. omap_free_dma(mcbsp_dma_rx->dma_rx_lch);
  160. mcbsp_dma_rx->dma_rx_lch = -1;
  161. complete(&mcbsp_dma_rx->rx_dma_completion);
  162. }
  163. /*
  164. * omap_mcbsp_config simply write a config to the
  165. * appropriate McBSP.
  166. * You either call this function or set the McBSP registers
  167. * by yourself before calling omap_mcbsp_start().
  168. */
  169. void omap_mcbsp_config(unsigned int id, const struct omap_mcbsp_reg_cfg *config)
  170. {
  171. struct omap_mcbsp *mcbsp;
  172. if (!omap_mcbsp_check_valid_id(id)) {
  173. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  174. return;
  175. }
  176. mcbsp = id_to_mcbsp_ptr(id);
  177. dev_dbg(mcbsp->dev, "Configuring McBSP%d phys_base: 0x%08lx\n",
  178. mcbsp->id, mcbsp->phys_base);
  179. /* We write the given config */
  180. MCBSP_WRITE(mcbsp, SPCR2, config->spcr2);
  181. MCBSP_WRITE(mcbsp, SPCR1, config->spcr1);
  182. MCBSP_WRITE(mcbsp, RCR2, config->rcr2);
  183. MCBSP_WRITE(mcbsp, RCR1, config->rcr1);
  184. MCBSP_WRITE(mcbsp, XCR2, config->xcr2);
  185. MCBSP_WRITE(mcbsp, XCR1, config->xcr1);
  186. MCBSP_WRITE(mcbsp, SRGR2, config->srgr2);
  187. MCBSP_WRITE(mcbsp, SRGR1, config->srgr1);
  188. MCBSP_WRITE(mcbsp, MCR2, config->mcr2);
  189. MCBSP_WRITE(mcbsp, MCR1, config->mcr1);
  190. MCBSP_WRITE(mcbsp, PCR0, config->pcr0);
  191. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  192. MCBSP_WRITE(mcbsp, XCCR, config->xccr);
  193. MCBSP_WRITE(mcbsp, RCCR, config->rccr);
  194. }
  195. }
  196. EXPORT_SYMBOL(omap_mcbsp_config);
  197. #ifdef CONFIG_ARCH_OMAP3
  198. static void omap_st_on(struct omap_mcbsp *mcbsp)
  199. {
  200. unsigned int w;
  201. /*
  202. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  203. * are enabled or sidetones start sounding ugly.
  204. */
  205. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  206. w &= ~(1 << (mcbsp->id - 2));
  207. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  208. /* Enable McBSP Sidetone */
  209. w = MCBSP_READ(mcbsp, SSELCR);
  210. MCBSP_WRITE(mcbsp, SSELCR, w | SIDETONEEN);
  211. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  212. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  213. /* Enable Sidetone from Sidetone Core */
  214. w = MCBSP_ST_READ(mcbsp, SSELCR);
  215. MCBSP_ST_WRITE(mcbsp, SSELCR, w | ST_SIDETONEEN);
  216. }
  217. static void omap_st_off(struct omap_mcbsp *mcbsp)
  218. {
  219. unsigned int w;
  220. w = MCBSP_ST_READ(mcbsp, SSELCR);
  221. MCBSP_ST_WRITE(mcbsp, SSELCR, w & ~(ST_SIDETONEEN));
  222. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  223. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w | ST_AUTOIDLE);
  224. w = MCBSP_READ(mcbsp, SSELCR);
  225. MCBSP_WRITE(mcbsp, SSELCR, w & ~(SIDETONEEN));
  226. w = cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  227. w |= 1 << (mcbsp->id - 2);
  228. cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  229. }
  230. static void omap_st_fir_write(struct omap_mcbsp *mcbsp, s16 *fir)
  231. {
  232. u16 val, i;
  233. val = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  234. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, val & ~(ST_AUTOIDLE));
  235. val = MCBSP_ST_READ(mcbsp, SSELCR);
  236. if (val & ST_COEFFWREN)
  237. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  238. MCBSP_ST_WRITE(mcbsp, SSELCR, val | ST_COEFFWREN);
  239. for (i = 0; i < 128; i++)
  240. MCBSP_ST_WRITE(mcbsp, SFIRCR, fir[i]);
  241. i = 0;
  242. val = MCBSP_ST_READ(mcbsp, SSELCR);
  243. while (!(val & ST_COEFFWRDONE) && (++i < 1000))
  244. val = MCBSP_ST_READ(mcbsp, SSELCR);
  245. MCBSP_ST_WRITE(mcbsp, SSELCR, val & ~(ST_COEFFWREN));
  246. if (i == 1000)
  247. dev_err(mcbsp->dev, "McBSP FIR load error!\n");
  248. }
  249. static void omap_st_chgain(struct omap_mcbsp *mcbsp)
  250. {
  251. u16 w;
  252. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  253. w = MCBSP_ST_READ(mcbsp, SYSCONFIG);
  254. MCBSP_ST_WRITE(mcbsp, SYSCONFIG, w & ~(ST_AUTOIDLE));
  255. w = MCBSP_ST_READ(mcbsp, SSELCR);
  256. MCBSP_ST_WRITE(mcbsp, SGAINCR, ST_CH0GAIN(st_data->ch0gain) | \
  257. ST_CH1GAIN(st_data->ch1gain));
  258. }
  259. int omap_st_set_chgain(unsigned int id, int channel, s16 chgain)
  260. {
  261. struct omap_mcbsp *mcbsp;
  262. struct omap_mcbsp_st_data *st_data;
  263. int ret = 0;
  264. if (!omap_mcbsp_check_valid_id(id)) {
  265. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  266. return -ENODEV;
  267. }
  268. mcbsp = id_to_mcbsp_ptr(id);
  269. st_data = mcbsp->st_data;
  270. if (!st_data)
  271. return -ENOENT;
  272. spin_lock_irq(&mcbsp->lock);
  273. if (channel == 0)
  274. st_data->ch0gain = chgain;
  275. else if (channel == 1)
  276. st_data->ch1gain = chgain;
  277. else
  278. ret = -EINVAL;
  279. if (st_data->enabled)
  280. omap_st_chgain(mcbsp);
  281. spin_unlock_irq(&mcbsp->lock);
  282. return ret;
  283. }
  284. EXPORT_SYMBOL(omap_st_set_chgain);
  285. int omap_st_get_chgain(unsigned int id, int channel, s16 *chgain)
  286. {
  287. struct omap_mcbsp *mcbsp;
  288. struct omap_mcbsp_st_data *st_data;
  289. int ret = 0;
  290. if (!omap_mcbsp_check_valid_id(id)) {
  291. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  292. return -ENODEV;
  293. }
  294. mcbsp = id_to_mcbsp_ptr(id);
  295. st_data = mcbsp->st_data;
  296. if (!st_data)
  297. return -ENOENT;
  298. spin_lock_irq(&mcbsp->lock);
  299. if (channel == 0)
  300. *chgain = st_data->ch0gain;
  301. else if (channel == 1)
  302. *chgain = st_data->ch1gain;
  303. else
  304. ret = -EINVAL;
  305. spin_unlock_irq(&mcbsp->lock);
  306. return ret;
  307. }
  308. EXPORT_SYMBOL(omap_st_get_chgain);
  309. static int omap_st_start(struct omap_mcbsp *mcbsp)
  310. {
  311. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  312. if (st_data && st_data->enabled && !st_data->running) {
  313. omap_st_fir_write(mcbsp, st_data->taps);
  314. omap_st_chgain(mcbsp);
  315. if (!mcbsp->free) {
  316. omap_st_on(mcbsp);
  317. st_data->running = 1;
  318. }
  319. }
  320. return 0;
  321. }
  322. int omap_st_enable(unsigned int id)
  323. {
  324. struct omap_mcbsp *mcbsp;
  325. struct omap_mcbsp_st_data *st_data;
  326. if (!omap_mcbsp_check_valid_id(id)) {
  327. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  328. return -ENODEV;
  329. }
  330. mcbsp = id_to_mcbsp_ptr(id);
  331. st_data = mcbsp->st_data;
  332. if (!st_data)
  333. return -ENODEV;
  334. spin_lock_irq(&mcbsp->lock);
  335. st_data->enabled = 1;
  336. omap_st_start(mcbsp);
  337. spin_unlock_irq(&mcbsp->lock);
  338. return 0;
  339. }
  340. EXPORT_SYMBOL(omap_st_enable);
  341. static int omap_st_stop(struct omap_mcbsp *mcbsp)
  342. {
  343. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  344. if (st_data && st_data->running) {
  345. if (!mcbsp->free) {
  346. omap_st_off(mcbsp);
  347. st_data->running = 0;
  348. }
  349. }
  350. return 0;
  351. }
  352. int omap_st_disable(unsigned int id)
  353. {
  354. struct omap_mcbsp *mcbsp;
  355. struct omap_mcbsp_st_data *st_data;
  356. int ret = 0;
  357. if (!omap_mcbsp_check_valid_id(id)) {
  358. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  359. return -ENODEV;
  360. }
  361. mcbsp = id_to_mcbsp_ptr(id);
  362. st_data = mcbsp->st_data;
  363. if (!st_data)
  364. return -ENODEV;
  365. spin_lock_irq(&mcbsp->lock);
  366. omap_st_stop(mcbsp);
  367. st_data->enabled = 0;
  368. spin_unlock_irq(&mcbsp->lock);
  369. return ret;
  370. }
  371. EXPORT_SYMBOL(omap_st_disable);
  372. int omap_st_is_enabled(unsigned int id)
  373. {
  374. struct omap_mcbsp *mcbsp;
  375. struct omap_mcbsp_st_data *st_data;
  376. if (!omap_mcbsp_check_valid_id(id)) {
  377. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  378. return -ENODEV;
  379. }
  380. mcbsp = id_to_mcbsp_ptr(id);
  381. st_data = mcbsp->st_data;
  382. if (!st_data)
  383. return -ENODEV;
  384. return st_data->enabled;
  385. }
  386. EXPORT_SYMBOL(omap_st_is_enabled);
  387. /*
  388. * omap_mcbsp_set_tx_threshold configures how to deal
  389. * with transmit threshold. the threshold value and handler can be
  390. * configure in here.
  391. */
  392. void omap_mcbsp_set_tx_threshold(unsigned int id, u16 threshold)
  393. {
  394. struct omap_mcbsp *mcbsp;
  395. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  396. return;
  397. if (!omap_mcbsp_check_valid_id(id)) {
  398. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  399. return;
  400. }
  401. mcbsp = id_to_mcbsp_ptr(id);
  402. MCBSP_WRITE(mcbsp, THRSH2, threshold);
  403. }
  404. EXPORT_SYMBOL(omap_mcbsp_set_tx_threshold);
  405. /*
  406. * omap_mcbsp_set_rx_threshold configures how to deal
  407. * with receive threshold. the threshold value and handler can be
  408. * configure in here.
  409. */
  410. void omap_mcbsp_set_rx_threshold(unsigned int id, u16 threshold)
  411. {
  412. struct omap_mcbsp *mcbsp;
  413. if (!cpu_is_omap34xx() && !cpu_is_omap44xx())
  414. return;
  415. if (!omap_mcbsp_check_valid_id(id)) {
  416. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  417. return;
  418. }
  419. mcbsp = id_to_mcbsp_ptr(id);
  420. MCBSP_WRITE(mcbsp, THRSH1, threshold);
  421. }
  422. EXPORT_SYMBOL(omap_mcbsp_set_rx_threshold);
  423. /*
  424. * omap_mcbsp_get_max_tx_thres just return the current configured
  425. * maximum threshold for transmission
  426. */
  427. u16 omap_mcbsp_get_max_tx_threshold(unsigned int id)
  428. {
  429. struct omap_mcbsp *mcbsp;
  430. if (!omap_mcbsp_check_valid_id(id)) {
  431. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  432. return -ENODEV;
  433. }
  434. mcbsp = id_to_mcbsp_ptr(id);
  435. return mcbsp->max_tx_thres;
  436. }
  437. EXPORT_SYMBOL(omap_mcbsp_get_max_tx_threshold);
  438. /*
  439. * omap_mcbsp_get_max_rx_thres just return the current configured
  440. * maximum threshold for reception
  441. */
  442. u16 omap_mcbsp_get_max_rx_threshold(unsigned int id)
  443. {
  444. struct omap_mcbsp *mcbsp;
  445. if (!omap_mcbsp_check_valid_id(id)) {
  446. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  447. return -ENODEV;
  448. }
  449. mcbsp = id_to_mcbsp_ptr(id);
  450. return mcbsp->max_rx_thres;
  451. }
  452. EXPORT_SYMBOL(omap_mcbsp_get_max_rx_threshold);
  453. u16 omap_mcbsp_get_fifo_size(unsigned int id)
  454. {
  455. struct omap_mcbsp *mcbsp;
  456. if (!omap_mcbsp_check_valid_id(id)) {
  457. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  458. return -ENODEV;
  459. }
  460. mcbsp = id_to_mcbsp_ptr(id);
  461. return mcbsp->pdata->buffer_size;
  462. }
  463. EXPORT_SYMBOL(omap_mcbsp_get_fifo_size);
  464. #define MCBSP2_FIFO_SIZE 0x500 /* 1024 + 256 locations */
  465. #define MCBSP1345_FIFO_SIZE 0x80 /* 128 locations */
  466. /*
  467. * omap_mcbsp_get_tx_delay returns the number of used slots in the McBSP FIFO
  468. */
  469. u16 omap_mcbsp_get_tx_delay(unsigned int id)
  470. {
  471. struct omap_mcbsp *mcbsp;
  472. u16 buffstat;
  473. if (!omap_mcbsp_check_valid_id(id)) {
  474. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  475. return -ENODEV;
  476. }
  477. mcbsp = id_to_mcbsp_ptr(id);
  478. /* Returns the number of free locations in the buffer */
  479. buffstat = MCBSP_READ(mcbsp, XBUFFSTAT);
  480. /* Number of slots are different in McBSP ports */
  481. if (mcbsp->id == 2)
  482. return MCBSP2_FIFO_SIZE - buffstat;
  483. else
  484. return MCBSP1345_FIFO_SIZE - buffstat;
  485. }
  486. EXPORT_SYMBOL(omap_mcbsp_get_tx_delay);
  487. /*
  488. * omap_mcbsp_get_rx_delay returns the number of free slots in the McBSP FIFO
  489. * to reach the threshold value (when the DMA will be triggered to read it)
  490. */
  491. u16 omap_mcbsp_get_rx_delay(unsigned int id)
  492. {
  493. struct omap_mcbsp *mcbsp;
  494. u16 buffstat, threshold;
  495. if (!omap_mcbsp_check_valid_id(id)) {
  496. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  497. return -ENODEV;
  498. }
  499. mcbsp = id_to_mcbsp_ptr(id);
  500. /* Returns the number of used locations in the buffer */
  501. buffstat = MCBSP_READ(mcbsp, RBUFFSTAT);
  502. /* RX threshold */
  503. threshold = MCBSP_READ(mcbsp, THRSH1);
  504. /* Return the number of location till we reach the threshold limit */
  505. if (threshold <= buffstat)
  506. return 0;
  507. else
  508. return threshold - buffstat;
  509. }
  510. EXPORT_SYMBOL(omap_mcbsp_get_rx_delay);
  511. /*
  512. * omap_mcbsp_get_dma_op_mode just return the current configured
  513. * operating mode for the mcbsp channel
  514. */
  515. int omap_mcbsp_get_dma_op_mode(unsigned int id)
  516. {
  517. struct omap_mcbsp *mcbsp;
  518. int dma_op_mode;
  519. if (!omap_mcbsp_check_valid_id(id)) {
  520. printk(KERN_ERR "%s: Invalid id (%u)\n", __func__, id + 1);
  521. return -ENODEV;
  522. }
  523. mcbsp = id_to_mcbsp_ptr(id);
  524. dma_op_mode = mcbsp->dma_op_mode;
  525. return dma_op_mode;
  526. }
  527. EXPORT_SYMBOL(omap_mcbsp_get_dma_op_mode);
  528. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp)
  529. {
  530. /*
  531. * Enable wakup behavior, smart idle and all wakeups
  532. * REVISIT: some wakeups may be unnecessary
  533. */
  534. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  535. u16 syscon;
  536. syscon = MCBSP_READ(mcbsp, SYSCON);
  537. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  538. if (mcbsp->dma_op_mode == MCBSP_DMA_MODE_THRESHOLD) {
  539. syscon |= (ENAWAKEUP | SIDLEMODE(0x02) |
  540. CLOCKACTIVITY(0x02));
  541. MCBSP_WRITE(mcbsp, WAKEUPEN, XRDYEN | RRDYEN);
  542. } else {
  543. syscon |= SIDLEMODE(0x01);
  544. }
  545. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  546. }
  547. }
  548. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp)
  549. {
  550. /*
  551. * Disable wakup behavior, smart idle and all wakeups
  552. */
  553. if (cpu_is_omap34xx() || cpu_is_omap44xx()) {
  554. u16 syscon;
  555. syscon = MCBSP_READ(mcbsp, SYSCON);
  556. syscon &= ~(ENAWAKEUP | SIDLEMODE(0x03) | CLOCKACTIVITY(0x03));
  557. /*
  558. * HW bug workaround - If no_idle mode is taken, we need to
  559. * go to smart_idle before going to always_idle, or the
  560. * device will not hit retention anymore.
  561. */
  562. syscon |= SIDLEMODE(0x02);
  563. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  564. syscon &= ~(SIDLEMODE(0x03));
  565. MCBSP_WRITE(mcbsp, SYSCON, syscon);
  566. MCBSP_WRITE(mcbsp, WAKEUPEN, 0);
  567. }
  568. }
  569. #else
  570. static inline void omap34xx_mcbsp_request(struct omap_mcbsp *mcbsp) {}
  571. static inline void omap34xx_mcbsp_free(struct omap_mcbsp *mcbsp) {}
  572. static inline void omap_st_start(struct omap_mcbsp *mcbsp) {}
  573. static inline void omap_st_stop(struct omap_mcbsp *mcbsp) {}
  574. #endif
  575. /*
  576. * We can choose between IRQ based or polled IO.
  577. * This needs to be called before omap_mcbsp_request().
  578. */
  579. int omap_mcbsp_set_io_type(unsigned int id, omap_mcbsp_io_type_t io_type)
  580. {
  581. struct omap_mcbsp *mcbsp;
  582. if (!omap_mcbsp_check_valid_id(id)) {
  583. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  584. return -ENODEV;
  585. }
  586. mcbsp = id_to_mcbsp_ptr(id);
  587. spin_lock(&mcbsp->lock);
  588. if (!mcbsp->free) {
  589. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  590. mcbsp->id);
  591. spin_unlock(&mcbsp->lock);
  592. return -EINVAL;
  593. }
  594. mcbsp->io_type = io_type;
  595. spin_unlock(&mcbsp->lock);
  596. return 0;
  597. }
  598. EXPORT_SYMBOL(omap_mcbsp_set_io_type);
  599. int omap_mcbsp_request(unsigned int id)
  600. {
  601. struct omap_mcbsp *mcbsp;
  602. void *reg_cache;
  603. int err;
  604. if (!omap_mcbsp_check_valid_id(id)) {
  605. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  606. return -ENODEV;
  607. }
  608. mcbsp = id_to_mcbsp_ptr(id);
  609. reg_cache = kzalloc(omap_mcbsp_cache_size, GFP_KERNEL);
  610. if (!reg_cache) {
  611. return -ENOMEM;
  612. }
  613. spin_lock(&mcbsp->lock);
  614. if (!mcbsp->free) {
  615. dev_err(mcbsp->dev, "McBSP%d is currently in use\n",
  616. mcbsp->id);
  617. err = -EBUSY;
  618. goto err_kfree;
  619. }
  620. mcbsp->free = 0;
  621. mcbsp->reg_cache = reg_cache;
  622. spin_unlock(&mcbsp->lock);
  623. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->request)
  624. mcbsp->pdata->ops->request(id);
  625. clk_enable(mcbsp->iclk);
  626. clk_enable(mcbsp->fclk);
  627. /* Do procedure specific to omap34xx arch, if applicable */
  628. omap34xx_mcbsp_request(mcbsp);
  629. /*
  630. * Make sure that transmitter, receiver and sample-rate generator are
  631. * not running before activating IRQs.
  632. */
  633. MCBSP_WRITE(mcbsp, SPCR1, 0);
  634. MCBSP_WRITE(mcbsp, SPCR2, 0);
  635. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  636. /* We need to get IRQs here */
  637. init_completion(&mcbsp->tx_irq_completion);
  638. err = request_irq(mcbsp->tx_irq, omap_mcbsp_tx_irq_handler,
  639. 0, "McBSP", (void *)mcbsp);
  640. if (err != 0) {
  641. dev_err(mcbsp->dev, "Unable to request TX IRQ %d "
  642. "for McBSP%d\n", mcbsp->tx_irq,
  643. mcbsp->id);
  644. goto err_clk_disable;
  645. }
  646. if (mcbsp->rx_irq) {
  647. init_completion(&mcbsp->rx_irq_completion);
  648. err = request_irq(mcbsp->rx_irq,
  649. omap_mcbsp_rx_irq_handler,
  650. 0, "McBSP", (void *)mcbsp);
  651. if (err != 0) {
  652. dev_err(mcbsp->dev, "Unable to request RX IRQ %d "
  653. "for McBSP%d\n", mcbsp->rx_irq,
  654. mcbsp->id);
  655. goto err_free_irq;
  656. }
  657. }
  658. }
  659. return 0;
  660. err_free_irq:
  661. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  662. err_clk_disable:
  663. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  664. mcbsp->pdata->ops->free(id);
  665. /* Do procedure specific to omap34xx arch, if applicable */
  666. omap34xx_mcbsp_free(mcbsp);
  667. clk_disable(mcbsp->fclk);
  668. clk_disable(mcbsp->iclk);
  669. spin_lock(&mcbsp->lock);
  670. mcbsp->free = 1;
  671. mcbsp->reg_cache = NULL;
  672. err_kfree:
  673. spin_unlock(&mcbsp->lock);
  674. kfree(reg_cache);
  675. return err;
  676. }
  677. EXPORT_SYMBOL(omap_mcbsp_request);
  678. void omap_mcbsp_free(unsigned int id)
  679. {
  680. struct omap_mcbsp *mcbsp;
  681. void *reg_cache;
  682. if (!omap_mcbsp_check_valid_id(id)) {
  683. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  684. return;
  685. }
  686. mcbsp = id_to_mcbsp_ptr(id);
  687. if (mcbsp->pdata && mcbsp->pdata->ops && mcbsp->pdata->ops->free)
  688. mcbsp->pdata->ops->free(id);
  689. /* Do procedure specific to omap34xx arch, if applicable */
  690. omap34xx_mcbsp_free(mcbsp);
  691. clk_disable(mcbsp->fclk);
  692. clk_disable(mcbsp->iclk);
  693. if (mcbsp->io_type == OMAP_MCBSP_IRQ_IO) {
  694. /* Free IRQs */
  695. if (mcbsp->rx_irq)
  696. free_irq(mcbsp->rx_irq, (void *)mcbsp);
  697. free_irq(mcbsp->tx_irq, (void *)mcbsp);
  698. }
  699. reg_cache = mcbsp->reg_cache;
  700. spin_lock(&mcbsp->lock);
  701. if (mcbsp->free)
  702. dev_err(mcbsp->dev, "McBSP%d was not reserved\n", mcbsp->id);
  703. else
  704. mcbsp->free = 1;
  705. mcbsp->reg_cache = NULL;
  706. spin_unlock(&mcbsp->lock);
  707. if (reg_cache)
  708. kfree(reg_cache);
  709. }
  710. EXPORT_SYMBOL(omap_mcbsp_free);
  711. /*
  712. * Here we start the McBSP, by enabling transmitter, receiver or both.
  713. * If no transmitter or receiver is active prior calling, then sample-rate
  714. * generator and frame sync are started.
  715. */
  716. void omap_mcbsp_start(unsigned int id, int tx, int rx)
  717. {
  718. struct omap_mcbsp *mcbsp;
  719. int idle;
  720. u16 w;
  721. if (!omap_mcbsp_check_valid_id(id)) {
  722. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  723. return;
  724. }
  725. mcbsp = id_to_mcbsp_ptr(id);
  726. if (cpu_is_omap34xx())
  727. omap_st_start(mcbsp);
  728. mcbsp->rx_word_length = (MCBSP_READ_CACHE(mcbsp, RCR1) >> 5) & 0x7;
  729. mcbsp->tx_word_length = (MCBSP_READ_CACHE(mcbsp, XCR1) >> 5) & 0x7;
  730. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  731. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  732. if (idle) {
  733. /* Start the sample generator */
  734. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  735. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 6));
  736. }
  737. /* Enable transmitter and receiver */
  738. tx &= 1;
  739. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  740. MCBSP_WRITE(mcbsp, SPCR2, w | tx);
  741. rx &= 1;
  742. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  743. MCBSP_WRITE(mcbsp, SPCR1, w | rx);
  744. /*
  745. * Worst case: CLKSRG*2 = 8000khz: (1/8000) * 2 * 2 usec
  746. * REVISIT: 100us may give enough time for two CLKSRG, however
  747. * due to some unknown PM related, clock gating etc. reason it
  748. * is now at 500us.
  749. */
  750. udelay(500);
  751. if (idle) {
  752. /* Start frame sync */
  753. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  754. MCBSP_WRITE(mcbsp, SPCR2, w | (1 << 7));
  755. }
  756. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  757. /* Release the transmitter and receiver */
  758. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  759. w &= ~(tx ? XDISABLE : 0);
  760. MCBSP_WRITE(mcbsp, XCCR, w);
  761. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  762. w &= ~(rx ? RDISABLE : 0);
  763. MCBSP_WRITE(mcbsp, RCCR, w);
  764. }
  765. /* Dump McBSP Regs */
  766. omap_mcbsp_dump_reg(id);
  767. }
  768. EXPORT_SYMBOL(omap_mcbsp_start);
  769. void omap_mcbsp_stop(unsigned int id, int tx, int rx)
  770. {
  771. struct omap_mcbsp *mcbsp;
  772. int idle;
  773. u16 w;
  774. if (!omap_mcbsp_check_valid_id(id)) {
  775. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  776. return;
  777. }
  778. mcbsp = id_to_mcbsp_ptr(id);
  779. /* Reset transmitter */
  780. tx &= 1;
  781. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  782. w = MCBSP_READ_CACHE(mcbsp, XCCR);
  783. w |= (tx ? XDISABLE : 0);
  784. MCBSP_WRITE(mcbsp, XCCR, w);
  785. }
  786. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  787. MCBSP_WRITE(mcbsp, SPCR2, w & ~tx);
  788. /* Reset receiver */
  789. rx &= 1;
  790. if (cpu_is_omap2430() || cpu_is_omap34xx() || cpu_is_omap44xx()) {
  791. w = MCBSP_READ_CACHE(mcbsp, RCCR);
  792. w |= (rx ? RDISABLE : 0);
  793. MCBSP_WRITE(mcbsp, RCCR, w);
  794. }
  795. w = MCBSP_READ_CACHE(mcbsp, SPCR1);
  796. MCBSP_WRITE(mcbsp, SPCR1, w & ~rx);
  797. idle = !((MCBSP_READ_CACHE(mcbsp, SPCR2) |
  798. MCBSP_READ_CACHE(mcbsp, SPCR1)) & 1);
  799. if (idle) {
  800. /* Reset the sample rate generator */
  801. w = MCBSP_READ_CACHE(mcbsp, SPCR2);
  802. MCBSP_WRITE(mcbsp, SPCR2, w & ~(1 << 6));
  803. }
  804. if (cpu_is_omap34xx())
  805. omap_st_stop(mcbsp);
  806. }
  807. EXPORT_SYMBOL(omap_mcbsp_stop);
  808. /* polled mcbsp i/o operations */
  809. int omap_mcbsp_pollwrite(unsigned int id, u16 buf)
  810. {
  811. struct omap_mcbsp *mcbsp;
  812. if (!omap_mcbsp_check_valid_id(id)) {
  813. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  814. return -ENODEV;
  815. }
  816. mcbsp = id_to_mcbsp_ptr(id);
  817. MCBSP_WRITE(mcbsp, DXR1, buf);
  818. /* if frame sync error - clear the error */
  819. if (MCBSP_READ(mcbsp, SPCR2) & XSYNC_ERR) {
  820. /* clear error */
  821. MCBSP_WRITE(mcbsp, SPCR2, MCBSP_READ_CACHE(mcbsp, SPCR2));
  822. /* resend */
  823. return -1;
  824. } else {
  825. /* wait for transmit confirmation */
  826. int attemps = 0;
  827. while (!(MCBSP_READ(mcbsp, SPCR2) & XRDY)) {
  828. if (attemps++ > 1000) {
  829. MCBSP_WRITE(mcbsp, SPCR2,
  830. MCBSP_READ_CACHE(mcbsp, SPCR2) &
  831. (~XRST));
  832. udelay(10);
  833. MCBSP_WRITE(mcbsp, SPCR2,
  834. MCBSP_READ_CACHE(mcbsp, SPCR2) |
  835. (XRST));
  836. udelay(10);
  837. dev_err(mcbsp->dev, "Could not write to"
  838. " McBSP%d Register\n", mcbsp->id);
  839. return -2;
  840. }
  841. }
  842. }
  843. return 0;
  844. }
  845. EXPORT_SYMBOL(omap_mcbsp_pollwrite);
  846. int omap_mcbsp_pollread(unsigned int id, u16 *buf)
  847. {
  848. struct omap_mcbsp *mcbsp;
  849. if (!omap_mcbsp_check_valid_id(id)) {
  850. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  851. return -ENODEV;
  852. }
  853. mcbsp = id_to_mcbsp_ptr(id);
  854. /* if frame sync error - clear the error */
  855. if (MCBSP_READ(mcbsp, SPCR1) & RSYNC_ERR) {
  856. /* clear error */
  857. MCBSP_WRITE(mcbsp, SPCR1, MCBSP_READ_CACHE(mcbsp, SPCR1));
  858. /* resend */
  859. return -1;
  860. } else {
  861. /* wait for recieve confirmation */
  862. int attemps = 0;
  863. while (!(MCBSP_READ(mcbsp, SPCR1) & RRDY)) {
  864. if (attemps++ > 1000) {
  865. MCBSP_WRITE(mcbsp, SPCR1,
  866. MCBSP_READ_CACHE(mcbsp, SPCR1) &
  867. (~RRST));
  868. udelay(10);
  869. MCBSP_WRITE(mcbsp, SPCR1,
  870. MCBSP_READ_CACHE(mcbsp, SPCR1) |
  871. (RRST));
  872. udelay(10);
  873. dev_err(mcbsp->dev, "Could not read from"
  874. " McBSP%d Register\n", mcbsp->id);
  875. return -2;
  876. }
  877. }
  878. }
  879. *buf = MCBSP_READ(mcbsp, DRR1);
  880. return 0;
  881. }
  882. EXPORT_SYMBOL(omap_mcbsp_pollread);
  883. /*
  884. * IRQ based word transmission.
  885. */
  886. void omap_mcbsp_xmit_word(unsigned int id, u32 word)
  887. {
  888. struct omap_mcbsp *mcbsp;
  889. omap_mcbsp_word_length word_length;
  890. if (!omap_mcbsp_check_valid_id(id)) {
  891. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  892. return;
  893. }
  894. mcbsp = id_to_mcbsp_ptr(id);
  895. word_length = mcbsp->tx_word_length;
  896. wait_for_completion(&mcbsp->tx_irq_completion);
  897. if (word_length > OMAP_MCBSP_WORD_16)
  898. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  899. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  900. }
  901. EXPORT_SYMBOL(omap_mcbsp_xmit_word);
  902. u32 omap_mcbsp_recv_word(unsigned int id)
  903. {
  904. struct omap_mcbsp *mcbsp;
  905. u16 word_lsb, word_msb = 0;
  906. omap_mcbsp_word_length word_length;
  907. if (!omap_mcbsp_check_valid_id(id)) {
  908. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  909. return -ENODEV;
  910. }
  911. mcbsp = id_to_mcbsp_ptr(id);
  912. word_length = mcbsp->rx_word_length;
  913. wait_for_completion(&mcbsp->rx_irq_completion);
  914. if (word_length > OMAP_MCBSP_WORD_16)
  915. word_msb = MCBSP_READ(mcbsp, DRR2);
  916. word_lsb = MCBSP_READ(mcbsp, DRR1);
  917. return (word_lsb | (word_msb << 16));
  918. }
  919. EXPORT_SYMBOL(omap_mcbsp_recv_word);
  920. int omap_mcbsp_spi_master_xmit_word_poll(unsigned int id, u32 word)
  921. {
  922. struct omap_mcbsp *mcbsp;
  923. omap_mcbsp_word_length tx_word_length;
  924. omap_mcbsp_word_length rx_word_length;
  925. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  926. if (!omap_mcbsp_check_valid_id(id)) {
  927. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  928. return -ENODEV;
  929. }
  930. mcbsp = id_to_mcbsp_ptr(id);
  931. tx_word_length = mcbsp->tx_word_length;
  932. rx_word_length = mcbsp->rx_word_length;
  933. if (tx_word_length != rx_word_length)
  934. return -EINVAL;
  935. /* First we wait for the transmitter to be ready */
  936. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  937. while (!(spcr2 & XRDY)) {
  938. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  939. if (attempts++ > 1000) {
  940. /* We must reset the transmitter */
  941. MCBSP_WRITE(mcbsp, SPCR2,
  942. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  943. udelay(10);
  944. MCBSP_WRITE(mcbsp, SPCR2,
  945. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  946. udelay(10);
  947. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  948. "ready\n", mcbsp->id);
  949. return -EAGAIN;
  950. }
  951. }
  952. /* Now we can push the data */
  953. if (tx_word_length > OMAP_MCBSP_WORD_16)
  954. MCBSP_WRITE(mcbsp, DXR2, word >> 16);
  955. MCBSP_WRITE(mcbsp, DXR1, word & 0xffff);
  956. /* We wait for the receiver to be ready */
  957. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  958. while (!(spcr1 & RRDY)) {
  959. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  960. if (attempts++ > 1000) {
  961. /* We must reset the receiver */
  962. MCBSP_WRITE(mcbsp, SPCR1,
  963. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  964. udelay(10);
  965. MCBSP_WRITE(mcbsp, SPCR1,
  966. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  967. udelay(10);
  968. dev_err(mcbsp->dev, "McBSP%d receiver not "
  969. "ready\n", mcbsp->id);
  970. return -EAGAIN;
  971. }
  972. }
  973. /* Receiver is ready, let's read the dummy data */
  974. if (rx_word_length > OMAP_MCBSP_WORD_16)
  975. word_msb = MCBSP_READ(mcbsp, DRR2);
  976. word_lsb = MCBSP_READ(mcbsp, DRR1);
  977. return 0;
  978. }
  979. EXPORT_SYMBOL(omap_mcbsp_spi_master_xmit_word_poll);
  980. int omap_mcbsp_spi_master_recv_word_poll(unsigned int id, u32 *word)
  981. {
  982. struct omap_mcbsp *mcbsp;
  983. u32 clock_word = 0;
  984. omap_mcbsp_word_length tx_word_length;
  985. omap_mcbsp_word_length rx_word_length;
  986. u16 spcr2, spcr1, attempts = 0, word_lsb, word_msb = 0;
  987. if (!omap_mcbsp_check_valid_id(id)) {
  988. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  989. return -ENODEV;
  990. }
  991. mcbsp = id_to_mcbsp_ptr(id);
  992. tx_word_length = mcbsp->tx_word_length;
  993. rx_word_length = mcbsp->rx_word_length;
  994. if (tx_word_length != rx_word_length)
  995. return -EINVAL;
  996. /* First we wait for the transmitter to be ready */
  997. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  998. while (!(spcr2 & XRDY)) {
  999. spcr2 = MCBSP_READ(mcbsp, SPCR2);
  1000. if (attempts++ > 1000) {
  1001. /* We must reset the transmitter */
  1002. MCBSP_WRITE(mcbsp, SPCR2,
  1003. MCBSP_READ_CACHE(mcbsp, SPCR2) & (~XRST));
  1004. udelay(10);
  1005. MCBSP_WRITE(mcbsp, SPCR2,
  1006. MCBSP_READ_CACHE(mcbsp, SPCR2) | XRST);
  1007. udelay(10);
  1008. dev_err(mcbsp->dev, "McBSP%d transmitter not "
  1009. "ready\n", mcbsp->id);
  1010. return -EAGAIN;
  1011. }
  1012. }
  1013. /* We first need to enable the bus clock */
  1014. if (tx_word_length > OMAP_MCBSP_WORD_16)
  1015. MCBSP_WRITE(mcbsp, DXR2, clock_word >> 16);
  1016. MCBSP_WRITE(mcbsp, DXR1, clock_word & 0xffff);
  1017. /* We wait for the receiver to be ready */
  1018. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1019. while (!(spcr1 & RRDY)) {
  1020. spcr1 = MCBSP_READ(mcbsp, SPCR1);
  1021. if (attempts++ > 1000) {
  1022. /* We must reset the receiver */
  1023. MCBSP_WRITE(mcbsp, SPCR1,
  1024. MCBSP_READ_CACHE(mcbsp, SPCR1) & (~RRST));
  1025. udelay(10);
  1026. MCBSP_WRITE(mcbsp, SPCR1,
  1027. MCBSP_READ_CACHE(mcbsp, SPCR1) | RRST);
  1028. udelay(10);
  1029. dev_err(mcbsp->dev, "McBSP%d receiver not "
  1030. "ready\n", mcbsp->id);
  1031. return -EAGAIN;
  1032. }
  1033. }
  1034. /* Receiver is ready, there is something for us */
  1035. if (rx_word_length > OMAP_MCBSP_WORD_16)
  1036. word_msb = MCBSP_READ(mcbsp, DRR2);
  1037. word_lsb = MCBSP_READ(mcbsp, DRR1);
  1038. word[0] = (word_lsb | (word_msb << 16));
  1039. return 0;
  1040. }
  1041. EXPORT_SYMBOL(omap_mcbsp_spi_master_recv_word_poll);
  1042. /*
  1043. * Simple DMA based buffer rx/tx routines.
  1044. * Nothing fancy, just a single buffer tx/rx through DMA.
  1045. * The DMA resources are released once the transfer is done.
  1046. * For anything fancier, you should use your own customized DMA
  1047. * routines and callbacks.
  1048. */
  1049. int omap_mcbsp_xmit_buffer(unsigned int id, dma_addr_t buffer,
  1050. unsigned int length)
  1051. {
  1052. struct omap_mcbsp *mcbsp;
  1053. int dma_tx_ch;
  1054. int src_port = 0;
  1055. int dest_port = 0;
  1056. int sync_dev = 0;
  1057. if (!omap_mcbsp_check_valid_id(id)) {
  1058. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1059. return -ENODEV;
  1060. }
  1061. mcbsp = id_to_mcbsp_ptr(id);
  1062. if (omap_request_dma(mcbsp->dma_tx_sync, "McBSP TX",
  1063. omap_mcbsp_tx_dma_callback,
  1064. mcbsp,
  1065. &dma_tx_ch)) {
  1066. dev_err(mcbsp->dev, " Unable to request DMA channel for "
  1067. "McBSP%d TX. Trying IRQ based TX\n",
  1068. mcbsp->id);
  1069. return -EAGAIN;
  1070. }
  1071. mcbsp->dma_tx_lch = dma_tx_ch;
  1072. dev_err(mcbsp->dev, "McBSP%d TX DMA on channel %d\n", mcbsp->id,
  1073. dma_tx_ch);
  1074. init_completion(&mcbsp->tx_dma_completion);
  1075. if (cpu_class_is_omap1()) {
  1076. src_port = OMAP_DMA_PORT_TIPB;
  1077. dest_port = OMAP_DMA_PORT_EMIFF;
  1078. }
  1079. if (cpu_class_is_omap2())
  1080. sync_dev = mcbsp->dma_tx_sync;
  1081. omap_set_dma_transfer_params(mcbsp->dma_tx_lch,
  1082. OMAP_DMA_DATA_TYPE_S16,
  1083. length >> 1, 1,
  1084. OMAP_DMA_SYNC_ELEMENT,
  1085. sync_dev, 0);
  1086. omap_set_dma_dest_params(mcbsp->dma_tx_lch,
  1087. src_port,
  1088. OMAP_DMA_AMODE_CONSTANT,
  1089. mcbsp->phys_base + OMAP_MCBSP_REG_DXR1,
  1090. 0, 0);
  1091. omap_set_dma_src_params(mcbsp->dma_tx_lch,
  1092. dest_port,
  1093. OMAP_DMA_AMODE_POST_INC,
  1094. buffer,
  1095. 0, 0);
  1096. omap_start_dma(mcbsp->dma_tx_lch);
  1097. wait_for_completion(&mcbsp->tx_dma_completion);
  1098. return 0;
  1099. }
  1100. EXPORT_SYMBOL(omap_mcbsp_xmit_buffer);
  1101. int omap_mcbsp_recv_buffer(unsigned int id, dma_addr_t buffer,
  1102. unsigned int length)
  1103. {
  1104. struct omap_mcbsp *mcbsp;
  1105. int dma_rx_ch;
  1106. int src_port = 0;
  1107. int dest_port = 0;
  1108. int sync_dev = 0;
  1109. if (!omap_mcbsp_check_valid_id(id)) {
  1110. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1111. return -ENODEV;
  1112. }
  1113. mcbsp = id_to_mcbsp_ptr(id);
  1114. if (omap_request_dma(mcbsp->dma_rx_sync, "McBSP RX",
  1115. omap_mcbsp_rx_dma_callback,
  1116. mcbsp,
  1117. &dma_rx_ch)) {
  1118. dev_err(mcbsp->dev, "Unable to request DMA channel for "
  1119. "McBSP%d RX. Trying IRQ based RX\n",
  1120. mcbsp->id);
  1121. return -EAGAIN;
  1122. }
  1123. mcbsp->dma_rx_lch = dma_rx_ch;
  1124. dev_err(mcbsp->dev, "McBSP%d RX DMA on channel %d\n", mcbsp->id,
  1125. dma_rx_ch);
  1126. init_completion(&mcbsp->rx_dma_completion);
  1127. if (cpu_class_is_omap1()) {
  1128. src_port = OMAP_DMA_PORT_TIPB;
  1129. dest_port = OMAP_DMA_PORT_EMIFF;
  1130. }
  1131. if (cpu_class_is_omap2())
  1132. sync_dev = mcbsp->dma_rx_sync;
  1133. omap_set_dma_transfer_params(mcbsp->dma_rx_lch,
  1134. OMAP_DMA_DATA_TYPE_S16,
  1135. length >> 1, 1,
  1136. OMAP_DMA_SYNC_ELEMENT,
  1137. sync_dev, 0);
  1138. omap_set_dma_src_params(mcbsp->dma_rx_lch,
  1139. src_port,
  1140. OMAP_DMA_AMODE_CONSTANT,
  1141. mcbsp->phys_base + OMAP_MCBSP_REG_DRR1,
  1142. 0, 0);
  1143. omap_set_dma_dest_params(mcbsp->dma_rx_lch,
  1144. dest_port,
  1145. OMAP_DMA_AMODE_POST_INC,
  1146. buffer,
  1147. 0, 0);
  1148. omap_start_dma(mcbsp->dma_rx_lch);
  1149. wait_for_completion(&mcbsp->rx_dma_completion);
  1150. return 0;
  1151. }
  1152. EXPORT_SYMBOL(omap_mcbsp_recv_buffer);
  1153. /*
  1154. * SPI wrapper.
  1155. * Since SPI setup is much simpler than the generic McBSP one,
  1156. * this wrapper just need an omap_mcbsp_spi_cfg structure as an input.
  1157. * Once this is done, you can call omap_mcbsp_start().
  1158. */
  1159. void omap_mcbsp_set_spi_mode(unsigned int id,
  1160. const struct omap_mcbsp_spi_cfg *spi_cfg)
  1161. {
  1162. struct omap_mcbsp *mcbsp;
  1163. struct omap_mcbsp_reg_cfg mcbsp_cfg;
  1164. if (!omap_mcbsp_check_valid_id(id)) {
  1165. printk(KERN_ERR "%s: Invalid id (%d)\n", __func__, id + 1);
  1166. return;
  1167. }
  1168. mcbsp = id_to_mcbsp_ptr(id);
  1169. memset(&mcbsp_cfg, 0, sizeof(struct omap_mcbsp_reg_cfg));
  1170. /* SPI has only one frame */
  1171. mcbsp_cfg.rcr1 |= (RWDLEN1(spi_cfg->word_length) | RFRLEN1(0));
  1172. mcbsp_cfg.xcr1 |= (XWDLEN1(spi_cfg->word_length) | XFRLEN1(0));
  1173. /* Clock stop mode */
  1174. if (spi_cfg->clk_stp_mode == OMAP_MCBSP_CLK_STP_MODE_NO_DELAY)
  1175. mcbsp_cfg.spcr1 |= (1 << 12);
  1176. else
  1177. mcbsp_cfg.spcr1 |= (3 << 11);
  1178. /* Set clock parities */
  1179. if (spi_cfg->rx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1180. mcbsp_cfg.pcr0 |= CLKRP;
  1181. else
  1182. mcbsp_cfg.pcr0 &= ~CLKRP;
  1183. if (spi_cfg->tx_clock_polarity == OMAP_MCBSP_CLK_RISING)
  1184. mcbsp_cfg.pcr0 &= ~CLKXP;
  1185. else
  1186. mcbsp_cfg.pcr0 |= CLKXP;
  1187. /* Set SCLKME to 0 and CLKSM to 1 */
  1188. mcbsp_cfg.pcr0 &= ~SCLKME;
  1189. mcbsp_cfg.srgr2 |= CLKSM;
  1190. /* Set FSXP */
  1191. if (spi_cfg->fsx_polarity == OMAP_MCBSP_FS_ACTIVE_HIGH)
  1192. mcbsp_cfg.pcr0 &= ~FSXP;
  1193. else
  1194. mcbsp_cfg.pcr0 |= FSXP;
  1195. if (spi_cfg->spi_mode == OMAP_MCBSP_SPI_MASTER) {
  1196. mcbsp_cfg.pcr0 |= CLKXM;
  1197. mcbsp_cfg.srgr1 |= CLKGDV(spi_cfg->clk_div - 1);
  1198. mcbsp_cfg.pcr0 |= FSXM;
  1199. mcbsp_cfg.srgr2 &= ~FSGM;
  1200. mcbsp_cfg.xcr2 |= XDATDLY(1);
  1201. mcbsp_cfg.rcr2 |= RDATDLY(1);
  1202. } else {
  1203. mcbsp_cfg.pcr0 &= ~CLKXM;
  1204. mcbsp_cfg.srgr1 |= CLKGDV(1);
  1205. mcbsp_cfg.pcr0 &= ~FSXM;
  1206. mcbsp_cfg.xcr2 &= ~XDATDLY(3);
  1207. mcbsp_cfg.rcr2 &= ~RDATDLY(3);
  1208. }
  1209. mcbsp_cfg.xcr2 &= ~XPHASE;
  1210. mcbsp_cfg.rcr2 &= ~RPHASE;
  1211. omap_mcbsp_config(id, &mcbsp_cfg);
  1212. }
  1213. EXPORT_SYMBOL(omap_mcbsp_set_spi_mode);
  1214. #ifdef CONFIG_ARCH_OMAP3
  1215. #define max_thres(m) (mcbsp->pdata->buffer_size)
  1216. #define valid_threshold(m, val) ((val) <= max_thres(m))
  1217. #define THRESHOLD_PROP_BUILDER(prop) \
  1218. static ssize_t prop##_show(struct device *dev, \
  1219. struct device_attribute *attr, char *buf) \
  1220. { \
  1221. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1222. \
  1223. return sprintf(buf, "%u\n", mcbsp->prop); \
  1224. } \
  1225. \
  1226. static ssize_t prop##_store(struct device *dev, \
  1227. struct device_attribute *attr, \
  1228. const char *buf, size_t size) \
  1229. { \
  1230. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev); \
  1231. unsigned long val; \
  1232. int status; \
  1233. \
  1234. status = strict_strtoul(buf, 0, &val); \
  1235. if (status) \
  1236. return status; \
  1237. \
  1238. if (!valid_threshold(mcbsp, val)) \
  1239. return -EDOM; \
  1240. \
  1241. mcbsp->prop = val; \
  1242. return size; \
  1243. } \
  1244. \
  1245. static DEVICE_ATTR(prop, 0644, prop##_show, prop##_store);
  1246. THRESHOLD_PROP_BUILDER(max_tx_thres);
  1247. THRESHOLD_PROP_BUILDER(max_rx_thres);
  1248. static const char *dma_op_modes[] = {
  1249. "element", "threshold", "frame",
  1250. };
  1251. static ssize_t dma_op_mode_show(struct device *dev,
  1252. struct device_attribute *attr, char *buf)
  1253. {
  1254. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1255. int dma_op_mode, i = 0;
  1256. ssize_t len = 0;
  1257. const char * const *s;
  1258. dma_op_mode = mcbsp->dma_op_mode;
  1259. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++) {
  1260. if (dma_op_mode == i)
  1261. len += sprintf(buf + len, "[%s] ", *s);
  1262. else
  1263. len += sprintf(buf + len, "%s ", *s);
  1264. }
  1265. len += sprintf(buf + len, "\n");
  1266. return len;
  1267. }
  1268. static ssize_t dma_op_mode_store(struct device *dev,
  1269. struct device_attribute *attr,
  1270. const char *buf, size_t size)
  1271. {
  1272. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1273. const char * const *s;
  1274. int i = 0;
  1275. for (s = &dma_op_modes[i]; i < ARRAY_SIZE(dma_op_modes); s++, i++)
  1276. if (sysfs_streq(buf, *s))
  1277. break;
  1278. if (i == ARRAY_SIZE(dma_op_modes))
  1279. return -EINVAL;
  1280. spin_lock_irq(&mcbsp->lock);
  1281. if (!mcbsp->free) {
  1282. size = -EBUSY;
  1283. goto unlock;
  1284. }
  1285. mcbsp->dma_op_mode = i;
  1286. unlock:
  1287. spin_unlock_irq(&mcbsp->lock);
  1288. return size;
  1289. }
  1290. static DEVICE_ATTR(dma_op_mode, 0644, dma_op_mode_show, dma_op_mode_store);
  1291. static ssize_t st_taps_show(struct device *dev,
  1292. struct device_attribute *attr, char *buf)
  1293. {
  1294. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1295. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1296. ssize_t status = 0;
  1297. int i;
  1298. spin_lock_irq(&mcbsp->lock);
  1299. for (i = 0; i < st_data->nr_taps; i++)
  1300. status += sprintf(&buf[status], (i ? ", %d" : "%d"),
  1301. st_data->taps[i]);
  1302. if (i)
  1303. status += sprintf(&buf[status], "\n");
  1304. spin_unlock_irq(&mcbsp->lock);
  1305. return status;
  1306. }
  1307. static ssize_t st_taps_store(struct device *dev,
  1308. struct device_attribute *attr,
  1309. const char *buf, size_t size)
  1310. {
  1311. struct omap_mcbsp *mcbsp = dev_get_drvdata(dev);
  1312. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1313. int val, tmp, status, i = 0;
  1314. spin_lock_irq(&mcbsp->lock);
  1315. memset(st_data->taps, 0, sizeof(st_data->taps));
  1316. st_data->nr_taps = 0;
  1317. do {
  1318. status = sscanf(buf, "%d%n", &val, &tmp);
  1319. if (status < 0 || status == 0) {
  1320. size = -EINVAL;
  1321. goto out;
  1322. }
  1323. if (val < -32768 || val > 32767) {
  1324. size = -EINVAL;
  1325. goto out;
  1326. }
  1327. st_data->taps[i++] = val;
  1328. buf += tmp;
  1329. if (*buf != ',')
  1330. break;
  1331. buf++;
  1332. } while (1);
  1333. st_data->nr_taps = i;
  1334. out:
  1335. spin_unlock_irq(&mcbsp->lock);
  1336. return size;
  1337. }
  1338. static DEVICE_ATTR(st_taps, 0644, st_taps_show, st_taps_store);
  1339. static const struct attribute *additional_attrs[] = {
  1340. &dev_attr_max_tx_thres.attr,
  1341. &dev_attr_max_rx_thres.attr,
  1342. &dev_attr_dma_op_mode.attr,
  1343. NULL,
  1344. };
  1345. static const struct attribute_group additional_attr_group = {
  1346. .attrs = (struct attribute **)additional_attrs,
  1347. };
  1348. static inline int __devinit omap_additional_add(struct device *dev)
  1349. {
  1350. return sysfs_create_group(&dev->kobj, &additional_attr_group);
  1351. }
  1352. static inline void __devexit omap_additional_remove(struct device *dev)
  1353. {
  1354. sysfs_remove_group(&dev->kobj, &additional_attr_group);
  1355. }
  1356. static const struct attribute *sidetone_attrs[] = {
  1357. &dev_attr_st_taps.attr,
  1358. NULL,
  1359. };
  1360. static const struct attribute_group sidetone_attr_group = {
  1361. .attrs = (struct attribute **)sidetone_attrs,
  1362. };
  1363. int __devinit omap_st_add(struct omap_mcbsp *mcbsp)
  1364. {
  1365. struct omap_mcbsp_platform_data *pdata = mcbsp->pdata;
  1366. struct omap_mcbsp_st_data *st_data;
  1367. int err;
  1368. st_data = kzalloc(sizeof(*mcbsp->st_data), GFP_KERNEL);
  1369. if (!st_data) {
  1370. err = -ENOMEM;
  1371. goto err1;
  1372. }
  1373. st_data->io_base_st = ioremap(pdata->phys_base_st, SZ_4K);
  1374. if (!st_data->io_base_st) {
  1375. err = -ENOMEM;
  1376. goto err2;
  1377. }
  1378. err = sysfs_create_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1379. if (err)
  1380. goto err3;
  1381. mcbsp->st_data = st_data;
  1382. return 0;
  1383. err3:
  1384. iounmap(st_data->io_base_st);
  1385. err2:
  1386. kfree(st_data);
  1387. err1:
  1388. return err;
  1389. }
  1390. static void __devexit omap_st_remove(struct omap_mcbsp *mcbsp)
  1391. {
  1392. struct omap_mcbsp_st_data *st_data = mcbsp->st_data;
  1393. if (st_data) {
  1394. sysfs_remove_group(&mcbsp->dev->kobj, &sidetone_attr_group);
  1395. iounmap(st_data->io_base_st);
  1396. kfree(st_data);
  1397. }
  1398. }
  1399. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp)
  1400. {
  1401. mcbsp->dma_op_mode = MCBSP_DMA_MODE_ELEMENT;
  1402. if (cpu_is_omap34xx()) {
  1403. mcbsp->max_tx_thres = max_thres(mcbsp);
  1404. mcbsp->max_rx_thres = max_thres(mcbsp);
  1405. /*
  1406. * REVISIT: Set dmap_op_mode to THRESHOLD as default
  1407. * for mcbsp2 instances.
  1408. */
  1409. if (omap_additional_add(mcbsp->dev))
  1410. dev_warn(mcbsp->dev,
  1411. "Unable to create additional controls\n");
  1412. if (mcbsp->id == 2 || mcbsp->id == 3)
  1413. if (omap_st_add(mcbsp))
  1414. dev_warn(mcbsp->dev,
  1415. "Unable to create sidetone controls\n");
  1416. } else {
  1417. mcbsp->max_tx_thres = -EINVAL;
  1418. mcbsp->max_rx_thres = -EINVAL;
  1419. }
  1420. }
  1421. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp)
  1422. {
  1423. if (cpu_is_omap34xx()) {
  1424. omap_additional_remove(mcbsp->dev);
  1425. if (mcbsp->id == 2 || mcbsp->id == 3)
  1426. omap_st_remove(mcbsp);
  1427. }
  1428. }
  1429. #else
  1430. static inline void __devinit omap34xx_device_init(struct omap_mcbsp *mcbsp) {}
  1431. static inline void __devexit omap34xx_device_exit(struct omap_mcbsp *mcbsp) {}
  1432. #endif /* CONFIG_ARCH_OMAP3 */
  1433. /*
  1434. * McBSP1 and McBSP3 are directly mapped on 1610 and 1510.
  1435. * 730 has only 2 McBSP, and both of them are MPU peripherals.
  1436. */
  1437. static int __devinit omap_mcbsp_probe(struct platform_device *pdev)
  1438. {
  1439. struct omap_mcbsp_platform_data *pdata = pdev->dev.platform_data;
  1440. struct omap_mcbsp *mcbsp;
  1441. int id = pdev->id - 1;
  1442. int ret = 0;
  1443. if (!pdata) {
  1444. dev_err(&pdev->dev, "McBSP device initialized without"
  1445. "platform data\n");
  1446. ret = -EINVAL;
  1447. goto exit;
  1448. }
  1449. dev_dbg(&pdev->dev, "Initializing OMAP McBSP (%d).\n", pdev->id);
  1450. if (id >= omap_mcbsp_count) {
  1451. dev_err(&pdev->dev, "Invalid McBSP device id (%d)\n", id);
  1452. ret = -EINVAL;
  1453. goto exit;
  1454. }
  1455. mcbsp = kzalloc(sizeof(struct omap_mcbsp), GFP_KERNEL);
  1456. if (!mcbsp) {
  1457. ret = -ENOMEM;
  1458. goto exit;
  1459. }
  1460. spin_lock_init(&mcbsp->lock);
  1461. mcbsp->id = id + 1;
  1462. mcbsp->free = 1;
  1463. mcbsp->dma_tx_lch = -1;
  1464. mcbsp->dma_rx_lch = -1;
  1465. mcbsp->phys_base = pdata->phys_base;
  1466. mcbsp->io_base = ioremap(pdata->phys_base, SZ_4K);
  1467. if (!mcbsp->io_base) {
  1468. ret = -ENOMEM;
  1469. goto err_ioremap;
  1470. }
  1471. /* Default I/O is IRQ based */
  1472. mcbsp->io_type = OMAP_MCBSP_IRQ_IO;
  1473. mcbsp->tx_irq = pdata->tx_irq;
  1474. mcbsp->rx_irq = pdata->rx_irq;
  1475. mcbsp->dma_rx_sync = pdata->dma_rx_sync;
  1476. mcbsp->dma_tx_sync = pdata->dma_tx_sync;
  1477. mcbsp->iclk = clk_get(&pdev->dev, "ick");
  1478. if (IS_ERR(mcbsp->iclk)) {
  1479. ret = PTR_ERR(mcbsp->iclk);
  1480. dev_err(&pdev->dev, "unable to get ick: %d\n", ret);
  1481. goto err_iclk;
  1482. }
  1483. mcbsp->fclk = clk_get(&pdev->dev, "fck");
  1484. if (IS_ERR(mcbsp->fclk)) {
  1485. ret = PTR_ERR(mcbsp->fclk);
  1486. dev_err(&pdev->dev, "unable to get fck: %d\n", ret);
  1487. goto err_fclk;
  1488. }
  1489. mcbsp->pdata = pdata;
  1490. mcbsp->dev = &pdev->dev;
  1491. mcbsp_ptr[id] = mcbsp;
  1492. platform_set_drvdata(pdev, mcbsp);
  1493. /* Initialize mcbsp properties for OMAP34XX if needed / applicable */
  1494. omap34xx_device_init(mcbsp);
  1495. return 0;
  1496. err_fclk:
  1497. clk_put(mcbsp->iclk);
  1498. err_iclk:
  1499. iounmap(mcbsp->io_base);
  1500. err_ioremap:
  1501. kfree(mcbsp);
  1502. exit:
  1503. return ret;
  1504. }
  1505. static int __devexit omap_mcbsp_remove(struct platform_device *pdev)
  1506. {
  1507. struct omap_mcbsp *mcbsp = platform_get_drvdata(pdev);
  1508. platform_set_drvdata(pdev, NULL);
  1509. if (mcbsp) {
  1510. if (mcbsp->pdata && mcbsp->pdata->ops &&
  1511. mcbsp->pdata->ops->free)
  1512. mcbsp->pdata->ops->free(mcbsp->id);
  1513. omap34xx_device_exit(mcbsp);
  1514. clk_disable(mcbsp->fclk);
  1515. clk_disable(mcbsp->iclk);
  1516. clk_put(mcbsp->fclk);
  1517. clk_put(mcbsp->iclk);
  1518. iounmap(mcbsp->io_base);
  1519. mcbsp->fclk = NULL;
  1520. mcbsp->iclk = NULL;
  1521. mcbsp->free = 0;
  1522. mcbsp->dev = NULL;
  1523. }
  1524. return 0;
  1525. }
  1526. static struct platform_driver omap_mcbsp_driver = {
  1527. .probe = omap_mcbsp_probe,
  1528. .remove = __devexit_p(omap_mcbsp_remove),
  1529. .driver = {
  1530. .name = "omap-mcbsp",
  1531. },
  1532. };
  1533. int __init omap_mcbsp_init(void)
  1534. {
  1535. /* Register the McBSP driver */
  1536. return platform_driver_register(&omap_mcbsp_driver);
  1537. }