bcm43xx_main.c 107 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960
  1. /*
  2. Broadcom BCM43xx wireless driver
  3. Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
  4. Stefano Brivio <st3@riseup.net>
  5. Michael Buesch <mbuesch@freenet.de>
  6. Danny van Dyk <kugelfang@gentoo.org>
  7. Andreas Jaggi <andreas.jaggi@waterwave.ch>
  8. Some parts of the code in this file are derived from the ipw2200
  9. driver Copyright(c) 2003 - 2004 Intel Corporation.
  10. This program is free software; you can redistribute it and/or modify
  11. it under the terms of the GNU General Public License as published by
  12. the Free Software Foundation; either version 2 of the License, or
  13. (at your option) any later version.
  14. This program is distributed in the hope that it will be useful,
  15. but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. GNU General Public License for more details.
  18. You should have received a copy of the GNU General Public License
  19. along with this program; see the file COPYING. If not, write to
  20. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  21. Boston, MA 02110-1301, USA.
  22. */
  23. #include <linux/delay.h>
  24. #include <linux/init.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/if_arp.h>
  27. #include <linux/etherdevice.h>
  28. #include <linux/version.h>
  29. #include <linux/firmware.h>
  30. #include <linux/wireless.h>
  31. #include <linux/workqueue.h>
  32. #include <linux/skbuff.h>
  33. #include <net/iw_handler.h>
  34. #include "bcm43xx.h"
  35. #include "bcm43xx_main.h"
  36. #include "bcm43xx_debugfs.h"
  37. #include "bcm43xx_radio.h"
  38. #include "bcm43xx_phy.h"
  39. #include "bcm43xx_dma.h"
  40. #include "bcm43xx_pio.h"
  41. #include "bcm43xx_power.h"
  42. #include "bcm43xx_wx.h"
  43. #include "bcm43xx_ethtool.h"
  44. #include "bcm43xx_xmit.h"
  45. MODULE_DESCRIPTION("Broadcom BCM43xx wireless driver");
  46. MODULE_AUTHOR("Martin Langer");
  47. MODULE_AUTHOR("Stefano Brivio");
  48. MODULE_AUTHOR("Michael Buesch");
  49. MODULE_LICENSE("GPL");
  50. #ifdef CONFIG_BCM947XX
  51. extern char *nvram_get(char *name);
  52. #endif
  53. #if defined(CONFIG_BCM43XX_DMA) && defined(CONFIG_BCM43XX_PIO)
  54. static int modparam_pio;
  55. module_param_named(pio, modparam_pio, int, 0444);
  56. MODULE_PARM_DESC(pio, "enable(1) / disable(0) PIO mode");
  57. #elif defined(CONFIG_BCM43XX_DMA)
  58. # define modparam_pio 0
  59. #elif defined(CONFIG_BCM43XX_PIO)
  60. # define modparam_pio 1
  61. #endif
  62. static int modparam_bad_frames_preempt;
  63. module_param_named(bad_frames_preempt, modparam_bad_frames_preempt, int, 0444);
  64. MODULE_PARM_DESC(bad_frames_preempt, "enable(1) / disable(0) Bad Frames Preemption");
  65. static int modparam_short_retry = BCM43xx_DEFAULT_SHORT_RETRY_LIMIT;
  66. module_param_named(short_retry, modparam_short_retry, int, 0444);
  67. MODULE_PARM_DESC(short_retry, "Short-Retry-Limit (0 - 15)");
  68. static int modparam_long_retry = BCM43xx_DEFAULT_LONG_RETRY_LIMIT;
  69. module_param_named(long_retry, modparam_long_retry, int, 0444);
  70. MODULE_PARM_DESC(long_retry, "Long-Retry-Limit (0 - 15)");
  71. static int modparam_locale = -1;
  72. module_param_named(locale, modparam_locale, int, 0444);
  73. MODULE_PARM_DESC(country, "Select LocaleCode 0-11 (For travelers)");
  74. static int modparam_noleds;
  75. module_param_named(noleds, modparam_noleds, int, 0444);
  76. MODULE_PARM_DESC(noleds, "Turn off all LED activity");
  77. #ifdef CONFIG_BCM43XX_DEBUG
  78. static char modparam_fwpostfix[64];
  79. module_param_string(fwpostfix, modparam_fwpostfix, 64, 0444);
  80. MODULE_PARM_DESC(fwpostfix, "Postfix for .fw files. Useful for debugging.");
  81. #else
  82. # define modparam_fwpostfix ""
  83. #endif /* CONFIG_BCM43XX_DEBUG*/
  84. /* If you want to debug with just a single device, enable this,
  85. * where the string is the pci device ID (as given by the kernel's
  86. * pci_name function) of the device to be used.
  87. */
  88. //#define DEBUG_SINGLE_DEVICE_ONLY "0001:11:00.0"
  89. /* If you want to enable printing of each MMIO access, enable this. */
  90. //#define DEBUG_ENABLE_MMIO_PRINT
  91. /* If you want to enable printing of MMIO access within
  92. * ucode/pcm upload, initvals write, enable this.
  93. */
  94. //#define DEBUG_ENABLE_UCODE_MMIO_PRINT
  95. /* If you want to enable printing of PCI Config Space access, enable this */
  96. //#define DEBUG_ENABLE_PCILOG
  97. /* Detailed list maintained at:
  98. * http://openfacts.berlios.de/index-en.phtml?title=Bcm43xxDevices
  99. */
  100. static struct pci_device_id bcm43xx_pci_tbl[] = {
  101. /* Broadcom 4303 802.11b */
  102. { PCI_VENDOR_ID_BROADCOM, 0x4301, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  103. /* Broadcom 4307 802.11b */
  104. { PCI_VENDOR_ID_BROADCOM, 0x4307, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  105. /* Broadcom 4318 802.11b/g */
  106. { PCI_VENDOR_ID_BROADCOM, 0x4318, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  107. /* Broadcom 4306 802.11b/g */
  108. { PCI_VENDOR_ID_BROADCOM, 0x4320, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  109. /* Broadcom 4306 802.11a */
  110. // { PCI_VENDOR_ID_BROADCOM, 0x4321, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  111. /* Broadcom 4309 802.11a/b/g */
  112. { PCI_VENDOR_ID_BROADCOM, 0x4324, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  113. /* Broadcom 43XG 802.11b/g */
  114. { PCI_VENDOR_ID_BROADCOM, 0x4325, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  115. #ifdef CONFIG_BCM947XX
  116. /* SB bus on BCM947xx */
  117. { PCI_VENDOR_ID_BROADCOM, 0x0800, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  118. #endif
  119. { 0 },
  120. };
  121. MODULE_DEVICE_TABLE(pci, bcm43xx_pci_tbl);
  122. static void bcm43xx_ram_write(struct bcm43xx_private *bcm, u16 offset, u32 val)
  123. {
  124. u32 status;
  125. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  126. if (!(status & BCM43xx_SBF_XFER_REG_BYTESWAP))
  127. val = swab32(val);
  128. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_CONTROL, offset);
  129. mmiowb();
  130. bcm43xx_write32(bcm, BCM43xx_MMIO_RAM_DATA, val);
  131. }
  132. static inline
  133. void bcm43xx_shm_control_word(struct bcm43xx_private *bcm,
  134. u16 routing, u16 offset)
  135. {
  136. u32 control;
  137. /* "offset" is the WORD offset. */
  138. control = routing;
  139. control <<= 16;
  140. control |= offset;
  141. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_CONTROL, control);
  142. }
  143. u32 bcm43xx_shm_read32(struct bcm43xx_private *bcm,
  144. u16 routing, u16 offset)
  145. {
  146. u32 ret;
  147. if (routing == BCM43xx_SHM_SHARED) {
  148. if (offset & 0x0003) {
  149. /* Unaligned access */
  150. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  151. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  152. ret <<= 16;
  153. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  154. ret |= bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  155. return ret;
  156. }
  157. offset >>= 2;
  158. }
  159. bcm43xx_shm_control_word(bcm, routing, offset);
  160. ret = bcm43xx_read32(bcm, BCM43xx_MMIO_SHM_DATA);
  161. return ret;
  162. }
  163. u16 bcm43xx_shm_read16(struct bcm43xx_private *bcm,
  164. u16 routing, u16 offset)
  165. {
  166. u16 ret;
  167. if (routing == BCM43xx_SHM_SHARED) {
  168. if (offset & 0x0003) {
  169. /* Unaligned access */
  170. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  171. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED);
  172. return ret;
  173. }
  174. offset >>= 2;
  175. }
  176. bcm43xx_shm_control_word(bcm, routing, offset);
  177. ret = bcm43xx_read16(bcm, BCM43xx_MMIO_SHM_DATA);
  178. return ret;
  179. }
  180. void bcm43xx_shm_write32(struct bcm43xx_private *bcm,
  181. u16 routing, u16 offset,
  182. u32 value)
  183. {
  184. if (routing == BCM43xx_SHM_SHARED) {
  185. if (offset & 0x0003) {
  186. /* Unaligned access */
  187. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  188. mmiowb();
  189. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  190. (value >> 16) & 0xffff);
  191. mmiowb();
  192. bcm43xx_shm_control_word(bcm, routing, (offset >> 2) + 1);
  193. mmiowb();
  194. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA,
  195. value & 0xffff);
  196. return;
  197. }
  198. offset >>= 2;
  199. }
  200. bcm43xx_shm_control_word(bcm, routing, offset);
  201. mmiowb();
  202. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, value);
  203. }
  204. void bcm43xx_shm_write16(struct bcm43xx_private *bcm,
  205. u16 routing, u16 offset,
  206. u16 value)
  207. {
  208. if (routing == BCM43xx_SHM_SHARED) {
  209. if (offset & 0x0003) {
  210. /* Unaligned access */
  211. bcm43xx_shm_control_word(bcm, routing, offset >> 2);
  212. mmiowb();
  213. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA_UNALIGNED,
  214. value);
  215. return;
  216. }
  217. offset >>= 2;
  218. }
  219. bcm43xx_shm_control_word(bcm, routing, offset);
  220. mmiowb();
  221. bcm43xx_write16(bcm, BCM43xx_MMIO_SHM_DATA, value);
  222. }
  223. void bcm43xx_tsf_read(struct bcm43xx_private *bcm, u64 *tsf)
  224. {
  225. /* We need to be careful. As we read the TSF from multiple
  226. * registers, we should take care of register overflows.
  227. * In theory, the whole tsf read process should be atomic.
  228. * We try to be atomic here, by restaring the read process,
  229. * if any of the high registers changed (overflew).
  230. */
  231. if (bcm->current_core->rev >= 3) {
  232. u32 low, high, high2;
  233. do {
  234. high = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  235. low = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW);
  236. high2 = bcm43xx_read32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH);
  237. } while (unlikely(high != high2));
  238. *tsf = high;
  239. *tsf <<= 32;
  240. *tsf |= low;
  241. } else {
  242. u64 tmp;
  243. u16 v0, v1, v2, v3;
  244. u16 test1, test2, test3;
  245. do {
  246. v3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  247. v2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  248. v1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  249. v0 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_0);
  250. test3 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_3);
  251. test2 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_2);
  252. test1 = bcm43xx_read16(bcm, BCM43xx_MMIO_TSF_1);
  253. } while (v3 != test3 || v2 != test2 || v1 != test1);
  254. *tsf = v3;
  255. *tsf <<= 48;
  256. tmp = v2;
  257. tmp <<= 32;
  258. *tsf |= tmp;
  259. tmp = v1;
  260. tmp <<= 16;
  261. *tsf |= tmp;
  262. *tsf |= v0;
  263. }
  264. }
  265. void bcm43xx_tsf_write(struct bcm43xx_private *bcm, u64 tsf)
  266. {
  267. u32 status;
  268. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  269. status |= BCM43xx_SBF_TIME_UPDATE;
  270. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  271. mmiowb();
  272. /* Be careful with the in-progress timer.
  273. * First zero out the low register, so we have a full
  274. * register-overflow duration to complete the operation.
  275. */
  276. if (bcm->current_core->rev >= 3) {
  277. u32 lo = (tsf & 0x00000000FFFFFFFFULL);
  278. u32 hi = (tsf & 0xFFFFFFFF00000000ULL) >> 32;
  279. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, 0);
  280. mmiowb();
  281. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_HIGH, hi);
  282. mmiowb();
  283. bcm43xx_write32(bcm, BCM43xx_MMIO_REV3PLUS_TSF_LOW, lo);
  284. } else {
  285. u16 v0 = (tsf & 0x000000000000FFFFULL);
  286. u16 v1 = (tsf & 0x00000000FFFF0000ULL) >> 16;
  287. u16 v2 = (tsf & 0x0000FFFF00000000ULL) >> 32;
  288. u16 v3 = (tsf & 0xFFFF000000000000ULL) >> 48;
  289. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, 0);
  290. mmiowb();
  291. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_3, v3);
  292. mmiowb();
  293. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_2, v2);
  294. mmiowb();
  295. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_1, v1);
  296. mmiowb();
  297. bcm43xx_write16(bcm, BCM43xx_MMIO_TSF_0, v0);
  298. }
  299. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  300. status &= ~BCM43xx_SBF_TIME_UPDATE;
  301. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  302. }
  303. static
  304. void bcm43xx_macfilter_set(struct bcm43xx_private *bcm,
  305. u16 offset,
  306. const u8 *mac)
  307. {
  308. u16 data;
  309. offset |= 0x0020;
  310. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_CONTROL, offset);
  311. data = mac[0];
  312. data |= mac[1] << 8;
  313. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  314. data = mac[2];
  315. data |= mac[3] << 8;
  316. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  317. data = mac[4];
  318. data |= mac[5] << 8;
  319. bcm43xx_write16(bcm, BCM43xx_MMIO_MACFILTER_DATA, data);
  320. }
  321. static void bcm43xx_macfilter_clear(struct bcm43xx_private *bcm,
  322. u16 offset)
  323. {
  324. const u8 zero_addr[ETH_ALEN] = { 0 };
  325. bcm43xx_macfilter_set(bcm, offset, zero_addr);
  326. }
  327. static void bcm43xx_write_mac_bssid_templates(struct bcm43xx_private *bcm)
  328. {
  329. const u8 *mac = (const u8 *)(bcm->net_dev->dev_addr);
  330. const u8 *bssid = (const u8 *)(bcm->ieee->bssid);
  331. u8 mac_bssid[ETH_ALEN * 2];
  332. int i;
  333. memcpy(mac_bssid, mac, ETH_ALEN);
  334. memcpy(mac_bssid + ETH_ALEN, bssid, ETH_ALEN);
  335. /* Write our MAC address and BSSID to template ram */
  336. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  337. bcm43xx_ram_write(bcm, 0x20 + i, *((u32 *)(mac_bssid + i)));
  338. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  339. bcm43xx_ram_write(bcm, 0x78 + i, *((u32 *)(mac_bssid + i)));
  340. for (i = 0; i < ARRAY_SIZE(mac_bssid); i += sizeof(u32))
  341. bcm43xx_ram_write(bcm, 0x478 + i, *((u32 *)(mac_bssid + i)));
  342. }
  343. static void bcm43xx_set_slot_time(struct bcm43xx_private *bcm, u16 slot_time)
  344. {
  345. /* slot_time is in usec. */
  346. if (bcm43xx_current_phy(bcm)->type != BCM43xx_PHYTYPE_G)
  347. return;
  348. bcm43xx_write16(bcm, 0x684, 510 + slot_time);
  349. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0010, slot_time);
  350. }
  351. static void bcm43xx_short_slot_timing_enable(struct bcm43xx_private *bcm)
  352. {
  353. bcm43xx_set_slot_time(bcm, 9);
  354. }
  355. static void bcm43xx_short_slot_timing_disable(struct bcm43xx_private *bcm)
  356. {
  357. bcm43xx_set_slot_time(bcm, 20);
  358. }
  359. //FIXME: rename this func?
  360. static void bcm43xx_disassociate(struct bcm43xx_private *bcm)
  361. {
  362. bcm43xx_mac_suspend(bcm);
  363. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  364. bcm43xx_ram_write(bcm, 0x0026, 0x0000);
  365. bcm43xx_ram_write(bcm, 0x0028, 0x0000);
  366. bcm43xx_ram_write(bcm, 0x007E, 0x0000);
  367. bcm43xx_ram_write(bcm, 0x0080, 0x0000);
  368. bcm43xx_ram_write(bcm, 0x047E, 0x0000);
  369. bcm43xx_ram_write(bcm, 0x0480, 0x0000);
  370. if (bcm->current_core->rev < 3) {
  371. bcm43xx_write16(bcm, 0x0610, 0x8000);
  372. bcm43xx_write16(bcm, 0x060E, 0x0000);
  373. } else
  374. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  375. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  376. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G &&
  377. ieee80211_is_ofdm_rate(bcm->softmac->txrates.default_rate))
  378. bcm43xx_short_slot_timing_enable(bcm);
  379. bcm43xx_mac_enable(bcm);
  380. }
  381. //FIXME: rename this func?
  382. static void bcm43xx_associate(struct bcm43xx_private *bcm,
  383. const u8 *mac)
  384. {
  385. memcpy(bcm->ieee->bssid, mac, ETH_ALEN);
  386. bcm43xx_mac_suspend(bcm);
  387. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_ASSOC, mac);
  388. bcm43xx_write_mac_bssid_templates(bcm);
  389. bcm43xx_mac_enable(bcm);
  390. }
  391. /* Enable a Generic IRQ. "mask" is the mask of which IRQs to enable.
  392. * Returns the _previously_ enabled IRQ mask.
  393. */
  394. static inline u32 bcm43xx_interrupt_enable(struct bcm43xx_private *bcm, u32 mask)
  395. {
  396. u32 old_mask;
  397. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  398. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask | mask);
  399. return old_mask;
  400. }
  401. /* Disable a Generic IRQ. "mask" is the mask of which IRQs to disable.
  402. * Returns the _previously_ enabled IRQ mask.
  403. */
  404. static inline u32 bcm43xx_interrupt_disable(struct bcm43xx_private *bcm, u32 mask)
  405. {
  406. u32 old_mask;
  407. old_mask = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  408. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK, old_mask & ~mask);
  409. return old_mask;
  410. }
  411. /* Make sure we don't receive more data from the device. */
  412. static int bcm43xx_disable_interrupts_sync(struct bcm43xx_private *bcm, u32 *oldstate)
  413. {
  414. u32 old;
  415. unsigned long flags;
  416. bcm43xx_lock_mmio(bcm, flags);
  417. if (bcm43xx_is_initializing(bcm) || bcm->shutting_down) {
  418. bcm43xx_unlock_mmio(bcm, flags);
  419. return -EBUSY;
  420. }
  421. old = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  422. tasklet_disable(&bcm->isr_tasklet);
  423. bcm43xx_unlock_mmio(bcm, flags);
  424. if (oldstate)
  425. *oldstate = old;
  426. return 0;
  427. }
  428. static int bcm43xx_read_radioinfo(struct bcm43xx_private *bcm)
  429. {
  430. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  431. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  432. u32 radio_id;
  433. u16 manufact;
  434. u16 version;
  435. u8 revision;
  436. s8 i;
  437. if (bcm->chip_id == 0x4317) {
  438. if (bcm->chip_rev == 0x00)
  439. radio_id = 0x3205017F;
  440. else if (bcm->chip_rev == 0x01)
  441. radio_id = 0x4205017F;
  442. else
  443. radio_id = 0x5205017F;
  444. } else {
  445. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  446. radio_id = bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_HIGH);
  447. radio_id <<= 16;
  448. bcm43xx_write16(bcm, BCM43xx_MMIO_RADIO_CONTROL, BCM43xx_RADIOCTL_ID);
  449. radio_id |= bcm43xx_read16(bcm, BCM43xx_MMIO_RADIO_DATA_LOW);
  450. }
  451. manufact = (radio_id & 0x00000FFF);
  452. version = (radio_id & 0x0FFFF000) >> 12;
  453. revision = (radio_id & 0xF0000000) >> 28;
  454. dprintk(KERN_INFO PFX "Detected Radio: ID: %x (Manuf: %x Ver: %x Rev: %x)\n",
  455. radio_id, manufact, version, revision);
  456. switch (phy->type) {
  457. case BCM43xx_PHYTYPE_A:
  458. if ((version != 0x2060) || (revision != 1) || (manufact != 0x17f))
  459. goto err_unsupported_radio;
  460. break;
  461. case BCM43xx_PHYTYPE_B:
  462. if ((version & 0xFFF0) != 0x2050)
  463. goto err_unsupported_radio;
  464. break;
  465. case BCM43xx_PHYTYPE_G:
  466. if (version != 0x2050)
  467. goto err_unsupported_radio;
  468. break;
  469. }
  470. radio->manufact = manufact;
  471. radio->version = version;
  472. radio->revision = revision;
  473. /* Set default attenuation values. */
  474. radio->txpower[0] = 2;
  475. radio->txpower[1] = 2;
  476. if (revision == 1)
  477. radio->txpower[2] = 3;
  478. else
  479. radio->txpower[2] = 0;
  480. if (phy->type == BCM43xx_PHYTYPE_A)
  481. radio->txpower_desired = bcm->sprom.maxpower_aphy;
  482. else
  483. radio->txpower_desired = bcm->sprom.maxpower_bgphy;
  484. /* Initialize the in-memory nrssi Lookup Table. */
  485. for (i = 0; i < 64; i++)
  486. radio->nrssi_lt[i] = i;
  487. return 0;
  488. err_unsupported_radio:
  489. printk(KERN_ERR PFX "Unsupported Radio connected to the PHY!\n");
  490. return -ENODEV;
  491. }
  492. static const char * bcm43xx_locale_iso(u8 locale)
  493. {
  494. /* ISO 3166-1 country codes.
  495. * Note that there aren't ISO 3166-1 codes for
  496. * all or locales. (Not all locales are countries)
  497. */
  498. switch (locale) {
  499. case BCM43xx_LOCALE_WORLD:
  500. case BCM43xx_LOCALE_ALL:
  501. return "XX";
  502. case BCM43xx_LOCALE_THAILAND:
  503. return "TH";
  504. case BCM43xx_LOCALE_ISRAEL:
  505. return "IL";
  506. case BCM43xx_LOCALE_JORDAN:
  507. return "JO";
  508. case BCM43xx_LOCALE_CHINA:
  509. return "CN";
  510. case BCM43xx_LOCALE_JAPAN:
  511. case BCM43xx_LOCALE_JAPAN_HIGH:
  512. return "JP";
  513. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  514. case BCM43xx_LOCALE_USA_LOW:
  515. return "US";
  516. case BCM43xx_LOCALE_EUROPE:
  517. return "EU";
  518. case BCM43xx_LOCALE_NONE:
  519. return " ";
  520. }
  521. assert(0);
  522. return " ";
  523. }
  524. static const char * bcm43xx_locale_string(u8 locale)
  525. {
  526. switch (locale) {
  527. case BCM43xx_LOCALE_WORLD:
  528. return "World";
  529. case BCM43xx_LOCALE_THAILAND:
  530. return "Thailand";
  531. case BCM43xx_LOCALE_ISRAEL:
  532. return "Israel";
  533. case BCM43xx_LOCALE_JORDAN:
  534. return "Jordan";
  535. case BCM43xx_LOCALE_CHINA:
  536. return "China";
  537. case BCM43xx_LOCALE_JAPAN:
  538. return "Japan";
  539. case BCM43xx_LOCALE_USA_CANADA_ANZ:
  540. return "USA/Canada/ANZ";
  541. case BCM43xx_LOCALE_EUROPE:
  542. return "Europe";
  543. case BCM43xx_LOCALE_USA_LOW:
  544. return "USAlow";
  545. case BCM43xx_LOCALE_JAPAN_HIGH:
  546. return "JapanHigh";
  547. case BCM43xx_LOCALE_ALL:
  548. return "All";
  549. case BCM43xx_LOCALE_NONE:
  550. return "None";
  551. }
  552. assert(0);
  553. return "";
  554. }
  555. static inline u8 bcm43xx_crc8(u8 crc, u8 data)
  556. {
  557. static const u8 t[] = {
  558. 0x00, 0xF7, 0xB9, 0x4E, 0x25, 0xD2, 0x9C, 0x6B,
  559. 0x4A, 0xBD, 0xF3, 0x04, 0x6F, 0x98, 0xD6, 0x21,
  560. 0x94, 0x63, 0x2D, 0xDA, 0xB1, 0x46, 0x08, 0xFF,
  561. 0xDE, 0x29, 0x67, 0x90, 0xFB, 0x0C, 0x42, 0xB5,
  562. 0x7F, 0x88, 0xC6, 0x31, 0x5A, 0xAD, 0xE3, 0x14,
  563. 0x35, 0xC2, 0x8C, 0x7B, 0x10, 0xE7, 0xA9, 0x5E,
  564. 0xEB, 0x1C, 0x52, 0xA5, 0xCE, 0x39, 0x77, 0x80,
  565. 0xA1, 0x56, 0x18, 0xEF, 0x84, 0x73, 0x3D, 0xCA,
  566. 0xFE, 0x09, 0x47, 0xB0, 0xDB, 0x2C, 0x62, 0x95,
  567. 0xB4, 0x43, 0x0D, 0xFA, 0x91, 0x66, 0x28, 0xDF,
  568. 0x6A, 0x9D, 0xD3, 0x24, 0x4F, 0xB8, 0xF6, 0x01,
  569. 0x20, 0xD7, 0x99, 0x6E, 0x05, 0xF2, 0xBC, 0x4B,
  570. 0x81, 0x76, 0x38, 0xCF, 0xA4, 0x53, 0x1D, 0xEA,
  571. 0xCB, 0x3C, 0x72, 0x85, 0xEE, 0x19, 0x57, 0xA0,
  572. 0x15, 0xE2, 0xAC, 0x5B, 0x30, 0xC7, 0x89, 0x7E,
  573. 0x5F, 0xA8, 0xE6, 0x11, 0x7A, 0x8D, 0xC3, 0x34,
  574. 0xAB, 0x5C, 0x12, 0xE5, 0x8E, 0x79, 0x37, 0xC0,
  575. 0xE1, 0x16, 0x58, 0xAF, 0xC4, 0x33, 0x7D, 0x8A,
  576. 0x3F, 0xC8, 0x86, 0x71, 0x1A, 0xED, 0xA3, 0x54,
  577. 0x75, 0x82, 0xCC, 0x3B, 0x50, 0xA7, 0xE9, 0x1E,
  578. 0xD4, 0x23, 0x6D, 0x9A, 0xF1, 0x06, 0x48, 0xBF,
  579. 0x9E, 0x69, 0x27, 0xD0, 0xBB, 0x4C, 0x02, 0xF5,
  580. 0x40, 0xB7, 0xF9, 0x0E, 0x65, 0x92, 0xDC, 0x2B,
  581. 0x0A, 0xFD, 0xB3, 0x44, 0x2F, 0xD8, 0x96, 0x61,
  582. 0x55, 0xA2, 0xEC, 0x1B, 0x70, 0x87, 0xC9, 0x3E,
  583. 0x1F, 0xE8, 0xA6, 0x51, 0x3A, 0xCD, 0x83, 0x74,
  584. 0xC1, 0x36, 0x78, 0x8F, 0xE4, 0x13, 0x5D, 0xAA,
  585. 0x8B, 0x7C, 0x32, 0xC5, 0xAE, 0x59, 0x17, 0xE0,
  586. 0x2A, 0xDD, 0x93, 0x64, 0x0F, 0xF8, 0xB6, 0x41,
  587. 0x60, 0x97, 0xD9, 0x2E, 0x45, 0xB2, 0xFC, 0x0B,
  588. 0xBE, 0x49, 0x07, 0xF0, 0x9B, 0x6C, 0x22, 0xD5,
  589. 0xF4, 0x03, 0x4D, 0xBA, 0xD1, 0x26, 0x68, 0x9F,
  590. };
  591. return t[crc ^ data];
  592. }
  593. static u8 bcm43xx_sprom_crc(const u16 *sprom)
  594. {
  595. int word;
  596. u8 crc = 0xFF;
  597. for (word = 0; word < BCM43xx_SPROM_SIZE - 1; word++) {
  598. crc = bcm43xx_crc8(crc, sprom[word] & 0x00FF);
  599. crc = bcm43xx_crc8(crc, (sprom[word] & 0xFF00) >> 8);
  600. }
  601. crc = bcm43xx_crc8(crc, sprom[BCM43xx_SPROM_VERSION] & 0x00FF);
  602. crc ^= 0xFF;
  603. return crc;
  604. }
  605. int bcm43xx_sprom_read(struct bcm43xx_private *bcm, u16 *sprom)
  606. {
  607. int i;
  608. u8 crc, expected_crc;
  609. for (i = 0; i < BCM43xx_SPROM_SIZE; i++)
  610. sprom[i] = bcm43xx_read16(bcm, BCM43xx_SPROM_BASE + (i * 2));
  611. /* CRC-8 check. */
  612. crc = bcm43xx_sprom_crc(sprom);
  613. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  614. if (crc != expected_crc) {
  615. printk(KERN_WARNING PFX "WARNING: Invalid SPROM checksum "
  616. "(0x%02X, expected: 0x%02X)\n",
  617. crc, expected_crc);
  618. return -EINVAL;
  619. }
  620. return 0;
  621. }
  622. int bcm43xx_sprom_write(struct bcm43xx_private *bcm, const u16 *sprom)
  623. {
  624. int i, err;
  625. u8 crc, expected_crc;
  626. u32 spromctl;
  627. /* CRC-8 validation of the input data. */
  628. crc = bcm43xx_sprom_crc(sprom);
  629. expected_crc = (sprom[BCM43xx_SPROM_VERSION] & 0xFF00) >> 8;
  630. if (crc != expected_crc) {
  631. printk(KERN_ERR PFX "SPROM input data: Invalid CRC\n");
  632. return -EINVAL;
  633. }
  634. printk(KERN_INFO PFX "Writing SPROM. Do NOT turn off the power! Please stand by...\n");
  635. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_SPROMCTL, &spromctl);
  636. if (err)
  637. goto err_ctlreg;
  638. spromctl |= 0x10; /* SPROM WRITE enable. */
  639. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  640. if (err)
  641. goto err_ctlreg;
  642. /* We must burn lots of CPU cycles here, but that does not
  643. * really matter as one does not write the SPROM every other minute...
  644. */
  645. printk(KERN_INFO PFX "[ 0%%");
  646. mdelay(500);
  647. for (i = 0; i < BCM43xx_SPROM_SIZE; i++) {
  648. if (i == 16)
  649. printk("25%%");
  650. else if (i == 32)
  651. printk("50%%");
  652. else if (i == 48)
  653. printk("75%%");
  654. else if (i % 2)
  655. printk(".");
  656. bcm43xx_write16(bcm, BCM43xx_SPROM_BASE + (i * 2), sprom[i]);
  657. mmiowb();
  658. mdelay(20);
  659. }
  660. spromctl &= ~0x10; /* SPROM WRITE enable. */
  661. bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_SPROMCTL, spromctl);
  662. if (err)
  663. goto err_ctlreg;
  664. mdelay(500);
  665. printk("100%% ]\n");
  666. printk(KERN_INFO PFX "SPROM written.\n");
  667. bcm43xx_controller_restart(bcm, "SPROM update");
  668. return 0;
  669. err_ctlreg:
  670. printk(KERN_ERR PFX "Could not access SPROM control register.\n");
  671. return -ENODEV;
  672. }
  673. static int bcm43xx_sprom_extract(struct bcm43xx_private *bcm)
  674. {
  675. u16 value;
  676. u16 *sprom;
  677. #ifdef CONFIG_BCM947XX
  678. char *c;
  679. #endif
  680. sprom = kzalloc(BCM43xx_SPROM_SIZE * sizeof(u16),
  681. GFP_KERNEL);
  682. if (!sprom) {
  683. printk(KERN_ERR PFX "sprom_extract OOM\n");
  684. return -ENOMEM;
  685. }
  686. #ifdef CONFIG_BCM947XX
  687. sprom[BCM43xx_SPROM_BOARDFLAGS2] = atoi(nvram_get("boardflags2"));
  688. sprom[BCM43xx_SPROM_BOARDFLAGS] = atoi(nvram_get("boardflags"));
  689. if ((c = nvram_get("il0macaddr")) != NULL)
  690. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_IL0MACADDR]));
  691. if ((c = nvram_get("et1macaddr")) != NULL)
  692. e_aton(c, (char *) &(sprom[BCM43xx_SPROM_ET1MACADDR]));
  693. sprom[BCM43xx_SPROM_PA0B0] = atoi(nvram_get("pa0b0"));
  694. sprom[BCM43xx_SPROM_PA0B1] = atoi(nvram_get("pa0b1"));
  695. sprom[BCM43xx_SPROM_PA0B2] = atoi(nvram_get("pa0b2"));
  696. sprom[BCM43xx_SPROM_PA1B0] = atoi(nvram_get("pa1b0"));
  697. sprom[BCM43xx_SPROM_PA1B1] = atoi(nvram_get("pa1b1"));
  698. sprom[BCM43xx_SPROM_PA1B2] = atoi(nvram_get("pa1b2"));
  699. sprom[BCM43xx_SPROM_BOARDREV] = atoi(nvram_get("boardrev"));
  700. #else
  701. bcm43xx_sprom_read(bcm, sprom);
  702. #endif
  703. /* boardflags2 */
  704. value = sprom[BCM43xx_SPROM_BOARDFLAGS2];
  705. bcm->sprom.boardflags2 = value;
  706. /* il0macaddr */
  707. value = sprom[BCM43xx_SPROM_IL0MACADDR + 0];
  708. *(((u16 *)bcm->sprom.il0macaddr) + 0) = cpu_to_be16(value);
  709. value = sprom[BCM43xx_SPROM_IL0MACADDR + 1];
  710. *(((u16 *)bcm->sprom.il0macaddr) + 1) = cpu_to_be16(value);
  711. value = sprom[BCM43xx_SPROM_IL0MACADDR + 2];
  712. *(((u16 *)bcm->sprom.il0macaddr) + 2) = cpu_to_be16(value);
  713. /* et0macaddr */
  714. value = sprom[BCM43xx_SPROM_ET0MACADDR + 0];
  715. *(((u16 *)bcm->sprom.et0macaddr) + 0) = cpu_to_be16(value);
  716. value = sprom[BCM43xx_SPROM_ET0MACADDR + 1];
  717. *(((u16 *)bcm->sprom.et0macaddr) + 1) = cpu_to_be16(value);
  718. value = sprom[BCM43xx_SPROM_ET0MACADDR + 2];
  719. *(((u16 *)bcm->sprom.et0macaddr) + 2) = cpu_to_be16(value);
  720. /* et1macaddr */
  721. value = sprom[BCM43xx_SPROM_ET1MACADDR + 0];
  722. *(((u16 *)bcm->sprom.et1macaddr) + 0) = cpu_to_be16(value);
  723. value = sprom[BCM43xx_SPROM_ET1MACADDR + 1];
  724. *(((u16 *)bcm->sprom.et1macaddr) + 1) = cpu_to_be16(value);
  725. value = sprom[BCM43xx_SPROM_ET1MACADDR + 2];
  726. *(((u16 *)bcm->sprom.et1macaddr) + 2) = cpu_to_be16(value);
  727. /* ethernet phy settings */
  728. value = sprom[BCM43xx_SPROM_ETHPHY];
  729. bcm->sprom.et0phyaddr = (value & 0x001F);
  730. bcm->sprom.et1phyaddr = (value & 0x03E0) >> 5;
  731. bcm->sprom.et0mdcport = (value & (1 << 14)) >> 14;
  732. bcm->sprom.et1mdcport = (value & (1 << 15)) >> 15;
  733. /* boardrev, antennas, locale */
  734. value = sprom[BCM43xx_SPROM_BOARDREV];
  735. bcm->sprom.boardrev = (value & 0x00FF);
  736. bcm->sprom.locale = (value & 0x0F00) >> 8;
  737. bcm->sprom.antennas_aphy = (value & 0x3000) >> 12;
  738. bcm->sprom.antennas_bgphy = (value & 0xC000) >> 14;
  739. if (modparam_locale != -1) {
  740. if (modparam_locale >= 0 && modparam_locale <= 11) {
  741. bcm->sprom.locale = modparam_locale;
  742. printk(KERN_WARNING PFX "Operating with modified "
  743. "LocaleCode %u (%s)\n",
  744. bcm->sprom.locale,
  745. bcm43xx_locale_string(bcm->sprom.locale));
  746. } else {
  747. printk(KERN_WARNING PFX "Module parameter \"locale\" "
  748. "invalid value. (0 - 11)\n");
  749. }
  750. }
  751. /* pa0b* */
  752. value = sprom[BCM43xx_SPROM_PA0B0];
  753. bcm->sprom.pa0b0 = value;
  754. value = sprom[BCM43xx_SPROM_PA0B1];
  755. bcm->sprom.pa0b1 = value;
  756. value = sprom[BCM43xx_SPROM_PA0B2];
  757. bcm->sprom.pa0b2 = value;
  758. /* wl0gpio* */
  759. value = sprom[BCM43xx_SPROM_WL0GPIO0];
  760. if (value == 0x0000)
  761. value = 0xFFFF;
  762. bcm->sprom.wl0gpio0 = value & 0x00FF;
  763. bcm->sprom.wl0gpio1 = (value & 0xFF00) >> 8;
  764. value = sprom[BCM43xx_SPROM_WL0GPIO2];
  765. if (value == 0x0000)
  766. value = 0xFFFF;
  767. bcm->sprom.wl0gpio2 = value & 0x00FF;
  768. bcm->sprom.wl0gpio3 = (value & 0xFF00) >> 8;
  769. /* maxpower */
  770. value = sprom[BCM43xx_SPROM_MAXPWR];
  771. bcm->sprom.maxpower_aphy = (value & 0xFF00) >> 8;
  772. bcm->sprom.maxpower_bgphy = value & 0x00FF;
  773. /* pa1b* */
  774. value = sprom[BCM43xx_SPROM_PA1B0];
  775. bcm->sprom.pa1b0 = value;
  776. value = sprom[BCM43xx_SPROM_PA1B1];
  777. bcm->sprom.pa1b1 = value;
  778. value = sprom[BCM43xx_SPROM_PA1B2];
  779. bcm->sprom.pa1b2 = value;
  780. /* idle tssi target */
  781. value = sprom[BCM43xx_SPROM_IDL_TSSI_TGT];
  782. bcm->sprom.idle_tssi_tgt_aphy = value & 0x00FF;
  783. bcm->sprom.idle_tssi_tgt_bgphy = (value & 0xFF00) >> 8;
  784. /* boardflags */
  785. value = sprom[BCM43xx_SPROM_BOARDFLAGS];
  786. if (value == 0xFFFF)
  787. value = 0x0000;
  788. bcm->sprom.boardflags = value;
  789. /* boardflags workarounds */
  790. if (bcm->board_vendor == PCI_VENDOR_ID_DELL &&
  791. bcm->chip_id == 0x4301 &&
  792. bcm->board_revision == 0x74)
  793. bcm->sprom.boardflags |= BCM43xx_BFL_BTCOEXIST;
  794. if (bcm->board_vendor == PCI_VENDOR_ID_APPLE &&
  795. bcm->board_type == 0x4E &&
  796. bcm->board_revision > 0x40)
  797. bcm->sprom.boardflags |= BCM43xx_BFL_PACTRL;
  798. /* antenna gain */
  799. value = sprom[BCM43xx_SPROM_ANTENNA_GAIN];
  800. if (value == 0x0000 || value == 0xFFFF)
  801. value = 0x0202;
  802. /* convert values to Q5.2 */
  803. bcm->sprom.antennagain_aphy = ((value & 0xFF00) >> 8) * 4;
  804. bcm->sprom.antennagain_bgphy = (value & 0x00FF) * 4;
  805. kfree(sprom);
  806. return 0;
  807. }
  808. static void bcm43xx_geo_init(struct bcm43xx_private *bcm)
  809. {
  810. struct ieee80211_geo geo;
  811. struct ieee80211_channel *chan;
  812. int have_a = 0, have_bg = 0;
  813. int i;
  814. u8 channel;
  815. struct bcm43xx_phyinfo *phy;
  816. const char *iso_country;
  817. memset(&geo, 0, sizeof(geo));
  818. for (i = 0; i < bcm->nr_80211_available; i++) {
  819. phy = &(bcm->core_80211_ext[i].phy);
  820. switch (phy->type) {
  821. case BCM43xx_PHYTYPE_B:
  822. case BCM43xx_PHYTYPE_G:
  823. have_bg = 1;
  824. break;
  825. case BCM43xx_PHYTYPE_A:
  826. have_a = 1;
  827. break;
  828. default:
  829. assert(0);
  830. }
  831. }
  832. iso_country = bcm43xx_locale_iso(bcm->sprom.locale);
  833. if (have_a) {
  834. for (i = 0, channel = 0; channel < 201; channel++) {
  835. chan = &geo.a[i++];
  836. chan->freq = bcm43xx_channel_to_freq_a(channel);
  837. chan->channel = channel;
  838. }
  839. geo.a_channels = i;
  840. }
  841. if (have_bg) {
  842. for (i = 0, channel = 1; channel < 15; channel++) {
  843. chan = &geo.bg[i++];
  844. chan->freq = bcm43xx_channel_to_freq_bg(channel);
  845. chan->channel = channel;
  846. }
  847. geo.bg_channels = i;
  848. }
  849. memcpy(geo.name, iso_country, 2);
  850. if (0 /*TODO: Outdoor use only */)
  851. geo.name[2] = 'O';
  852. else if (0 /*TODO: Indoor use only */)
  853. geo.name[2] = 'I';
  854. else
  855. geo.name[2] = ' ';
  856. geo.name[3] = '\0';
  857. ieee80211_set_geo(bcm->ieee, &geo);
  858. }
  859. /* DummyTransmission function, as documented on
  860. * http://bcm-specs.sipsolutions.net/DummyTransmission
  861. */
  862. void bcm43xx_dummy_transmission(struct bcm43xx_private *bcm)
  863. {
  864. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  865. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  866. unsigned int i, max_loop;
  867. u16 value = 0;
  868. u32 buffer[5] = {
  869. 0x00000000,
  870. 0x0000D400,
  871. 0x00000000,
  872. 0x00000001,
  873. 0x00000000,
  874. };
  875. switch (phy->type) {
  876. case BCM43xx_PHYTYPE_A:
  877. max_loop = 0x1E;
  878. buffer[0] = 0xCC010200;
  879. break;
  880. case BCM43xx_PHYTYPE_B:
  881. case BCM43xx_PHYTYPE_G:
  882. max_loop = 0xFA;
  883. buffer[0] = 0x6E840B00;
  884. break;
  885. default:
  886. assert(0);
  887. return;
  888. }
  889. for (i = 0; i < 5; i++)
  890. bcm43xx_ram_write(bcm, i * 4, buffer[i]);
  891. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  892. bcm43xx_write16(bcm, 0x0568, 0x0000);
  893. bcm43xx_write16(bcm, 0x07C0, 0x0000);
  894. bcm43xx_write16(bcm, 0x050C, ((phy->type == BCM43xx_PHYTYPE_A) ? 1 : 0));
  895. bcm43xx_write16(bcm, 0x0508, 0x0000);
  896. bcm43xx_write16(bcm, 0x050A, 0x0000);
  897. bcm43xx_write16(bcm, 0x054C, 0x0000);
  898. bcm43xx_write16(bcm, 0x056A, 0x0014);
  899. bcm43xx_write16(bcm, 0x0568, 0x0826);
  900. bcm43xx_write16(bcm, 0x0500, 0x0000);
  901. bcm43xx_write16(bcm, 0x0502, 0x0030);
  902. if (radio->version == 0x2050 && radio->revision <= 0x5)
  903. bcm43xx_radio_write16(bcm, 0x0051, 0x0017);
  904. for (i = 0x00; i < max_loop; i++) {
  905. value = bcm43xx_read16(bcm, 0x050E);
  906. if (value & 0x0080)
  907. break;
  908. udelay(10);
  909. }
  910. for (i = 0x00; i < 0x0A; i++) {
  911. value = bcm43xx_read16(bcm, 0x050E);
  912. if (value & 0x0400)
  913. break;
  914. udelay(10);
  915. }
  916. for (i = 0x00; i < 0x0A; i++) {
  917. value = bcm43xx_read16(bcm, 0x0690);
  918. if (!(value & 0x0100))
  919. break;
  920. udelay(10);
  921. }
  922. if (radio->version == 0x2050 && radio->revision <= 0x5)
  923. bcm43xx_radio_write16(bcm, 0x0051, 0x0037);
  924. }
  925. static void key_write(struct bcm43xx_private *bcm,
  926. u8 index, u8 algorithm, const u16 *key)
  927. {
  928. unsigned int i, basic_wep = 0;
  929. u32 offset;
  930. u16 value;
  931. /* Write associated key information */
  932. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x100 + (index * 2),
  933. ((index << 4) | (algorithm & 0x0F)));
  934. /* The first 4 WEP keys need extra love */
  935. if (((algorithm == BCM43xx_SEC_ALGO_WEP) ||
  936. (algorithm == BCM43xx_SEC_ALGO_WEP104)) && (index < 4))
  937. basic_wep = 1;
  938. /* Write key payload, 8 little endian words */
  939. offset = bcm->security_offset + (index * BCM43xx_SEC_KEYSIZE);
  940. for (i = 0; i < (BCM43xx_SEC_KEYSIZE / sizeof(u16)); i++) {
  941. value = cpu_to_le16(key[i]);
  942. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  943. offset + (i * 2), value);
  944. if (!basic_wep)
  945. continue;
  946. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  947. offset + (i * 2) + 4 * BCM43xx_SEC_KEYSIZE,
  948. value);
  949. }
  950. }
  951. static void keymac_write(struct bcm43xx_private *bcm,
  952. u8 index, const u32 *addr)
  953. {
  954. /* for keys 0-3 there is no associated mac address */
  955. if (index < 4)
  956. return;
  957. index -= 4;
  958. if (bcm->current_core->rev >= 5) {
  959. bcm43xx_shm_write32(bcm,
  960. BCM43xx_SHM_HWMAC,
  961. index * 2,
  962. cpu_to_be32(*addr));
  963. bcm43xx_shm_write16(bcm,
  964. BCM43xx_SHM_HWMAC,
  965. (index * 2) + 1,
  966. cpu_to_be16(*((u16 *)(addr + 1))));
  967. } else {
  968. if (index < 8) {
  969. TODO(); /* Put them in the macaddress filter */
  970. } else {
  971. TODO();
  972. /* Put them BCM43xx_SHM_SHARED, stating index 0x0120.
  973. Keep in mind to update the count of keymacs in 0x003E as well! */
  974. }
  975. }
  976. }
  977. static int bcm43xx_key_write(struct bcm43xx_private *bcm,
  978. u8 index, u8 algorithm,
  979. const u8 *_key, int key_len,
  980. const u8 *mac_addr)
  981. {
  982. u8 key[BCM43xx_SEC_KEYSIZE] = { 0 };
  983. if (index >= ARRAY_SIZE(bcm->key))
  984. return -EINVAL;
  985. if (key_len > ARRAY_SIZE(key))
  986. return -EINVAL;
  987. if (algorithm < 1 || algorithm > 5)
  988. return -EINVAL;
  989. memcpy(key, _key, key_len);
  990. key_write(bcm, index, algorithm, (const u16 *)key);
  991. keymac_write(bcm, index, (const u32 *)mac_addr);
  992. bcm->key[index].algorithm = algorithm;
  993. return 0;
  994. }
  995. static void bcm43xx_clear_keys(struct bcm43xx_private *bcm)
  996. {
  997. static const u32 zero_mac[2] = { 0 };
  998. unsigned int i,j, nr_keys = 54;
  999. u16 offset;
  1000. if (bcm->current_core->rev < 5)
  1001. nr_keys = 16;
  1002. assert(nr_keys <= ARRAY_SIZE(bcm->key));
  1003. for (i = 0; i < nr_keys; i++) {
  1004. bcm->key[i].enabled = 0;
  1005. /* returns for i < 4 immediately */
  1006. keymac_write(bcm, i, zero_mac);
  1007. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1008. 0x100 + (i * 2), 0x0000);
  1009. for (j = 0; j < 8; j++) {
  1010. offset = bcm->security_offset + (j * 4) + (i * BCM43xx_SEC_KEYSIZE);
  1011. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED,
  1012. offset, 0x0000);
  1013. }
  1014. }
  1015. dprintk(KERN_INFO PFX "Keys cleared\n");
  1016. }
  1017. /* Lowlevel core-switch function. This is only to be used in
  1018. * bcm43xx_switch_core() and bcm43xx_probe_cores()
  1019. */
  1020. static int _switch_core(struct bcm43xx_private *bcm, int core)
  1021. {
  1022. int err;
  1023. int attempts = 0;
  1024. u32 current_core;
  1025. assert(core >= 0);
  1026. while (1) {
  1027. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1028. (core * 0x1000) + 0x18000000);
  1029. if (unlikely(err))
  1030. goto error;
  1031. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ACTIVE_CORE,
  1032. &current_core);
  1033. if (unlikely(err))
  1034. goto error;
  1035. current_core = (current_core - 0x18000000) / 0x1000;
  1036. if (current_core == core)
  1037. break;
  1038. if (unlikely(attempts++ > BCM43xx_SWITCH_CORE_MAX_RETRIES))
  1039. goto error;
  1040. udelay(10);
  1041. }
  1042. #ifdef CONFIG_BCM947XX
  1043. if (bcm->pci_dev->bus->number == 0)
  1044. bcm->current_core_offset = 0x1000 * core;
  1045. else
  1046. bcm->current_core_offset = 0;
  1047. #endif
  1048. return 0;
  1049. error:
  1050. printk(KERN_ERR PFX "Failed to switch to core %d\n", core);
  1051. return -ENODEV;
  1052. }
  1053. int bcm43xx_switch_core(struct bcm43xx_private *bcm, struct bcm43xx_coreinfo *new_core)
  1054. {
  1055. int err;
  1056. if (unlikely(!new_core))
  1057. return 0;
  1058. if (!new_core->available)
  1059. return -ENODEV;
  1060. if (bcm->current_core == new_core)
  1061. return 0;
  1062. err = _switch_core(bcm, new_core->index);
  1063. if (unlikely(err))
  1064. goto out;
  1065. bcm->current_core = new_core;
  1066. bcm->current_80211_core_idx = -1;
  1067. if (new_core->id == BCM43xx_COREID_80211)
  1068. bcm->current_80211_core_idx = (int)(new_core - &(bcm->core_80211[0]));
  1069. out:
  1070. return err;
  1071. }
  1072. static int bcm43xx_core_enabled(struct bcm43xx_private *bcm)
  1073. {
  1074. u32 value;
  1075. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1076. value &= BCM43xx_SBTMSTATELOW_CLOCK | BCM43xx_SBTMSTATELOW_RESET
  1077. | BCM43xx_SBTMSTATELOW_REJECT;
  1078. return (value == BCM43xx_SBTMSTATELOW_CLOCK);
  1079. }
  1080. /* disable current core */
  1081. static int bcm43xx_core_disable(struct bcm43xx_private *bcm, u32 core_flags)
  1082. {
  1083. u32 sbtmstatelow;
  1084. u32 sbtmstatehigh;
  1085. int i;
  1086. /* fetch sbtmstatelow from core information registers */
  1087. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1088. /* core is already in reset */
  1089. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_RESET)
  1090. goto out;
  1091. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_CLOCK) {
  1092. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1093. BCM43xx_SBTMSTATELOW_REJECT;
  1094. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1095. for (i = 0; i < 1000; i++) {
  1096. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1097. if (sbtmstatelow & BCM43xx_SBTMSTATELOW_REJECT) {
  1098. i = -1;
  1099. break;
  1100. }
  1101. udelay(10);
  1102. }
  1103. if (i != -1) {
  1104. printk(KERN_ERR PFX "Error: core_disable() REJECT timeout!\n");
  1105. return -EBUSY;
  1106. }
  1107. for (i = 0; i < 1000; i++) {
  1108. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1109. if (!(sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_BUSY)) {
  1110. i = -1;
  1111. break;
  1112. }
  1113. udelay(10);
  1114. }
  1115. if (i != -1) {
  1116. printk(KERN_ERR PFX "Error: core_disable() BUSY timeout!\n");
  1117. return -EBUSY;
  1118. }
  1119. sbtmstatelow = BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1120. BCM43xx_SBTMSTATELOW_REJECT |
  1121. BCM43xx_SBTMSTATELOW_RESET |
  1122. BCM43xx_SBTMSTATELOW_CLOCK |
  1123. core_flags;
  1124. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1125. udelay(10);
  1126. }
  1127. sbtmstatelow = BCM43xx_SBTMSTATELOW_RESET |
  1128. BCM43xx_SBTMSTATELOW_REJECT |
  1129. core_flags;
  1130. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1131. out:
  1132. bcm->current_core->enabled = 0;
  1133. return 0;
  1134. }
  1135. /* enable (reset) current core */
  1136. static int bcm43xx_core_enable(struct bcm43xx_private *bcm, u32 core_flags)
  1137. {
  1138. u32 sbtmstatelow;
  1139. u32 sbtmstatehigh;
  1140. u32 sbimstate;
  1141. int err;
  1142. err = bcm43xx_core_disable(bcm, core_flags);
  1143. if (err)
  1144. goto out;
  1145. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1146. BCM43xx_SBTMSTATELOW_RESET |
  1147. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1148. core_flags;
  1149. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1150. udelay(1);
  1151. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1152. if (sbtmstatehigh & BCM43xx_SBTMSTATEHIGH_SERROR) {
  1153. sbtmstatehigh = 0x00000000;
  1154. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATEHIGH, sbtmstatehigh);
  1155. }
  1156. sbimstate = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMSTATE);
  1157. if (sbimstate & (BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT)) {
  1158. sbimstate &= ~(BCM43xx_SBIMSTATE_IB_ERROR | BCM43xx_SBIMSTATE_TIMEOUT);
  1159. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMSTATE, sbimstate);
  1160. }
  1161. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK |
  1162. BCM43xx_SBTMSTATELOW_FORCE_GATE_CLOCK |
  1163. core_flags;
  1164. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1165. udelay(1);
  1166. sbtmstatelow = BCM43xx_SBTMSTATELOW_CLOCK | core_flags;
  1167. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1168. udelay(1);
  1169. bcm->current_core->enabled = 1;
  1170. assert(err == 0);
  1171. out:
  1172. return err;
  1173. }
  1174. /* http://bcm-specs.sipsolutions.net/80211CoreReset */
  1175. void bcm43xx_wireless_core_reset(struct bcm43xx_private *bcm, int connect_phy)
  1176. {
  1177. u32 flags = 0x00040000;
  1178. if ((bcm43xx_core_enabled(bcm)) &&
  1179. !bcm43xx_using_pio(bcm)) {
  1180. //FIXME: Do we _really_ want #ifndef CONFIG_BCM947XX here?
  1181. #ifndef CONFIG_BCM947XX
  1182. /* reset all used DMA controllers. */
  1183. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1184. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA2_BASE);
  1185. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA3_BASE);
  1186. bcm43xx_dmacontroller_tx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1187. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA1_BASE);
  1188. if (bcm->current_core->rev < 5)
  1189. bcm43xx_dmacontroller_rx_reset(bcm, BCM43xx_MMIO_DMA4_BASE);
  1190. #endif
  1191. }
  1192. if (bcm->shutting_down) {
  1193. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1194. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1195. & ~(BCM43xx_SBF_MAC_ENABLED | 0x00000002));
  1196. } else {
  1197. if (connect_phy)
  1198. flags |= 0x20000000;
  1199. bcm43xx_phy_connect(bcm, connect_phy);
  1200. bcm43xx_core_enable(bcm, flags);
  1201. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  1202. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1203. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1204. | BCM43xx_SBF_400);
  1205. }
  1206. }
  1207. static void bcm43xx_wireless_core_disable(struct bcm43xx_private *bcm)
  1208. {
  1209. bcm43xx_radio_turn_off(bcm);
  1210. bcm43xx_write16(bcm, 0x03E6, 0x00F4);
  1211. bcm43xx_core_disable(bcm, 0);
  1212. }
  1213. /* Mark the current 80211 core inactive.
  1214. * "active_80211_core" is the other 80211 core, which is used.
  1215. */
  1216. static int bcm43xx_wireless_core_mark_inactive(struct bcm43xx_private *bcm,
  1217. struct bcm43xx_coreinfo *active_80211_core)
  1218. {
  1219. u32 sbtmstatelow;
  1220. struct bcm43xx_coreinfo *old_core;
  1221. int err = 0;
  1222. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1223. bcm43xx_radio_turn_off(bcm);
  1224. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1225. sbtmstatelow &= ~0x200a0000;
  1226. sbtmstatelow |= 0xa0000;
  1227. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1228. udelay(1);
  1229. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1230. sbtmstatelow &= ~0xa0000;
  1231. sbtmstatelow |= 0x80000;
  1232. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1233. udelay(1);
  1234. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_G) {
  1235. old_core = bcm->current_core;
  1236. err = bcm43xx_switch_core(bcm, active_80211_core);
  1237. if (err)
  1238. goto out;
  1239. sbtmstatelow = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  1240. sbtmstatelow &= ~0x20000000;
  1241. sbtmstatelow |= 0x20000000;
  1242. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, sbtmstatelow);
  1243. err = bcm43xx_switch_core(bcm, old_core);
  1244. }
  1245. out:
  1246. return err;
  1247. }
  1248. static void handle_irq_transmit_status(struct bcm43xx_private *bcm)
  1249. {
  1250. u32 v0, v1;
  1251. u16 tmp;
  1252. struct bcm43xx_xmitstatus stat;
  1253. while (1) {
  1254. v0 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_0);
  1255. if (!v0)
  1256. break;
  1257. v1 = bcm43xx_read32(bcm, BCM43xx_MMIO_XMITSTAT_1);
  1258. stat.cookie = (v0 >> 16) & 0x0000FFFF;
  1259. tmp = (u16)((v0 & 0xFFF0) | ((v0 & 0xF) >> 1));
  1260. stat.flags = tmp & 0xFF;
  1261. stat.cnt1 = (tmp & 0x0F00) >> 8;
  1262. stat.cnt2 = (tmp & 0xF000) >> 12;
  1263. stat.seq = (u16)(v1 & 0xFFFF);
  1264. stat.unknown = (u16)((v1 >> 16) & 0xFF);
  1265. bcm43xx_debugfs_log_txstat(bcm, &stat);
  1266. if (stat.flags & BCM43xx_TXSTAT_FLAG_IGNORE)
  1267. continue;
  1268. if (!(stat.flags & BCM43xx_TXSTAT_FLAG_ACK)) {
  1269. //TODO: packet was not acked (was lost)
  1270. }
  1271. //TODO: There are more (unknown) flags to test. see bcm43xx_main.h
  1272. if (bcm43xx_using_pio(bcm))
  1273. bcm43xx_pio_handle_xmitstatus(bcm, &stat);
  1274. else
  1275. bcm43xx_dma_handle_xmitstatus(bcm, &stat);
  1276. }
  1277. }
  1278. static void bcm43xx_generate_noise_sample(struct bcm43xx_private *bcm)
  1279. {
  1280. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x408, 0x7F7F);
  1281. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x40A, 0x7F7F);
  1282. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1283. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD) | (1 << 4));
  1284. assert(bcm->noisecalc.core_at_start == bcm->current_core);
  1285. assert(bcm->noisecalc.channel_at_start == bcm43xx_current_radio(bcm)->channel);
  1286. }
  1287. static void bcm43xx_calculate_link_quality(struct bcm43xx_private *bcm)
  1288. {
  1289. /* Top half of Link Quality calculation. */
  1290. if (bcm->noisecalc.calculation_running)
  1291. return;
  1292. bcm->noisecalc.core_at_start = bcm->current_core;
  1293. bcm->noisecalc.channel_at_start = bcm43xx_current_radio(bcm)->channel;
  1294. bcm->noisecalc.calculation_running = 1;
  1295. bcm->noisecalc.nr_samples = 0;
  1296. bcm43xx_generate_noise_sample(bcm);
  1297. }
  1298. static void handle_irq_noise(struct bcm43xx_private *bcm)
  1299. {
  1300. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  1301. u16 tmp;
  1302. u8 noise[4];
  1303. u8 i, j;
  1304. s32 average;
  1305. /* Bottom half of Link Quality calculation. */
  1306. assert(bcm->noisecalc.calculation_running);
  1307. if (bcm->noisecalc.core_at_start != bcm->current_core ||
  1308. bcm->noisecalc.channel_at_start != radio->channel)
  1309. goto drop_calculation;
  1310. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x408);
  1311. noise[0] = (tmp & 0x00FF);
  1312. noise[1] = (tmp & 0xFF00) >> 8;
  1313. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40A);
  1314. noise[2] = (tmp & 0x00FF);
  1315. noise[3] = (tmp & 0xFF00) >> 8;
  1316. if (noise[0] == 0x7F || noise[1] == 0x7F ||
  1317. noise[2] == 0x7F || noise[3] == 0x7F)
  1318. goto generate_new;
  1319. /* Get the noise samples. */
  1320. assert(bcm->noisecalc.nr_samples <= 8);
  1321. i = bcm->noisecalc.nr_samples;
  1322. noise[0] = limit_value(noise[0], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1323. noise[1] = limit_value(noise[1], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1324. noise[2] = limit_value(noise[2], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1325. noise[3] = limit_value(noise[3], 0, ARRAY_SIZE(radio->nrssi_lt) - 1);
  1326. bcm->noisecalc.samples[i][0] = radio->nrssi_lt[noise[0]];
  1327. bcm->noisecalc.samples[i][1] = radio->nrssi_lt[noise[1]];
  1328. bcm->noisecalc.samples[i][2] = radio->nrssi_lt[noise[2]];
  1329. bcm->noisecalc.samples[i][3] = radio->nrssi_lt[noise[3]];
  1330. bcm->noisecalc.nr_samples++;
  1331. if (bcm->noisecalc.nr_samples == 8) {
  1332. /* Calculate the Link Quality by the noise samples. */
  1333. average = 0;
  1334. for (i = 0; i < 8; i++) {
  1335. for (j = 0; j < 4; j++)
  1336. average += bcm->noisecalc.samples[i][j];
  1337. }
  1338. average /= (8 * 4);
  1339. average *= 125;
  1340. average += 64;
  1341. average /= 128;
  1342. tmp = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, 0x40C);
  1343. tmp = (tmp / 128) & 0x1F;
  1344. if (tmp >= 8)
  1345. average += 2;
  1346. else
  1347. average -= 25;
  1348. if (tmp == 8)
  1349. average -= 72;
  1350. else
  1351. average -= 48;
  1352. if (average > -65)
  1353. bcm->stats.link_quality = 0;
  1354. else if (average > -75)
  1355. bcm->stats.link_quality = 1;
  1356. else if (average > -85)
  1357. bcm->stats.link_quality = 2;
  1358. else
  1359. bcm->stats.link_quality = 3;
  1360. // dprintk(KERN_INFO PFX "Link Quality: %u (avg was %d)\n", bcm->stats.link_quality, average);
  1361. drop_calculation:
  1362. bcm->noisecalc.calculation_running = 0;
  1363. return;
  1364. }
  1365. generate_new:
  1366. bcm43xx_generate_noise_sample(bcm);
  1367. }
  1368. static void handle_irq_ps(struct bcm43xx_private *bcm)
  1369. {
  1370. if (bcm->ieee->iw_mode == IW_MODE_MASTER) {
  1371. ///TODO: PS TBTT
  1372. } else {
  1373. if (1/*FIXME: the last PSpoll frame was sent successfully */)
  1374. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1375. }
  1376. if (bcm->ieee->iw_mode == IW_MODE_ADHOC)
  1377. bcm->reg124_set_0x4 = 1;
  1378. //FIXME else set to false?
  1379. }
  1380. static void handle_irq_reg124(struct bcm43xx_private *bcm)
  1381. {
  1382. if (!bcm->reg124_set_0x4)
  1383. return;
  1384. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD,
  1385. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD)
  1386. | 0x4);
  1387. //FIXME: reset reg124_set_0x4 to false?
  1388. }
  1389. static void handle_irq_pmq(struct bcm43xx_private *bcm)
  1390. {
  1391. u32 tmp;
  1392. //TODO: AP mode.
  1393. while (1) {
  1394. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_PS_STATUS);
  1395. if (!(tmp & 0x00000008))
  1396. break;
  1397. }
  1398. /* 16bit write is odd, but correct. */
  1399. bcm43xx_write16(bcm, BCM43xx_MMIO_PS_STATUS, 0x0002);
  1400. }
  1401. static void bcm43xx_generate_beacon_template(struct bcm43xx_private *bcm,
  1402. u16 ram_offset, u16 shm_size_offset)
  1403. {
  1404. u32 value;
  1405. u16 size = 0;
  1406. /* Timestamp. */
  1407. //FIXME: assumption: The chip sets the timestamp
  1408. value = 0;
  1409. bcm43xx_ram_write(bcm, ram_offset++, value);
  1410. bcm43xx_ram_write(bcm, ram_offset++, value);
  1411. size += 8;
  1412. /* Beacon Interval / Capability Information */
  1413. value = 0x0000;//FIXME: Which interval?
  1414. value |= (1 << 0) << 16; /* ESS */
  1415. value |= (1 << 2) << 16; /* CF Pollable */ //FIXME?
  1416. value |= (1 << 3) << 16; /* CF Poll Request */ //FIXME?
  1417. if (!bcm->ieee->open_wep)
  1418. value |= (1 << 4) << 16; /* Privacy */
  1419. bcm43xx_ram_write(bcm, ram_offset++, value);
  1420. size += 4;
  1421. /* SSID */
  1422. //TODO
  1423. /* FH Parameter Set */
  1424. //TODO
  1425. /* DS Parameter Set */
  1426. //TODO
  1427. /* CF Parameter Set */
  1428. //TODO
  1429. /* TIM */
  1430. //TODO
  1431. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, shm_size_offset, size);
  1432. }
  1433. static void handle_irq_beacon(struct bcm43xx_private *bcm)
  1434. {
  1435. u32 status;
  1436. bcm->irq_savedstate &= ~BCM43xx_IRQ_BEACON;
  1437. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD);
  1438. if ((status & 0x1) && (status & 0x2)) {
  1439. /* ACK beacon IRQ. */
  1440. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON,
  1441. BCM43xx_IRQ_BEACON);
  1442. bcm->irq_savedstate |= BCM43xx_IRQ_BEACON;
  1443. return;
  1444. }
  1445. if (!(status & 0x1)) {
  1446. bcm43xx_generate_beacon_template(bcm, 0x68, 0x18);
  1447. status |= 0x1;
  1448. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1449. }
  1450. if (!(status & 0x2)) {
  1451. bcm43xx_generate_beacon_template(bcm, 0x468, 0x1A);
  1452. status |= 0x2;
  1453. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS2_BITFIELD, status);
  1454. }
  1455. }
  1456. /* Interrupt handler bottom-half */
  1457. static void bcm43xx_interrupt_tasklet(struct bcm43xx_private *bcm)
  1458. {
  1459. u32 reason;
  1460. u32 dma_reason[4];
  1461. int activity = 0;
  1462. unsigned long flags;
  1463. #ifdef CONFIG_BCM43XX_DEBUG
  1464. u32 _handled = 0x00000000;
  1465. # define bcmirq_handled(irq) do { _handled |= (irq); } while (0)
  1466. #else
  1467. # define bcmirq_handled(irq) do { /* nothing */ } while (0)
  1468. #endif /* CONFIG_BCM43XX_DEBUG*/
  1469. bcm43xx_lock_mmio(bcm, flags);
  1470. reason = bcm->irq_reason;
  1471. dma_reason[0] = bcm->dma_reason[0];
  1472. dma_reason[1] = bcm->dma_reason[1];
  1473. dma_reason[2] = bcm->dma_reason[2];
  1474. dma_reason[3] = bcm->dma_reason[3];
  1475. if (unlikely(reason & BCM43xx_IRQ_XMIT_ERROR)) {
  1476. /* TX error. We get this when Template Ram is written in wrong endianess
  1477. * in dummy_tx(). We also get this if something is wrong with the TX header
  1478. * on DMA or PIO queues.
  1479. * Maybe we get this in other error conditions, too.
  1480. */
  1481. printkl(KERN_ERR PFX "FATAL ERROR: BCM43xx_IRQ_XMIT_ERROR\n");
  1482. bcmirq_handled(BCM43xx_IRQ_XMIT_ERROR);
  1483. }
  1484. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_FATALMASK) |
  1485. (dma_reason[1] & BCM43xx_DMAIRQ_FATALMASK) |
  1486. (dma_reason[2] & BCM43xx_DMAIRQ_FATALMASK) |
  1487. (dma_reason[3] & BCM43xx_DMAIRQ_FATALMASK))) {
  1488. printkl(KERN_ERR PFX "FATAL ERROR: Fatal DMA error: "
  1489. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1490. dma_reason[0], dma_reason[1],
  1491. dma_reason[2], dma_reason[3]);
  1492. bcm43xx_controller_restart(bcm, "DMA error");
  1493. bcm43xx_unlock_mmio(bcm, flags);
  1494. return;
  1495. }
  1496. if (unlikely((dma_reason[0] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1497. (dma_reason[1] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1498. (dma_reason[2] & BCM43xx_DMAIRQ_NONFATALMASK) |
  1499. (dma_reason[3] & BCM43xx_DMAIRQ_NONFATALMASK))) {
  1500. printkl(KERN_ERR PFX "DMA error: "
  1501. "0x%08X, 0x%08X, 0x%08X, 0x%08X\n",
  1502. dma_reason[0], dma_reason[1],
  1503. dma_reason[2], dma_reason[3]);
  1504. }
  1505. if (reason & BCM43xx_IRQ_PS) {
  1506. handle_irq_ps(bcm);
  1507. bcmirq_handled(BCM43xx_IRQ_PS);
  1508. }
  1509. if (reason & BCM43xx_IRQ_REG124) {
  1510. handle_irq_reg124(bcm);
  1511. bcmirq_handled(BCM43xx_IRQ_REG124);
  1512. }
  1513. if (reason & BCM43xx_IRQ_BEACON) {
  1514. if (bcm->ieee->iw_mode == IW_MODE_MASTER)
  1515. handle_irq_beacon(bcm);
  1516. bcmirq_handled(BCM43xx_IRQ_BEACON);
  1517. }
  1518. if (reason & BCM43xx_IRQ_PMQ) {
  1519. handle_irq_pmq(bcm);
  1520. bcmirq_handled(BCM43xx_IRQ_PMQ);
  1521. }
  1522. if (reason & BCM43xx_IRQ_SCAN) {
  1523. /*TODO*/
  1524. //bcmirq_handled(BCM43xx_IRQ_SCAN);
  1525. }
  1526. if (reason & BCM43xx_IRQ_NOISE) {
  1527. handle_irq_noise(bcm);
  1528. bcmirq_handled(BCM43xx_IRQ_NOISE);
  1529. }
  1530. /* Check the DMA reason registers for received data. */
  1531. assert(!(dma_reason[1] & BCM43xx_DMAIRQ_RX_DONE));
  1532. assert(!(dma_reason[2] & BCM43xx_DMAIRQ_RX_DONE));
  1533. if (dma_reason[0] & BCM43xx_DMAIRQ_RX_DONE) {
  1534. if (bcm43xx_using_pio(bcm))
  1535. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue0);
  1536. else
  1537. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring0);
  1538. /* We intentionally don't set "activity" to 1, here. */
  1539. }
  1540. if (dma_reason[3] & BCM43xx_DMAIRQ_RX_DONE) {
  1541. if (bcm43xx_using_pio(bcm))
  1542. bcm43xx_pio_rx(bcm43xx_current_pio(bcm)->queue3);
  1543. else
  1544. bcm43xx_dma_rx(bcm43xx_current_dma(bcm)->rx_ring1);
  1545. activity = 1;
  1546. }
  1547. bcmirq_handled(BCM43xx_IRQ_RX);
  1548. if (reason & BCM43xx_IRQ_XMIT_STATUS) {
  1549. handle_irq_transmit_status(bcm);
  1550. activity = 1;
  1551. //TODO: In AP mode, this also causes sending of powersave responses.
  1552. bcmirq_handled(BCM43xx_IRQ_XMIT_STATUS);
  1553. }
  1554. /* IRQ_PIO_WORKAROUND is handled in the top-half. */
  1555. bcmirq_handled(BCM43xx_IRQ_PIO_WORKAROUND);
  1556. #ifdef CONFIG_BCM43XX_DEBUG
  1557. if (unlikely(reason & ~_handled)) {
  1558. printkl(KERN_WARNING PFX
  1559. "Unhandled IRQ! Reason: 0x%08x, Unhandled: 0x%08x, "
  1560. "DMA: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  1561. reason, (reason & ~_handled),
  1562. dma_reason[0], dma_reason[1],
  1563. dma_reason[2], dma_reason[3]);
  1564. }
  1565. #endif
  1566. #undef bcmirq_handled
  1567. if (!modparam_noleds)
  1568. bcm43xx_leds_update(bcm, activity);
  1569. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  1570. bcm43xx_unlock_mmio(bcm, flags);
  1571. }
  1572. static void pio_irq_workaround(struct bcm43xx_private *bcm,
  1573. u16 base, int queueidx)
  1574. {
  1575. u16 rxctl;
  1576. rxctl = bcm43xx_read16(bcm, base + BCM43xx_PIO_RXCTL);
  1577. if (rxctl & BCM43xx_PIO_RXCTL_DATAAVAILABLE)
  1578. bcm->dma_reason[queueidx] |= BCM43xx_DMAIRQ_RX_DONE;
  1579. else
  1580. bcm->dma_reason[queueidx] &= ~BCM43xx_DMAIRQ_RX_DONE;
  1581. }
  1582. static void bcm43xx_interrupt_ack(struct bcm43xx_private *bcm, u32 reason)
  1583. {
  1584. if (bcm43xx_using_pio(bcm) &&
  1585. (bcm->current_core->rev < 3) &&
  1586. (!(reason & BCM43xx_IRQ_PIO_WORKAROUND))) {
  1587. /* Apply a PIO specific workaround to the dma_reasons */
  1588. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO1_BASE, 0);
  1589. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO2_BASE, 1);
  1590. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO3_BASE, 2);
  1591. pio_irq_workaround(bcm, BCM43xx_MMIO_PIO4_BASE, 3);
  1592. }
  1593. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, reason);
  1594. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_REASON,
  1595. bcm->dma_reason[0]);
  1596. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_REASON,
  1597. bcm->dma_reason[1]);
  1598. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_REASON,
  1599. bcm->dma_reason[2]);
  1600. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_REASON,
  1601. bcm->dma_reason[3]);
  1602. }
  1603. /* Interrupt handler top-half */
  1604. static irqreturn_t bcm43xx_interrupt_handler(int irq, void *dev_id, struct pt_regs *regs)
  1605. {
  1606. irqreturn_t ret = IRQ_HANDLED;
  1607. struct bcm43xx_private *bcm = dev_id;
  1608. u32 reason;
  1609. if (!bcm)
  1610. return IRQ_NONE;
  1611. spin_lock(&bcm->_lock);
  1612. reason = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1613. if (reason == 0xffffffff) {
  1614. /* irq not for us (shared irq) */
  1615. ret = IRQ_NONE;
  1616. goto out;
  1617. }
  1618. reason &= bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_MASK);
  1619. if (!reason)
  1620. goto out;
  1621. bcm->dma_reason[0] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA1_REASON)
  1622. & 0x0001dc00;
  1623. bcm->dma_reason[1] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA2_REASON)
  1624. & 0x0000dc00;
  1625. bcm->dma_reason[2] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA3_REASON)
  1626. & 0x0000dc00;
  1627. bcm->dma_reason[3] = bcm43xx_read32(bcm, BCM43xx_MMIO_DMA4_REASON)
  1628. & 0x0001dc00;
  1629. bcm43xx_interrupt_ack(bcm, reason);
  1630. /* Only accept IRQs, if we are initialized properly.
  1631. * This avoids an RX race while initializing.
  1632. * We should probably not enable IRQs before we are initialized
  1633. * completely, but some careful work is needed to fix this. I think it
  1634. * is best to stay with this cheap workaround for now... .
  1635. */
  1636. if (likely(bcm->initialized)) {
  1637. /* disable all IRQs. They are enabled again in the bottom half. */
  1638. bcm->irq_savedstate = bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  1639. /* save the reason code and call our bottom half. */
  1640. bcm->irq_reason = reason;
  1641. tasklet_schedule(&bcm->isr_tasklet);
  1642. }
  1643. out:
  1644. mmiowb();
  1645. spin_unlock(&bcm->_lock);
  1646. return ret;
  1647. }
  1648. static void bcm43xx_release_firmware(struct bcm43xx_private *bcm, int force)
  1649. {
  1650. if (bcm->firmware_norelease && !force)
  1651. return; /* Suspending or controller reset. */
  1652. release_firmware(bcm->ucode);
  1653. bcm->ucode = NULL;
  1654. release_firmware(bcm->pcm);
  1655. bcm->pcm = NULL;
  1656. release_firmware(bcm->initvals0);
  1657. bcm->initvals0 = NULL;
  1658. release_firmware(bcm->initvals1);
  1659. bcm->initvals1 = NULL;
  1660. }
  1661. static int bcm43xx_request_firmware(struct bcm43xx_private *bcm)
  1662. {
  1663. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  1664. u8 rev = bcm->current_core->rev;
  1665. int err = 0;
  1666. int nr;
  1667. char buf[22 + sizeof(modparam_fwpostfix) - 1] = { 0 };
  1668. if (!bcm->ucode) {
  1669. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_microcode%d%s.fw",
  1670. (rev >= 5 ? 5 : rev),
  1671. modparam_fwpostfix);
  1672. err = request_firmware(&bcm->ucode, buf, &bcm->pci_dev->dev);
  1673. if (err) {
  1674. printk(KERN_ERR PFX
  1675. "Error: Microcode \"%s\" not available or load failed.\n",
  1676. buf);
  1677. goto error;
  1678. }
  1679. }
  1680. if (!bcm->pcm) {
  1681. snprintf(buf, ARRAY_SIZE(buf),
  1682. "bcm43xx_pcm%d%s.fw",
  1683. (rev < 5 ? 4 : 5),
  1684. modparam_fwpostfix);
  1685. err = request_firmware(&bcm->pcm, buf, &bcm->pci_dev->dev);
  1686. if (err) {
  1687. printk(KERN_ERR PFX
  1688. "Error: PCM \"%s\" not available or load failed.\n",
  1689. buf);
  1690. goto error;
  1691. }
  1692. }
  1693. if (!bcm->initvals0) {
  1694. if (rev == 2 || rev == 4) {
  1695. switch (phy->type) {
  1696. case BCM43xx_PHYTYPE_A:
  1697. nr = 3;
  1698. break;
  1699. case BCM43xx_PHYTYPE_B:
  1700. case BCM43xx_PHYTYPE_G:
  1701. nr = 1;
  1702. break;
  1703. default:
  1704. goto err_noinitval;
  1705. }
  1706. } else if (rev >= 5) {
  1707. switch (phy->type) {
  1708. case BCM43xx_PHYTYPE_A:
  1709. nr = 7;
  1710. break;
  1711. case BCM43xx_PHYTYPE_B:
  1712. case BCM43xx_PHYTYPE_G:
  1713. nr = 5;
  1714. break;
  1715. default:
  1716. goto err_noinitval;
  1717. }
  1718. } else
  1719. goto err_noinitval;
  1720. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1721. nr, modparam_fwpostfix);
  1722. err = request_firmware(&bcm->initvals0, buf, &bcm->pci_dev->dev);
  1723. if (err) {
  1724. printk(KERN_ERR PFX
  1725. "Error: InitVals \"%s\" not available or load failed.\n",
  1726. buf);
  1727. goto error;
  1728. }
  1729. if (bcm->initvals0->size % sizeof(struct bcm43xx_initval)) {
  1730. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1731. goto error;
  1732. }
  1733. }
  1734. if (!bcm->initvals1) {
  1735. if (rev >= 5) {
  1736. u32 sbtmstatehigh;
  1737. switch (phy->type) {
  1738. case BCM43xx_PHYTYPE_A:
  1739. sbtmstatehigh = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATEHIGH);
  1740. if (sbtmstatehigh & 0x00010000)
  1741. nr = 9;
  1742. else
  1743. nr = 10;
  1744. break;
  1745. case BCM43xx_PHYTYPE_B:
  1746. case BCM43xx_PHYTYPE_G:
  1747. nr = 6;
  1748. break;
  1749. default:
  1750. goto err_noinitval;
  1751. }
  1752. snprintf(buf, ARRAY_SIZE(buf), "bcm43xx_initval%02d%s.fw",
  1753. nr, modparam_fwpostfix);
  1754. err = request_firmware(&bcm->initvals1, buf, &bcm->pci_dev->dev);
  1755. if (err) {
  1756. printk(KERN_ERR PFX
  1757. "Error: InitVals \"%s\" not available or load failed.\n",
  1758. buf);
  1759. goto error;
  1760. }
  1761. if (bcm->initvals1->size % sizeof(struct bcm43xx_initval)) {
  1762. printk(KERN_ERR PFX "InitVals fileformat error.\n");
  1763. goto error;
  1764. }
  1765. }
  1766. }
  1767. out:
  1768. return err;
  1769. error:
  1770. bcm43xx_release_firmware(bcm, 1);
  1771. goto out;
  1772. err_noinitval:
  1773. printk(KERN_ERR PFX "Error: No InitVals available!\n");
  1774. err = -ENOENT;
  1775. goto error;
  1776. }
  1777. static void bcm43xx_upload_microcode(struct bcm43xx_private *bcm)
  1778. {
  1779. const u32 *data;
  1780. unsigned int i, len;
  1781. /* Upload Microcode. */
  1782. data = (u32 *)(bcm->ucode->data);
  1783. len = bcm->ucode->size / sizeof(u32);
  1784. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_UCODE, 0x0000);
  1785. for (i = 0; i < len; i++) {
  1786. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1787. be32_to_cpu(data[i]));
  1788. udelay(10);
  1789. }
  1790. /* Upload PCM data. */
  1791. data = (u32 *)(bcm->pcm->data);
  1792. len = bcm->pcm->size / sizeof(u32);
  1793. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01ea);
  1794. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA, 0x00004000);
  1795. bcm43xx_shm_control_word(bcm, BCM43xx_SHM_PCM, 0x01eb);
  1796. for (i = 0; i < len; i++) {
  1797. bcm43xx_write32(bcm, BCM43xx_MMIO_SHM_DATA,
  1798. be32_to_cpu(data[i]));
  1799. udelay(10);
  1800. }
  1801. }
  1802. static int bcm43xx_write_initvals(struct bcm43xx_private *bcm,
  1803. const struct bcm43xx_initval *data,
  1804. const unsigned int len)
  1805. {
  1806. u16 offset, size;
  1807. u32 value;
  1808. unsigned int i;
  1809. for (i = 0; i < len; i++) {
  1810. offset = be16_to_cpu(data[i].offset);
  1811. size = be16_to_cpu(data[i].size);
  1812. value = be32_to_cpu(data[i].value);
  1813. if (unlikely(offset >= 0x1000))
  1814. goto err_format;
  1815. if (size == 2) {
  1816. if (unlikely(value & 0xFFFF0000))
  1817. goto err_format;
  1818. bcm43xx_write16(bcm, offset, (u16)value);
  1819. } else if (size == 4) {
  1820. bcm43xx_write32(bcm, offset, value);
  1821. } else
  1822. goto err_format;
  1823. }
  1824. return 0;
  1825. err_format:
  1826. printk(KERN_ERR PFX "InitVals (bcm43xx_initvalXX.fw) file-format error. "
  1827. "Please fix your bcm43xx firmware files.\n");
  1828. return -EPROTO;
  1829. }
  1830. static int bcm43xx_upload_initvals(struct bcm43xx_private *bcm)
  1831. {
  1832. int err;
  1833. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals0->data,
  1834. bcm->initvals0->size / sizeof(struct bcm43xx_initval));
  1835. if (err)
  1836. goto out;
  1837. if (bcm->initvals1) {
  1838. err = bcm43xx_write_initvals(bcm, (struct bcm43xx_initval *)bcm->initvals1->data,
  1839. bcm->initvals1->size / sizeof(struct bcm43xx_initval));
  1840. if (err)
  1841. goto out;
  1842. }
  1843. out:
  1844. return err;
  1845. }
  1846. static int bcm43xx_initialize_irq(struct bcm43xx_private *bcm)
  1847. {
  1848. int res;
  1849. unsigned int i;
  1850. u32 data;
  1851. bcm->irq = bcm->pci_dev->irq;
  1852. #ifdef CONFIG_BCM947XX
  1853. if (bcm->pci_dev->bus->number == 0) {
  1854. struct pci_dev *d = NULL;
  1855. /* FIXME: we will probably need more device IDs here... */
  1856. d = pci_find_device(PCI_VENDOR_ID_BROADCOM, 0x4324, NULL);
  1857. if (d != NULL) {
  1858. bcm->irq = d->irq;
  1859. }
  1860. }
  1861. #endif
  1862. res = request_irq(bcm->irq, bcm43xx_interrupt_handler,
  1863. SA_SHIRQ, KBUILD_MODNAME, bcm);
  1864. if (res) {
  1865. printk(KERN_ERR PFX "Cannot register IRQ%d\n", bcm->irq);
  1866. return -ENODEV;
  1867. }
  1868. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0xffffffff);
  1869. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, 0x00020402);
  1870. i = 0;
  1871. while (1) {
  1872. data = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1873. if (data == BCM43xx_IRQ_READY)
  1874. break;
  1875. i++;
  1876. if (i >= BCM43xx_IRQWAIT_MAX_RETRIES) {
  1877. printk(KERN_ERR PFX "Card IRQ register not responding. "
  1878. "Giving up.\n");
  1879. free_irq(bcm->irq, bcm);
  1880. return -ENODEV;
  1881. }
  1882. udelay(10);
  1883. }
  1884. // dummy read
  1885. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1886. return 0;
  1887. }
  1888. /* Switch to the core used to write the GPIO register.
  1889. * This is either the ChipCommon, or the PCI core.
  1890. */
  1891. static int switch_to_gpio_core(struct bcm43xx_private *bcm)
  1892. {
  1893. int err;
  1894. /* Where to find the GPIO register depends on the chipset.
  1895. * If it has a ChipCommon, its register at offset 0x6c is the GPIO
  1896. * control register. Otherwise the register at offset 0x6c in the
  1897. * PCI core is the GPIO control register.
  1898. */
  1899. err = bcm43xx_switch_core(bcm, &bcm->core_chipcommon);
  1900. if (err == -ENODEV) {
  1901. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  1902. if (unlikely(err == -ENODEV)) {
  1903. printk(KERN_ERR PFX "gpio error: "
  1904. "Neither ChipCommon nor PCI core available!\n");
  1905. }
  1906. }
  1907. return err;
  1908. }
  1909. /* Initialize the GPIOs
  1910. * http://bcm-specs.sipsolutions.net/GPIO
  1911. */
  1912. static int bcm43xx_gpio_init(struct bcm43xx_private *bcm)
  1913. {
  1914. struct bcm43xx_coreinfo *old_core;
  1915. int err;
  1916. u32 mask, set;
  1917. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1918. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1919. & 0xFFFF3FFF);
  1920. bcm43xx_leds_switch_all(bcm, 0);
  1921. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1922. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK) | 0x000F);
  1923. mask = 0x0000001F;
  1924. set = 0x0000000F;
  1925. if (bcm->chip_id == 0x4301) {
  1926. mask |= 0x0060;
  1927. set |= 0x0060;
  1928. }
  1929. if (0 /* FIXME: conditional unknown */) {
  1930. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1931. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1932. | 0x0100);
  1933. mask |= 0x0180;
  1934. set |= 0x0180;
  1935. }
  1936. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL) {
  1937. bcm43xx_write16(bcm, BCM43xx_MMIO_GPIO_MASK,
  1938. bcm43xx_read16(bcm, BCM43xx_MMIO_GPIO_MASK)
  1939. | 0x0200);
  1940. mask |= 0x0200;
  1941. set |= 0x0200;
  1942. }
  1943. if (bcm->current_core->rev >= 2)
  1944. mask |= 0x0010; /* FIXME: This is redundant. */
  1945. old_core = bcm->current_core;
  1946. err = switch_to_gpio_core(bcm);
  1947. if (err)
  1948. goto out;
  1949. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL,
  1950. (bcm43xx_read32(bcm, BCM43xx_GPIO_CONTROL) & mask) | set);
  1951. err = bcm43xx_switch_core(bcm, old_core);
  1952. out:
  1953. return err;
  1954. }
  1955. /* Turn off all GPIO stuff. Call this on module unload, for example. */
  1956. static int bcm43xx_gpio_cleanup(struct bcm43xx_private *bcm)
  1957. {
  1958. struct bcm43xx_coreinfo *old_core;
  1959. int err;
  1960. old_core = bcm->current_core;
  1961. err = switch_to_gpio_core(bcm);
  1962. if (err)
  1963. return err;
  1964. bcm43xx_write32(bcm, BCM43xx_GPIO_CONTROL, 0x00000000);
  1965. err = bcm43xx_switch_core(bcm, old_core);
  1966. assert(err == 0);
  1967. return 0;
  1968. }
  1969. /* http://bcm-specs.sipsolutions.net/EnableMac */
  1970. void bcm43xx_mac_enable(struct bcm43xx_private *bcm)
  1971. {
  1972. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1973. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1974. | BCM43xx_SBF_MAC_ENABLED);
  1975. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, BCM43xx_IRQ_READY);
  1976. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  1977. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1978. bcm43xx_power_saving_ctl_bits(bcm, -1, -1);
  1979. }
  1980. /* http://bcm-specs.sipsolutions.net/SuspendMAC */
  1981. void bcm43xx_mac_suspend(struct bcm43xx_private *bcm)
  1982. {
  1983. int i;
  1984. u32 tmp;
  1985. bcm43xx_power_saving_ctl_bits(bcm, -1, 1);
  1986. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  1987. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD)
  1988. & ~BCM43xx_SBF_MAC_ENABLED);
  1989. bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON); /* dummy read */
  1990. for (i = 100000; i; i--) {
  1991. tmp = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  1992. if (tmp & BCM43xx_IRQ_READY)
  1993. return;
  1994. udelay(10);
  1995. }
  1996. printkl(KERN_ERR PFX "MAC suspend failed\n");
  1997. }
  1998. void bcm43xx_set_iwmode(struct bcm43xx_private *bcm,
  1999. int iw_mode)
  2000. {
  2001. unsigned long flags;
  2002. struct net_device *net_dev = bcm->net_dev;
  2003. u32 status;
  2004. u16 value;
  2005. spin_lock_irqsave(&bcm->ieee->lock, flags);
  2006. bcm->ieee->iw_mode = iw_mode;
  2007. spin_unlock_irqrestore(&bcm->ieee->lock, flags);
  2008. if (iw_mode == IW_MODE_MONITOR)
  2009. net_dev->type = ARPHRD_IEEE80211;
  2010. else
  2011. net_dev->type = ARPHRD_ETHER;
  2012. status = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2013. /* Reset status to infrastructured mode */
  2014. status &= ~(BCM43xx_SBF_MODE_AP | BCM43xx_SBF_MODE_MONITOR);
  2015. status &= ~BCM43xx_SBF_MODE_PROMISC;
  2016. status |= BCM43xx_SBF_MODE_NOTADHOC;
  2017. /* FIXME: Always enable promisc mode, until we get the MAC filters working correctly. */
  2018. status |= BCM43xx_SBF_MODE_PROMISC;
  2019. switch (iw_mode) {
  2020. case IW_MODE_MONITOR:
  2021. status |= BCM43xx_SBF_MODE_MONITOR;
  2022. status |= BCM43xx_SBF_MODE_PROMISC;
  2023. break;
  2024. case IW_MODE_ADHOC:
  2025. status &= ~BCM43xx_SBF_MODE_NOTADHOC;
  2026. break;
  2027. case IW_MODE_MASTER:
  2028. status |= BCM43xx_SBF_MODE_AP;
  2029. break;
  2030. case IW_MODE_SECOND:
  2031. case IW_MODE_REPEAT:
  2032. TODO(); /* TODO */
  2033. break;
  2034. case IW_MODE_INFRA:
  2035. /* nothing to be done here... */
  2036. break;
  2037. default:
  2038. dprintk(KERN_ERR PFX "Unknown mode in set_iwmode: %d\n", iw_mode);
  2039. }
  2040. if (net_dev->flags & IFF_PROMISC)
  2041. status |= BCM43xx_SBF_MODE_PROMISC;
  2042. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, status);
  2043. value = 0x0002;
  2044. if (iw_mode != IW_MODE_ADHOC && iw_mode != IW_MODE_MASTER) {
  2045. if (bcm->chip_id == 0x4306 && bcm->chip_rev == 3)
  2046. value = 0x0064;
  2047. else
  2048. value = 0x0032;
  2049. }
  2050. bcm43xx_write16(bcm, 0x0612, value);
  2051. }
  2052. /* This is the opposite of bcm43xx_chip_init() */
  2053. static void bcm43xx_chip_cleanup(struct bcm43xx_private *bcm)
  2054. {
  2055. bcm43xx_radio_turn_off(bcm);
  2056. if (!modparam_noleds)
  2057. bcm43xx_leds_exit(bcm);
  2058. bcm43xx_gpio_cleanup(bcm);
  2059. free_irq(bcm->irq, bcm);
  2060. bcm43xx_release_firmware(bcm, 0);
  2061. }
  2062. /* Initialize the chip
  2063. * http://bcm-specs.sipsolutions.net/ChipInit
  2064. */
  2065. static int bcm43xx_chip_init(struct bcm43xx_private *bcm)
  2066. {
  2067. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2068. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2069. int err;
  2070. int tmp;
  2071. u32 value32;
  2072. u16 value16;
  2073. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD,
  2074. BCM43xx_SBF_CORE_READY
  2075. | BCM43xx_SBF_400);
  2076. err = bcm43xx_request_firmware(bcm);
  2077. if (err)
  2078. goto out;
  2079. bcm43xx_upload_microcode(bcm);
  2080. err = bcm43xx_initialize_irq(bcm);
  2081. if (err)
  2082. goto err_release_fw;
  2083. err = bcm43xx_gpio_init(bcm);
  2084. if (err)
  2085. goto err_free_irq;
  2086. err = bcm43xx_upload_initvals(bcm);
  2087. if (err)
  2088. goto err_gpio_cleanup;
  2089. bcm43xx_radio_turn_on(bcm);
  2090. bcm43xx_write16(bcm, 0x03E6, 0x0000);
  2091. err = bcm43xx_phy_init(bcm);
  2092. if (err)
  2093. goto err_radio_off;
  2094. /* Select initial Interference Mitigation. */
  2095. tmp = radio->interfmode;
  2096. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2097. bcm43xx_radio_set_interference_mitigation(bcm, tmp);
  2098. bcm43xx_phy_set_antenna_diversity(bcm);
  2099. bcm43xx_radio_set_txantenna(bcm, BCM43xx_RADIO_TXANTENNA_DEFAULT);
  2100. if (phy->type == BCM43xx_PHYTYPE_B) {
  2101. value16 = bcm43xx_read16(bcm, 0x005E);
  2102. value16 |= 0x0004;
  2103. bcm43xx_write16(bcm, 0x005E, value16);
  2104. }
  2105. bcm43xx_write32(bcm, 0x0100, 0x01000000);
  2106. if (bcm->current_core->rev < 5)
  2107. bcm43xx_write32(bcm, 0x010C, 0x01000000);
  2108. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2109. value32 &= ~ BCM43xx_SBF_MODE_NOTADHOC;
  2110. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2111. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2112. value32 |= BCM43xx_SBF_MODE_NOTADHOC;
  2113. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2114. value32 = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2115. value32 |= 0x100000;
  2116. bcm43xx_write32(bcm, BCM43xx_MMIO_STATUS_BITFIELD, value32);
  2117. if (bcm43xx_using_pio(bcm)) {
  2118. bcm43xx_write32(bcm, 0x0210, 0x00000100);
  2119. bcm43xx_write32(bcm, 0x0230, 0x00000100);
  2120. bcm43xx_write32(bcm, 0x0250, 0x00000100);
  2121. bcm43xx_write32(bcm, 0x0270, 0x00000100);
  2122. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0034, 0x0000);
  2123. }
  2124. /* Probe Response Timeout value */
  2125. /* FIXME: Default to 0, has to be set by ioctl probably... :-/ */
  2126. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0074, 0x0000);
  2127. /* Initially set the wireless operation mode. */
  2128. bcm43xx_set_iwmode(bcm, bcm->ieee->iw_mode);
  2129. if (bcm->current_core->rev < 3) {
  2130. bcm43xx_write16(bcm, 0x060E, 0x0000);
  2131. bcm43xx_write16(bcm, 0x0610, 0x8000);
  2132. bcm43xx_write16(bcm, 0x0604, 0x0000);
  2133. bcm43xx_write16(bcm, 0x0606, 0x0200);
  2134. } else {
  2135. bcm43xx_write32(bcm, 0x0188, 0x80000000);
  2136. bcm43xx_write32(bcm, 0x018C, 0x02000000);
  2137. }
  2138. bcm43xx_write32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON, 0x00004000);
  2139. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA1_IRQ_MASK, 0x0001DC00);
  2140. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA2_IRQ_MASK, 0x0000DC00);
  2141. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA3_IRQ_MASK, 0x0000DC00);
  2142. bcm43xx_write32(bcm, BCM43xx_MMIO_DMA4_IRQ_MASK, 0x0001DC00);
  2143. value32 = bcm43xx_read32(bcm, BCM43xx_CIR_SBTMSTATELOW);
  2144. value32 |= 0x00100000;
  2145. bcm43xx_write32(bcm, BCM43xx_CIR_SBTMSTATELOW, value32);
  2146. bcm43xx_write16(bcm, BCM43xx_MMIO_POWERUP_DELAY, bcm43xx_pctl_powerup_delay(bcm));
  2147. assert(err == 0);
  2148. dprintk(KERN_INFO PFX "Chip initialized\n");
  2149. out:
  2150. return err;
  2151. err_radio_off:
  2152. bcm43xx_radio_turn_off(bcm);
  2153. err_gpio_cleanup:
  2154. bcm43xx_gpio_cleanup(bcm);
  2155. err_free_irq:
  2156. free_irq(bcm->irq, bcm);
  2157. err_release_fw:
  2158. bcm43xx_release_firmware(bcm, 1);
  2159. goto out;
  2160. }
  2161. /* Validate chip access
  2162. * http://bcm-specs.sipsolutions.net/ValidateChipAccess */
  2163. static int bcm43xx_validate_chip(struct bcm43xx_private *bcm)
  2164. {
  2165. u32 value;
  2166. u32 shm_backup;
  2167. shm_backup = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000);
  2168. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0xAA5555AA);
  2169. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0xAA5555AA)
  2170. goto error;
  2171. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, 0x55AAAA55);
  2172. if (bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, 0x0000) != 0x55AAAA55)
  2173. goto error;
  2174. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED, 0x0000, shm_backup);
  2175. value = bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD);
  2176. if ((value | 0x80000000) != 0x80000400)
  2177. goto error;
  2178. value = bcm43xx_read32(bcm, BCM43xx_MMIO_GEN_IRQ_REASON);
  2179. if (value != 0x00000000)
  2180. goto error;
  2181. return 0;
  2182. error:
  2183. printk(KERN_ERR PFX "Failed to validate the chipaccess\n");
  2184. return -ENODEV;
  2185. }
  2186. void bcm43xx_init_struct_phyinfo(struct bcm43xx_phyinfo *phy)
  2187. {
  2188. /* Initialize a "phyinfo" structure. The structure is already
  2189. * zeroed out.
  2190. */
  2191. phy->antenna_diversity = 0xFFFF;
  2192. phy->savedpctlreg = 0xFFFF;
  2193. phy->minlowsig[0] = 0xFFFF;
  2194. phy->minlowsig[1] = 0xFFFF;
  2195. spin_lock_init(&phy->lock);
  2196. }
  2197. void bcm43xx_init_struct_radioinfo(struct bcm43xx_radioinfo *radio)
  2198. {
  2199. /* Initialize a "radioinfo" structure. The structure is already
  2200. * zeroed out.
  2201. */
  2202. radio->interfmode = BCM43xx_RADIO_INTERFMODE_NONE;
  2203. radio->channel = 0xFF;
  2204. radio->initial_channel = 0xFF;
  2205. radio->lofcal = 0xFFFF;
  2206. radio->initval = 0xFFFF;
  2207. radio->nrssi[0] = -1000;
  2208. radio->nrssi[1] = -1000;
  2209. }
  2210. static int bcm43xx_probe_cores(struct bcm43xx_private *bcm)
  2211. {
  2212. int err, i;
  2213. int current_core;
  2214. u32 core_vendor, core_id, core_rev;
  2215. u32 sb_id_hi, chip_id_32 = 0;
  2216. u16 pci_device, chip_id_16;
  2217. u8 core_count;
  2218. memset(&bcm->core_chipcommon, 0, sizeof(struct bcm43xx_coreinfo));
  2219. memset(&bcm->core_pci, 0, sizeof(struct bcm43xx_coreinfo));
  2220. memset(&bcm->core_80211, 0, sizeof(struct bcm43xx_coreinfo)
  2221. * BCM43xx_MAX_80211_CORES);
  2222. memset(&bcm->core_80211_ext, 0, sizeof(struct bcm43xx_coreinfo_80211)
  2223. * BCM43xx_MAX_80211_CORES);
  2224. bcm->current_80211_core_idx = -1;
  2225. bcm->nr_80211_available = 0;
  2226. bcm->current_core = NULL;
  2227. bcm->active_80211_core = NULL;
  2228. /* map core 0 */
  2229. err = _switch_core(bcm, 0);
  2230. if (err)
  2231. goto out;
  2232. /* fetch sb_id_hi from core information registers */
  2233. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2234. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2235. core_rev = (sb_id_hi & 0xF);
  2236. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2237. /* if present, chipcommon is always core 0; read the chipid from it */
  2238. if (core_id == BCM43xx_COREID_CHIPCOMMON) {
  2239. chip_id_32 = bcm43xx_read32(bcm, 0);
  2240. chip_id_16 = chip_id_32 & 0xFFFF;
  2241. bcm->core_chipcommon.available = 1;
  2242. bcm->core_chipcommon.id = core_id;
  2243. bcm->core_chipcommon.rev = core_rev;
  2244. bcm->core_chipcommon.index = 0;
  2245. /* While we are at it, also read the capabilities. */
  2246. bcm->chipcommon_capabilities = bcm43xx_read32(bcm, BCM43xx_CHIPCOMMON_CAPABILITIES);
  2247. } else {
  2248. /* without a chipCommon, use a hard coded table. */
  2249. pci_device = bcm->pci_dev->device;
  2250. if (pci_device == 0x4301)
  2251. chip_id_16 = 0x4301;
  2252. else if ((pci_device >= 0x4305) && (pci_device <= 0x4307))
  2253. chip_id_16 = 0x4307;
  2254. else if ((pci_device >= 0x4402) && (pci_device <= 0x4403))
  2255. chip_id_16 = 0x4402;
  2256. else if ((pci_device >= 0x4610) && (pci_device <= 0x4615))
  2257. chip_id_16 = 0x4610;
  2258. else if ((pci_device >= 0x4710) && (pci_device <= 0x4715))
  2259. chip_id_16 = 0x4710;
  2260. #ifdef CONFIG_BCM947XX
  2261. else if ((pci_device >= 0x4320) && (pci_device <= 0x4325))
  2262. chip_id_16 = 0x4309;
  2263. #endif
  2264. else {
  2265. printk(KERN_ERR PFX "Could not determine Chip ID\n");
  2266. return -ENODEV;
  2267. }
  2268. }
  2269. /* ChipCommon with Core Rev >=4 encodes number of cores,
  2270. * otherwise consult hardcoded table */
  2271. if ((core_id == BCM43xx_COREID_CHIPCOMMON) && (core_rev >= 4)) {
  2272. core_count = (chip_id_32 & 0x0F000000) >> 24;
  2273. } else {
  2274. switch (chip_id_16) {
  2275. case 0x4610:
  2276. case 0x4704:
  2277. case 0x4710:
  2278. core_count = 9;
  2279. break;
  2280. case 0x4310:
  2281. core_count = 8;
  2282. break;
  2283. case 0x5365:
  2284. core_count = 7;
  2285. break;
  2286. case 0x4306:
  2287. core_count = 6;
  2288. break;
  2289. case 0x4301:
  2290. case 0x4307:
  2291. core_count = 5;
  2292. break;
  2293. case 0x4402:
  2294. core_count = 3;
  2295. break;
  2296. default:
  2297. /* SOL if we get here */
  2298. assert(0);
  2299. core_count = 1;
  2300. }
  2301. }
  2302. bcm->chip_id = chip_id_16;
  2303. bcm->chip_rev = (chip_id_32 & 0x000f0000) >> 16;
  2304. dprintk(KERN_INFO PFX "Chip ID 0x%x, rev 0x%x\n",
  2305. bcm->chip_id, bcm->chip_rev);
  2306. dprintk(KERN_INFO PFX "Number of cores: %d\n", core_count);
  2307. if (bcm->core_chipcommon.available) {
  2308. dprintk(KERN_INFO PFX "Core 0: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2309. core_id, core_rev, core_vendor,
  2310. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled");
  2311. }
  2312. if (bcm->core_chipcommon.available)
  2313. current_core = 1;
  2314. else
  2315. current_core = 0;
  2316. for ( ; current_core < core_count; current_core++) {
  2317. struct bcm43xx_coreinfo *core;
  2318. struct bcm43xx_coreinfo_80211 *ext_80211;
  2319. err = _switch_core(bcm, current_core);
  2320. if (err)
  2321. goto out;
  2322. /* Gather information */
  2323. /* fetch sb_id_hi from core information registers */
  2324. sb_id_hi = bcm43xx_read32(bcm, BCM43xx_CIR_SB_ID_HI);
  2325. /* extract core_id, core_rev, core_vendor */
  2326. core_id = (sb_id_hi & 0xFFF0) >> 4;
  2327. core_rev = (sb_id_hi & 0xF);
  2328. core_vendor = (sb_id_hi & 0xFFFF0000) >> 16;
  2329. dprintk(KERN_INFO PFX "Core %d: ID 0x%x, rev 0x%x, vendor 0x%x, %s\n",
  2330. current_core, core_id, core_rev, core_vendor,
  2331. bcm43xx_core_enabled(bcm) ? "enabled" : "disabled" );
  2332. core = NULL;
  2333. switch (core_id) {
  2334. case BCM43xx_COREID_PCI:
  2335. core = &bcm->core_pci;
  2336. if (core->available) {
  2337. printk(KERN_WARNING PFX "Multiple PCI cores found.\n");
  2338. continue;
  2339. }
  2340. break;
  2341. case BCM43xx_COREID_80211:
  2342. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2343. core = &(bcm->core_80211[i]);
  2344. ext_80211 = &(bcm->core_80211_ext[i]);
  2345. if (!core->available)
  2346. break;
  2347. core = NULL;
  2348. }
  2349. if (!core) {
  2350. printk(KERN_WARNING PFX "More than %d cores of type 802.11 found.\n",
  2351. BCM43xx_MAX_80211_CORES);
  2352. continue;
  2353. }
  2354. if (i != 0) {
  2355. /* More than one 80211 core is only supported
  2356. * by special chips.
  2357. * There are chips with two 80211 cores, but with
  2358. * dangling pins on the second core. Be careful
  2359. * and ignore these cores here.
  2360. */
  2361. if (bcm->pci_dev->device != 0x4324) {
  2362. dprintk(KERN_INFO PFX "Ignoring additional 802.11 core.\n");
  2363. continue;
  2364. }
  2365. }
  2366. switch (core_rev) {
  2367. case 2:
  2368. case 4:
  2369. case 5:
  2370. case 6:
  2371. case 7:
  2372. case 9:
  2373. break;
  2374. default:
  2375. printk(KERN_ERR PFX "Error: Unsupported 80211 core revision %u\n",
  2376. core_rev);
  2377. err = -ENODEV;
  2378. goto out;
  2379. }
  2380. bcm->nr_80211_available++;
  2381. bcm43xx_init_struct_phyinfo(&ext_80211->phy);
  2382. bcm43xx_init_struct_radioinfo(&ext_80211->radio);
  2383. break;
  2384. case BCM43xx_COREID_CHIPCOMMON:
  2385. printk(KERN_WARNING PFX "Multiple CHIPCOMMON cores found.\n");
  2386. break;
  2387. }
  2388. if (core) {
  2389. core->available = 1;
  2390. core->id = core_id;
  2391. core->rev = core_rev;
  2392. core->index = current_core;
  2393. }
  2394. }
  2395. if (!bcm->core_80211[0].available) {
  2396. printk(KERN_ERR PFX "Error: No 80211 core found!\n");
  2397. err = -ENODEV;
  2398. goto out;
  2399. }
  2400. err = bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2401. assert(err == 0);
  2402. out:
  2403. return err;
  2404. }
  2405. static void bcm43xx_gen_bssid(struct bcm43xx_private *bcm)
  2406. {
  2407. const u8 *mac = (const u8*)(bcm->net_dev->dev_addr);
  2408. u8 *bssid = bcm->ieee->bssid;
  2409. switch (bcm->ieee->iw_mode) {
  2410. case IW_MODE_ADHOC:
  2411. random_ether_addr(bssid);
  2412. break;
  2413. case IW_MODE_MASTER:
  2414. case IW_MODE_INFRA:
  2415. case IW_MODE_REPEAT:
  2416. case IW_MODE_SECOND:
  2417. case IW_MODE_MONITOR:
  2418. memcpy(bssid, mac, ETH_ALEN);
  2419. break;
  2420. default:
  2421. assert(0);
  2422. }
  2423. }
  2424. static void bcm43xx_rate_memory_write(struct bcm43xx_private *bcm,
  2425. u16 rate,
  2426. int is_ofdm)
  2427. {
  2428. u16 offset;
  2429. if (is_ofdm) {
  2430. offset = 0x480;
  2431. offset += (bcm43xx_plcp_get_ratecode_ofdm(rate) & 0x000F) * 2;
  2432. }
  2433. else {
  2434. offset = 0x4C0;
  2435. offset += (bcm43xx_plcp_get_ratecode_cck(rate) & 0x000F) * 2;
  2436. }
  2437. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, offset + 0x20,
  2438. bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED, offset));
  2439. }
  2440. static void bcm43xx_rate_memory_init(struct bcm43xx_private *bcm)
  2441. {
  2442. switch (bcm43xx_current_phy(bcm)->type) {
  2443. case BCM43xx_PHYTYPE_A:
  2444. case BCM43xx_PHYTYPE_G:
  2445. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_6MB, 1);
  2446. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_12MB, 1);
  2447. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_18MB, 1);
  2448. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_24MB, 1);
  2449. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_36MB, 1);
  2450. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_48MB, 1);
  2451. bcm43xx_rate_memory_write(bcm, IEEE80211_OFDM_RATE_54MB, 1);
  2452. case BCM43xx_PHYTYPE_B:
  2453. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_1MB, 0);
  2454. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_2MB, 0);
  2455. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_5MB, 0);
  2456. bcm43xx_rate_memory_write(bcm, IEEE80211_CCK_RATE_11MB, 0);
  2457. break;
  2458. default:
  2459. assert(0);
  2460. }
  2461. }
  2462. static void bcm43xx_wireless_core_cleanup(struct bcm43xx_private *bcm)
  2463. {
  2464. bcm43xx_chip_cleanup(bcm);
  2465. bcm43xx_pio_free(bcm);
  2466. bcm43xx_dma_free(bcm);
  2467. bcm->current_core->initialized = 0;
  2468. }
  2469. /* http://bcm-specs.sipsolutions.net/80211Init */
  2470. static int bcm43xx_wireless_core_init(struct bcm43xx_private *bcm)
  2471. {
  2472. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2473. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2474. u32 ucodeflags;
  2475. int err;
  2476. u32 sbimconfiglow;
  2477. u8 limit;
  2478. if (bcm->chip_rev < 5) {
  2479. sbimconfiglow = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2480. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2481. sbimconfiglow &= ~ BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2482. if (bcm->bustype == BCM43xx_BUSTYPE_PCI)
  2483. sbimconfiglow |= 0x32;
  2484. else if (bcm->bustype == BCM43xx_BUSTYPE_SB)
  2485. sbimconfiglow |= 0x53;
  2486. else
  2487. assert(0);
  2488. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, sbimconfiglow);
  2489. }
  2490. bcm43xx_phy_calibrate(bcm);
  2491. err = bcm43xx_chip_init(bcm);
  2492. if (err)
  2493. goto out;
  2494. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0016, bcm->current_core->rev);
  2495. ucodeflags = bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED, BCM43xx_UCODEFLAGS_OFFSET);
  2496. if (0 /*FIXME: which condition has to be used here? */)
  2497. ucodeflags |= 0x00000010;
  2498. /* HW decryption needs to be set now */
  2499. ucodeflags |= 0x40000000;
  2500. if (phy->type == BCM43xx_PHYTYPE_G) {
  2501. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2502. if (phy->rev == 1)
  2503. ucodeflags |= BCM43xx_UCODEFLAG_UNKGPHY;
  2504. if (bcm->sprom.boardflags & BCM43xx_BFL_PACTRL)
  2505. ucodeflags |= BCM43xx_UCODEFLAG_UNKPACTRL;
  2506. } else if (phy->type == BCM43xx_PHYTYPE_B) {
  2507. ucodeflags |= BCM43xx_UCODEFLAG_UNKBGPHY;
  2508. if (phy->rev >= 2 && radio->version == 0x2050)
  2509. ucodeflags &= ~BCM43xx_UCODEFLAG_UNKGPHY;
  2510. }
  2511. if (ucodeflags != bcm43xx_shm_read32(bcm, BCM43xx_SHM_SHARED,
  2512. BCM43xx_UCODEFLAGS_OFFSET)) {
  2513. bcm43xx_shm_write32(bcm, BCM43xx_SHM_SHARED,
  2514. BCM43xx_UCODEFLAGS_OFFSET, ucodeflags);
  2515. }
  2516. /* Short/Long Retry Limit.
  2517. * The retry-limit is a 4-bit counter. Enforce this to avoid overflowing
  2518. * the chip-internal counter.
  2519. */
  2520. limit = limit_value(modparam_short_retry, 0, 0xF);
  2521. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0006, limit);
  2522. limit = limit_value(modparam_long_retry, 0, 0xF);
  2523. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0007, limit);
  2524. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0044, 3);
  2525. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0046, 2);
  2526. bcm43xx_rate_memory_init(bcm);
  2527. /* Minimum Contention Window */
  2528. if (phy->type == BCM43xx_PHYTYPE_B)
  2529. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000001f);
  2530. else
  2531. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0003, 0x0000000f);
  2532. /* Maximum Contention Window */
  2533. bcm43xx_shm_write32(bcm, BCM43xx_SHM_WIRELESS, 0x0004, 0x000003ff);
  2534. bcm43xx_gen_bssid(bcm);
  2535. bcm43xx_write_mac_bssid_templates(bcm);
  2536. if (bcm->current_core->rev >= 5)
  2537. bcm43xx_write16(bcm, 0x043C, 0x000C);
  2538. if (bcm43xx_using_pio(bcm))
  2539. err = bcm43xx_pio_init(bcm);
  2540. else
  2541. err = bcm43xx_dma_init(bcm);
  2542. if (err)
  2543. goto err_chip_cleanup;
  2544. bcm43xx_write16(bcm, 0x0612, 0x0050);
  2545. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0416, 0x0050);
  2546. bcm43xx_shm_write16(bcm, BCM43xx_SHM_SHARED, 0x0414, 0x01F4);
  2547. bcm43xx_mac_enable(bcm);
  2548. bcm43xx_interrupt_enable(bcm, bcm->irq_savedstate);
  2549. bcm->current_core->initialized = 1;
  2550. out:
  2551. return err;
  2552. err_chip_cleanup:
  2553. bcm43xx_chip_cleanup(bcm);
  2554. goto out;
  2555. }
  2556. static int bcm43xx_chipset_attach(struct bcm43xx_private *bcm)
  2557. {
  2558. int err;
  2559. u16 pci_status;
  2560. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2561. if (err)
  2562. goto out;
  2563. bcm43xx_pci_read_config16(bcm, PCI_STATUS, &pci_status);
  2564. bcm43xx_pci_write_config16(bcm, PCI_STATUS, pci_status & ~PCI_STATUS_SIG_TARGET_ABORT);
  2565. out:
  2566. return err;
  2567. }
  2568. static void bcm43xx_chipset_detach(struct bcm43xx_private *bcm)
  2569. {
  2570. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_SLOW);
  2571. bcm43xx_pctl_set_crystal(bcm, 0);
  2572. }
  2573. static void bcm43xx_pcicore_broadcast_value(struct bcm43xx_private *bcm,
  2574. u32 address,
  2575. u32 data)
  2576. {
  2577. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_ADDR, address);
  2578. bcm43xx_write32(bcm, BCM43xx_PCICORE_BCAST_DATA, data);
  2579. }
  2580. static int bcm43xx_pcicore_commit_settings(struct bcm43xx_private *bcm)
  2581. {
  2582. int err;
  2583. struct bcm43xx_coreinfo *old_core;
  2584. old_core = bcm->current_core;
  2585. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2586. if (err)
  2587. goto out;
  2588. bcm43xx_pcicore_broadcast_value(bcm, 0xfd8, 0x00000000);
  2589. bcm43xx_switch_core(bcm, old_core);
  2590. assert(err == 0);
  2591. out:
  2592. return err;
  2593. }
  2594. /* Make an I/O Core usable. "core_mask" is the bitmask of the cores to enable.
  2595. * To enable core 0, pass a core_mask of 1<<0
  2596. */
  2597. static int bcm43xx_setup_backplane_pci_connection(struct bcm43xx_private *bcm,
  2598. u32 core_mask)
  2599. {
  2600. u32 backplane_flag_nr;
  2601. u32 value;
  2602. struct bcm43xx_coreinfo *old_core;
  2603. int err = 0;
  2604. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBTPSFLAG);
  2605. backplane_flag_nr = value & BCM43xx_BACKPLANE_FLAG_NR_MASK;
  2606. old_core = bcm->current_core;
  2607. err = bcm43xx_switch_core(bcm, &bcm->core_pci);
  2608. if (err)
  2609. goto out;
  2610. if (bcm->core_pci.rev < 6) {
  2611. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBINTVEC);
  2612. value |= (1 << backplane_flag_nr);
  2613. bcm43xx_write32(bcm, BCM43xx_CIR_SBINTVEC, value);
  2614. } else {
  2615. err = bcm43xx_pci_read_config32(bcm, BCM43xx_PCICFG_ICR, &value);
  2616. if (err) {
  2617. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2618. goto out_switch_back;
  2619. }
  2620. value |= core_mask << 8;
  2621. err = bcm43xx_pci_write_config32(bcm, BCM43xx_PCICFG_ICR, value);
  2622. if (err) {
  2623. printk(KERN_ERR PFX "Error: ICR setup failure!\n");
  2624. goto out_switch_back;
  2625. }
  2626. }
  2627. value = bcm43xx_read32(bcm, BCM43xx_PCICORE_SBTOPCI2);
  2628. value |= BCM43xx_SBTOPCI2_PREFETCH | BCM43xx_SBTOPCI2_BURST;
  2629. bcm43xx_write32(bcm, BCM43xx_PCICORE_SBTOPCI2, value);
  2630. if (bcm->core_pci.rev < 5) {
  2631. value = bcm43xx_read32(bcm, BCM43xx_CIR_SBIMCONFIGLOW);
  2632. value |= (2 << BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_SHIFT)
  2633. & BCM43xx_SBIMCONFIGLOW_SERVICE_TOUT_MASK;
  2634. value |= (3 << BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_SHIFT)
  2635. & BCM43xx_SBIMCONFIGLOW_REQUEST_TOUT_MASK;
  2636. bcm43xx_write32(bcm, BCM43xx_CIR_SBIMCONFIGLOW, value);
  2637. err = bcm43xx_pcicore_commit_settings(bcm);
  2638. assert(err == 0);
  2639. }
  2640. out_switch_back:
  2641. err = bcm43xx_switch_core(bcm, old_core);
  2642. out:
  2643. return err;
  2644. }
  2645. static void bcm43xx_softmac_init(struct bcm43xx_private *bcm)
  2646. {
  2647. ieee80211softmac_start(bcm->net_dev);
  2648. }
  2649. static void bcm43xx_periodic_every120sec(struct bcm43xx_private *bcm)
  2650. {
  2651. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2652. if (phy->type != BCM43xx_PHYTYPE_G || phy->rev < 2)
  2653. return;
  2654. bcm43xx_mac_suspend(bcm);
  2655. bcm43xx_phy_lo_g_measure(bcm);
  2656. bcm43xx_mac_enable(bcm);
  2657. }
  2658. static void bcm43xx_periodic_every60sec(struct bcm43xx_private *bcm)
  2659. {
  2660. bcm43xx_phy_lo_mark_all_unused(bcm);
  2661. if (bcm->sprom.boardflags & BCM43xx_BFL_RSSI) {
  2662. bcm43xx_mac_suspend(bcm);
  2663. bcm43xx_calc_nrssi_slope(bcm);
  2664. bcm43xx_mac_enable(bcm);
  2665. }
  2666. }
  2667. static void bcm43xx_periodic_every30sec(struct bcm43xx_private *bcm)
  2668. {
  2669. /* Update device statistics. */
  2670. bcm43xx_calculate_link_quality(bcm);
  2671. }
  2672. static void bcm43xx_periodic_every15sec(struct bcm43xx_private *bcm)
  2673. {
  2674. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2675. struct bcm43xx_radioinfo *radio = bcm43xx_current_radio(bcm);
  2676. if (phy->type == BCM43xx_PHYTYPE_G) {
  2677. //TODO: update_aci_moving_average
  2678. if (radio->aci_enable && radio->aci_wlan_automatic) {
  2679. bcm43xx_mac_suspend(bcm);
  2680. if (!radio->aci_enable && 1 /*TODO: not scanning? */) {
  2681. if (0 /*TODO: bunch of conditions*/) {
  2682. bcm43xx_radio_set_interference_mitigation(bcm,
  2683. BCM43xx_RADIO_INTERFMODE_MANUALWLAN);
  2684. }
  2685. } else if (1/*TODO*/) {
  2686. /*
  2687. if ((aci_average > 1000) && !(bcm43xx_radio_aci_scan(bcm))) {
  2688. bcm43xx_radio_set_interference_mitigation(bcm,
  2689. BCM43xx_RADIO_INTERFMODE_NONE);
  2690. }
  2691. */
  2692. }
  2693. bcm43xx_mac_enable(bcm);
  2694. } else if (radio->interfmode == BCM43xx_RADIO_INTERFMODE_NONWLAN &&
  2695. phy->rev == 1) {
  2696. //TODO: implement rev1 workaround
  2697. }
  2698. }
  2699. bcm43xx_phy_xmitpower(bcm); //FIXME: unless scanning?
  2700. //TODO for APHY (temperature?)
  2701. }
  2702. static void bcm43xx_periodic_task_handler(unsigned long d)
  2703. {
  2704. struct bcm43xx_private *bcm = (struct bcm43xx_private *)d;
  2705. unsigned long flags;
  2706. unsigned int state;
  2707. bcm43xx_lock_mmio(bcm, flags);
  2708. assert(bcm->initialized);
  2709. state = bcm->periodic_state;
  2710. if (state % 8 == 0)
  2711. bcm43xx_periodic_every120sec(bcm);
  2712. if (state % 4 == 0)
  2713. bcm43xx_periodic_every60sec(bcm);
  2714. if (state % 2 == 0)
  2715. bcm43xx_periodic_every30sec(bcm);
  2716. bcm43xx_periodic_every15sec(bcm);
  2717. bcm->periodic_state = state + 1;
  2718. mod_timer(&bcm->periodic_tasks, jiffies + (HZ * 15));
  2719. bcm43xx_unlock_mmio(bcm, flags);
  2720. }
  2721. static void bcm43xx_periodic_tasks_delete(struct bcm43xx_private *bcm)
  2722. {
  2723. del_timer_sync(&bcm->periodic_tasks);
  2724. }
  2725. static void bcm43xx_periodic_tasks_setup(struct bcm43xx_private *bcm)
  2726. {
  2727. struct timer_list *timer = &(bcm->periodic_tasks);
  2728. assert(bcm->initialized);
  2729. setup_timer(timer,
  2730. bcm43xx_periodic_task_handler,
  2731. (unsigned long)bcm);
  2732. timer->expires = jiffies;
  2733. add_timer(timer);
  2734. }
  2735. static void bcm43xx_security_init(struct bcm43xx_private *bcm)
  2736. {
  2737. bcm->security_offset = bcm43xx_shm_read16(bcm, BCM43xx_SHM_SHARED,
  2738. 0x0056) * 2;
  2739. bcm43xx_clear_keys(bcm);
  2740. }
  2741. /* This is the opposite of bcm43xx_init_board() */
  2742. static void bcm43xx_free_board(struct bcm43xx_private *bcm)
  2743. {
  2744. int i, err;
  2745. unsigned long flags;
  2746. bcm43xx_sysfs_unregister(bcm);
  2747. bcm43xx_periodic_tasks_delete(bcm);
  2748. bcm43xx_lock(bcm, flags);
  2749. bcm->initialized = 0;
  2750. bcm->shutting_down = 1;
  2751. bcm43xx_unlock(bcm, flags);
  2752. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2753. if (!bcm->core_80211[i].available)
  2754. continue;
  2755. if (!bcm->core_80211[i].initialized)
  2756. continue;
  2757. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2758. assert(err == 0);
  2759. bcm43xx_wireless_core_cleanup(bcm);
  2760. }
  2761. bcm43xx_pctl_set_crystal(bcm, 0);
  2762. bcm43xx_lock(bcm, flags);
  2763. bcm->shutting_down = 0;
  2764. bcm43xx_unlock(bcm, flags);
  2765. }
  2766. static int bcm43xx_init_board(struct bcm43xx_private *bcm)
  2767. {
  2768. int i, err;
  2769. int connect_phy;
  2770. unsigned long flags;
  2771. might_sleep();
  2772. bcm43xx_lock(bcm, flags);
  2773. bcm->initialized = 0;
  2774. bcm->shutting_down = 0;
  2775. bcm43xx_unlock(bcm, flags);
  2776. err = bcm43xx_pctl_set_crystal(bcm, 1);
  2777. if (err)
  2778. goto out;
  2779. err = bcm43xx_pctl_init(bcm);
  2780. if (err)
  2781. goto err_crystal_off;
  2782. err = bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_FAST);
  2783. if (err)
  2784. goto err_crystal_off;
  2785. tasklet_enable(&bcm->isr_tasklet);
  2786. for (i = 0; i < bcm->nr_80211_available; i++) {
  2787. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  2788. assert(err != -ENODEV);
  2789. if (err)
  2790. goto err_80211_unwind;
  2791. /* Enable the selected wireless core.
  2792. * Connect PHY only on the first core.
  2793. */
  2794. if (!bcm43xx_core_enabled(bcm)) {
  2795. if (bcm->nr_80211_available == 1) {
  2796. connect_phy = bcm43xx_current_phy(bcm)->connected;
  2797. } else {
  2798. if (i == 0)
  2799. connect_phy = 1;
  2800. else
  2801. connect_phy = 0;
  2802. }
  2803. bcm43xx_wireless_core_reset(bcm, connect_phy);
  2804. }
  2805. if (i != 0)
  2806. bcm43xx_wireless_core_mark_inactive(bcm, &bcm->core_80211[0]);
  2807. err = bcm43xx_wireless_core_init(bcm);
  2808. if (err)
  2809. goto err_80211_unwind;
  2810. if (i != 0) {
  2811. bcm43xx_mac_suspend(bcm);
  2812. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2813. bcm43xx_radio_turn_off(bcm);
  2814. }
  2815. }
  2816. bcm->active_80211_core = &bcm->core_80211[0];
  2817. if (bcm->nr_80211_available >= 2) {
  2818. bcm43xx_switch_core(bcm, &bcm->core_80211[0]);
  2819. bcm43xx_mac_enable(bcm);
  2820. }
  2821. bcm43xx_macfilter_clear(bcm, BCM43xx_MACFILTER_ASSOC);
  2822. bcm43xx_macfilter_set(bcm, BCM43xx_MACFILTER_SELF, (u8 *)(bcm->net_dev->dev_addr));
  2823. dprintk(KERN_INFO PFX "80211 cores initialized\n");
  2824. bcm43xx_security_init(bcm);
  2825. bcm43xx_softmac_init(bcm);
  2826. bcm43xx_pctl_set_clock(bcm, BCM43xx_PCTL_CLK_DYNAMIC);
  2827. if (bcm43xx_current_radio(bcm)->initial_channel != 0xFF) {
  2828. bcm43xx_mac_suspend(bcm);
  2829. bcm43xx_radio_selectchannel(bcm, bcm43xx_current_radio(bcm)->initial_channel, 0);
  2830. bcm43xx_mac_enable(bcm);
  2831. }
  2832. /* Initialization of the board is done. Flag it as such. */
  2833. bcm43xx_lock(bcm, flags);
  2834. bcm->initialized = 1;
  2835. bcm43xx_unlock(bcm, flags);
  2836. bcm43xx_periodic_tasks_setup(bcm);
  2837. bcm43xx_sysfs_register(bcm);
  2838. //FIXME: check for bcm43xx_sysfs_register failure. This function is a bit messy regarding unwinding, though...
  2839. assert(err == 0);
  2840. out:
  2841. return err;
  2842. err_80211_unwind:
  2843. tasklet_disable(&bcm->isr_tasklet);
  2844. /* unwind all 80211 initialization */
  2845. for (i = 0; i < bcm->nr_80211_available; i++) {
  2846. if (!bcm->core_80211[i].initialized)
  2847. continue;
  2848. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  2849. bcm43xx_wireless_core_cleanup(bcm);
  2850. }
  2851. err_crystal_off:
  2852. bcm43xx_pctl_set_crystal(bcm, 0);
  2853. goto out;
  2854. }
  2855. static void bcm43xx_detach_board(struct bcm43xx_private *bcm)
  2856. {
  2857. struct pci_dev *pci_dev = bcm->pci_dev;
  2858. int i;
  2859. bcm43xx_chipset_detach(bcm);
  2860. /* Do _not_ access the chip, after it is detached. */
  2861. iounmap(bcm->mmio_addr);
  2862. pci_release_regions(pci_dev);
  2863. pci_disable_device(pci_dev);
  2864. /* Free allocated structures/fields */
  2865. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  2866. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  2867. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  2868. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  2869. }
  2870. }
  2871. static int bcm43xx_read_phyinfo(struct bcm43xx_private *bcm)
  2872. {
  2873. struct bcm43xx_phyinfo *phy = bcm43xx_current_phy(bcm);
  2874. u16 value;
  2875. u8 phy_version;
  2876. u8 phy_type;
  2877. u8 phy_rev;
  2878. int phy_rev_ok = 1;
  2879. void *p;
  2880. value = bcm43xx_read16(bcm, BCM43xx_MMIO_PHY_VER);
  2881. phy_version = (value & 0xF000) >> 12;
  2882. phy_type = (value & 0x0F00) >> 8;
  2883. phy_rev = (value & 0x000F);
  2884. dprintk(KERN_INFO PFX "Detected PHY: Version: %x, Type %x, Revision %x\n",
  2885. phy_version, phy_type, phy_rev);
  2886. switch (phy_type) {
  2887. case BCM43xx_PHYTYPE_A:
  2888. if (phy_rev >= 4)
  2889. phy_rev_ok = 0;
  2890. /*FIXME: We need to switch the ieee->modulation, etc.. flags,
  2891. * if we switch 80211 cores after init is done.
  2892. * As we do not implement on the fly switching between
  2893. * wireless cores, I will leave this as a future task.
  2894. */
  2895. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION;
  2896. bcm->ieee->mode = IEEE_A;
  2897. bcm->ieee->freq_band = IEEE80211_52GHZ_BAND |
  2898. IEEE80211_24GHZ_BAND;
  2899. break;
  2900. case BCM43xx_PHYTYPE_B:
  2901. if (phy_rev != 2 && phy_rev != 4 && phy_rev != 6 && phy_rev != 7)
  2902. phy_rev_ok = 0;
  2903. bcm->ieee->modulation = IEEE80211_CCK_MODULATION;
  2904. bcm->ieee->mode = IEEE_B;
  2905. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2906. break;
  2907. case BCM43xx_PHYTYPE_G:
  2908. if (phy_rev > 7)
  2909. phy_rev_ok = 0;
  2910. bcm->ieee->modulation = IEEE80211_OFDM_MODULATION |
  2911. IEEE80211_CCK_MODULATION;
  2912. bcm->ieee->mode = IEEE_G;
  2913. bcm->ieee->freq_band = IEEE80211_24GHZ_BAND;
  2914. break;
  2915. default:
  2916. printk(KERN_ERR PFX "Error: Unknown PHY Type %x\n",
  2917. phy_type);
  2918. return -ENODEV;
  2919. };
  2920. if (!phy_rev_ok) {
  2921. printk(KERN_WARNING PFX "Invalid PHY Revision %x\n",
  2922. phy_rev);
  2923. }
  2924. phy->version = phy_version;
  2925. phy->type = phy_type;
  2926. phy->rev = phy_rev;
  2927. if ((phy_type == BCM43xx_PHYTYPE_B) || (phy_type == BCM43xx_PHYTYPE_G)) {
  2928. p = kzalloc(sizeof(struct bcm43xx_lopair) * BCM43xx_LO_COUNT,
  2929. GFP_KERNEL);
  2930. if (!p)
  2931. return -ENOMEM;
  2932. phy->_lo_pairs = p;
  2933. }
  2934. return 0;
  2935. }
  2936. static int bcm43xx_attach_board(struct bcm43xx_private *bcm)
  2937. {
  2938. struct pci_dev *pci_dev = bcm->pci_dev;
  2939. struct net_device *net_dev = bcm->net_dev;
  2940. int err;
  2941. int i;
  2942. unsigned long mmio_start, mmio_flags, mmio_len;
  2943. u32 coremask;
  2944. err = pci_enable_device(pci_dev);
  2945. if (err) {
  2946. printk(KERN_ERR PFX "unable to wake up pci device (%i)\n", err);
  2947. goto out;
  2948. }
  2949. mmio_start = pci_resource_start(pci_dev, 0);
  2950. mmio_flags = pci_resource_flags(pci_dev, 0);
  2951. mmio_len = pci_resource_len(pci_dev, 0);
  2952. if (!(mmio_flags & IORESOURCE_MEM)) {
  2953. printk(KERN_ERR PFX
  2954. "%s, region #0 not an MMIO resource, aborting\n",
  2955. pci_name(pci_dev));
  2956. err = -ENODEV;
  2957. goto err_pci_disable;
  2958. }
  2959. err = pci_request_regions(pci_dev, KBUILD_MODNAME);
  2960. if (err) {
  2961. printk(KERN_ERR PFX
  2962. "could not access PCI resources (%i)\n", err);
  2963. goto err_pci_disable;
  2964. }
  2965. /* enable PCI bus-mastering */
  2966. pci_set_master(pci_dev);
  2967. bcm->mmio_addr = ioremap(mmio_start, mmio_len);
  2968. if (!bcm->mmio_addr) {
  2969. printk(KERN_ERR PFX "%s: cannot remap MMIO, aborting\n",
  2970. pci_name(pci_dev));
  2971. err = -EIO;
  2972. goto err_pci_release;
  2973. }
  2974. bcm->mmio_len = mmio_len;
  2975. net_dev->base_addr = (unsigned long)bcm->mmio_addr;
  2976. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_VENDOR_ID,
  2977. &bcm->board_vendor);
  2978. bcm43xx_pci_read_config16(bcm, PCI_SUBSYSTEM_ID,
  2979. &bcm->board_type);
  2980. bcm43xx_pci_read_config16(bcm, PCI_REVISION_ID,
  2981. &bcm->board_revision);
  2982. err = bcm43xx_chipset_attach(bcm);
  2983. if (err)
  2984. goto err_iounmap;
  2985. err = bcm43xx_pctl_init(bcm);
  2986. if (err)
  2987. goto err_chipset_detach;
  2988. err = bcm43xx_probe_cores(bcm);
  2989. if (err)
  2990. goto err_chipset_detach;
  2991. /* Attach all IO cores to the backplane. */
  2992. coremask = 0;
  2993. for (i = 0; i < bcm->nr_80211_available; i++)
  2994. coremask |= (1 << bcm->core_80211[i].index);
  2995. //FIXME: Also attach some non80211 cores?
  2996. err = bcm43xx_setup_backplane_pci_connection(bcm, coremask);
  2997. if (err) {
  2998. printk(KERN_ERR PFX "Backplane->PCI connection failed!\n");
  2999. goto err_chipset_detach;
  3000. }
  3001. err = bcm43xx_sprom_extract(bcm);
  3002. if (err)
  3003. goto err_chipset_detach;
  3004. err = bcm43xx_leds_init(bcm);
  3005. if (err)
  3006. goto err_chipset_detach;
  3007. for (i = 0; i < bcm->nr_80211_available; i++) {
  3008. err = bcm43xx_switch_core(bcm, &bcm->core_80211[i]);
  3009. assert(err != -ENODEV);
  3010. if (err)
  3011. goto err_80211_unwind;
  3012. /* Enable the selected wireless core.
  3013. * Connect PHY only on the first core.
  3014. */
  3015. bcm43xx_wireless_core_reset(bcm, (i == 0));
  3016. err = bcm43xx_read_phyinfo(bcm);
  3017. if (err && (i == 0))
  3018. goto err_80211_unwind;
  3019. err = bcm43xx_read_radioinfo(bcm);
  3020. if (err && (i == 0))
  3021. goto err_80211_unwind;
  3022. err = bcm43xx_validate_chip(bcm);
  3023. if (err && (i == 0))
  3024. goto err_80211_unwind;
  3025. bcm43xx_radio_turn_off(bcm);
  3026. err = bcm43xx_phy_init_tssi2dbm_table(bcm);
  3027. if (err)
  3028. goto err_80211_unwind;
  3029. bcm43xx_wireless_core_disable(bcm);
  3030. }
  3031. bcm43xx_pctl_set_crystal(bcm, 0);
  3032. /* Set the MAC address in the networking subsystem */
  3033. if (bcm43xx_current_phy(bcm)->type == BCM43xx_PHYTYPE_A)
  3034. memcpy(bcm->net_dev->dev_addr, bcm->sprom.et1macaddr, 6);
  3035. else
  3036. memcpy(bcm->net_dev->dev_addr, bcm->sprom.il0macaddr, 6);
  3037. bcm43xx_geo_init(bcm);
  3038. snprintf(bcm->nick, IW_ESSID_MAX_SIZE,
  3039. "Broadcom %04X", bcm->chip_id);
  3040. assert(err == 0);
  3041. out:
  3042. return err;
  3043. err_80211_unwind:
  3044. for (i = 0; i < BCM43xx_MAX_80211_CORES; i++) {
  3045. kfree(bcm->core_80211_ext[i].phy._lo_pairs);
  3046. if (bcm->core_80211_ext[i].phy.dyn_tssi_tbl)
  3047. kfree(bcm->core_80211_ext[i].phy.tssi2dbm);
  3048. }
  3049. err_chipset_detach:
  3050. bcm43xx_chipset_detach(bcm);
  3051. err_iounmap:
  3052. iounmap(bcm->mmio_addr);
  3053. err_pci_release:
  3054. pci_release_regions(pci_dev);
  3055. err_pci_disable:
  3056. pci_disable_device(pci_dev);
  3057. goto out;
  3058. }
  3059. /* Do the Hardware IO operations to send the txb */
  3060. static inline int bcm43xx_tx(struct bcm43xx_private *bcm,
  3061. struct ieee80211_txb *txb)
  3062. {
  3063. int err = -ENODEV;
  3064. if (bcm43xx_using_pio(bcm))
  3065. err = bcm43xx_pio_tx(bcm, txb);
  3066. else
  3067. err = bcm43xx_dma_tx(bcm, txb);
  3068. return err;
  3069. }
  3070. static void bcm43xx_ieee80211_set_chan(struct net_device *net_dev,
  3071. u8 channel)
  3072. {
  3073. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3074. unsigned long flags;
  3075. bcm43xx_lock_mmio(bcm, flags);
  3076. bcm43xx_mac_suspend(bcm);
  3077. bcm43xx_radio_selectchannel(bcm, channel, 0);
  3078. bcm43xx_mac_enable(bcm);
  3079. bcm43xx_unlock_mmio(bcm, flags);
  3080. }
  3081. /* set_security() callback in struct ieee80211_device */
  3082. static void bcm43xx_ieee80211_set_security(struct net_device *net_dev,
  3083. struct ieee80211_security *sec)
  3084. {
  3085. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3086. struct ieee80211_security *secinfo = &bcm->ieee->sec;
  3087. unsigned long flags;
  3088. int keyidx;
  3089. dprintk(KERN_INFO PFX "set security called\n");
  3090. bcm43xx_lock_mmio(bcm, flags);
  3091. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++)
  3092. if (sec->flags & (1<<keyidx)) {
  3093. secinfo->encode_alg[keyidx] = sec->encode_alg[keyidx];
  3094. secinfo->key_sizes[keyidx] = sec->key_sizes[keyidx];
  3095. memcpy(secinfo->keys[keyidx], sec->keys[keyidx], SCM_KEY_LEN);
  3096. }
  3097. if (sec->flags & SEC_ACTIVE_KEY) {
  3098. secinfo->active_key = sec->active_key;
  3099. dprintk(KERN_INFO PFX " .active_key = %d\n", sec->active_key);
  3100. }
  3101. if (sec->flags & SEC_UNICAST_GROUP) {
  3102. secinfo->unicast_uses_group = sec->unicast_uses_group;
  3103. dprintk(KERN_INFO PFX " .unicast_uses_group = %d\n", sec->unicast_uses_group);
  3104. }
  3105. if (sec->flags & SEC_LEVEL) {
  3106. secinfo->level = sec->level;
  3107. dprintk(KERN_INFO PFX " .level = %d\n", sec->level);
  3108. }
  3109. if (sec->flags & SEC_ENABLED) {
  3110. secinfo->enabled = sec->enabled;
  3111. dprintk(KERN_INFO PFX " .enabled = %d\n", sec->enabled);
  3112. }
  3113. if (sec->flags & SEC_ENCRYPT) {
  3114. secinfo->encrypt = sec->encrypt;
  3115. dprintk(KERN_INFO PFX " .encrypt = %d\n", sec->encrypt);
  3116. }
  3117. if (bcm->initialized && !bcm->ieee->host_encrypt) {
  3118. if (secinfo->enabled) {
  3119. /* upload WEP keys to hardware */
  3120. char null_address[6] = { 0 };
  3121. u8 algorithm = 0;
  3122. for (keyidx = 0; keyidx<WEP_KEYS; keyidx++) {
  3123. if (!(sec->flags & (1<<keyidx)))
  3124. continue;
  3125. switch (sec->encode_alg[keyidx]) {
  3126. case SEC_ALG_NONE: algorithm = BCM43xx_SEC_ALGO_NONE; break;
  3127. case SEC_ALG_WEP:
  3128. algorithm = BCM43xx_SEC_ALGO_WEP;
  3129. if (secinfo->key_sizes[keyidx] == 13)
  3130. algorithm = BCM43xx_SEC_ALGO_WEP104;
  3131. break;
  3132. case SEC_ALG_TKIP:
  3133. FIXME();
  3134. algorithm = BCM43xx_SEC_ALGO_TKIP;
  3135. break;
  3136. case SEC_ALG_CCMP:
  3137. FIXME();
  3138. algorithm = BCM43xx_SEC_ALGO_AES;
  3139. break;
  3140. default:
  3141. assert(0);
  3142. break;
  3143. }
  3144. bcm43xx_key_write(bcm, keyidx, algorithm, sec->keys[keyidx], secinfo->key_sizes[keyidx], &null_address[0]);
  3145. bcm->key[keyidx].enabled = 1;
  3146. bcm->key[keyidx].algorithm = algorithm;
  3147. }
  3148. } else
  3149. bcm43xx_clear_keys(bcm);
  3150. }
  3151. bcm43xx_unlock_mmio(bcm, flags);
  3152. }
  3153. /* hard_start_xmit() callback in struct ieee80211_device */
  3154. static int bcm43xx_ieee80211_hard_start_xmit(struct ieee80211_txb *txb,
  3155. struct net_device *net_dev,
  3156. int pri)
  3157. {
  3158. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3159. int err = -ENODEV;
  3160. unsigned long flags;
  3161. bcm43xx_lock_mmio(bcm, flags);
  3162. if (likely(bcm->initialized))
  3163. err = bcm43xx_tx(bcm, txb);
  3164. bcm43xx_unlock_mmio(bcm, flags);
  3165. return err;
  3166. }
  3167. static struct net_device_stats * bcm43xx_net_get_stats(struct net_device *net_dev)
  3168. {
  3169. return &(bcm43xx_priv(net_dev)->ieee->stats);
  3170. }
  3171. static void bcm43xx_net_tx_timeout(struct net_device *net_dev)
  3172. {
  3173. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3174. unsigned long flags;
  3175. bcm43xx_lock_mmio(bcm, flags);
  3176. bcm43xx_controller_restart(bcm, "TX timeout");
  3177. bcm43xx_unlock_mmio(bcm, flags);
  3178. }
  3179. #ifdef CONFIG_NET_POLL_CONTROLLER
  3180. static void bcm43xx_net_poll_controller(struct net_device *net_dev)
  3181. {
  3182. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3183. unsigned long flags;
  3184. local_irq_save(flags);
  3185. bcm43xx_interrupt_handler(bcm->irq, bcm, NULL);
  3186. local_irq_restore(flags);
  3187. }
  3188. #endif /* CONFIG_NET_POLL_CONTROLLER */
  3189. static int bcm43xx_net_open(struct net_device *net_dev)
  3190. {
  3191. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3192. return bcm43xx_init_board(bcm);
  3193. }
  3194. static int bcm43xx_net_stop(struct net_device *net_dev)
  3195. {
  3196. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3197. ieee80211softmac_stop(net_dev);
  3198. bcm43xx_disable_interrupts_sync(bcm, NULL);
  3199. bcm43xx_free_board(bcm);
  3200. return 0;
  3201. }
  3202. static int bcm43xx_init_private(struct bcm43xx_private *bcm,
  3203. struct net_device *net_dev,
  3204. struct pci_dev *pci_dev)
  3205. {
  3206. int err;
  3207. bcm->ieee = netdev_priv(net_dev);
  3208. bcm->softmac = ieee80211_priv(net_dev);
  3209. bcm->softmac->set_channel = bcm43xx_ieee80211_set_chan;
  3210. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3211. bcm->pci_dev = pci_dev;
  3212. bcm->net_dev = net_dev;
  3213. bcm->bad_frames_preempt = modparam_bad_frames_preempt;
  3214. spin_lock_init(&bcm->_lock);
  3215. tasklet_init(&bcm->isr_tasklet,
  3216. (void (*)(unsigned long))bcm43xx_interrupt_tasklet,
  3217. (unsigned long)bcm);
  3218. tasklet_disable_nosync(&bcm->isr_tasklet);
  3219. if (modparam_pio) {
  3220. bcm->__using_pio = 1;
  3221. } else {
  3222. err = pci_set_dma_mask(pci_dev, DMA_30BIT_MASK);
  3223. err |= pci_set_consistent_dma_mask(pci_dev, DMA_30BIT_MASK);
  3224. if (err) {
  3225. #ifdef CONFIG_BCM43XX_PIO
  3226. printk(KERN_WARNING PFX "DMA not supported. Falling back to PIO.\n");
  3227. bcm->__using_pio = 1;
  3228. #else
  3229. printk(KERN_ERR PFX "FATAL: DMA not supported and PIO not configured. "
  3230. "Recompile the driver with PIO support, please.\n");
  3231. return -ENODEV;
  3232. #endif /* CONFIG_BCM43XX_PIO */
  3233. }
  3234. }
  3235. bcm->rts_threshold = BCM43xx_DEFAULT_RTS_THRESHOLD;
  3236. /* default to sw encryption for now */
  3237. bcm->ieee->host_build_iv = 0;
  3238. bcm->ieee->host_encrypt = 1;
  3239. bcm->ieee->host_decrypt = 1;
  3240. bcm->ieee->iw_mode = BCM43xx_INITIAL_IWMODE;
  3241. bcm->ieee->tx_headroom = sizeof(struct bcm43xx_txhdr);
  3242. bcm->ieee->set_security = bcm43xx_ieee80211_set_security;
  3243. bcm->ieee->hard_start_xmit = bcm43xx_ieee80211_hard_start_xmit;
  3244. return 0;
  3245. }
  3246. static int __devinit bcm43xx_init_one(struct pci_dev *pdev,
  3247. const struct pci_device_id *ent)
  3248. {
  3249. struct net_device *net_dev;
  3250. struct bcm43xx_private *bcm;
  3251. int err;
  3252. #ifdef CONFIG_BCM947XX
  3253. if ((pdev->bus->number == 0) && (pdev->device != 0x0800))
  3254. return -ENODEV;
  3255. #endif
  3256. #ifdef DEBUG_SINGLE_DEVICE_ONLY
  3257. if (strcmp(pci_name(pdev), DEBUG_SINGLE_DEVICE_ONLY))
  3258. return -ENODEV;
  3259. #endif
  3260. net_dev = alloc_ieee80211softmac(sizeof(*bcm));
  3261. if (!net_dev) {
  3262. printk(KERN_ERR PFX
  3263. "could not allocate ieee80211 device %s\n",
  3264. pci_name(pdev));
  3265. err = -ENOMEM;
  3266. goto out;
  3267. }
  3268. /* initialize the net_device struct */
  3269. SET_MODULE_OWNER(net_dev);
  3270. SET_NETDEV_DEV(net_dev, &pdev->dev);
  3271. net_dev->open = bcm43xx_net_open;
  3272. net_dev->stop = bcm43xx_net_stop;
  3273. net_dev->get_stats = bcm43xx_net_get_stats;
  3274. net_dev->tx_timeout = bcm43xx_net_tx_timeout;
  3275. #ifdef CONFIG_NET_POLL_CONTROLLER
  3276. net_dev->poll_controller = bcm43xx_net_poll_controller;
  3277. #endif
  3278. net_dev->wireless_handlers = &bcm43xx_wx_handlers_def;
  3279. net_dev->irq = pdev->irq;
  3280. SET_ETHTOOL_OPS(net_dev, &bcm43xx_ethtool_ops);
  3281. /* initialize the bcm43xx_private struct */
  3282. bcm = bcm43xx_priv(net_dev);
  3283. memset(bcm, 0, sizeof(*bcm));
  3284. err = bcm43xx_init_private(bcm, net_dev, pdev);
  3285. if (err)
  3286. goto err_free_netdev;
  3287. pci_set_drvdata(pdev, net_dev);
  3288. err = bcm43xx_attach_board(bcm);
  3289. if (err)
  3290. goto err_free_netdev;
  3291. err = register_netdev(net_dev);
  3292. if (err) {
  3293. printk(KERN_ERR PFX "Cannot register net device, "
  3294. "aborting.\n");
  3295. err = -ENOMEM;
  3296. goto err_detach_board;
  3297. }
  3298. bcm43xx_debugfs_add_device(bcm);
  3299. assert(err == 0);
  3300. out:
  3301. return err;
  3302. err_detach_board:
  3303. bcm43xx_detach_board(bcm);
  3304. err_free_netdev:
  3305. free_ieee80211softmac(net_dev);
  3306. goto out;
  3307. }
  3308. static void __devexit bcm43xx_remove_one(struct pci_dev *pdev)
  3309. {
  3310. struct net_device *net_dev = pci_get_drvdata(pdev);
  3311. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3312. bcm43xx_debugfs_remove_device(bcm);
  3313. unregister_netdev(net_dev);
  3314. bcm43xx_detach_board(bcm);
  3315. assert(bcm->ucode == NULL);
  3316. free_ieee80211softmac(net_dev);
  3317. }
  3318. /* Hard-reset the chip. Do not call this directly.
  3319. * Use bcm43xx_controller_restart()
  3320. */
  3321. static void bcm43xx_chip_reset(void *_bcm)
  3322. {
  3323. struct bcm43xx_private *bcm = _bcm;
  3324. struct net_device *net_dev = bcm->net_dev;
  3325. struct pci_dev *pci_dev = bcm->pci_dev;
  3326. int err;
  3327. int was_initialized = bcm->initialized;
  3328. netif_stop_queue(bcm->net_dev);
  3329. tasklet_disable(&bcm->isr_tasklet);
  3330. bcm->firmware_norelease = 1;
  3331. if (was_initialized)
  3332. bcm43xx_free_board(bcm);
  3333. bcm->firmware_norelease = 0;
  3334. bcm43xx_detach_board(bcm);
  3335. err = bcm43xx_init_private(bcm, net_dev, pci_dev);
  3336. if (err)
  3337. goto failure;
  3338. err = bcm43xx_attach_board(bcm);
  3339. if (err)
  3340. goto failure;
  3341. if (was_initialized) {
  3342. err = bcm43xx_init_board(bcm);
  3343. if (err)
  3344. goto failure;
  3345. }
  3346. netif_wake_queue(bcm->net_dev);
  3347. printk(KERN_INFO PFX "Controller restarted\n");
  3348. return;
  3349. failure:
  3350. printk(KERN_ERR PFX "Controller restart failed\n");
  3351. }
  3352. /* Hard-reset the chip.
  3353. * This can be called from interrupt or process context.
  3354. * Make sure to _not_ re-enable device interrupts after this has been called.
  3355. */
  3356. void bcm43xx_controller_restart(struct bcm43xx_private *bcm, const char *reason)
  3357. {
  3358. bcm43xx_interrupt_disable(bcm, BCM43xx_IRQ_ALL);
  3359. bcm43xx_read32(bcm, BCM43xx_MMIO_STATUS_BITFIELD); /* dummy read */
  3360. printk(KERN_ERR PFX "Controller RESET (%s) ...\n", reason);
  3361. INIT_WORK(&bcm->restart_work, bcm43xx_chip_reset, bcm);
  3362. schedule_work(&bcm->restart_work);
  3363. }
  3364. #ifdef CONFIG_PM
  3365. static int bcm43xx_suspend(struct pci_dev *pdev, pm_message_t state)
  3366. {
  3367. struct net_device *net_dev = pci_get_drvdata(pdev);
  3368. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3369. unsigned long flags;
  3370. int try_to_shutdown = 0, err;
  3371. dprintk(KERN_INFO PFX "Suspending...\n");
  3372. bcm43xx_lock(bcm, flags);
  3373. bcm->was_initialized = bcm->initialized;
  3374. if (bcm->initialized)
  3375. try_to_shutdown = 1;
  3376. bcm43xx_unlock(bcm, flags);
  3377. netif_device_detach(net_dev);
  3378. if (try_to_shutdown) {
  3379. ieee80211softmac_stop(net_dev);
  3380. err = bcm43xx_disable_interrupts_sync(bcm, &bcm->irq_savedstate);
  3381. if (unlikely(err)) {
  3382. dprintk(KERN_ERR PFX "Suspend failed.\n");
  3383. return -EAGAIN;
  3384. }
  3385. bcm->firmware_norelease = 1;
  3386. bcm43xx_free_board(bcm);
  3387. bcm->firmware_norelease = 0;
  3388. }
  3389. bcm43xx_chipset_detach(bcm);
  3390. pci_save_state(pdev);
  3391. pci_disable_device(pdev);
  3392. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3393. dprintk(KERN_INFO PFX "Device suspended.\n");
  3394. return 0;
  3395. }
  3396. static int bcm43xx_resume(struct pci_dev *pdev)
  3397. {
  3398. struct net_device *net_dev = pci_get_drvdata(pdev);
  3399. struct bcm43xx_private *bcm = bcm43xx_priv(net_dev);
  3400. int err = 0;
  3401. dprintk(KERN_INFO PFX "Resuming...\n");
  3402. pci_set_power_state(pdev, 0);
  3403. pci_enable_device(pdev);
  3404. pci_restore_state(pdev);
  3405. bcm43xx_chipset_attach(bcm);
  3406. if (bcm->was_initialized) {
  3407. bcm->irq_savedstate = BCM43xx_IRQ_INITIAL;
  3408. err = bcm43xx_init_board(bcm);
  3409. }
  3410. if (err) {
  3411. printk(KERN_ERR PFX "Resume failed!\n");
  3412. return err;
  3413. }
  3414. netif_device_attach(net_dev);
  3415. /*FIXME: This should be handled by softmac instead. */
  3416. schedule_work(&bcm->softmac->associnfo.work);
  3417. dprintk(KERN_INFO PFX "Device resumed.\n");
  3418. return 0;
  3419. }
  3420. #endif /* CONFIG_PM */
  3421. static struct pci_driver bcm43xx_pci_driver = {
  3422. .name = KBUILD_MODNAME,
  3423. .id_table = bcm43xx_pci_tbl,
  3424. .probe = bcm43xx_init_one,
  3425. .remove = __devexit_p(bcm43xx_remove_one),
  3426. #ifdef CONFIG_PM
  3427. .suspend = bcm43xx_suspend,
  3428. .resume = bcm43xx_resume,
  3429. #endif /* CONFIG_PM */
  3430. };
  3431. static int __init bcm43xx_init(void)
  3432. {
  3433. printk(KERN_INFO KBUILD_MODNAME " driver\n");
  3434. bcm43xx_debugfs_init();
  3435. return pci_register_driver(&bcm43xx_pci_driver);
  3436. }
  3437. static void __exit bcm43xx_exit(void)
  3438. {
  3439. pci_unregister_driver(&bcm43xx_pci_driver);
  3440. bcm43xx_debugfs_exit();
  3441. }
  3442. module_init(bcm43xx_init)
  3443. module_exit(bcm43xx_exit)
  3444. /* vim: set ts=8 sw=8 sts=8: */