intel-iommu.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965
  1. /*
  2. * Copyright (c) 2006, Intel Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License along with
  14. * this program; if not, write to the Free Software Foundation, Inc., 59 Temple
  15. * Place - Suite 330, Boston, MA 02111-1307 USA.
  16. *
  17. * Copyright (C) 2006-2008 Intel Corporation
  18. * Author: Ashok Raj <ashok.raj@intel.com>
  19. * Author: Shaohua Li <shaohua.li@intel.com>
  20. * Author: Anil S Keshavamurthy <anil.s.keshavamurthy@intel.com>
  21. * Author: Fenghua Yu <fenghua.yu@intel.com>
  22. */
  23. #include <linux/init.h>
  24. #include <linux/bitmap.h>
  25. #include <linux/debugfs.h>
  26. #include <linux/slab.h>
  27. #include <linux/irq.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/spinlock.h>
  30. #include <linux/pci.h>
  31. #include <linux/dmar.h>
  32. #include <linux/dma-mapping.h>
  33. #include <linux/mempool.h>
  34. #include <linux/timer.h>
  35. #include <linux/iova.h>
  36. #include <linux/iommu.h>
  37. #include <linux/intel-iommu.h>
  38. #include <asm/cacheflush.h>
  39. #include <asm/iommu.h>
  40. #include "pci.h"
  41. #define ROOT_SIZE VTD_PAGE_SIZE
  42. #define CONTEXT_SIZE VTD_PAGE_SIZE
  43. #define IS_GFX_DEVICE(pdev) ((pdev->class >> 16) == PCI_BASE_CLASS_DISPLAY)
  44. #define IS_ISA_DEVICE(pdev) ((pdev->class >> 8) == PCI_CLASS_BRIDGE_ISA)
  45. #define IOAPIC_RANGE_START (0xfee00000)
  46. #define IOAPIC_RANGE_END (0xfeefffff)
  47. #define IOVA_START_ADDR (0x1000)
  48. #define DEFAULT_DOMAIN_ADDRESS_WIDTH 48
  49. #define DOMAIN_MAX_ADDR(gaw) ((((u64)1) << gaw) - 1)
  50. #define IOVA_PFN(addr) ((addr) >> PAGE_SHIFT)
  51. #define DMA_32BIT_PFN IOVA_PFN(DMA_32BIT_MASK)
  52. #define DMA_64BIT_PFN IOVA_PFN(DMA_64BIT_MASK)
  53. /* global iommu list, set NULL for ignored DMAR units */
  54. static struct intel_iommu **g_iommus;
  55. static int rwbf_quirk;
  56. /*
  57. * 0: Present
  58. * 1-11: Reserved
  59. * 12-63: Context Ptr (12 - (haw-1))
  60. * 64-127: Reserved
  61. */
  62. struct root_entry {
  63. u64 val;
  64. u64 rsvd1;
  65. };
  66. #define ROOT_ENTRY_NR (VTD_PAGE_SIZE/sizeof(struct root_entry))
  67. static inline bool root_present(struct root_entry *root)
  68. {
  69. return (root->val & 1);
  70. }
  71. static inline void set_root_present(struct root_entry *root)
  72. {
  73. root->val |= 1;
  74. }
  75. static inline void set_root_value(struct root_entry *root, unsigned long value)
  76. {
  77. root->val |= value & VTD_PAGE_MASK;
  78. }
  79. static inline struct context_entry *
  80. get_context_addr_from_root(struct root_entry *root)
  81. {
  82. return (struct context_entry *)
  83. (root_present(root)?phys_to_virt(
  84. root->val & VTD_PAGE_MASK) :
  85. NULL);
  86. }
  87. /*
  88. * low 64 bits:
  89. * 0: present
  90. * 1: fault processing disable
  91. * 2-3: translation type
  92. * 12-63: address space root
  93. * high 64 bits:
  94. * 0-2: address width
  95. * 3-6: aval
  96. * 8-23: domain id
  97. */
  98. struct context_entry {
  99. u64 lo;
  100. u64 hi;
  101. };
  102. static inline bool context_present(struct context_entry *context)
  103. {
  104. return (context->lo & 1);
  105. }
  106. static inline void context_set_present(struct context_entry *context)
  107. {
  108. context->lo |= 1;
  109. }
  110. static inline void context_set_fault_enable(struct context_entry *context)
  111. {
  112. context->lo &= (((u64)-1) << 2) | 1;
  113. }
  114. #define CONTEXT_TT_MULTI_LEVEL 0
  115. static inline void context_set_translation_type(struct context_entry *context,
  116. unsigned long value)
  117. {
  118. context->lo &= (((u64)-1) << 4) | 3;
  119. context->lo |= (value & 3) << 2;
  120. }
  121. static inline void context_set_address_root(struct context_entry *context,
  122. unsigned long value)
  123. {
  124. context->lo |= value & VTD_PAGE_MASK;
  125. }
  126. static inline void context_set_address_width(struct context_entry *context,
  127. unsigned long value)
  128. {
  129. context->hi |= value & 7;
  130. }
  131. static inline void context_set_domain_id(struct context_entry *context,
  132. unsigned long value)
  133. {
  134. context->hi |= (value & ((1 << 16) - 1)) << 8;
  135. }
  136. static inline void context_clear_entry(struct context_entry *context)
  137. {
  138. context->lo = 0;
  139. context->hi = 0;
  140. }
  141. /*
  142. * 0: readable
  143. * 1: writable
  144. * 2-6: reserved
  145. * 7: super page
  146. * 8-11: available
  147. * 12-63: Host physcial address
  148. */
  149. struct dma_pte {
  150. u64 val;
  151. };
  152. static inline void dma_clear_pte(struct dma_pte *pte)
  153. {
  154. pte->val = 0;
  155. }
  156. static inline void dma_set_pte_readable(struct dma_pte *pte)
  157. {
  158. pte->val |= DMA_PTE_READ;
  159. }
  160. static inline void dma_set_pte_writable(struct dma_pte *pte)
  161. {
  162. pte->val |= DMA_PTE_WRITE;
  163. }
  164. static inline void dma_set_pte_prot(struct dma_pte *pte, unsigned long prot)
  165. {
  166. pte->val = (pte->val & ~3) | (prot & 3);
  167. }
  168. static inline u64 dma_pte_addr(struct dma_pte *pte)
  169. {
  170. return (pte->val & VTD_PAGE_MASK);
  171. }
  172. static inline void dma_set_pte_addr(struct dma_pte *pte, u64 addr)
  173. {
  174. pte->val |= (addr & VTD_PAGE_MASK);
  175. }
  176. static inline bool dma_pte_present(struct dma_pte *pte)
  177. {
  178. return (pte->val & 3) != 0;
  179. }
  180. /* devices under the same p2p bridge are owned in one domain */
  181. #define DOMAIN_FLAG_P2P_MULTIPLE_DEVICES (1 << 0)
  182. /* domain represents a virtual machine, more than one devices
  183. * across iommus may be owned in one domain, e.g. kvm guest.
  184. */
  185. #define DOMAIN_FLAG_VIRTUAL_MACHINE (1 << 1)
  186. struct dmar_domain {
  187. int id; /* domain id */
  188. unsigned long iommu_bmp; /* bitmap of iommus this domain uses*/
  189. struct list_head devices; /* all devices' list */
  190. struct iova_domain iovad; /* iova's that belong to this domain */
  191. struct dma_pte *pgd; /* virtual address */
  192. spinlock_t mapping_lock; /* page table lock */
  193. int gaw; /* max guest address width */
  194. /* adjusted guest address width, 0 is level 2 30-bit */
  195. int agaw;
  196. int flags; /* flags to find out type of domain */
  197. int iommu_coherency;/* indicate coherency of iommu access */
  198. int iommu_count; /* reference count of iommu */
  199. spinlock_t iommu_lock; /* protect iommu set in domain */
  200. u64 max_addr; /* maximum mapped address */
  201. };
  202. /* PCI domain-device relationship */
  203. struct device_domain_info {
  204. struct list_head link; /* link to domain siblings */
  205. struct list_head global; /* link to global list */
  206. u8 bus; /* PCI bus numer */
  207. u8 devfn; /* PCI devfn number */
  208. struct pci_dev *dev; /* it's NULL for PCIE-to-PCI bridge */
  209. struct dmar_domain *domain; /* pointer to domain */
  210. };
  211. static void flush_unmaps_timeout(unsigned long data);
  212. DEFINE_TIMER(unmap_timer, flush_unmaps_timeout, 0, 0);
  213. #define HIGH_WATER_MARK 250
  214. struct deferred_flush_tables {
  215. int next;
  216. struct iova *iova[HIGH_WATER_MARK];
  217. struct dmar_domain *domain[HIGH_WATER_MARK];
  218. };
  219. static struct deferred_flush_tables *deferred_flush;
  220. /* bitmap for indexing intel_iommus */
  221. static int g_num_of_iommus;
  222. static DEFINE_SPINLOCK(async_umap_flush_lock);
  223. static LIST_HEAD(unmaps_to_do);
  224. static int timer_on;
  225. static long list_size;
  226. static void domain_remove_dev_info(struct dmar_domain *domain);
  227. #ifdef CONFIG_DMAR_DEFAULT_ON
  228. int dmar_disabled = 0;
  229. #else
  230. int dmar_disabled = 1;
  231. #endif /*CONFIG_DMAR_DEFAULT_ON*/
  232. static int __initdata dmar_map_gfx = 1;
  233. static int dmar_forcedac;
  234. static int intel_iommu_strict;
  235. #define DUMMY_DEVICE_DOMAIN_INFO ((struct device_domain_info *)(-1))
  236. static DEFINE_SPINLOCK(device_domain_lock);
  237. static LIST_HEAD(device_domain_list);
  238. static struct iommu_ops intel_iommu_ops;
  239. static int __init intel_iommu_setup(char *str)
  240. {
  241. if (!str)
  242. return -EINVAL;
  243. while (*str) {
  244. if (!strncmp(str, "on", 2)) {
  245. dmar_disabled = 0;
  246. printk(KERN_INFO "Intel-IOMMU: enabled\n");
  247. } else if (!strncmp(str, "off", 3)) {
  248. dmar_disabled = 1;
  249. printk(KERN_INFO "Intel-IOMMU: disabled\n");
  250. } else if (!strncmp(str, "igfx_off", 8)) {
  251. dmar_map_gfx = 0;
  252. printk(KERN_INFO
  253. "Intel-IOMMU: disable GFX device mapping\n");
  254. } else if (!strncmp(str, "forcedac", 8)) {
  255. printk(KERN_INFO
  256. "Intel-IOMMU: Forcing DAC for PCI devices\n");
  257. dmar_forcedac = 1;
  258. } else if (!strncmp(str, "strict", 6)) {
  259. printk(KERN_INFO
  260. "Intel-IOMMU: disable batched IOTLB flush\n");
  261. intel_iommu_strict = 1;
  262. }
  263. str += strcspn(str, ",");
  264. while (*str == ',')
  265. str++;
  266. }
  267. return 0;
  268. }
  269. __setup("intel_iommu=", intel_iommu_setup);
  270. static struct kmem_cache *iommu_domain_cache;
  271. static struct kmem_cache *iommu_devinfo_cache;
  272. static struct kmem_cache *iommu_iova_cache;
  273. static inline void *iommu_kmem_cache_alloc(struct kmem_cache *cachep)
  274. {
  275. unsigned int flags;
  276. void *vaddr;
  277. /* trying to avoid low memory issues */
  278. flags = current->flags & PF_MEMALLOC;
  279. current->flags |= PF_MEMALLOC;
  280. vaddr = kmem_cache_alloc(cachep, GFP_ATOMIC);
  281. current->flags &= (~PF_MEMALLOC | flags);
  282. return vaddr;
  283. }
  284. static inline void *alloc_pgtable_page(void)
  285. {
  286. unsigned int flags;
  287. void *vaddr;
  288. /* trying to avoid low memory issues */
  289. flags = current->flags & PF_MEMALLOC;
  290. current->flags |= PF_MEMALLOC;
  291. vaddr = (void *)get_zeroed_page(GFP_ATOMIC);
  292. current->flags &= (~PF_MEMALLOC | flags);
  293. return vaddr;
  294. }
  295. static inline void free_pgtable_page(void *vaddr)
  296. {
  297. free_page((unsigned long)vaddr);
  298. }
  299. static inline void *alloc_domain_mem(void)
  300. {
  301. return iommu_kmem_cache_alloc(iommu_domain_cache);
  302. }
  303. static void free_domain_mem(void *vaddr)
  304. {
  305. kmem_cache_free(iommu_domain_cache, vaddr);
  306. }
  307. static inline void * alloc_devinfo_mem(void)
  308. {
  309. return iommu_kmem_cache_alloc(iommu_devinfo_cache);
  310. }
  311. static inline void free_devinfo_mem(void *vaddr)
  312. {
  313. kmem_cache_free(iommu_devinfo_cache, vaddr);
  314. }
  315. struct iova *alloc_iova_mem(void)
  316. {
  317. return iommu_kmem_cache_alloc(iommu_iova_cache);
  318. }
  319. void free_iova_mem(struct iova *iova)
  320. {
  321. kmem_cache_free(iommu_iova_cache, iova);
  322. }
  323. static inline int width_to_agaw(int width);
  324. /* calculate agaw for each iommu.
  325. * "SAGAW" may be different across iommus, use a default agaw, and
  326. * get a supported less agaw for iommus that don't support the default agaw.
  327. */
  328. int iommu_calculate_agaw(struct intel_iommu *iommu)
  329. {
  330. unsigned long sagaw;
  331. int agaw = -1;
  332. sagaw = cap_sagaw(iommu->cap);
  333. for (agaw = width_to_agaw(DEFAULT_DOMAIN_ADDRESS_WIDTH);
  334. agaw >= 0; agaw--) {
  335. if (test_bit(agaw, &sagaw))
  336. break;
  337. }
  338. return agaw;
  339. }
  340. /* in native case, each domain is related to only one iommu */
  341. static struct intel_iommu *domain_get_iommu(struct dmar_domain *domain)
  342. {
  343. int iommu_id;
  344. BUG_ON(domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE);
  345. iommu_id = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  346. if (iommu_id < 0 || iommu_id >= g_num_of_iommus)
  347. return NULL;
  348. return g_iommus[iommu_id];
  349. }
  350. /* "Coherency" capability may be different across iommus */
  351. static void domain_update_iommu_coherency(struct dmar_domain *domain)
  352. {
  353. int i;
  354. domain->iommu_coherency = 1;
  355. i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  356. for (; i < g_num_of_iommus; ) {
  357. if (!ecap_coherent(g_iommus[i]->ecap)) {
  358. domain->iommu_coherency = 0;
  359. break;
  360. }
  361. i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
  362. }
  363. }
  364. static struct intel_iommu *device_to_iommu(u8 bus, u8 devfn)
  365. {
  366. struct dmar_drhd_unit *drhd = NULL;
  367. int i;
  368. for_each_drhd_unit(drhd) {
  369. if (drhd->ignored)
  370. continue;
  371. for (i = 0; i < drhd->devices_cnt; i++)
  372. if (drhd->devices[i] &&
  373. drhd->devices[i]->bus->number == bus &&
  374. drhd->devices[i]->devfn == devfn)
  375. return drhd->iommu;
  376. if (drhd->include_all)
  377. return drhd->iommu;
  378. }
  379. return NULL;
  380. }
  381. static void domain_flush_cache(struct dmar_domain *domain,
  382. void *addr, int size)
  383. {
  384. if (!domain->iommu_coherency)
  385. clflush_cache_range(addr, size);
  386. }
  387. /* Gets context entry for a given bus and devfn */
  388. static struct context_entry * device_to_context_entry(struct intel_iommu *iommu,
  389. u8 bus, u8 devfn)
  390. {
  391. struct root_entry *root;
  392. struct context_entry *context;
  393. unsigned long phy_addr;
  394. unsigned long flags;
  395. spin_lock_irqsave(&iommu->lock, flags);
  396. root = &iommu->root_entry[bus];
  397. context = get_context_addr_from_root(root);
  398. if (!context) {
  399. context = (struct context_entry *)alloc_pgtable_page();
  400. if (!context) {
  401. spin_unlock_irqrestore(&iommu->lock, flags);
  402. return NULL;
  403. }
  404. __iommu_flush_cache(iommu, (void *)context, CONTEXT_SIZE);
  405. phy_addr = virt_to_phys((void *)context);
  406. set_root_value(root, phy_addr);
  407. set_root_present(root);
  408. __iommu_flush_cache(iommu, root, sizeof(*root));
  409. }
  410. spin_unlock_irqrestore(&iommu->lock, flags);
  411. return &context[devfn];
  412. }
  413. static int device_context_mapped(struct intel_iommu *iommu, u8 bus, u8 devfn)
  414. {
  415. struct root_entry *root;
  416. struct context_entry *context;
  417. int ret;
  418. unsigned long flags;
  419. spin_lock_irqsave(&iommu->lock, flags);
  420. root = &iommu->root_entry[bus];
  421. context = get_context_addr_from_root(root);
  422. if (!context) {
  423. ret = 0;
  424. goto out;
  425. }
  426. ret = context_present(&context[devfn]);
  427. out:
  428. spin_unlock_irqrestore(&iommu->lock, flags);
  429. return ret;
  430. }
  431. static void clear_context_table(struct intel_iommu *iommu, u8 bus, u8 devfn)
  432. {
  433. struct root_entry *root;
  434. struct context_entry *context;
  435. unsigned long flags;
  436. spin_lock_irqsave(&iommu->lock, flags);
  437. root = &iommu->root_entry[bus];
  438. context = get_context_addr_from_root(root);
  439. if (context) {
  440. context_clear_entry(&context[devfn]);
  441. __iommu_flush_cache(iommu, &context[devfn], \
  442. sizeof(*context));
  443. }
  444. spin_unlock_irqrestore(&iommu->lock, flags);
  445. }
  446. static void free_context_table(struct intel_iommu *iommu)
  447. {
  448. struct root_entry *root;
  449. int i;
  450. unsigned long flags;
  451. struct context_entry *context;
  452. spin_lock_irqsave(&iommu->lock, flags);
  453. if (!iommu->root_entry) {
  454. goto out;
  455. }
  456. for (i = 0; i < ROOT_ENTRY_NR; i++) {
  457. root = &iommu->root_entry[i];
  458. context = get_context_addr_from_root(root);
  459. if (context)
  460. free_pgtable_page(context);
  461. }
  462. free_pgtable_page(iommu->root_entry);
  463. iommu->root_entry = NULL;
  464. out:
  465. spin_unlock_irqrestore(&iommu->lock, flags);
  466. }
  467. /* page table handling */
  468. #define LEVEL_STRIDE (9)
  469. #define LEVEL_MASK (((u64)1 << LEVEL_STRIDE) - 1)
  470. static inline int agaw_to_level(int agaw)
  471. {
  472. return agaw + 2;
  473. }
  474. static inline int agaw_to_width(int agaw)
  475. {
  476. return 30 + agaw * LEVEL_STRIDE;
  477. }
  478. static inline int width_to_agaw(int width)
  479. {
  480. return (width - 30) / LEVEL_STRIDE;
  481. }
  482. static inline unsigned int level_to_offset_bits(int level)
  483. {
  484. return (12 + (level - 1) * LEVEL_STRIDE);
  485. }
  486. static inline int address_level_offset(u64 addr, int level)
  487. {
  488. return ((addr >> level_to_offset_bits(level)) & LEVEL_MASK);
  489. }
  490. static inline u64 level_mask(int level)
  491. {
  492. return ((u64)-1 << level_to_offset_bits(level));
  493. }
  494. static inline u64 level_size(int level)
  495. {
  496. return ((u64)1 << level_to_offset_bits(level));
  497. }
  498. static inline u64 align_to_level(u64 addr, int level)
  499. {
  500. return ((addr + level_size(level) - 1) & level_mask(level));
  501. }
  502. static struct dma_pte * addr_to_dma_pte(struct dmar_domain *domain, u64 addr)
  503. {
  504. int addr_width = agaw_to_width(domain->agaw);
  505. struct dma_pte *parent, *pte = NULL;
  506. int level = agaw_to_level(domain->agaw);
  507. int offset;
  508. unsigned long flags;
  509. BUG_ON(!domain->pgd);
  510. addr &= (((u64)1) << addr_width) - 1;
  511. parent = domain->pgd;
  512. spin_lock_irqsave(&domain->mapping_lock, flags);
  513. while (level > 0) {
  514. void *tmp_page;
  515. offset = address_level_offset(addr, level);
  516. pte = &parent[offset];
  517. if (level == 1)
  518. break;
  519. if (!dma_pte_present(pte)) {
  520. tmp_page = alloc_pgtable_page();
  521. if (!tmp_page) {
  522. spin_unlock_irqrestore(&domain->mapping_lock,
  523. flags);
  524. return NULL;
  525. }
  526. domain_flush_cache(domain, tmp_page, PAGE_SIZE);
  527. dma_set_pte_addr(pte, virt_to_phys(tmp_page));
  528. /*
  529. * high level table always sets r/w, last level page
  530. * table control read/write
  531. */
  532. dma_set_pte_readable(pte);
  533. dma_set_pte_writable(pte);
  534. domain_flush_cache(domain, pte, sizeof(*pte));
  535. }
  536. parent = phys_to_virt(dma_pte_addr(pte));
  537. level--;
  538. }
  539. spin_unlock_irqrestore(&domain->mapping_lock, flags);
  540. return pte;
  541. }
  542. /* return address's pte at specific level */
  543. static struct dma_pte *dma_addr_level_pte(struct dmar_domain *domain, u64 addr,
  544. int level)
  545. {
  546. struct dma_pte *parent, *pte = NULL;
  547. int total = agaw_to_level(domain->agaw);
  548. int offset;
  549. parent = domain->pgd;
  550. while (level <= total) {
  551. offset = address_level_offset(addr, total);
  552. pte = &parent[offset];
  553. if (level == total)
  554. return pte;
  555. if (!dma_pte_present(pte))
  556. break;
  557. parent = phys_to_virt(dma_pte_addr(pte));
  558. total--;
  559. }
  560. return NULL;
  561. }
  562. /* clear one page's page table */
  563. static void dma_pte_clear_one(struct dmar_domain *domain, u64 addr)
  564. {
  565. struct dma_pte *pte = NULL;
  566. /* get last level pte */
  567. pte = dma_addr_level_pte(domain, addr, 1);
  568. if (pte) {
  569. dma_clear_pte(pte);
  570. domain_flush_cache(domain, pte, sizeof(*pte));
  571. }
  572. }
  573. /* clear last level pte, a tlb flush should be followed */
  574. static void dma_pte_clear_range(struct dmar_domain *domain, u64 start, u64 end)
  575. {
  576. int addr_width = agaw_to_width(domain->agaw);
  577. start &= (((u64)1) << addr_width) - 1;
  578. end &= (((u64)1) << addr_width) - 1;
  579. /* in case it's partial page */
  580. start = PAGE_ALIGN(start);
  581. end &= PAGE_MASK;
  582. /* we don't need lock here, nobody else touches the iova range */
  583. while (start < end) {
  584. dma_pte_clear_one(domain, start);
  585. start += VTD_PAGE_SIZE;
  586. }
  587. }
  588. /* free page table pages. last level pte should already be cleared */
  589. static void dma_pte_free_pagetable(struct dmar_domain *domain,
  590. u64 start, u64 end)
  591. {
  592. int addr_width = agaw_to_width(domain->agaw);
  593. struct dma_pte *pte;
  594. int total = agaw_to_level(domain->agaw);
  595. int level;
  596. u64 tmp;
  597. start &= (((u64)1) << addr_width) - 1;
  598. end &= (((u64)1) << addr_width) - 1;
  599. /* we don't need lock here, nobody else touches the iova range */
  600. level = 2;
  601. while (level <= total) {
  602. tmp = align_to_level(start, level);
  603. if (tmp >= end || (tmp + level_size(level) > end))
  604. return;
  605. while (tmp < end) {
  606. pte = dma_addr_level_pte(domain, tmp, level);
  607. if (pte) {
  608. free_pgtable_page(
  609. phys_to_virt(dma_pte_addr(pte)));
  610. dma_clear_pte(pte);
  611. domain_flush_cache(domain, pte, sizeof(*pte));
  612. }
  613. tmp += level_size(level);
  614. }
  615. level++;
  616. }
  617. /* free pgd */
  618. if (start == 0 && end >= ((((u64)1) << addr_width) - 1)) {
  619. free_pgtable_page(domain->pgd);
  620. domain->pgd = NULL;
  621. }
  622. }
  623. /* iommu handling */
  624. static int iommu_alloc_root_entry(struct intel_iommu *iommu)
  625. {
  626. struct root_entry *root;
  627. unsigned long flags;
  628. root = (struct root_entry *)alloc_pgtable_page();
  629. if (!root)
  630. return -ENOMEM;
  631. __iommu_flush_cache(iommu, root, ROOT_SIZE);
  632. spin_lock_irqsave(&iommu->lock, flags);
  633. iommu->root_entry = root;
  634. spin_unlock_irqrestore(&iommu->lock, flags);
  635. return 0;
  636. }
  637. static void iommu_set_root_entry(struct intel_iommu *iommu)
  638. {
  639. void *addr;
  640. u32 cmd, sts;
  641. unsigned long flag;
  642. addr = iommu->root_entry;
  643. spin_lock_irqsave(&iommu->register_lock, flag);
  644. dmar_writeq(iommu->reg + DMAR_RTADDR_REG, virt_to_phys(addr));
  645. cmd = iommu->gcmd | DMA_GCMD_SRTP;
  646. writel(cmd, iommu->reg + DMAR_GCMD_REG);
  647. /* Make sure hardware complete it */
  648. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  649. readl, (sts & DMA_GSTS_RTPS), sts);
  650. spin_unlock_irqrestore(&iommu->register_lock, flag);
  651. }
  652. static void iommu_flush_write_buffer(struct intel_iommu *iommu)
  653. {
  654. u32 val;
  655. unsigned long flag;
  656. if (!rwbf_quirk && !cap_rwbf(iommu->cap))
  657. return;
  658. val = iommu->gcmd | DMA_GCMD_WBF;
  659. spin_lock_irqsave(&iommu->register_lock, flag);
  660. writel(val, iommu->reg + DMAR_GCMD_REG);
  661. /* Make sure hardware complete it */
  662. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  663. readl, (!(val & DMA_GSTS_WBFS)), val);
  664. spin_unlock_irqrestore(&iommu->register_lock, flag);
  665. }
  666. /* return value determine if we need a write buffer flush */
  667. static int __iommu_flush_context(struct intel_iommu *iommu,
  668. u16 did, u16 source_id, u8 function_mask, u64 type,
  669. int non_present_entry_flush)
  670. {
  671. u64 val = 0;
  672. unsigned long flag;
  673. /*
  674. * In the non-present entry flush case, if hardware doesn't cache
  675. * non-present entry we do nothing and if hardware cache non-present
  676. * entry, we flush entries of domain 0 (the domain id is used to cache
  677. * any non-present entries)
  678. */
  679. if (non_present_entry_flush) {
  680. if (!cap_caching_mode(iommu->cap))
  681. return 1;
  682. else
  683. did = 0;
  684. }
  685. switch (type) {
  686. case DMA_CCMD_GLOBAL_INVL:
  687. val = DMA_CCMD_GLOBAL_INVL;
  688. break;
  689. case DMA_CCMD_DOMAIN_INVL:
  690. val = DMA_CCMD_DOMAIN_INVL|DMA_CCMD_DID(did);
  691. break;
  692. case DMA_CCMD_DEVICE_INVL:
  693. val = DMA_CCMD_DEVICE_INVL|DMA_CCMD_DID(did)
  694. | DMA_CCMD_SID(source_id) | DMA_CCMD_FM(function_mask);
  695. break;
  696. default:
  697. BUG();
  698. }
  699. val |= DMA_CCMD_ICC;
  700. spin_lock_irqsave(&iommu->register_lock, flag);
  701. dmar_writeq(iommu->reg + DMAR_CCMD_REG, val);
  702. /* Make sure hardware complete it */
  703. IOMMU_WAIT_OP(iommu, DMAR_CCMD_REG,
  704. dmar_readq, (!(val & DMA_CCMD_ICC)), val);
  705. spin_unlock_irqrestore(&iommu->register_lock, flag);
  706. /* flush context entry will implicitly flush write buffer */
  707. return 0;
  708. }
  709. /* return value determine if we need a write buffer flush */
  710. static int __iommu_flush_iotlb(struct intel_iommu *iommu, u16 did,
  711. u64 addr, unsigned int size_order, u64 type,
  712. int non_present_entry_flush)
  713. {
  714. int tlb_offset = ecap_iotlb_offset(iommu->ecap);
  715. u64 val = 0, val_iva = 0;
  716. unsigned long flag;
  717. /*
  718. * In the non-present entry flush case, if hardware doesn't cache
  719. * non-present entry we do nothing and if hardware cache non-present
  720. * entry, we flush entries of domain 0 (the domain id is used to cache
  721. * any non-present entries)
  722. */
  723. if (non_present_entry_flush) {
  724. if (!cap_caching_mode(iommu->cap))
  725. return 1;
  726. else
  727. did = 0;
  728. }
  729. switch (type) {
  730. case DMA_TLB_GLOBAL_FLUSH:
  731. /* global flush doesn't need set IVA_REG */
  732. val = DMA_TLB_GLOBAL_FLUSH|DMA_TLB_IVT;
  733. break;
  734. case DMA_TLB_DSI_FLUSH:
  735. val = DMA_TLB_DSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
  736. break;
  737. case DMA_TLB_PSI_FLUSH:
  738. val = DMA_TLB_PSI_FLUSH|DMA_TLB_IVT|DMA_TLB_DID(did);
  739. /* Note: always flush non-leaf currently */
  740. val_iva = size_order | addr;
  741. break;
  742. default:
  743. BUG();
  744. }
  745. /* Note: set drain read/write */
  746. #if 0
  747. /*
  748. * This is probably to be super secure.. Looks like we can
  749. * ignore it without any impact.
  750. */
  751. if (cap_read_drain(iommu->cap))
  752. val |= DMA_TLB_READ_DRAIN;
  753. #endif
  754. if (cap_write_drain(iommu->cap))
  755. val |= DMA_TLB_WRITE_DRAIN;
  756. spin_lock_irqsave(&iommu->register_lock, flag);
  757. /* Note: Only uses first TLB reg currently */
  758. if (val_iva)
  759. dmar_writeq(iommu->reg + tlb_offset, val_iva);
  760. dmar_writeq(iommu->reg + tlb_offset + 8, val);
  761. /* Make sure hardware complete it */
  762. IOMMU_WAIT_OP(iommu, tlb_offset + 8,
  763. dmar_readq, (!(val & DMA_TLB_IVT)), val);
  764. spin_unlock_irqrestore(&iommu->register_lock, flag);
  765. /* check IOTLB invalidation granularity */
  766. if (DMA_TLB_IAIG(val) == 0)
  767. printk(KERN_ERR"IOMMU: flush IOTLB failed\n");
  768. if (DMA_TLB_IAIG(val) != DMA_TLB_IIRG(type))
  769. pr_debug("IOMMU: tlb flush request %Lx, actual %Lx\n",
  770. (unsigned long long)DMA_TLB_IIRG(type),
  771. (unsigned long long)DMA_TLB_IAIG(val));
  772. /* flush iotlb entry will implicitly flush write buffer */
  773. return 0;
  774. }
  775. static int iommu_flush_iotlb_psi(struct intel_iommu *iommu, u16 did,
  776. u64 addr, unsigned int pages, int non_present_entry_flush)
  777. {
  778. unsigned int mask;
  779. BUG_ON(addr & (~VTD_PAGE_MASK));
  780. BUG_ON(pages == 0);
  781. /* Fallback to domain selective flush if no PSI support */
  782. if (!cap_pgsel_inv(iommu->cap))
  783. return iommu->flush.flush_iotlb(iommu, did, 0, 0,
  784. DMA_TLB_DSI_FLUSH,
  785. non_present_entry_flush);
  786. /*
  787. * PSI requires page size to be 2 ^ x, and the base address is naturally
  788. * aligned to the size
  789. */
  790. mask = ilog2(__roundup_pow_of_two(pages));
  791. /* Fallback to domain selective flush if size is too big */
  792. if (mask > cap_max_amask_val(iommu->cap))
  793. return iommu->flush.flush_iotlb(iommu, did, 0, 0,
  794. DMA_TLB_DSI_FLUSH, non_present_entry_flush);
  795. return iommu->flush.flush_iotlb(iommu, did, addr, mask,
  796. DMA_TLB_PSI_FLUSH,
  797. non_present_entry_flush);
  798. }
  799. static void iommu_disable_protect_mem_regions(struct intel_iommu *iommu)
  800. {
  801. u32 pmen;
  802. unsigned long flags;
  803. spin_lock_irqsave(&iommu->register_lock, flags);
  804. pmen = readl(iommu->reg + DMAR_PMEN_REG);
  805. pmen &= ~DMA_PMEN_EPM;
  806. writel(pmen, iommu->reg + DMAR_PMEN_REG);
  807. /* wait for the protected region status bit to clear */
  808. IOMMU_WAIT_OP(iommu, DMAR_PMEN_REG,
  809. readl, !(pmen & DMA_PMEN_PRS), pmen);
  810. spin_unlock_irqrestore(&iommu->register_lock, flags);
  811. }
  812. static int iommu_enable_translation(struct intel_iommu *iommu)
  813. {
  814. u32 sts;
  815. unsigned long flags;
  816. spin_lock_irqsave(&iommu->register_lock, flags);
  817. writel(iommu->gcmd|DMA_GCMD_TE, iommu->reg + DMAR_GCMD_REG);
  818. /* Make sure hardware complete it */
  819. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  820. readl, (sts & DMA_GSTS_TES), sts);
  821. iommu->gcmd |= DMA_GCMD_TE;
  822. spin_unlock_irqrestore(&iommu->register_lock, flags);
  823. return 0;
  824. }
  825. static int iommu_disable_translation(struct intel_iommu *iommu)
  826. {
  827. u32 sts;
  828. unsigned long flag;
  829. spin_lock_irqsave(&iommu->register_lock, flag);
  830. iommu->gcmd &= ~DMA_GCMD_TE;
  831. writel(iommu->gcmd, iommu->reg + DMAR_GCMD_REG);
  832. /* Make sure hardware complete it */
  833. IOMMU_WAIT_OP(iommu, DMAR_GSTS_REG,
  834. readl, (!(sts & DMA_GSTS_TES)), sts);
  835. spin_unlock_irqrestore(&iommu->register_lock, flag);
  836. return 0;
  837. }
  838. static int iommu_init_domains(struct intel_iommu *iommu)
  839. {
  840. unsigned long ndomains;
  841. unsigned long nlongs;
  842. ndomains = cap_ndoms(iommu->cap);
  843. pr_debug("Number of Domains supportd <%ld>\n", ndomains);
  844. nlongs = BITS_TO_LONGS(ndomains);
  845. /* TBD: there might be 64K domains,
  846. * consider other allocation for future chip
  847. */
  848. iommu->domain_ids = kcalloc(nlongs, sizeof(unsigned long), GFP_KERNEL);
  849. if (!iommu->domain_ids) {
  850. printk(KERN_ERR "Allocating domain id array failed\n");
  851. return -ENOMEM;
  852. }
  853. iommu->domains = kcalloc(ndomains, sizeof(struct dmar_domain *),
  854. GFP_KERNEL);
  855. if (!iommu->domains) {
  856. printk(KERN_ERR "Allocating domain array failed\n");
  857. kfree(iommu->domain_ids);
  858. return -ENOMEM;
  859. }
  860. spin_lock_init(&iommu->lock);
  861. /*
  862. * if Caching mode is set, then invalid translations are tagged
  863. * with domainid 0. Hence we need to pre-allocate it.
  864. */
  865. if (cap_caching_mode(iommu->cap))
  866. set_bit(0, iommu->domain_ids);
  867. return 0;
  868. }
  869. static void domain_exit(struct dmar_domain *domain);
  870. static void vm_domain_exit(struct dmar_domain *domain);
  871. void free_dmar_iommu(struct intel_iommu *iommu)
  872. {
  873. struct dmar_domain *domain;
  874. int i;
  875. unsigned long flags;
  876. i = find_first_bit(iommu->domain_ids, cap_ndoms(iommu->cap));
  877. for (; i < cap_ndoms(iommu->cap); ) {
  878. domain = iommu->domains[i];
  879. clear_bit(i, iommu->domain_ids);
  880. spin_lock_irqsave(&domain->iommu_lock, flags);
  881. if (--domain->iommu_count == 0) {
  882. if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
  883. vm_domain_exit(domain);
  884. else
  885. domain_exit(domain);
  886. }
  887. spin_unlock_irqrestore(&domain->iommu_lock, flags);
  888. i = find_next_bit(iommu->domain_ids,
  889. cap_ndoms(iommu->cap), i+1);
  890. }
  891. if (iommu->gcmd & DMA_GCMD_TE)
  892. iommu_disable_translation(iommu);
  893. if (iommu->irq) {
  894. set_irq_data(iommu->irq, NULL);
  895. /* This will mask the irq */
  896. free_irq(iommu->irq, iommu);
  897. destroy_irq(iommu->irq);
  898. }
  899. kfree(iommu->domains);
  900. kfree(iommu->domain_ids);
  901. g_iommus[iommu->seq_id] = NULL;
  902. /* if all iommus are freed, free g_iommus */
  903. for (i = 0; i < g_num_of_iommus; i++) {
  904. if (g_iommus[i])
  905. break;
  906. }
  907. if (i == g_num_of_iommus)
  908. kfree(g_iommus);
  909. /* free context mapping */
  910. free_context_table(iommu);
  911. }
  912. static struct dmar_domain * iommu_alloc_domain(struct intel_iommu *iommu)
  913. {
  914. unsigned long num;
  915. unsigned long ndomains;
  916. struct dmar_domain *domain;
  917. unsigned long flags;
  918. domain = alloc_domain_mem();
  919. if (!domain)
  920. return NULL;
  921. ndomains = cap_ndoms(iommu->cap);
  922. spin_lock_irqsave(&iommu->lock, flags);
  923. num = find_first_zero_bit(iommu->domain_ids, ndomains);
  924. if (num >= ndomains) {
  925. spin_unlock_irqrestore(&iommu->lock, flags);
  926. free_domain_mem(domain);
  927. printk(KERN_ERR "IOMMU: no free domain ids\n");
  928. return NULL;
  929. }
  930. set_bit(num, iommu->domain_ids);
  931. domain->id = num;
  932. memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
  933. set_bit(iommu->seq_id, &domain->iommu_bmp);
  934. domain->flags = 0;
  935. iommu->domains[num] = domain;
  936. spin_unlock_irqrestore(&iommu->lock, flags);
  937. return domain;
  938. }
  939. static void iommu_free_domain(struct dmar_domain *domain)
  940. {
  941. unsigned long flags;
  942. struct intel_iommu *iommu;
  943. iommu = domain_get_iommu(domain);
  944. spin_lock_irqsave(&iommu->lock, flags);
  945. clear_bit(domain->id, iommu->domain_ids);
  946. spin_unlock_irqrestore(&iommu->lock, flags);
  947. }
  948. static struct iova_domain reserved_iova_list;
  949. static struct lock_class_key reserved_alloc_key;
  950. static struct lock_class_key reserved_rbtree_key;
  951. static void dmar_init_reserved_ranges(void)
  952. {
  953. struct pci_dev *pdev = NULL;
  954. struct iova *iova;
  955. int i;
  956. u64 addr, size;
  957. init_iova_domain(&reserved_iova_list, DMA_32BIT_PFN);
  958. lockdep_set_class(&reserved_iova_list.iova_alloc_lock,
  959. &reserved_alloc_key);
  960. lockdep_set_class(&reserved_iova_list.iova_rbtree_lock,
  961. &reserved_rbtree_key);
  962. /* IOAPIC ranges shouldn't be accessed by DMA */
  963. iova = reserve_iova(&reserved_iova_list, IOVA_PFN(IOAPIC_RANGE_START),
  964. IOVA_PFN(IOAPIC_RANGE_END));
  965. if (!iova)
  966. printk(KERN_ERR "Reserve IOAPIC range failed\n");
  967. /* Reserve all PCI MMIO to avoid peer-to-peer access */
  968. for_each_pci_dev(pdev) {
  969. struct resource *r;
  970. for (i = 0; i < PCI_NUM_RESOURCES; i++) {
  971. r = &pdev->resource[i];
  972. if (!r->flags || !(r->flags & IORESOURCE_MEM))
  973. continue;
  974. addr = r->start;
  975. addr &= PAGE_MASK;
  976. size = r->end - addr;
  977. size = PAGE_ALIGN(size);
  978. iova = reserve_iova(&reserved_iova_list, IOVA_PFN(addr),
  979. IOVA_PFN(size + addr) - 1);
  980. if (!iova)
  981. printk(KERN_ERR "Reserve iova failed\n");
  982. }
  983. }
  984. }
  985. static void domain_reserve_special_ranges(struct dmar_domain *domain)
  986. {
  987. copy_reserved_iova(&reserved_iova_list, &domain->iovad);
  988. }
  989. static inline int guestwidth_to_adjustwidth(int gaw)
  990. {
  991. int agaw;
  992. int r = (gaw - 12) % 9;
  993. if (r == 0)
  994. agaw = gaw;
  995. else
  996. agaw = gaw + 9 - r;
  997. if (agaw > 64)
  998. agaw = 64;
  999. return agaw;
  1000. }
  1001. static int domain_init(struct dmar_domain *domain, int guest_width)
  1002. {
  1003. struct intel_iommu *iommu;
  1004. int adjust_width, agaw;
  1005. unsigned long sagaw;
  1006. init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
  1007. spin_lock_init(&domain->mapping_lock);
  1008. spin_lock_init(&domain->iommu_lock);
  1009. domain_reserve_special_ranges(domain);
  1010. /* calculate AGAW */
  1011. iommu = domain_get_iommu(domain);
  1012. if (guest_width > cap_mgaw(iommu->cap))
  1013. guest_width = cap_mgaw(iommu->cap);
  1014. domain->gaw = guest_width;
  1015. adjust_width = guestwidth_to_adjustwidth(guest_width);
  1016. agaw = width_to_agaw(adjust_width);
  1017. sagaw = cap_sagaw(iommu->cap);
  1018. if (!test_bit(agaw, &sagaw)) {
  1019. /* hardware doesn't support it, choose a bigger one */
  1020. pr_debug("IOMMU: hardware doesn't support agaw %d\n", agaw);
  1021. agaw = find_next_bit(&sagaw, 5, agaw);
  1022. if (agaw >= 5)
  1023. return -ENODEV;
  1024. }
  1025. domain->agaw = agaw;
  1026. INIT_LIST_HEAD(&domain->devices);
  1027. if (ecap_coherent(iommu->ecap))
  1028. domain->iommu_coherency = 1;
  1029. else
  1030. domain->iommu_coherency = 0;
  1031. domain->iommu_count = 1;
  1032. /* always allocate the top pgd */
  1033. domain->pgd = (struct dma_pte *)alloc_pgtable_page();
  1034. if (!domain->pgd)
  1035. return -ENOMEM;
  1036. __iommu_flush_cache(iommu, domain->pgd, PAGE_SIZE);
  1037. return 0;
  1038. }
  1039. static void domain_exit(struct dmar_domain *domain)
  1040. {
  1041. u64 end;
  1042. /* Domain 0 is reserved, so dont process it */
  1043. if (!domain)
  1044. return;
  1045. domain_remove_dev_info(domain);
  1046. /* destroy iovas */
  1047. put_iova_domain(&domain->iovad);
  1048. end = DOMAIN_MAX_ADDR(domain->gaw);
  1049. end = end & (~PAGE_MASK);
  1050. /* clear ptes */
  1051. dma_pte_clear_range(domain, 0, end);
  1052. /* free page tables */
  1053. dma_pte_free_pagetable(domain, 0, end);
  1054. iommu_free_domain(domain);
  1055. free_domain_mem(domain);
  1056. }
  1057. static int domain_context_mapping_one(struct dmar_domain *domain,
  1058. u8 bus, u8 devfn)
  1059. {
  1060. struct context_entry *context;
  1061. unsigned long flags;
  1062. struct intel_iommu *iommu;
  1063. struct dma_pte *pgd;
  1064. unsigned long num;
  1065. unsigned long ndomains;
  1066. int id;
  1067. int agaw;
  1068. pr_debug("Set context mapping for %02x:%02x.%d\n",
  1069. bus, PCI_SLOT(devfn), PCI_FUNC(devfn));
  1070. BUG_ON(!domain->pgd);
  1071. iommu = device_to_iommu(bus, devfn);
  1072. if (!iommu)
  1073. return -ENODEV;
  1074. context = device_to_context_entry(iommu, bus, devfn);
  1075. if (!context)
  1076. return -ENOMEM;
  1077. spin_lock_irqsave(&iommu->lock, flags);
  1078. if (context_present(context)) {
  1079. spin_unlock_irqrestore(&iommu->lock, flags);
  1080. return 0;
  1081. }
  1082. id = domain->id;
  1083. pgd = domain->pgd;
  1084. if (domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE) {
  1085. int found = 0;
  1086. /* find an available domain id for this device in iommu */
  1087. ndomains = cap_ndoms(iommu->cap);
  1088. num = find_first_bit(iommu->domain_ids, ndomains);
  1089. for (; num < ndomains; ) {
  1090. if (iommu->domains[num] == domain) {
  1091. id = num;
  1092. found = 1;
  1093. break;
  1094. }
  1095. num = find_next_bit(iommu->domain_ids,
  1096. cap_ndoms(iommu->cap), num+1);
  1097. }
  1098. if (found == 0) {
  1099. num = find_first_zero_bit(iommu->domain_ids, ndomains);
  1100. if (num >= ndomains) {
  1101. spin_unlock_irqrestore(&iommu->lock, flags);
  1102. printk(KERN_ERR "IOMMU: no free domain ids\n");
  1103. return -EFAULT;
  1104. }
  1105. set_bit(num, iommu->domain_ids);
  1106. iommu->domains[num] = domain;
  1107. id = num;
  1108. }
  1109. /* Skip top levels of page tables for
  1110. * iommu which has less agaw than default.
  1111. */
  1112. for (agaw = domain->agaw; agaw != iommu->agaw; agaw--) {
  1113. pgd = phys_to_virt(dma_pte_addr(pgd));
  1114. if (!dma_pte_present(pgd)) {
  1115. spin_unlock_irqrestore(&iommu->lock, flags);
  1116. return -ENOMEM;
  1117. }
  1118. }
  1119. }
  1120. context_set_domain_id(context, id);
  1121. context_set_address_width(context, iommu->agaw);
  1122. context_set_address_root(context, virt_to_phys(pgd));
  1123. context_set_translation_type(context, CONTEXT_TT_MULTI_LEVEL);
  1124. context_set_fault_enable(context);
  1125. context_set_present(context);
  1126. domain_flush_cache(domain, context, sizeof(*context));
  1127. /* it's a non-present to present mapping */
  1128. if (iommu->flush.flush_context(iommu, domain->id,
  1129. (((u16)bus) << 8) | devfn, DMA_CCMD_MASK_NOBIT,
  1130. DMA_CCMD_DEVICE_INVL, 1))
  1131. iommu_flush_write_buffer(iommu);
  1132. else
  1133. iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_DSI_FLUSH, 0);
  1134. spin_unlock_irqrestore(&iommu->lock, flags);
  1135. spin_lock_irqsave(&domain->iommu_lock, flags);
  1136. if (!test_and_set_bit(iommu->seq_id, &domain->iommu_bmp)) {
  1137. domain->iommu_count++;
  1138. domain_update_iommu_coherency(domain);
  1139. }
  1140. spin_unlock_irqrestore(&domain->iommu_lock, flags);
  1141. return 0;
  1142. }
  1143. static int
  1144. domain_context_mapping(struct dmar_domain *domain, struct pci_dev *pdev)
  1145. {
  1146. int ret;
  1147. struct pci_dev *tmp, *parent;
  1148. ret = domain_context_mapping_one(domain, pdev->bus->number,
  1149. pdev->devfn);
  1150. if (ret)
  1151. return ret;
  1152. /* dependent device mapping */
  1153. tmp = pci_find_upstream_pcie_bridge(pdev);
  1154. if (!tmp)
  1155. return 0;
  1156. /* Secondary interface's bus number and devfn 0 */
  1157. parent = pdev->bus->self;
  1158. while (parent != tmp) {
  1159. ret = domain_context_mapping_one(domain, parent->bus->number,
  1160. parent->devfn);
  1161. if (ret)
  1162. return ret;
  1163. parent = parent->bus->self;
  1164. }
  1165. if (tmp->is_pcie) /* this is a PCIE-to-PCI bridge */
  1166. return domain_context_mapping_one(domain,
  1167. tmp->subordinate->number, 0);
  1168. else /* this is a legacy PCI bridge */
  1169. return domain_context_mapping_one(domain,
  1170. tmp->bus->number, tmp->devfn);
  1171. }
  1172. static int domain_context_mapped(struct pci_dev *pdev)
  1173. {
  1174. int ret;
  1175. struct pci_dev *tmp, *parent;
  1176. struct intel_iommu *iommu;
  1177. iommu = device_to_iommu(pdev->bus->number, pdev->devfn);
  1178. if (!iommu)
  1179. return -ENODEV;
  1180. ret = device_context_mapped(iommu,
  1181. pdev->bus->number, pdev->devfn);
  1182. if (!ret)
  1183. return ret;
  1184. /* dependent device mapping */
  1185. tmp = pci_find_upstream_pcie_bridge(pdev);
  1186. if (!tmp)
  1187. return ret;
  1188. /* Secondary interface's bus number and devfn 0 */
  1189. parent = pdev->bus->self;
  1190. while (parent != tmp) {
  1191. ret = device_context_mapped(iommu, parent->bus->number,
  1192. parent->devfn);
  1193. if (!ret)
  1194. return ret;
  1195. parent = parent->bus->self;
  1196. }
  1197. if (tmp->is_pcie)
  1198. return device_context_mapped(iommu,
  1199. tmp->subordinate->number, 0);
  1200. else
  1201. return device_context_mapped(iommu,
  1202. tmp->bus->number, tmp->devfn);
  1203. }
  1204. static int
  1205. domain_page_mapping(struct dmar_domain *domain, dma_addr_t iova,
  1206. u64 hpa, size_t size, int prot)
  1207. {
  1208. u64 start_pfn, end_pfn;
  1209. struct dma_pte *pte;
  1210. int index;
  1211. int addr_width = agaw_to_width(domain->agaw);
  1212. hpa &= (((u64)1) << addr_width) - 1;
  1213. if ((prot & (DMA_PTE_READ|DMA_PTE_WRITE)) == 0)
  1214. return -EINVAL;
  1215. iova &= PAGE_MASK;
  1216. start_pfn = ((u64)hpa) >> VTD_PAGE_SHIFT;
  1217. end_pfn = (VTD_PAGE_ALIGN(((u64)hpa) + size)) >> VTD_PAGE_SHIFT;
  1218. index = 0;
  1219. while (start_pfn < end_pfn) {
  1220. pte = addr_to_dma_pte(domain, iova + VTD_PAGE_SIZE * index);
  1221. if (!pte)
  1222. return -ENOMEM;
  1223. /* We don't need lock here, nobody else
  1224. * touches the iova range
  1225. */
  1226. BUG_ON(dma_pte_addr(pte));
  1227. dma_set_pte_addr(pte, start_pfn << VTD_PAGE_SHIFT);
  1228. dma_set_pte_prot(pte, prot);
  1229. domain_flush_cache(domain, pte, sizeof(*pte));
  1230. start_pfn++;
  1231. index++;
  1232. }
  1233. return 0;
  1234. }
  1235. static void iommu_detach_dev(struct intel_iommu *iommu, u8 bus, u8 devfn)
  1236. {
  1237. if (!iommu)
  1238. return;
  1239. clear_context_table(iommu, bus, devfn);
  1240. iommu->flush.flush_context(iommu, 0, 0, 0,
  1241. DMA_CCMD_GLOBAL_INVL, 0);
  1242. iommu->flush.flush_iotlb(iommu, 0, 0, 0,
  1243. DMA_TLB_GLOBAL_FLUSH, 0);
  1244. }
  1245. static void domain_remove_dev_info(struct dmar_domain *domain)
  1246. {
  1247. struct device_domain_info *info;
  1248. unsigned long flags;
  1249. struct intel_iommu *iommu;
  1250. spin_lock_irqsave(&device_domain_lock, flags);
  1251. while (!list_empty(&domain->devices)) {
  1252. info = list_entry(domain->devices.next,
  1253. struct device_domain_info, link);
  1254. list_del(&info->link);
  1255. list_del(&info->global);
  1256. if (info->dev)
  1257. info->dev->dev.archdata.iommu = NULL;
  1258. spin_unlock_irqrestore(&device_domain_lock, flags);
  1259. iommu = device_to_iommu(info->bus, info->devfn);
  1260. iommu_detach_dev(iommu, info->bus, info->devfn);
  1261. free_devinfo_mem(info);
  1262. spin_lock_irqsave(&device_domain_lock, flags);
  1263. }
  1264. spin_unlock_irqrestore(&device_domain_lock, flags);
  1265. }
  1266. /*
  1267. * find_domain
  1268. * Note: we use struct pci_dev->dev.archdata.iommu stores the info
  1269. */
  1270. static struct dmar_domain *
  1271. find_domain(struct pci_dev *pdev)
  1272. {
  1273. struct device_domain_info *info;
  1274. /* No lock here, assumes no domain exit in normal case */
  1275. info = pdev->dev.archdata.iommu;
  1276. if (info)
  1277. return info->domain;
  1278. return NULL;
  1279. }
  1280. /* domain is initialized */
  1281. static struct dmar_domain *get_domain_for_dev(struct pci_dev *pdev, int gaw)
  1282. {
  1283. struct dmar_domain *domain, *found = NULL;
  1284. struct intel_iommu *iommu;
  1285. struct dmar_drhd_unit *drhd;
  1286. struct device_domain_info *info, *tmp;
  1287. struct pci_dev *dev_tmp;
  1288. unsigned long flags;
  1289. int bus = 0, devfn = 0;
  1290. domain = find_domain(pdev);
  1291. if (domain)
  1292. return domain;
  1293. dev_tmp = pci_find_upstream_pcie_bridge(pdev);
  1294. if (dev_tmp) {
  1295. if (dev_tmp->is_pcie) {
  1296. bus = dev_tmp->subordinate->number;
  1297. devfn = 0;
  1298. } else {
  1299. bus = dev_tmp->bus->number;
  1300. devfn = dev_tmp->devfn;
  1301. }
  1302. spin_lock_irqsave(&device_domain_lock, flags);
  1303. list_for_each_entry(info, &device_domain_list, global) {
  1304. if (info->bus == bus && info->devfn == devfn) {
  1305. found = info->domain;
  1306. break;
  1307. }
  1308. }
  1309. spin_unlock_irqrestore(&device_domain_lock, flags);
  1310. /* pcie-pci bridge already has a domain, uses it */
  1311. if (found) {
  1312. domain = found;
  1313. goto found_domain;
  1314. }
  1315. }
  1316. /* Allocate new domain for the device */
  1317. drhd = dmar_find_matched_drhd_unit(pdev);
  1318. if (!drhd) {
  1319. printk(KERN_ERR "IOMMU: can't find DMAR for device %s\n",
  1320. pci_name(pdev));
  1321. return NULL;
  1322. }
  1323. iommu = drhd->iommu;
  1324. domain = iommu_alloc_domain(iommu);
  1325. if (!domain)
  1326. goto error;
  1327. if (domain_init(domain, gaw)) {
  1328. domain_exit(domain);
  1329. goto error;
  1330. }
  1331. /* register pcie-to-pci device */
  1332. if (dev_tmp) {
  1333. info = alloc_devinfo_mem();
  1334. if (!info) {
  1335. domain_exit(domain);
  1336. goto error;
  1337. }
  1338. info->bus = bus;
  1339. info->devfn = devfn;
  1340. info->dev = NULL;
  1341. info->domain = domain;
  1342. /* This domain is shared by devices under p2p bridge */
  1343. domain->flags |= DOMAIN_FLAG_P2P_MULTIPLE_DEVICES;
  1344. /* pcie-to-pci bridge already has a domain, uses it */
  1345. found = NULL;
  1346. spin_lock_irqsave(&device_domain_lock, flags);
  1347. list_for_each_entry(tmp, &device_domain_list, global) {
  1348. if (tmp->bus == bus && tmp->devfn == devfn) {
  1349. found = tmp->domain;
  1350. break;
  1351. }
  1352. }
  1353. if (found) {
  1354. free_devinfo_mem(info);
  1355. domain_exit(domain);
  1356. domain = found;
  1357. } else {
  1358. list_add(&info->link, &domain->devices);
  1359. list_add(&info->global, &device_domain_list);
  1360. }
  1361. spin_unlock_irqrestore(&device_domain_lock, flags);
  1362. }
  1363. found_domain:
  1364. info = alloc_devinfo_mem();
  1365. if (!info)
  1366. goto error;
  1367. info->bus = pdev->bus->number;
  1368. info->devfn = pdev->devfn;
  1369. info->dev = pdev;
  1370. info->domain = domain;
  1371. spin_lock_irqsave(&device_domain_lock, flags);
  1372. /* somebody is fast */
  1373. found = find_domain(pdev);
  1374. if (found != NULL) {
  1375. spin_unlock_irqrestore(&device_domain_lock, flags);
  1376. if (found != domain) {
  1377. domain_exit(domain);
  1378. domain = found;
  1379. }
  1380. free_devinfo_mem(info);
  1381. return domain;
  1382. }
  1383. list_add(&info->link, &domain->devices);
  1384. list_add(&info->global, &device_domain_list);
  1385. pdev->dev.archdata.iommu = info;
  1386. spin_unlock_irqrestore(&device_domain_lock, flags);
  1387. return domain;
  1388. error:
  1389. /* recheck it here, maybe others set it */
  1390. return find_domain(pdev);
  1391. }
  1392. static int iommu_prepare_identity_map(struct pci_dev *pdev,
  1393. unsigned long long start,
  1394. unsigned long long end)
  1395. {
  1396. struct dmar_domain *domain;
  1397. unsigned long size;
  1398. unsigned long long base;
  1399. int ret;
  1400. printk(KERN_INFO
  1401. "IOMMU: Setting identity map for device %s [0x%Lx - 0x%Lx]\n",
  1402. pci_name(pdev), start, end);
  1403. /* page table init */
  1404. domain = get_domain_for_dev(pdev, DEFAULT_DOMAIN_ADDRESS_WIDTH);
  1405. if (!domain)
  1406. return -ENOMEM;
  1407. /* The address might not be aligned */
  1408. base = start & PAGE_MASK;
  1409. size = end - base;
  1410. size = PAGE_ALIGN(size);
  1411. if (!reserve_iova(&domain->iovad, IOVA_PFN(base),
  1412. IOVA_PFN(base + size) - 1)) {
  1413. printk(KERN_ERR "IOMMU: reserve iova failed\n");
  1414. ret = -ENOMEM;
  1415. goto error;
  1416. }
  1417. pr_debug("Mapping reserved region %lx@%llx for %s\n",
  1418. size, base, pci_name(pdev));
  1419. /*
  1420. * RMRR range might have overlap with physical memory range,
  1421. * clear it first
  1422. */
  1423. dma_pte_clear_range(domain, base, base + size);
  1424. ret = domain_page_mapping(domain, base, base, size,
  1425. DMA_PTE_READ|DMA_PTE_WRITE);
  1426. if (ret)
  1427. goto error;
  1428. /* context entry init */
  1429. ret = domain_context_mapping(domain, pdev);
  1430. if (!ret)
  1431. return 0;
  1432. error:
  1433. domain_exit(domain);
  1434. return ret;
  1435. }
  1436. static inline int iommu_prepare_rmrr_dev(struct dmar_rmrr_unit *rmrr,
  1437. struct pci_dev *pdev)
  1438. {
  1439. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1440. return 0;
  1441. return iommu_prepare_identity_map(pdev, rmrr->base_address,
  1442. rmrr->end_address + 1);
  1443. }
  1444. #ifdef CONFIG_DMAR_GFX_WA
  1445. struct iommu_prepare_data {
  1446. struct pci_dev *pdev;
  1447. int ret;
  1448. };
  1449. static int __init iommu_prepare_work_fn(unsigned long start_pfn,
  1450. unsigned long end_pfn, void *datax)
  1451. {
  1452. struct iommu_prepare_data *data;
  1453. data = (struct iommu_prepare_data *)datax;
  1454. data->ret = iommu_prepare_identity_map(data->pdev,
  1455. start_pfn<<PAGE_SHIFT, end_pfn<<PAGE_SHIFT);
  1456. return data->ret;
  1457. }
  1458. static int __init iommu_prepare_with_active_regions(struct pci_dev *pdev)
  1459. {
  1460. int nid;
  1461. struct iommu_prepare_data data;
  1462. data.pdev = pdev;
  1463. data.ret = 0;
  1464. for_each_online_node(nid) {
  1465. work_with_active_regions(nid, iommu_prepare_work_fn, &data);
  1466. if (data.ret)
  1467. return data.ret;
  1468. }
  1469. return data.ret;
  1470. }
  1471. static void __init iommu_prepare_gfx_mapping(void)
  1472. {
  1473. struct pci_dev *pdev = NULL;
  1474. int ret;
  1475. for_each_pci_dev(pdev) {
  1476. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO ||
  1477. !IS_GFX_DEVICE(pdev))
  1478. continue;
  1479. printk(KERN_INFO "IOMMU: gfx device %s 1-1 mapping\n",
  1480. pci_name(pdev));
  1481. ret = iommu_prepare_with_active_regions(pdev);
  1482. if (ret)
  1483. printk(KERN_ERR "IOMMU: mapping reserved region failed\n");
  1484. }
  1485. }
  1486. #else /* !CONFIG_DMAR_GFX_WA */
  1487. static inline void iommu_prepare_gfx_mapping(void)
  1488. {
  1489. return;
  1490. }
  1491. #endif
  1492. #ifdef CONFIG_DMAR_FLOPPY_WA
  1493. static inline void iommu_prepare_isa(void)
  1494. {
  1495. struct pci_dev *pdev;
  1496. int ret;
  1497. pdev = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  1498. if (!pdev)
  1499. return;
  1500. printk(KERN_INFO "IOMMU: Prepare 0-16M unity mapping for LPC\n");
  1501. ret = iommu_prepare_identity_map(pdev, 0, 16*1024*1024);
  1502. if (ret)
  1503. printk("IOMMU: Failed to create 0-64M identity map, "
  1504. "floppy might not work\n");
  1505. }
  1506. #else
  1507. static inline void iommu_prepare_isa(void)
  1508. {
  1509. return;
  1510. }
  1511. #endif /* !CONFIG_DMAR_FLPY_WA */
  1512. static int __init init_dmars(void)
  1513. {
  1514. struct dmar_drhd_unit *drhd;
  1515. struct dmar_rmrr_unit *rmrr;
  1516. struct pci_dev *pdev;
  1517. struct intel_iommu *iommu;
  1518. int i, ret, unit = 0;
  1519. /*
  1520. * for each drhd
  1521. * allocate root
  1522. * initialize and program root entry to not present
  1523. * endfor
  1524. */
  1525. for_each_drhd_unit(drhd) {
  1526. g_num_of_iommus++;
  1527. /*
  1528. * lock not needed as this is only incremented in the single
  1529. * threaded kernel __init code path all other access are read
  1530. * only
  1531. */
  1532. }
  1533. g_iommus = kcalloc(g_num_of_iommus, sizeof(struct intel_iommu *),
  1534. GFP_KERNEL);
  1535. if (!g_iommus) {
  1536. printk(KERN_ERR "Allocating global iommu array failed\n");
  1537. ret = -ENOMEM;
  1538. goto error;
  1539. }
  1540. deferred_flush = kzalloc(g_num_of_iommus *
  1541. sizeof(struct deferred_flush_tables), GFP_KERNEL);
  1542. if (!deferred_flush) {
  1543. kfree(g_iommus);
  1544. ret = -ENOMEM;
  1545. goto error;
  1546. }
  1547. for_each_drhd_unit(drhd) {
  1548. if (drhd->ignored)
  1549. continue;
  1550. iommu = drhd->iommu;
  1551. g_iommus[iommu->seq_id] = iommu;
  1552. ret = iommu_init_domains(iommu);
  1553. if (ret)
  1554. goto error;
  1555. /*
  1556. * TBD:
  1557. * we could share the same root & context tables
  1558. * amoung all IOMMU's. Need to Split it later.
  1559. */
  1560. ret = iommu_alloc_root_entry(iommu);
  1561. if (ret) {
  1562. printk(KERN_ERR "IOMMU: allocate root entry failed\n");
  1563. goto error;
  1564. }
  1565. }
  1566. for_each_drhd_unit(drhd) {
  1567. if (drhd->ignored)
  1568. continue;
  1569. iommu = drhd->iommu;
  1570. if (dmar_enable_qi(iommu)) {
  1571. /*
  1572. * Queued Invalidate not enabled, use Register Based
  1573. * Invalidate
  1574. */
  1575. iommu->flush.flush_context = __iommu_flush_context;
  1576. iommu->flush.flush_iotlb = __iommu_flush_iotlb;
  1577. printk(KERN_INFO "IOMMU 0x%Lx: using Register based "
  1578. "invalidation\n",
  1579. (unsigned long long)drhd->reg_base_addr);
  1580. } else {
  1581. iommu->flush.flush_context = qi_flush_context;
  1582. iommu->flush.flush_iotlb = qi_flush_iotlb;
  1583. printk(KERN_INFO "IOMMU 0x%Lx: using Queued "
  1584. "invalidation\n",
  1585. (unsigned long long)drhd->reg_base_addr);
  1586. }
  1587. }
  1588. /*
  1589. * For each rmrr
  1590. * for each dev attached to rmrr
  1591. * do
  1592. * locate drhd for dev, alloc domain for dev
  1593. * allocate free domain
  1594. * allocate page table entries for rmrr
  1595. * if context not allocated for bus
  1596. * allocate and init context
  1597. * set present in root table for this bus
  1598. * init context with domain, translation etc
  1599. * endfor
  1600. * endfor
  1601. */
  1602. for_each_rmrr_units(rmrr) {
  1603. for (i = 0; i < rmrr->devices_cnt; i++) {
  1604. pdev = rmrr->devices[i];
  1605. /* some BIOS lists non-exist devices in DMAR table */
  1606. if (!pdev)
  1607. continue;
  1608. ret = iommu_prepare_rmrr_dev(rmrr, pdev);
  1609. if (ret)
  1610. printk(KERN_ERR
  1611. "IOMMU: mapping reserved region failed\n");
  1612. }
  1613. }
  1614. iommu_prepare_gfx_mapping();
  1615. iommu_prepare_isa();
  1616. /*
  1617. * for each drhd
  1618. * enable fault log
  1619. * global invalidate context cache
  1620. * global invalidate iotlb
  1621. * enable translation
  1622. */
  1623. for_each_drhd_unit(drhd) {
  1624. if (drhd->ignored)
  1625. continue;
  1626. iommu = drhd->iommu;
  1627. sprintf (iommu->name, "dmar%d", unit++);
  1628. iommu_flush_write_buffer(iommu);
  1629. ret = dmar_set_interrupt(iommu);
  1630. if (ret)
  1631. goto error;
  1632. iommu_set_root_entry(iommu);
  1633. iommu->flush.flush_context(iommu, 0, 0, 0, DMA_CCMD_GLOBAL_INVL,
  1634. 0);
  1635. iommu->flush.flush_iotlb(iommu, 0, 0, 0, DMA_TLB_GLOBAL_FLUSH,
  1636. 0);
  1637. iommu_disable_protect_mem_regions(iommu);
  1638. ret = iommu_enable_translation(iommu);
  1639. if (ret)
  1640. goto error;
  1641. }
  1642. return 0;
  1643. error:
  1644. for_each_drhd_unit(drhd) {
  1645. if (drhd->ignored)
  1646. continue;
  1647. iommu = drhd->iommu;
  1648. free_iommu(iommu);
  1649. }
  1650. kfree(g_iommus);
  1651. return ret;
  1652. }
  1653. static inline u64 aligned_size(u64 host_addr, size_t size)
  1654. {
  1655. u64 addr;
  1656. addr = (host_addr & (~PAGE_MASK)) + size;
  1657. return PAGE_ALIGN(addr);
  1658. }
  1659. struct iova *
  1660. iommu_alloc_iova(struct dmar_domain *domain, size_t size, u64 end)
  1661. {
  1662. struct iova *piova;
  1663. /* Make sure it's in range */
  1664. end = min_t(u64, DOMAIN_MAX_ADDR(domain->gaw), end);
  1665. if (!size || (IOVA_START_ADDR + size > end))
  1666. return NULL;
  1667. piova = alloc_iova(&domain->iovad,
  1668. size >> PAGE_SHIFT, IOVA_PFN(end), 1);
  1669. return piova;
  1670. }
  1671. static struct iova *
  1672. __intel_alloc_iova(struct device *dev, struct dmar_domain *domain,
  1673. size_t size, u64 dma_mask)
  1674. {
  1675. struct pci_dev *pdev = to_pci_dev(dev);
  1676. struct iova *iova = NULL;
  1677. if (dma_mask <= DMA_32BIT_MASK || dmar_forcedac)
  1678. iova = iommu_alloc_iova(domain, size, dma_mask);
  1679. else {
  1680. /*
  1681. * First try to allocate an io virtual address in
  1682. * DMA_32BIT_MASK and if that fails then try allocating
  1683. * from higher range
  1684. */
  1685. iova = iommu_alloc_iova(domain, size, DMA_32BIT_MASK);
  1686. if (!iova)
  1687. iova = iommu_alloc_iova(domain, size, dma_mask);
  1688. }
  1689. if (!iova) {
  1690. printk(KERN_ERR"Allocating iova for %s failed", pci_name(pdev));
  1691. return NULL;
  1692. }
  1693. return iova;
  1694. }
  1695. static struct dmar_domain *
  1696. get_valid_domain_for_dev(struct pci_dev *pdev)
  1697. {
  1698. struct dmar_domain *domain;
  1699. int ret;
  1700. domain = get_domain_for_dev(pdev,
  1701. DEFAULT_DOMAIN_ADDRESS_WIDTH);
  1702. if (!domain) {
  1703. printk(KERN_ERR
  1704. "Allocating domain for %s failed", pci_name(pdev));
  1705. return NULL;
  1706. }
  1707. /* make sure context mapping is ok */
  1708. if (unlikely(!domain_context_mapped(pdev))) {
  1709. ret = domain_context_mapping(domain, pdev);
  1710. if (ret) {
  1711. printk(KERN_ERR
  1712. "Domain context map for %s failed",
  1713. pci_name(pdev));
  1714. return NULL;
  1715. }
  1716. }
  1717. return domain;
  1718. }
  1719. static dma_addr_t __intel_map_single(struct device *hwdev, phys_addr_t paddr,
  1720. size_t size, int dir, u64 dma_mask)
  1721. {
  1722. struct pci_dev *pdev = to_pci_dev(hwdev);
  1723. struct dmar_domain *domain;
  1724. phys_addr_t start_paddr;
  1725. struct iova *iova;
  1726. int prot = 0;
  1727. int ret;
  1728. struct intel_iommu *iommu;
  1729. BUG_ON(dir == DMA_NONE);
  1730. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1731. return paddr;
  1732. domain = get_valid_domain_for_dev(pdev);
  1733. if (!domain)
  1734. return 0;
  1735. iommu = domain_get_iommu(domain);
  1736. size = aligned_size((u64)paddr, size);
  1737. iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
  1738. if (!iova)
  1739. goto error;
  1740. start_paddr = (phys_addr_t)iova->pfn_lo << PAGE_SHIFT;
  1741. /*
  1742. * Check if DMAR supports zero-length reads on write only
  1743. * mappings..
  1744. */
  1745. if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
  1746. !cap_zlr(iommu->cap))
  1747. prot |= DMA_PTE_READ;
  1748. if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
  1749. prot |= DMA_PTE_WRITE;
  1750. /*
  1751. * paddr - (paddr + size) might be partial page, we should map the whole
  1752. * page. Note: if two part of one page are separately mapped, we
  1753. * might have two guest_addr mapping to the same host paddr, but this
  1754. * is not a big problem
  1755. */
  1756. ret = domain_page_mapping(domain, start_paddr,
  1757. ((u64)paddr) & PAGE_MASK, size, prot);
  1758. if (ret)
  1759. goto error;
  1760. /* it's a non-present to present mapping */
  1761. ret = iommu_flush_iotlb_psi(iommu, domain->id,
  1762. start_paddr, size >> VTD_PAGE_SHIFT, 1);
  1763. if (ret)
  1764. iommu_flush_write_buffer(iommu);
  1765. return start_paddr + ((u64)paddr & (~PAGE_MASK));
  1766. error:
  1767. if (iova)
  1768. __free_iova(&domain->iovad, iova);
  1769. printk(KERN_ERR"Device %s request: %lx@%llx dir %d --- failed\n",
  1770. pci_name(pdev), size, (unsigned long long)paddr, dir);
  1771. return 0;
  1772. }
  1773. dma_addr_t intel_map_single(struct device *hwdev, phys_addr_t paddr,
  1774. size_t size, int dir)
  1775. {
  1776. return __intel_map_single(hwdev, paddr, size, dir,
  1777. to_pci_dev(hwdev)->dma_mask);
  1778. }
  1779. static void flush_unmaps(void)
  1780. {
  1781. int i, j;
  1782. timer_on = 0;
  1783. /* just flush them all */
  1784. for (i = 0; i < g_num_of_iommus; i++) {
  1785. struct intel_iommu *iommu = g_iommus[i];
  1786. if (!iommu)
  1787. continue;
  1788. if (deferred_flush[i].next) {
  1789. iommu->flush.flush_iotlb(iommu, 0, 0, 0,
  1790. DMA_TLB_GLOBAL_FLUSH, 0);
  1791. for (j = 0; j < deferred_flush[i].next; j++) {
  1792. __free_iova(&deferred_flush[i].domain[j]->iovad,
  1793. deferred_flush[i].iova[j]);
  1794. }
  1795. deferred_flush[i].next = 0;
  1796. }
  1797. }
  1798. list_size = 0;
  1799. }
  1800. static void flush_unmaps_timeout(unsigned long data)
  1801. {
  1802. unsigned long flags;
  1803. spin_lock_irqsave(&async_umap_flush_lock, flags);
  1804. flush_unmaps();
  1805. spin_unlock_irqrestore(&async_umap_flush_lock, flags);
  1806. }
  1807. static void add_unmap(struct dmar_domain *dom, struct iova *iova)
  1808. {
  1809. unsigned long flags;
  1810. int next, iommu_id;
  1811. struct intel_iommu *iommu;
  1812. spin_lock_irqsave(&async_umap_flush_lock, flags);
  1813. if (list_size == HIGH_WATER_MARK)
  1814. flush_unmaps();
  1815. iommu = domain_get_iommu(dom);
  1816. iommu_id = iommu->seq_id;
  1817. next = deferred_flush[iommu_id].next;
  1818. deferred_flush[iommu_id].domain[next] = dom;
  1819. deferred_flush[iommu_id].iova[next] = iova;
  1820. deferred_flush[iommu_id].next++;
  1821. if (!timer_on) {
  1822. mod_timer(&unmap_timer, jiffies + msecs_to_jiffies(10));
  1823. timer_on = 1;
  1824. }
  1825. list_size++;
  1826. spin_unlock_irqrestore(&async_umap_flush_lock, flags);
  1827. }
  1828. void intel_unmap_single(struct device *dev, dma_addr_t dev_addr, size_t size,
  1829. int dir)
  1830. {
  1831. struct pci_dev *pdev = to_pci_dev(dev);
  1832. struct dmar_domain *domain;
  1833. unsigned long start_addr;
  1834. struct iova *iova;
  1835. struct intel_iommu *iommu;
  1836. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1837. return;
  1838. domain = find_domain(pdev);
  1839. BUG_ON(!domain);
  1840. iommu = domain_get_iommu(domain);
  1841. iova = find_iova(&domain->iovad, IOVA_PFN(dev_addr));
  1842. if (!iova)
  1843. return;
  1844. start_addr = iova->pfn_lo << PAGE_SHIFT;
  1845. size = aligned_size((u64)dev_addr, size);
  1846. pr_debug("Device %s unmapping: %lx@%llx\n",
  1847. pci_name(pdev), size, (unsigned long long)start_addr);
  1848. /* clear the whole page */
  1849. dma_pte_clear_range(domain, start_addr, start_addr + size);
  1850. /* free page tables */
  1851. dma_pte_free_pagetable(domain, start_addr, start_addr + size);
  1852. if (intel_iommu_strict) {
  1853. if (iommu_flush_iotlb_psi(iommu,
  1854. domain->id, start_addr, size >> VTD_PAGE_SHIFT, 0))
  1855. iommu_flush_write_buffer(iommu);
  1856. /* free iova */
  1857. __free_iova(&domain->iovad, iova);
  1858. } else {
  1859. add_unmap(domain, iova);
  1860. /*
  1861. * queue up the release of the unmap to save the 1/6th of the
  1862. * cpu used up by the iotlb flush operation...
  1863. */
  1864. }
  1865. }
  1866. void *intel_alloc_coherent(struct device *hwdev, size_t size,
  1867. dma_addr_t *dma_handle, gfp_t flags)
  1868. {
  1869. void *vaddr;
  1870. int order;
  1871. size = PAGE_ALIGN(size);
  1872. order = get_order(size);
  1873. flags &= ~(GFP_DMA | GFP_DMA32);
  1874. vaddr = (void *)__get_free_pages(flags, order);
  1875. if (!vaddr)
  1876. return NULL;
  1877. memset(vaddr, 0, size);
  1878. *dma_handle = __intel_map_single(hwdev, virt_to_bus(vaddr), size,
  1879. DMA_BIDIRECTIONAL,
  1880. hwdev->coherent_dma_mask);
  1881. if (*dma_handle)
  1882. return vaddr;
  1883. free_pages((unsigned long)vaddr, order);
  1884. return NULL;
  1885. }
  1886. void intel_free_coherent(struct device *hwdev, size_t size, void *vaddr,
  1887. dma_addr_t dma_handle)
  1888. {
  1889. int order;
  1890. size = PAGE_ALIGN(size);
  1891. order = get_order(size);
  1892. intel_unmap_single(hwdev, dma_handle, size, DMA_BIDIRECTIONAL);
  1893. free_pages((unsigned long)vaddr, order);
  1894. }
  1895. #define SG_ENT_VIRT_ADDRESS(sg) (sg_virt((sg)))
  1896. void intel_unmap_sg(struct device *hwdev, struct scatterlist *sglist,
  1897. int nelems, int dir)
  1898. {
  1899. int i;
  1900. struct pci_dev *pdev = to_pci_dev(hwdev);
  1901. struct dmar_domain *domain;
  1902. unsigned long start_addr;
  1903. struct iova *iova;
  1904. size_t size = 0;
  1905. void *addr;
  1906. struct scatterlist *sg;
  1907. struct intel_iommu *iommu;
  1908. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1909. return;
  1910. domain = find_domain(pdev);
  1911. BUG_ON(!domain);
  1912. iommu = domain_get_iommu(domain);
  1913. iova = find_iova(&domain->iovad, IOVA_PFN(sglist[0].dma_address));
  1914. if (!iova)
  1915. return;
  1916. for_each_sg(sglist, sg, nelems, i) {
  1917. addr = SG_ENT_VIRT_ADDRESS(sg);
  1918. size += aligned_size((u64)addr, sg->length);
  1919. }
  1920. start_addr = iova->pfn_lo << PAGE_SHIFT;
  1921. /* clear the whole page */
  1922. dma_pte_clear_range(domain, start_addr, start_addr + size);
  1923. /* free page tables */
  1924. dma_pte_free_pagetable(domain, start_addr, start_addr + size);
  1925. if (iommu_flush_iotlb_psi(iommu, domain->id, start_addr,
  1926. size >> VTD_PAGE_SHIFT, 0))
  1927. iommu_flush_write_buffer(iommu);
  1928. /* free iova */
  1929. __free_iova(&domain->iovad, iova);
  1930. }
  1931. static int intel_nontranslate_map_sg(struct device *hddev,
  1932. struct scatterlist *sglist, int nelems, int dir)
  1933. {
  1934. int i;
  1935. struct scatterlist *sg;
  1936. for_each_sg(sglist, sg, nelems, i) {
  1937. BUG_ON(!sg_page(sg));
  1938. sg->dma_address = virt_to_bus(SG_ENT_VIRT_ADDRESS(sg));
  1939. sg->dma_length = sg->length;
  1940. }
  1941. return nelems;
  1942. }
  1943. int intel_map_sg(struct device *hwdev, struct scatterlist *sglist, int nelems,
  1944. int dir)
  1945. {
  1946. void *addr;
  1947. int i;
  1948. struct pci_dev *pdev = to_pci_dev(hwdev);
  1949. struct dmar_domain *domain;
  1950. size_t size = 0;
  1951. int prot = 0;
  1952. size_t offset = 0;
  1953. struct iova *iova = NULL;
  1954. int ret;
  1955. struct scatterlist *sg;
  1956. unsigned long start_addr;
  1957. struct intel_iommu *iommu;
  1958. BUG_ON(dir == DMA_NONE);
  1959. if (pdev->dev.archdata.iommu == DUMMY_DEVICE_DOMAIN_INFO)
  1960. return intel_nontranslate_map_sg(hwdev, sglist, nelems, dir);
  1961. domain = get_valid_domain_for_dev(pdev);
  1962. if (!domain)
  1963. return 0;
  1964. iommu = domain_get_iommu(domain);
  1965. for_each_sg(sglist, sg, nelems, i) {
  1966. addr = SG_ENT_VIRT_ADDRESS(sg);
  1967. addr = (void *)virt_to_phys(addr);
  1968. size += aligned_size((u64)addr, sg->length);
  1969. }
  1970. iova = __intel_alloc_iova(hwdev, domain, size, pdev->dma_mask);
  1971. if (!iova) {
  1972. sglist->dma_length = 0;
  1973. return 0;
  1974. }
  1975. /*
  1976. * Check if DMAR supports zero-length reads on write only
  1977. * mappings..
  1978. */
  1979. if (dir == DMA_TO_DEVICE || dir == DMA_BIDIRECTIONAL || \
  1980. !cap_zlr(iommu->cap))
  1981. prot |= DMA_PTE_READ;
  1982. if (dir == DMA_FROM_DEVICE || dir == DMA_BIDIRECTIONAL)
  1983. prot |= DMA_PTE_WRITE;
  1984. start_addr = iova->pfn_lo << PAGE_SHIFT;
  1985. offset = 0;
  1986. for_each_sg(sglist, sg, nelems, i) {
  1987. addr = SG_ENT_VIRT_ADDRESS(sg);
  1988. addr = (void *)virt_to_phys(addr);
  1989. size = aligned_size((u64)addr, sg->length);
  1990. ret = domain_page_mapping(domain, start_addr + offset,
  1991. ((u64)addr) & PAGE_MASK,
  1992. size, prot);
  1993. if (ret) {
  1994. /* clear the page */
  1995. dma_pte_clear_range(domain, start_addr,
  1996. start_addr + offset);
  1997. /* free page tables */
  1998. dma_pte_free_pagetable(domain, start_addr,
  1999. start_addr + offset);
  2000. /* free iova */
  2001. __free_iova(&domain->iovad, iova);
  2002. return 0;
  2003. }
  2004. sg->dma_address = start_addr + offset +
  2005. ((u64)addr & (~PAGE_MASK));
  2006. sg->dma_length = sg->length;
  2007. offset += size;
  2008. }
  2009. /* it's a non-present to present mapping */
  2010. if (iommu_flush_iotlb_psi(iommu, domain->id,
  2011. start_addr, offset >> VTD_PAGE_SHIFT, 1))
  2012. iommu_flush_write_buffer(iommu);
  2013. return nelems;
  2014. }
  2015. static struct dma_mapping_ops intel_dma_ops = {
  2016. .alloc_coherent = intel_alloc_coherent,
  2017. .free_coherent = intel_free_coherent,
  2018. .map_single = intel_map_single,
  2019. .unmap_single = intel_unmap_single,
  2020. .map_sg = intel_map_sg,
  2021. .unmap_sg = intel_unmap_sg,
  2022. };
  2023. static inline int iommu_domain_cache_init(void)
  2024. {
  2025. int ret = 0;
  2026. iommu_domain_cache = kmem_cache_create("iommu_domain",
  2027. sizeof(struct dmar_domain),
  2028. 0,
  2029. SLAB_HWCACHE_ALIGN,
  2030. NULL);
  2031. if (!iommu_domain_cache) {
  2032. printk(KERN_ERR "Couldn't create iommu_domain cache\n");
  2033. ret = -ENOMEM;
  2034. }
  2035. return ret;
  2036. }
  2037. static inline int iommu_devinfo_cache_init(void)
  2038. {
  2039. int ret = 0;
  2040. iommu_devinfo_cache = kmem_cache_create("iommu_devinfo",
  2041. sizeof(struct device_domain_info),
  2042. 0,
  2043. SLAB_HWCACHE_ALIGN,
  2044. NULL);
  2045. if (!iommu_devinfo_cache) {
  2046. printk(KERN_ERR "Couldn't create devinfo cache\n");
  2047. ret = -ENOMEM;
  2048. }
  2049. return ret;
  2050. }
  2051. static inline int iommu_iova_cache_init(void)
  2052. {
  2053. int ret = 0;
  2054. iommu_iova_cache = kmem_cache_create("iommu_iova",
  2055. sizeof(struct iova),
  2056. 0,
  2057. SLAB_HWCACHE_ALIGN,
  2058. NULL);
  2059. if (!iommu_iova_cache) {
  2060. printk(KERN_ERR "Couldn't create iova cache\n");
  2061. ret = -ENOMEM;
  2062. }
  2063. return ret;
  2064. }
  2065. static int __init iommu_init_mempool(void)
  2066. {
  2067. int ret;
  2068. ret = iommu_iova_cache_init();
  2069. if (ret)
  2070. return ret;
  2071. ret = iommu_domain_cache_init();
  2072. if (ret)
  2073. goto domain_error;
  2074. ret = iommu_devinfo_cache_init();
  2075. if (!ret)
  2076. return ret;
  2077. kmem_cache_destroy(iommu_domain_cache);
  2078. domain_error:
  2079. kmem_cache_destroy(iommu_iova_cache);
  2080. return -ENOMEM;
  2081. }
  2082. static void __init iommu_exit_mempool(void)
  2083. {
  2084. kmem_cache_destroy(iommu_devinfo_cache);
  2085. kmem_cache_destroy(iommu_domain_cache);
  2086. kmem_cache_destroy(iommu_iova_cache);
  2087. }
  2088. static void __init init_no_remapping_devices(void)
  2089. {
  2090. struct dmar_drhd_unit *drhd;
  2091. for_each_drhd_unit(drhd) {
  2092. if (!drhd->include_all) {
  2093. int i;
  2094. for (i = 0; i < drhd->devices_cnt; i++)
  2095. if (drhd->devices[i] != NULL)
  2096. break;
  2097. /* ignore DMAR unit if no pci devices exist */
  2098. if (i == drhd->devices_cnt)
  2099. drhd->ignored = 1;
  2100. }
  2101. }
  2102. if (dmar_map_gfx)
  2103. return;
  2104. for_each_drhd_unit(drhd) {
  2105. int i;
  2106. if (drhd->ignored || drhd->include_all)
  2107. continue;
  2108. for (i = 0; i < drhd->devices_cnt; i++)
  2109. if (drhd->devices[i] &&
  2110. !IS_GFX_DEVICE(drhd->devices[i]))
  2111. break;
  2112. if (i < drhd->devices_cnt)
  2113. continue;
  2114. /* bypass IOMMU if it is just for gfx devices */
  2115. drhd->ignored = 1;
  2116. for (i = 0; i < drhd->devices_cnt; i++) {
  2117. if (!drhd->devices[i])
  2118. continue;
  2119. drhd->devices[i]->dev.archdata.iommu = DUMMY_DEVICE_DOMAIN_INFO;
  2120. }
  2121. }
  2122. }
  2123. int __init intel_iommu_init(void)
  2124. {
  2125. int ret = 0;
  2126. if (dmar_table_init())
  2127. return -ENODEV;
  2128. if (dmar_dev_scope_init())
  2129. return -ENODEV;
  2130. /*
  2131. * Check the need for DMA-remapping initialization now.
  2132. * Above initialization will also be used by Interrupt-remapping.
  2133. */
  2134. if (no_iommu || swiotlb || dmar_disabled)
  2135. return -ENODEV;
  2136. iommu_init_mempool();
  2137. dmar_init_reserved_ranges();
  2138. init_no_remapping_devices();
  2139. ret = init_dmars();
  2140. if (ret) {
  2141. printk(KERN_ERR "IOMMU: dmar init failed\n");
  2142. put_iova_domain(&reserved_iova_list);
  2143. iommu_exit_mempool();
  2144. return ret;
  2145. }
  2146. printk(KERN_INFO
  2147. "PCI-DMA: Intel(R) Virtualization Technology for Directed I/O\n");
  2148. init_timer(&unmap_timer);
  2149. force_iommu = 1;
  2150. dma_ops = &intel_dma_ops;
  2151. register_iommu(&intel_iommu_ops);
  2152. return 0;
  2153. }
  2154. static int vm_domain_add_dev_info(struct dmar_domain *domain,
  2155. struct pci_dev *pdev)
  2156. {
  2157. struct device_domain_info *info;
  2158. unsigned long flags;
  2159. info = alloc_devinfo_mem();
  2160. if (!info)
  2161. return -ENOMEM;
  2162. info->bus = pdev->bus->number;
  2163. info->devfn = pdev->devfn;
  2164. info->dev = pdev;
  2165. info->domain = domain;
  2166. spin_lock_irqsave(&device_domain_lock, flags);
  2167. list_add(&info->link, &domain->devices);
  2168. list_add(&info->global, &device_domain_list);
  2169. pdev->dev.archdata.iommu = info;
  2170. spin_unlock_irqrestore(&device_domain_lock, flags);
  2171. return 0;
  2172. }
  2173. static void vm_domain_remove_one_dev_info(struct dmar_domain *domain,
  2174. struct pci_dev *pdev)
  2175. {
  2176. struct device_domain_info *info;
  2177. struct intel_iommu *iommu;
  2178. unsigned long flags;
  2179. int found = 0;
  2180. struct list_head *entry, *tmp;
  2181. iommu = device_to_iommu(pdev->bus->number, pdev->devfn);
  2182. if (!iommu)
  2183. return;
  2184. spin_lock_irqsave(&device_domain_lock, flags);
  2185. list_for_each_safe(entry, tmp, &domain->devices) {
  2186. info = list_entry(entry, struct device_domain_info, link);
  2187. if (info->bus == pdev->bus->number &&
  2188. info->devfn == pdev->devfn) {
  2189. list_del(&info->link);
  2190. list_del(&info->global);
  2191. if (info->dev)
  2192. info->dev->dev.archdata.iommu = NULL;
  2193. spin_unlock_irqrestore(&device_domain_lock, flags);
  2194. iommu_detach_dev(iommu, info->bus, info->devfn);
  2195. free_devinfo_mem(info);
  2196. spin_lock_irqsave(&device_domain_lock, flags);
  2197. if (found)
  2198. break;
  2199. else
  2200. continue;
  2201. }
  2202. /* if there is no other devices under the same iommu
  2203. * owned by this domain, clear this iommu in iommu_bmp
  2204. * update iommu count and coherency
  2205. */
  2206. if (device_to_iommu(info->bus, info->devfn) == iommu)
  2207. found = 1;
  2208. }
  2209. if (found == 0) {
  2210. unsigned long tmp_flags;
  2211. spin_lock_irqsave(&domain->iommu_lock, tmp_flags);
  2212. clear_bit(iommu->seq_id, &domain->iommu_bmp);
  2213. domain->iommu_count--;
  2214. domain_update_iommu_coherency(domain);
  2215. spin_unlock_irqrestore(&domain->iommu_lock, tmp_flags);
  2216. }
  2217. spin_unlock_irqrestore(&device_domain_lock, flags);
  2218. }
  2219. static void vm_domain_remove_all_dev_info(struct dmar_domain *domain)
  2220. {
  2221. struct device_domain_info *info;
  2222. struct intel_iommu *iommu;
  2223. unsigned long flags1, flags2;
  2224. spin_lock_irqsave(&device_domain_lock, flags1);
  2225. while (!list_empty(&domain->devices)) {
  2226. info = list_entry(domain->devices.next,
  2227. struct device_domain_info, link);
  2228. list_del(&info->link);
  2229. list_del(&info->global);
  2230. if (info->dev)
  2231. info->dev->dev.archdata.iommu = NULL;
  2232. spin_unlock_irqrestore(&device_domain_lock, flags1);
  2233. iommu = device_to_iommu(info->bus, info->devfn);
  2234. iommu_detach_dev(iommu, info->bus, info->devfn);
  2235. /* clear this iommu in iommu_bmp, update iommu count
  2236. * and coherency
  2237. */
  2238. spin_lock_irqsave(&domain->iommu_lock, flags2);
  2239. if (test_and_clear_bit(iommu->seq_id,
  2240. &domain->iommu_bmp)) {
  2241. domain->iommu_count--;
  2242. domain_update_iommu_coherency(domain);
  2243. }
  2244. spin_unlock_irqrestore(&domain->iommu_lock, flags2);
  2245. free_devinfo_mem(info);
  2246. spin_lock_irqsave(&device_domain_lock, flags1);
  2247. }
  2248. spin_unlock_irqrestore(&device_domain_lock, flags1);
  2249. }
  2250. /* domain id for virtual machine, it won't be set in context */
  2251. static unsigned long vm_domid;
  2252. static int vm_domain_min_agaw(struct dmar_domain *domain)
  2253. {
  2254. int i;
  2255. int min_agaw = domain->agaw;
  2256. i = find_first_bit(&domain->iommu_bmp, g_num_of_iommus);
  2257. for (; i < g_num_of_iommus; ) {
  2258. if (min_agaw > g_iommus[i]->agaw)
  2259. min_agaw = g_iommus[i]->agaw;
  2260. i = find_next_bit(&domain->iommu_bmp, g_num_of_iommus, i+1);
  2261. }
  2262. return min_agaw;
  2263. }
  2264. static struct dmar_domain *iommu_alloc_vm_domain(void)
  2265. {
  2266. struct dmar_domain *domain;
  2267. domain = alloc_domain_mem();
  2268. if (!domain)
  2269. return NULL;
  2270. domain->id = vm_domid++;
  2271. memset(&domain->iommu_bmp, 0, sizeof(unsigned long));
  2272. domain->flags = DOMAIN_FLAG_VIRTUAL_MACHINE;
  2273. return domain;
  2274. }
  2275. static int vm_domain_init(struct dmar_domain *domain, int guest_width)
  2276. {
  2277. int adjust_width;
  2278. init_iova_domain(&domain->iovad, DMA_32BIT_PFN);
  2279. spin_lock_init(&domain->mapping_lock);
  2280. spin_lock_init(&domain->iommu_lock);
  2281. domain_reserve_special_ranges(domain);
  2282. /* calculate AGAW */
  2283. domain->gaw = guest_width;
  2284. adjust_width = guestwidth_to_adjustwidth(guest_width);
  2285. domain->agaw = width_to_agaw(adjust_width);
  2286. INIT_LIST_HEAD(&domain->devices);
  2287. domain->iommu_count = 0;
  2288. domain->iommu_coherency = 0;
  2289. domain->max_addr = 0;
  2290. /* always allocate the top pgd */
  2291. domain->pgd = (struct dma_pte *)alloc_pgtable_page();
  2292. if (!domain->pgd)
  2293. return -ENOMEM;
  2294. domain_flush_cache(domain, domain->pgd, PAGE_SIZE);
  2295. return 0;
  2296. }
  2297. static void iommu_free_vm_domain(struct dmar_domain *domain)
  2298. {
  2299. unsigned long flags;
  2300. struct dmar_drhd_unit *drhd;
  2301. struct intel_iommu *iommu;
  2302. unsigned long i;
  2303. unsigned long ndomains;
  2304. for_each_drhd_unit(drhd) {
  2305. if (drhd->ignored)
  2306. continue;
  2307. iommu = drhd->iommu;
  2308. ndomains = cap_ndoms(iommu->cap);
  2309. i = find_first_bit(iommu->domain_ids, ndomains);
  2310. for (; i < ndomains; ) {
  2311. if (iommu->domains[i] == domain) {
  2312. spin_lock_irqsave(&iommu->lock, flags);
  2313. clear_bit(i, iommu->domain_ids);
  2314. iommu->domains[i] = NULL;
  2315. spin_unlock_irqrestore(&iommu->lock, flags);
  2316. break;
  2317. }
  2318. i = find_next_bit(iommu->domain_ids, ndomains, i+1);
  2319. }
  2320. }
  2321. }
  2322. static void vm_domain_exit(struct dmar_domain *domain)
  2323. {
  2324. u64 end;
  2325. /* Domain 0 is reserved, so dont process it */
  2326. if (!domain)
  2327. return;
  2328. vm_domain_remove_all_dev_info(domain);
  2329. /* destroy iovas */
  2330. put_iova_domain(&domain->iovad);
  2331. end = DOMAIN_MAX_ADDR(domain->gaw);
  2332. end = end & (~VTD_PAGE_MASK);
  2333. /* clear ptes */
  2334. dma_pte_clear_range(domain, 0, end);
  2335. /* free page tables */
  2336. dma_pte_free_pagetable(domain, 0, end);
  2337. iommu_free_vm_domain(domain);
  2338. free_domain_mem(domain);
  2339. }
  2340. static int intel_iommu_domain_init(struct iommu_domain *domain)
  2341. {
  2342. struct dmar_domain *dmar_domain;
  2343. dmar_domain = iommu_alloc_vm_domain();
  2344. if (!dmar_domain) {
  2345. printk(KERN_ERR
  2346. "intel_iommu_domain_init: dmar_domain == NULL\n");
  2347. return -ENOMEM;
  2348. }
  2349. if (vm_domain_init(dmar_domain, DEFAULT_DOMAIN_ADDRESS_WIDTH)) {
  2350. printk(KERN_ERR
  2351. "intel_iommu_domain_init() failed\n");
  2352. vm_domain_exit(dmar_domain);
  2353. return -ENOMEM;
  2354. }
  2355. domain->priv = dmar_domain;
  2356. return 0;
  2357. }
  2358. static void intel_iommu_domain_destroy(struct iommu_domain *domain)
  2359. {
  2360. struct dmar_domain *dmar_domain = domain->priv;
  2361. domain->priv = NULL;
  2362. vm_domain_exit(dmar_domain);
  2363. }
  2364. static int intel_iommu_attach_device(struct iommu_domain *domain,
  2365. struct device *dev)
  2366. {
  2367. struct dmar_domain *dmar_domain = domain->priv;
  2368. struct pci_dev *pdev = to_pci_dev(dev);
  2369. struct intel_iommu *iommu;
  2370. int addr_width;
  2371. u64 end;
  2372. int ret;
  2373. /* normally pdev is not mapped */
  2374. if (unlikely(domain_context_mapped(pdev))) {
  2375. struct dmar_domain *old_domain;
  2376. old_domain = find_domain(pdev);
  2377. if (old_domain) {
  2378. if (dmar_domain->flags & DOMAIN_FLAG_VIRTUAL_MACHINE)
  2379. vm_domain_remove_one_dev_info(old_domain, pdev);
  2380. else
  2381. domain_remove_dev_info(old_domain);
  2382. }
  2383. }
  2384. iommu = device_to_iommu(pdev->bus->number, pdev->devfn);
  2385. if (!iommu)
  2386. return -ENODEV;
  2387. /* check if this iommu agaw is sufficient for max mapped address */
  2388. addr_width = agaw_to_width(iommu->agaw);
  2389. end = DOMAIN_MAX_ADDR(addr_width);
  2390. end = end & VTD_PAGE_MASK;
  2391. if (end < dmar_domain->max_addr) {
  2392. printk(KERN_ERR "%s: iommu agaw (%d) is not "
  2393. "sufficient for the mapped address (%llx)\n",
  2394. __func__, iommu->agaw, dmar_domain->max_addr);
  2395. return -EFAULT;
  2396. }
  2397. ret = domain_context_mapping(dmar_domain, pdev);
  2398. if (ret)
  2399. return ret;
  2400. ret = vm_domain_add_dev_info(dmar_domain, pdev);
  2401. return ret;
  2402. }
  2403. static void intel_iommu_detach_device(struct iommu_domain *domain,
  2404. struct device *dev)
  2405. {
  2406. struct dmar_domain *dmar_domain = domain->priv;
  2407. struct pci_dev *pdev = to_pci_dev(dev);
  2408. vm_domain_remove_one_dev_info(dmar_domain, pdev);
  2409. }
  2410. static int intel_iommu_map_range(struct iommu_domain *domain,
  2411. unsigned long iova, phys_addr_t hpa,
  2412. size_t size, int iommu_prot)
  2413. {
  2414. struct dmar_domain *dmar_domain = domain->priv;
  2415. u64 max_addr;
  2416. int addr_width;
  2417. int prot = 0;
  2418. int ret;
  2419. if (iommu_prot & IOMMU_READ)
  2420. prot |= DMA_PTE_READ;
  2421. if (iommu_prot & IOMMU_WRITE)
  2422. prot |= DMA_PTE_WRITE;
  2423. max_addr = (iova & VTD_PAGE_MASK) + VTD_PAGE_ALIGN(size);
  2424. if (dmar_domain->max_addr < max_addr) {
  2425. int min_agaw;
  2426. u64 end;
  2427. /* check if minimum agaw is sufficient for mapped address */
  2428. min_agaw = vm_domain_min_agaw(dmar_domain);
  2429. addr_width = agaw_to_width(min_agaw);
  2430. end = DOMAIN_MAX_ADDR(addr_width);
  2431. end = end & VTD_PAGE_MASK;
  2432. if (end < max_addr) {
  2433. printk(KERN_ERR "%s: iommu agaw (%d) is not "
  2434. "sufficient for the mapped address (%llx)\n",
  2435. __func__, min_agaw, max_addr);
  2436. return -EFAULT;
  2437. }
  2438. dmar_domain->max_addr = max_addr;
  2439. }
  2440. ret = domain_page_mapping(dmar_domain, iova, hpa, size, prot);
  2441. return ret;
  2442. }
  2443. static void intel_iommu_unmap_range(struct iommu_domain *domain,
  2444. unsigned long iova, size_t size)
  2445. {
  2446. struct dmar_domain *dmar_domain = domain->priv;
  2447. dma_addr_t base;
  2448. /* The address might not be aligned */
  2449. base = iova & VTD_PAGE_MASK;
  2450. size = VTD_PAGE_ALIGN(size);
  2451. dma_pte_clear_range(dmar_domain, base, base + size);
  2452. if (dmar_domain->max_addr == base + size)
  2453. dmar_domain->max_addr = base;
  2454. }
  2455. static phys_addr_t intel_iommu_iova_to_phys(struct iommu_domain *domain,
  2456. unsigned long iova)
  2457. {
  2458. struct dmar_domain *dmar_domain = domain->priv;
  2459. struct dma_pte *pte;
  2460. u64 phys = 0;
  2461. pte = addr_to_dma_pte(dmar_domain, iova);
  2462. if (pte)
  2463. phys = dma_pte_addr(pte);
  2464. return phys;
  2465. }
  2466. static struct iommu_ops intel_iommu_ops = {
  2467. .domain_init = intel_iommu_domain_init,
  2468. .domain_destroy = intel_iommu_domain_destroy,
  2469. .attach_dev = intel_iommu_attach_device,
  2470. .detach_dev = intel_iommu_detach_device,
  2471. .map = intel_iommu_map_range,
  2472. .unmap = intel_iommu_unmap_range,
  2473. .iova_to_phys = intel_iommu_iova_to_phys,
  2474. };
  2475. static void __devinit quirk_iommu_rwbf(struct pci_dev *dev)
  2476. {
  2477. /*
  2478. * Mobile 4 Series Chipset neglects to set RWBF capability,
  2479. * but needs it:
  2480. */
  2481. printk(KERN_INFO "DMAR: Forcing write-buffer flush capability\n");
  2482. rwbf_quirk = 1;
  2483. }
  2484. DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2a40, quirk_iommu_rwbf);