kprobes-arm.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582
  1. /*
  2. * arch/arm/kernel/kprobes-decode.c
  3. *
  4. * Copyright (C) 2006, 2007 Motorola Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. */
  15. /*
  16. * We do not have hardware single-stepping on ARM, This
  17. * effort is further complicated by the ARM not having a
  18. * "next PC" register. Instructions that change the PC
  19. * can't be safely single-stepped in a MP environment, so
  20. * we have a lot of work to do:
  21. *
  22. * In the prepare phase:
  23. * *) If it is an instruction that does anything
  24. * with the CPU mode, we reject it for a kprobe.
  25. * (This is out of laziness rather than need. The
  26. * instructions could be simulated.)
  27. *
  28. * *) Otherwise, decode the instruction rewriting its
  29. * registers to take fixed, ordered registers and
  30. * setting a handler for it to run the instruction.
  31. *
  32. * In the execution phase by an instruction's handler:
  33. *
  34. * *) If the PC is written to by the instruction, the
  35. * instruction must be fully simulated in software.
  36. *
  37. * *) Otherwise, a modified form of the instruction is
  38. * directly executed. Its handler calls the
  39. * instruction in insn[0]. In insn[1] is a
  40. * "mov pc, lr" to return.
  41. *
  42. * Before calling, load up the reordered registers
  43. * from the original instruction's registers. If one
  44. * of the original input registers is the PC, compute
  45. * and adjust the appropriate input register.
  46. *
  47. * After call completes, copy the output registers to
  48. * the original instruction's original registers.
  49. *
  50. * We don't use a real breakpoint instruction since that
  51. * would have us in the kernel go from SVC mode to SVC
  52. * mode losing the link register. Instead we use an
  53. * undefined instruction. To simplify processing, the
  54. * undefined instruction used for kprobes must be reserved
  55. * exclusively for kprobes use.
  56. *
  57. * TODO: ifdef out some instruction decoding based on architecture.
  58. */
  59. #include <linux/kernel.h>
  60. #include <linux/kprobes.h>
  61. #include "kprobes.h"
  62. #define sign_extend(x, signbit) ((x) | (0 - ((x) & (1 << (signbit)))))
  63. #define branch_displacement(insn) sign_extend(((insn) & 0xffffff) << 2, 25)
  64. #define is_r15(insn, bitpos) (((insn) & (0xf << bitpos)) == (0xf << bitpos))
  65. /*
  66. * Test if load/store instructions writeback the address register.
  67. * if P (bit 24) == 0 or W (bit 21) == 1
  68. */
  69. #define is_writeback(insn) ((insn ^ 0x01000000) & 0x01200000)
  70. #define PSR_fs (PSR_f|PSR_s)
  71. #define KPROBE_RETURN_INSTRUCTION 0xe1a0f00e /* mov pc, lr */
  72. typedef long (insn_0arg_fn_t)(void);
  73. typedef long (insn_1arg_fn_t)(long);
  74. typedef long (insn_2arg_fn_t)(long, long);
  75. typedef long (insn_3arg_fn_t)(long, long, long);
  76. typedef long (insn_4arg_fn_t)(long, long, long, long);
  77. typedef long long (insn_llret_0arg_fn_t)(void);
  78. typedef long long (insn_llret_3arg_fn_t)(long, long, long);
  79. typedef long long (insn_llret_4arg_fn_t)(long, long, long, long);
  80. union reg_pair {
  81. long long dr;
  82. #ifdef __LITTLE_ENDIAN
  83. struct { long r0, r1; };
  84. #else
  85. struct { long r1, r0; };
  86. #endif
  87. };
  88. /*
  89. * For STR and STM instructions, an ARM core may choose to use either
  90. * a +8 or a +12 displacement from the current instruction's address.
  91. * Whichever value is chosen for a given core, it must be the same for
  92. * both instructions and may not change. This function measures it.
  93. */
  94. static int str_pc_offset;
  95. static void __init find_str_pc_offset(void)
  96. {
  97. int addr, scratch, ret;
  98. __asm__ (
  99. "sub %[ret], pc, #4 \n\t"
  100. "str pc, %[addr] \n\t"
  101. "ldr %[scr], %[addr] \n\t"
  102. "sub %[ret], %[scr], %[ret] \n\t"
  103. : [ret] "=r" (ret), [scr] "=r" (scratch), [addr] "+m" (addr));
  104. str_pc_offset = ret;
  105. }
  106. /*
  107. * The insnslot_?arg_r[w]flags() functions below are to keep the
  108. * msr -> *fn -> mrs instruction sequences indivisible so that
  109. * the state of the CPSR flags aren't inadvertently modified
  110. * just before or just after the call.
  111. */
  112. static inline long __kprobes
  113. insnslot_0arg_rflags(long cpsr, insn_0arg_fn_t *fn)
  114. {
  115. register long ret asm("r0");
  116. __asm__ __volatile__ (
  117. "msr cpsr_fs, %[cpsr] \n\t"
  118. "mov lr, pc \n\t"
  119. "mov pc, %[fn] \n\t"
  120. : "=r" (ret)
  121. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  122. : "lr", "cc"
  123. );
  124. return ret;
  125. }
  126. static inline long long __kprobes
  127. insnslot_llret_0arg_rflags(long cpsr, insn_llret_0arg_fn_t *fn)
  128. {
  129. register long ret0 asm("r0");
  130. register long ret1 asm("r1");
  131. union reg_pair fnr;
  132. __asm__ __volatile__ (
  133. "msr cpsr_fs, %[cpsr] \n\t"
  134. "mov lr, pc \n\t"
  135. "mov pc, %[fn] \n\t"
  136. : "=r" (ret0), "=r" (ret1)
  137. : [cpsr] "r" (cpsr), [fn] "r" (fn)
  138. : "lr", "cc"
  139. );
  140. fnr.r0 = ret0;
  141. fnr.r1 = ret1;
  142. return fnr.dr;
  143. }
  144. static inline long __kprobes
  145. insnslot_1arg_rflags(long r0, long cpsr, insn_1arg_fn_t *fn)
  146. {
  147. register long rr0 asm("r0") = r0;
  148. register long ret asm("r0");
  149. __asm__ __volatile__ (
  150. "msr cpsr_fs, %[cpsr] \n\t"
  151. "mov lr, pc \n\t"
  152. "mov pc, %[fn] \n\t"
  153. : "=r" (ret)
  154. : "0" (rr0), [cpsr] "r" (cpsr), [fn] "r" (fn)
  155. : "lr", "cc"
  156. );
  157. return ret;
  158. }
  159. static inline long __kprobes
  160. insnslot_2arg_rflags(long r0, long r1, long cpsr, insn_2arg_fn_t *fn)
  161. {
  162. register long rr0 asm("r0") = r0;
  163. register long rr1 asm("r1") = r1;
  164. register long ret asm("r0");
  165. __asm__ __volatile__ (
  166. "msr cpsr_fs, %[cpsr] \n\t"
  167. "mov lr, pc \n\t"
  168. "mov pc, %[fn] \n\t"
  169. : "=r" (ret)
  170. : "0" (rr0), "r" (rr1),
  171. [cpsr] "r" (cpsr), [fn] "r" (fn)
  172. : "lr", "cc"
  173. );
  174. return ret;
  175. }
  176. static inline long __kprobes
  177. insnslot_3arg_rflags(long r0, long r1, long r2, long cpsr, insn_3arg_fn_t *fn)
  178. {
  179. register long rr0 asm("r0") = r0;
  180. register long rr1 asm("r1") = r1;
  181. register long rr2 asm("r2") = r2;
  182. register long ret asm("r0");
  183. __asm__ __volatile__ (
  184. "msr cpsr_fs, %[cpsr] \n\t"
  185. "mov lr, pc \n\t"
  186. "mov pc, %[fn] \n\t"
  187. : "=r" (ret)
  188. : "0" (rr0), "r" (rr1), "r" (rr2),
  189. [cpsr] "r" (cpsr), [fn] "r" (fn)
  190. : "lr", "cc"
  191. );
  192. return ret;
  193. }
  194. static inline long long __kprobes
  195. insnslot_llret_3arg_rflags(long r0, long r1, long r2, long cpsr,
  196. insn_llret_3arg_fn_t *fn)
  197. {
  198. register long rr0 asm("r0") = r0;
  199. register long rr1 asm("r1") = r1;
  200. register long rr2 asm("r2") = r2;
  201. register long ret0 asm("r0");
  202. register long ret1 asm("r1");
  203. union reg_pair fnr;
  204. __asm__ __volatile__ (
  205. "msr cpsr_fs, %[cpsr] \n\t"
  206. "mov lr, pc \n\t"
  207. "mov pc, %[fn] \n\t"
  208. : "=r" (ret0), "=r" (ret1)
  209. : "0" (rr0), "r" (rr1), "r" (rr2),
  210. [cpsr] "r" (cpsr), [fn] "r" (fn)
  211. : "lr", "cc"
  212. );
  213. fnr.r0 = ret0;
  214. fnr.r1 = ret1;
  215. return fnr.dr;
  216. }
  217. static inline long __kprobes
  218. insnslot_4arg_rflags(long r0, long r1, long r2, long r3, long cpsr,
  219. insn_4arg_fn_t *fn)
  220. {
  221. register long rr0 asm("r0") = r0;
  222. register long rr1 asm("r1") = r1;
  223. register long rr2 asm("r2") = r2;
  224. register long rr3 asm("r3") = r3;
  225. register long ret asm("r0");
  226. __asm__ __volatile__ (
  227. "msr cpsr_fs, %[cpsr] \n\t"
  228. "mov lr, pc \n\t"
  229. "mov pc, %[fn] \n\t"
  230. : "=r" (ret)
  231. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  232. [cpsr] "r" (cpsr), [fn] "r" (fn)
  233. : "lr", "cc"
  234. );
  235. return ret;
  236. }
  237. static inline long __kprobes
  238. insnslot_1arg_rwflags(long r0, long *cpsr, insn_1arg_fn_t *fn)
  239. {
  240. register long rr0 asm("r0") = r0;
  241. register long ret asm("r0");
  242. long oldcpsr = *cpsr;
  243. long newcpsr;
  244. __asm__ __volatile__ (
  245. "msr cpsr_fs, %[oldcpsr] \n\t"
  246. "mov lr, pc \n\t"
  247. "mov pc, %[fn] \n\t"
  248. "mrs %[newcpsr], cpsr \n\t"
  249. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  250. : "0" (rr0), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  251. : "lr", "cc"
  252. );
  253. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  254. return ret;
  255. }
  256. static inline long __kprobes
  257. insnslot_2arg_rwflags(long r0, long r1, long *cpsr, insn_2arg_fn_t *fn)
  258. {
  259. register long rr0 asm("r0") = r0;
  260. register long rr1 asm("r1") = r1;
  261. register long ret asm("r0");
  262. long oldcpsr = *cpsr;
  263. long newcpsr;
  264. __asm__ __volatile__ (
  265. "msr cpsr_fs, %[oldcpsr] \n\t"
  266. "mov lr, pc \n\t"
  267. "mov pc, %[fn] \n\t"
  268. "mrs %[newcpsr], cpsr \n\t"
  269. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  270. : "0" (rr0), "r" (rr1), [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  271. : "lr", "cc"
  272. );
  273. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  274. return ret;
  275. }
  276. static inline long __kprobes
  277. insnslot_3arg_rwflags(long r0, long r1, long r2, long *cpsr,
  278. insn_3arg_fn_t *fn)
  279. {
  280. register long rr0 asm("r0") = r0;
  281. register long rr1 asm("r1") = r1;
  282. register long rr2 asm("r2") = r2;
  283. register long ret asm("r0");
  284. long oldcpsr = *cpsr;
  285. long newcpsr;
  286. __asm__ __volatile__ (
  287. "msr cpsr_fs, %[oldcpsr] \n\t"
  288. "mov lr, pc \n\t"
  289. "mov pc, %[fn] \n\t"
  290. "mrs %[newcpsr], cpsr \n\t"
  291. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  292. : "0" (rr0), "r" (rr1), "r" (rr2),
  293. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  294. : "lr", "cc"
  295. );
  296. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  297. return ret;
  298. }
  299. static inline long __kprobes
  300. insnslot_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  301. insn_4arg_fn_t *fn)
  302. {
  303. register long rr0 asm("r0") = r0;
  304. register long rr1 asm("r1") = r1;
  305. register long rr2 asm("r2") = r2;
  306. register long rr3 asm("r3") = r3;
  307. register long ret asm("r0");
  308. long oldcpsr = *cpsr;
  309. long newcpsr;
  310. __asm__ __volatile__ (
  311. "msr cpsr_fs, %[oldcpsr] \n\t"
  312. "mov lr, pc \n\t"
  313. "mov pc, %[fn] \n\t"
  314. "mrs %[newcpsr], cpsr \n\t"
  315. : "=r" (ret), [newcpsr] "=r" (newcpsr)
  316. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  317. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  318. : "lr", "cc"
  319. );
  320. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  321. return ret;
  322. }
  323. static inline long long __kprobes
  324. insnslot_llret_4arg_rwflags(long r0, long r1, long r2, long r3, long *cpsr,
  325. insn_llret_4arg_fn_t *fn)
  326. {
  327. register long rr0 asm("r0") = r0;
  328. register long rr1 asm("r1") = r1;
  329. register long rr2 asm("r2") = r2;
  330. register long rr3 asm("r3") = r3;
  331. register long ret0 asm("r0");
  332. register long ret1 asm("r1");
  333. long oldcpsr = *cpsr;
  334. long newcpsr;
  335. union reg_pair fnr;
  336. __asm__ __volatile__ (
  337. "msr cpsr_fs, %[oldcpsr] \n\t"
  338. "mov lr, pc \n\t"
  339. "mov pc, %[fn] \n\t"
  340. "mrs %[newcpsr], cpsr \n\t"
  341. : "=r" (ret0), "=r" (ret1), [newcpsr] "=r" (newcpsr)
  342. : "0" (rr0), "r" (rr1), "r" (rr2), "r" (rr3),
  343. [oldcpsr] "r" (oldcpsr), [fn] "r" (fn)
  344. : "lr", "cc"
  345. );
  346. *cpsr = (oldcpsr & ~PSR_fs) | (newcpsr & PSR_fs);
  347. fnr.r0 = ret0;
  348. fnr.r1 = ret1;
  349. return fnr.dr;
  350. }
  351. /*
  352. * To avoid the complications of mimicing single-stepping on a
  353. * processor without a Next-PC or a single-step mode, and to
  354. * avoid having to deal with the side-effects of boosting, we
  355. * simulate or emulate (almost) all ARM instructions.
  356. *
  357. * "Simulation" is where the instruction's behavior is duplicated in
  358. * C code. "Emulation" is where the original instruction is rewritten
  359. * and executed, often by altering its registers.
  360. *
  361. * By having all behavior of the kprobe'd instruction completed before
  362. * returning from the kprobe_handler(), all locks (scheduler and
  363. * interrupt) can safely be released. There is no need for secondary
  364. * breakpoints, no race with MP or preemptable kernels, nor having to
  365. * clean up resources counts at a later time impacting overall system
  366. * performance. By rewriting the instruction, only the minimum registers
  367. * need to be loaded and saved back optimizing performance.
  368. *
  369. * Calling the insnslot_*_rwflags version of a function doesn't hurt
  370. * anything even when the CPSR flags aren't updated by the
  371. * instruction. It's just a little slower in return for saving
  372. * a little space by not having a duplicate function that doesn't
  373. * update the flags. (The same optimization can be said for
  374. * instructions that do or don't perform register writeback)
  375. * Also, instructions can either read the flags, only write the
  376. * flags, or read and write the flags. To save combinations
  377. * rather than for sheer performance, flag functions just assume
  378. * read and write of flags.
  379. */
  380. static void __kprobes simulate_bbl(struct kprobe *p, struct pt_regs *regs)
  381. {
  382. kprobe_opcode_t insn = p->opcode;
  383. long iaddr = (long)p->addr;
  384. int disp = branch_displacement(insn);
  385. if (insn & (1 << 24))
  386. regs->ARM_lr = iaddr + 4;
  387. regs->ARM_pc = iaddr + 8 + disp;
  388. }
  389. static void __kprobes simulate_blx1(struct kprobe *p, struct pt_regs *regs)
  390. {
  391. kprobe_opcode_t insn = p->opcode;
  392. long iaddr = (long)p->addr;
  393. int disp = branch_displacement(insn);
  394. regs->ARM_lr = iaddr + 4;
  395. regs->ARM_pc = iaddr + 8 + disp + ((insn >> 23) & 0x2);
  396. regs->ARM_cpsr |= PSR_T_BIT;
  397. }
  398. static void __kprobes simulate_blx2bx(struct kprobe *p, struct pt_regs *regs)
  399. {
  400. kprobe_opcode_t insn = p->opcode;
  401. int rm = insn & 0xf;
  402. long rmv = regs->uregs[rm];
  403. if (insn & (1 << 5))
  404. regs->ARM_lr = (long)p->addr + 4;
  405. regs->ARM_pc = rmv & ~0x1;
  406. regs->ARM_cpsr &= ~PSR_T_BIT;
  407. if (rmv & 0x1)
  408. regs->ARM_cpsr |= PSR_T_BIT;
  409. }
  410. static void __kprobes simulate_mrs(struct kprobe *p, struct pt_regs *regs)
  411. {
  412. kprobe_opcode_t insn = p->opcode;
  413. int rd = (insn >> 12) & 0xf;
  414. unsigned long mask = 0xf8ff03df; /* Mask out execution state */
  415. regs->uregs[rd] = regs->ARM_cpsr & mask;
  416. }
  417. static void __kprobes simulate_ldm1stm1(struct kprobe *p, struct pt_regs *regs)
  418. {
  419. kprobe_opcode_t insn = p->opcode;
  420. int rn = (insn >> 16) & 0xf;
  421. int lbit = insn & (1 << 20);
  422. int wbit = insn & (1 << 21);
  423. int ubit = insn & (1 << 23);
  424. int pbit = insn & (1 << 24);
  425. long *addr = (long *)regs->uregs[rn];
  426. int reg_bit_vector;
  427. int reg_count;
  428. reg_count = 0;
  429. reg_bit_vector = insn & 0xffff;
  430. while (reg_bit_vector) {
  431. reg_bit_vector &= (reg_bit_vector - 1);
  432. ++reg_count;
  433. }
  434. if (!ubit)
  435. addr -= reg_count;
  436. addr += (!pbit == !ubit);
  437. reg_bit_vector = insn & 0xffff;
  438. while (reg_bit_vector) {
  439. int reg = __ffs(reg_bit_vector);
  440. reg_bit_vector &= (reg_bit_vector - 1);
  441. if (lbit)
  442. regs->uregs[reg] = *addr++;
  443. else
  444. *addr++ = regs->uregs[reg];
  445. }
  446. if (wbit) {
  447. if (!ubit)
  448. addr -= reg_count;
  449. addr -= (!pbit == !ubit);
  450. regs->uregs[rn] = (long)addr;
  451. }
  452. }
  453. static void __kprobes simulate_stm1_pc(struct kprobe *p, struct pt_regs *regs)
  454. {
  455. regs->ARM_pc = (long)p->addr + str_pc_offset;
  456. simulate_ldm1stm1(p, regs);
  457. regs->ARM_pc = (long)p->addr + 4;
  458. }
  459. static void __kprobes simulate_mov_ipsp(struct kprobe *p, struct pt_regs *regs)
  460. {
  461. regs->uregs[12] = regs->uregs[13];
  462. }
  463. static void __kprobes emulate_ldrd(struct kprobe *p, struct pt_regs *regs)
  464. {
  465. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  466. kprobe_opcode_t insn = p->opcode;
  467. long ppc = (long)p->addr + 8;
  468. int rd = (insn >> 12) & 0xf;
  469. int rn = (insn >> 16) & 0xf;
  470. int rm = insn & 0xf; /* rm may be invalid, don't care. */
  471. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  472. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  473. /* Not following the C calling convention here, so need asm(). */
  474. __asm__ __volatile__ (
  475. "ldr r0, %[rn] \n\t"
  476. "ldr r1, %[rm] \n\t"
  477. "msr cpsr_fs, %[cpsr]\n\t"
  478. "mov lr, pc \n\t"
  479. "mov pc, %[i_fn] \n\t"
  480. "str r0, %[rn] \n\t" /* in case of writeback */
  481. "str r2, %[rd0] \n\t"
  482. "str r3, %[rd1] \n\t"
  483. : [rn] "+m" (rnv),
  484. [rd0] "=m" (regs->uregs[rd]),
  485. [rd1] "=m" (regs->uregs[rd+1])
  486. : [rm] "m" (rmv),
  487. [cpsr] "r" (regs->ARM_cpsr),
  488. [i_fn] "r" (i_fn)
  489. : "r0", "r1", "r2", "r3", "lr", "cc"
  490. );
  491. if (is_writeback(insn))
  492. regs->uregs[rn] = rnv;
  493. }
  494. static void __kprobes emulate_strd(struct kprobe *p, struct pt_regs *regs)
  495. {
  496. insn_4arg_fn_t *i_fn = (insn_4arg_fn_t *)&p->ainsn.insn[0];
  497. kprobe_opcode_t insn = p->opcode;
  498. long ppc = (long)p->addr + 8;
  499. int rd = (insn >> 12) & 0xf;
  500. int rn = (insn >> 16) & 0xf;
  501. int rm = insn & 0xf;
  502. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  503. /* rm/rmv may be invalid, don't care. */
  504. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  505. long rnv_wb;
  506. rnv_wb = insnslot_4arg_rflags(rnv, rmv, regs->uregs[rd],
  507. regs->uregs[rd+1],
  508. regs->ARM_cpsr, i_fn);
  509. if (is_writeback(insn))
  510. regs->uregs[rn] = rnv_wb;
  511. }
  512. static void __kprobes emulate_ldr(struct kprobe *p, struct pt_regs *regs)
  513. {
  514. insn_llret_3arg_fn_t *i_fn = (insn_llret_3arg_fn_t *)&p->ainsn.insn[0];
  515. kprobe_opcode_t insn = p->opcode;
  516. long ppc = (long)p->addr + 8;
  517. union reg_pair fnr;
  518. int rd = (insn >> 12) & 0xf;
  519. int rn = (insn >> 16) & 0xf;
  520. int rm = insn & 0xf;
  521. long rdv;
  522. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  523. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  524. long cpsr = regs->ARM_cpsr;
  525. fnr.dr = insnslot_llret_3arg_rflags(rnv, 0, rmv, cpsr, i_fn);
  526. if (rn != 15)
  527. regs->uregs[rn] = fnr.r0; /* Save Rn in case of writeback. */
  528. rdv = fnr.r1;
  529. if (rd == 15) {
  530. #if __LINUX_ARM_ARCH__ >= 5
  531. cpsr &= ~PSR_T_BIT;
  532. if (rdv & 0x1)
  533. cpsr |= PSR_T_BIT;
  534. regs->ARM_cpsr = cpsr;
  535. rdv &= ~0x1;
  536. #else
  537. rdv &= ~0x2;
  538. #endif
  539. }
  540. regs->uregs[rd] = rdv;
  541. }
  542. static void __kprobes emulate_str(struct kprobe *p, struct pt_regs *regs)
  543. {
  544. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  545. kprobe_opcode_t insn = p->opcode;
  546. long iaddr = (long)p->addr;
  547. int rd = (insn >> 12) & 0xf;
  548. int rn = (insn >> 16) & 0xf;
  549. int rm = insn & 0xf;
  550. long rdv = (rd == 15) ? iaddr + str_pc_offset : regs->uregs[rd];
  551. long rnv = (rn == 15) ? iaddr + 8 : regs->uregs[rn];
  552. long rmv = regs->uregs[rm]; /* rm/rmv may be invalid, don't care. */
  553. long rnv_wb;
  554. rnv_wb = insnslot_3arg_rflags(rnv, rdv, rmv, regs->ARM_cpsr, i_fn);
  555. if (rn != 15)
  556. regs->uregs[rn] = rnv_wb; /* Save Rn in case of writeback. */
  557. }
  558. static void __kprobes emulate_sat(struct kprobe *p, struct pt_regs *regs)
  559. {
  560. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  561. kprobe_opcode_t insn = p->opcode;
  562. int rd = (insn >> 12) & 0xf;
  563. int rm = insn & 0xf;
  564. long rmv = regs->uregs[rm];
  565. /* Writes Q flag */
  566. regs->uregs[rd] = insnslot_1arg_rwflags(rmv, &regs->ARM_cpsr, i_fn);
  567. }
  568. static void __kprobes emulate_sel(struct kprobe *p, struct pt_regs *regs)
  569. {
  570. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  571. kprobe_opcode_t insn = p->opcode;
  572. int rd = (insn >> 12) & 0xf;
  573. int rn = (insn >> 16) & 0xf;
  574. int rm = insn & 0xf;
  575. long rnv = regs->uregs[rn];
  576. long rmv = regs->uregs[rm];
  577. /* Reads GE bits */
  578. regs->uregs[rd] = insnslot_2arg_rflags(rnv, rmv, regs->ARM_cpsr, i_fn);
  579. }
  580. static void __kprobes emulate_none(struct kprobe *p, struct pt_regs *regs)
  581. {
  582. insn_0arg_fn_t *i_fn = (insn_0arg_fn_t *)&p->ainsn.insn[0];
  583. insnslot_0arg_rflags(regs->ARM_cpsr, i_fn);
  584. }
  585. static void __kprobes emulate_nop(struct kprobe *p, struct pt_regs *regs)
  586. {
  587. }
  588. static void __kprobes
  589. emulate_rd12_modify(struct kprobe *p, struct pt_regs *regs)
  590. {
  591. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  592. kprobe_opcode_t insn = p->opcode;
  593. int rd = (insn >> 12) & 0xf;
  594. long rdv = regs->uregs[rd];
  595. regs->uregs[rd] = insnslot_1arg_rflags(rdv, regs->ARM_cpsr, i_fn);
  596. }
  597. static void __kprobes
  598. emulate_rd12rn0_modify(struct kprobe *p, struct pt_regs *regs)
  599. {
  600. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  601. kprobe_opcode_t insn = p->opcode;
  602. int rd = (insn >> 12) & 0xf;
  603. int rn = insn & 0xf;
  604. long rdv = regs->uregs[rd];
  605. long rnv = regs->uregs[rn];
  606. regs->uregs[rd] = insnslot_2arg_rflags(rdv, rnv, regs->ARM_cpsr, i_fn);
  607. }
  608. static void __kprobes emulate_rd12rm0(struct kprobe *p, struct pt_regs *regs)
  609. {
  610. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  611. kprobe_opcode_t insn = p->opcode;
  612. int rd = (insn >> 12) & 0xf;
  613. int rm = insn & 0xf;
  614. long rmv = regs->uregs[rm];
  615. regs->uregs[rd] = insnslot_1arg_rflags(rmv, regs->ARM_cpsr, i_fn);
  616. }
  617. static void __kprobes
  618. emulate_rd12rn16rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  619. {
  620. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  621. kprobe_opcode_t insn = p->opcode;
  622. int rd = (insn >> 12) & 0xf;
  623. int rn = (insn >> 16) & 0xf;
  624. int rm = insn & 0xf;
  625. long rnv = regs->uregs[rn];
  626. long rmv = regs->uregs[rm];
  627. regs->uregs[rd] =
  628. insnslot_2arg_rwflags(rnv, rmv, &regs->ARM_cpsr, i_fn);
  629. }
  630. static void __kprobes
  631. emulate_rd16rn12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  632. {
  633. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  634. kprobe_opcode_t insn = p->opcode;
  635. int rd = (insn >> 16) & 0xf;
  636. int rn = (insn >> 12) & 0xf;
  637. int rs = (insn >> 8) & 0xf;
  638. int rm = insn & 0xf;
  639. long rnv = regs->uregs[rn];
  640. long rsv = regs->uregs[rs];
  641. long rmv = regs->uregs[rm];
  642. regs->uregs[rd] =
  643. insnslot_3arg_rwflags(rnv, rsv, rmv, &regs->ARM_cpsr, i_fn);
  644. }
  645. static void __kprobes
  646. emulate_rd16rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  647. {
  648. insn_2arg_fn_t *i_fn = (insn_2arg_fn_t *)&p->ainsn.insn[0];
  649. kprobe_opcode_t insn = p->opcode;
  650. int rd = (insn >> 16) & 0xf;
  651. int rs = (insn >> 8) & 0xf;
  652. int rm = insn & 0xf;
  653. long rsv = regs->uregs[rs];
  654. long rmv = regs->uregs[rm];
  655. regs->uregs[rd] =
  656. insnslot_2arg_rwflags(rsv, rmv, &regs->ARM_cpsr, i_fn);
  657. }
  658. static void __kprobes
  659. emulate_rdhi16rdlo12rs8rm0_rwflags(struct kprobe *p, struct pt_regs *regs)
  660. {
  661. insn_llret_4arg_fn_t *i_fn = (insn_llret_4arg_fn_t *)&p->ainsn.insn[0];
  662. kprobe_opcode_t insn = p->opcode;
  663. union reg_pair fnr;
  664. int rdhi = (insn >> 16) & 0xf;
  665. int rdlo = (insn >> 12) & 0xf;
  666. int rs = (insn >> 8) & 0xf;
  667. int rm = insn & 0xf;
  668. long rsv = regs->uregs[rs];
  669. long rmv = regs->uregs[rm];
  670. fnr.dr = insnslot_llret_4arg_rwflags(regs->uregs[rdhi],
  671. regs->uregs[rdlo], rsv, rmv,
  672. &regs->ARM_cpsr, i_fn);
  673. regs->uregs[rdhi] = fnr.r0;
  674. regs->uregs[rdlo] = fnr.r1;
  675. }
  676. static void __kprobes
  677. emulate_alu_imm_rflags(struct kprobe *p, struct pt_regs *regs)
  678. {
  679. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  680. kprobe_opcode_t insn = p->opcode;
  681. int rd = (insn >> 12) & 0xf;
  682. int rn = (insn >> 16) & 0xf;
  683. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  684. regs->uregs[rd] = insnslot_1arg_rflags(rnv, regs->ARM_cpsr, i_fn);
  685. }
  686. static void __kprobes
  687. emulate_alu_imm_rwflags(struct kprobe *p, struct pt_regs *regs)
  688. {
  689. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  690. kprobe_opcode_t insn = p->opcode;
  691. int rd = (insn >> 12) & 0xf;
  692. int rn = (insn >> 16) & 0xf;
  693. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  694. regs->uregs[rd] = insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  695. }
  696. static void __kprobes
  697. emulate_alu_tests_imm(struct kprobe *p, struct pt_regs *regs)
  698. {
  699. insn_1arg_fn_t *i_fn = (insn_1arg_fn_t *)&p->ainsn.insn[0];
  700. kprobe_opcode_t insn = p->opcode;
  701. int rn = (insn >> 16) & 0xf;
  702. long rnv = (rn == 15) ? (long)p->addr + 8 : regs->uregs[rn];
  703. insnslot_1arg_rwflags(rnv, &regs->ARM_cpsr, i_fn);
  704. }
  705. static void __kprobes
  706. emulate_alu_rflags(struct kprobe *p, struct pt_regs *regs)
  707. {
  708. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  709. kprobe_opcode_t insn = p->opcode;
  710. long ppc = (long)p->addr + 8;
  711. int rd = (insn >> 12) & 0xf;
  712. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  713. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  714. int rm = insn & 0xf;
  715. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  716. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  717. long rsv = regs->uregs[rs];
  718. regs->uregs[rd] =
  719. insnslot_3arg_rflags(rnv, rmv, rsv, regs->ARM_cpsr, i_fn);
  720. }
  721. static void __kprobes
  722. emulate_alu_rwflags(struct kprobe *p, struct pt_regs *regs)
  723. {
  724. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  725. kprobe_opcode_t insn = p->opcode;
  726. long ppc = (long)p->addr + 8;
  727. int rd = (insn >> 12) & 0xf;
  728. int rn = (insn >> 16) & 0xf; /* rn/rnv/rs/rsv may be */
  729. int rs = (insn >> 8) & 0xf; /* invalid, don't care. */
  730. int rm = insn & 0xf;
  731. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  732. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  733. long rsv = regs->uregs[rs];
  734. regs->uregs[rd] =
  735. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  736. }
  737. static void __kprobes
  738. emulate_alu_tests(struct kprobe *p, struct pt_regs *regs)
  739. {
  740. insn_3arg_fn_t *i_fn = (insn_3arg_fn_t *)&p->ainsn.insn[0];
  741. kprobe_opcode_t insn = p->opcode;
  742. long ppc = (long)p->addr + 8;
  743. int rn = (insn >> 16) & 0xf;
  744. int rs = (insn >> 8) & 0xf; /* rs/rsv may be invalid, don't care. */
  745. int rm = insn & 0xf;
  746. long rnv = (rn == 15) ? ppc : regs->uregs[rn];
  747. long rmv = (rm == 15) ? ppc : regs->uregs[rm];
  748. long rsv = regs->uregs[rs];
  749. insnslot_3arg_rwflags(rnv, rmv, rsv, &regs->ARM_cpsr, i_fn);
  750. }
  751. static enum kprobe_insn __kprobes
  752. prep_emulate_ldr_str(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  753. {
  754. int not_imm = (insn & (1 << 26)) ? (insn & (1 << 25))
  755. : (~insn & (1 << 22));
  756. if (is_writeback(insn) && is_r15(insn, 16))
  757. return INSN_REJECTED; /* Writeback to PC */
  758. insn &= 0xfff00fff;
  759. insn |= 0x00001000; /* Rn = r0, Rd = r1 */
  760. if (not_imm) {
  761. insn &= ~0xf;
  762. insn |= 2; /* Rm = r2 */
  763. }
  764. asi->insn[0] = insn;
  765. asi->insn_handler = (insn & (1 << 20)) ? emulate_ldr : emulate_str;
  766. return INSN_GOOD;
  767. }
  768. static enum kprobe_insn __kprobes
  769. prep_emulate_rd12_modify(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  770. {
  771. if (is_r15(insn, 12))
  772. return INSN_REJECTED; /* Rd is PC */
  773. insn &= 0xffff0fff; /* Rd = r0 */
  774. asi->insn[0] = insn;
  775. asi->insn_handler = emulate_rd12_modify;
  776. return INSN_GOOD;
  777. }
  778. static enum kprobe_insn __kprobes
  779. prep_emulate_rd12rn0_modify(kprobe_opcode_t insn,
  780. struct arch_specific_insn *asi)
  781. {
  782. if (is_r15(insn, 12))
  783. return INSN_REJECTED; /* Rd is PC */
  784. insn &= 0xffff0ff0; /* Rd = r0 */
  785. insn |= 0x00000001; /* Rn = r1 */
  786. asi->insn[0] = insn;
  787. asi->insn_handler = emulate_rd12rn0_modify;
  788. return INSN_GOOD;
  789. }
  790. static enum kprobe_insn __kprobes
  791. prep_emulate_rd12rm0(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  792. {
  793. if (is_r15(insn, 12))
  794. return INSN_REJECTED; /* Rd is PC */
  795. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  796. asi->insn[0] = insn;
  797. asi->insn_handler = emulate_rd12rm0;
  798. return INSN_GOOD;
  799. }
  800. static enum kprobe_insn __kprobes
  801. prep_emulate_rd12rn16rm0_wflags(kprobe_opcode_t insn,
  802. struct arch_specific_insn *asi)
  803. {
  804. if (is_r15(insn, 12))
  805. return INSN_REJECTED; /* Rd is PC */
  806. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  807. insn |= 0x00000001; /* Rm = r1 */
  808. asi->insn[0] = insn;
  809. asi->insn_handler = emulate_rd12rn16rm0_rwflags;
  810. return INSN_GOOD;
  811. }
  812. static enum kprobe_insn __kprobes
  813. prep_emulate_rd16rs8rm0_wflags(kprobe_opcode_t insn,
  814. struct arch_specific_insn *asi)
  815. {
  816. if (is_r15(insn, 16))
  817. return INSN_REJECTED; /* Rd is PC */
  818. insn &= 0xfff0f0f0; /* Rd = r0, Rs = r0 */
  819. insn |= 0x00000001; /* Rm = r1 */
  820. asi->insn[0] = insn;
  821. asi->insn_handler = emulate_rd16rs8rm0_rwflags;
  822. return INSN_GOOD;
  823. }
  824. static enum kprobe_insn __kprobes
  825. prep_emulate_rd16rn12rs8rm0_wflags(kprobe_opcode_t insn,
  826. struct arch_specific_insn *asi)
  827. {
  828. if (is_r15(insn, 16))
  829. return INSN_REJECTED; /* Rd is PC */
  830. insn &= 0xfff000f0; /* Rd = r0, Rn = r0 */
  831. insn |= 0x00000102; /* Rs = r1, Rm = r2 */
  832. asi->insn[0] = insn;
  833. asi->insn_handler = emulate_rd16rn12rs8rm0_rwflags;
  834. return INSN_GOOD;
  835. }
  836. static enum kprobe_insn __kprobes
  837. prep_emulate_rdhi16rdlo12rs8rm0_wflags(kprobe_opcode_t insn,
  838. struct arch_specific_insn *asi)
  839. {
  840. if (is_r15(insn, 16) || is_r15(insn, 12))
  841. return INSN_REJECTED; /* RdHi or RdLo is PC */
  842. insn &= 0xfff000f0; /* RdHi = r0, RdLo = r1 */
  843. insn |= 0x00001203; /* Rs = r2, Rm = r3 */
  844. asi->insn[0] = insn;
  845. asi->insn_handler = emulate_rdhi16rdlo12rs8rm0_rwflags;
  846. return INSN_GOOD;
  847. }
  848. /*
  849. * For the instruction masking and comparisons in all the "space_*"
  850. * functions below, Do _not_ rearrange the order of tests unless
  851. * you're very, very sure of what you are doing. For the sake of
  852. * efficiency, the masks for some tests sometimes assume other test
  853. * have been done prior to them so the number of patterns to test
  854. * for an instruction set can be as broad as possible to reduce the
  855. * number of tests needed.
  856. */
  857. static enum kprobe_insn __kprobes
  858. space_1111(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  859. {
  860. /* memory hint : 1111 0100 x001 xxxx xxxx xxxx xxxx xxxx : */
  861. /* PLDI : 1111 0100 x101 xxxx xxxx xxxx xxxx xxxx : */
  862. /* PLDW : 1111 0101 x001 xxxx xxxx xxxx xxxx xxxx : */
  863. /* PLD : 1111 0101 x101 xxxx xxxx xxxx xxxx xxxx : */
  864. if ((insn & 0xfe300000) == 0xf4100000) {
  865. asi->insn_handler = emulate_nop;
  866. return INSN_GOOD_NO_SLOT;
  867. }
  868. /* BLX(1) : 1111 101x xxxx xxxx xxxx xxxx xxxx xxxx : */
  869. if ((insn & 0xfe000000) == 0xfa000000) {
  870. asi->insn_handler = simulate_blx1;
  871. return INSN_GOOD_NO_SLOT;
  872. }
  873. /* CPS : 1111 0001 0000 xxx0 xxxx xxxx xx0x xxxx */
  874. /* SETEND: 1111 0001 0000 0001 xxxx xxxx 0000 xxxx */
  875. /* SRS : 1111 100x x1x0 xxxx xxxx xxxx xxxx xxxx */
  876. /* RFE : 1111 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  877. /* Coprocessor instructions... */
  878. /* MCRR2 : 1111 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  879. /* MRRC2 : 1111 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd != Rn) */
  880. /* LDC2 : 1111 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  881. /* STC2 : 1111 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  882. /* CDP2 : 1111 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  883. /* MCR2 : 1111 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  884. /* MRC2 : 1111 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  885. return INSN_REJECTED;
  886. }
  887. static enum kprobe_insn __kprobes
  888. space_cccc_000x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  889. {
  890. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx xxx0 xxxx */
  891. if ((insn & 0x0f900010) == 0x01000000) {
  892. /* MRS cpsr : cccc 0001 0000 xxxx xxxx xxxx 0000 xxxx */
  893. if ((insn & 0x0ff000f0) == 0x01000000) {
  894. if (is_r15(insn, 12))
  895. return INSN_REJECTED; /* Rd is PC */
  896. asi->insn_handler = simulate_mrs;
  897. return INSN_GOOD_NO_SLOT;
  898. }
  899. /* SMLALxy : cccc 0001 0100 xxxx xxxx xxxx 1xx0 xxxx */
  900. if ((insn & 0x0ff00090) == 0x01400080)
  901. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn,
  902. asi);
  903. /* SMULWy : cccc 0001 0010 xxxx xxxx xxxx 1x10 xxxx */
  904. /* SMULxy : cccc 0001 0110 xxxx xxxx xxxx 1xx0 xxxx */
  905. if ((insn & 0x0ff000b0) == 0x012000a0 ||
  906. (insn & 0x0ff00090) == 0x01600080)
  907. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  908. /* SMLAxy : cccc 0001 0000 xxxx xxxx xxxx 1xx0 xxxx : Q */
  909. /* SMLAWy : cccc 0001 0010 xxxx xxxx xxxx 1x00 xxxx : Q */
  910. if ((insn & 0x0ff00090) == 0x01000080 ||
  911. (insn & 0x0ff000b0) == 0x01200080)
  912. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  913. /* BXJ : cccc 0001 0010 xxxx xxxx xxxx 0010 xxxx */
  914. /* MSR : cccc 0001 0x10 xxxx xxxx xxxx 0000 xxxx */
  915. /* MRS spsr : cccc 0001 0100 xxxx xxxx xxxx 0000 xxxx */
  916. /* Other instruction encodings aren't yet defined */
  917. return INSN_REJECTED;
  918. }
  919. /* cccc 0001 0xx0 xxxx xxxx xxxx xxxx 0xx1 xxxx */
  920. else if ((insn & 0x0f900090) == 0x01000010) {
  921. /* BLX(2) : cccc 0001 0010 xxxx xxxx xxxx 0011 xxxx */
  922. /* BX : cccc 0001 0010 xxxx xxxx xxxx 0001 xxxx */
  923. if ((insn & 0x0ff000d0) == 0x01200010) {
  924. if ((insn & 0x0ff000ff) == 0x0120003f)
  925. return INSN_REJECTED; /* BLX pc */
  926. asi->insn_handler = simulate_blx2bx;
  927. return INSN_GOOD_NO_SLOT;
  928. }
  929. /* CLZ : cccc 0001 0110 xxxx xxxx xxxx 0001 xxxx */
  930. if ((insn & 0x0ff000f0) == 0x01600010)
  931. return prep_emulate_rd12rm0(insn, asi);
  932. /* QADD : cccc 0001 0000 xxxx xxxx xxxx 0101 xxxx :Q */
  933. /* QSUB : cccc 0001 0010 xxxx xxxx xxxx 0101 xxxx :Q */
  934. /* QDADD : cccc 0001 0100 xxxx xxxx xxxx 0101 xxxx :Q */
  935. /* QDSUB : cccc 0001 0110 xxxx xxxx xxxx 0101 xxxx :Q */
  936. if ((insn & 0x0f9000f0) == 0x01000050)
  937. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  938. /* BKPT : 1110 0001 0010 xxxx xxxx xxxx 0111 xxxx */
  939. /* SMC : cccc 0001 0110 xxxx xxxx xxxx 0111 xxxx */
  940. /* Other instruction encodings aren't yet defined */
  941. return INSN_REJECTED;
  942. }
  943. /* cccc 0000 xxxx xxxx xxxx xxxx xxxx 1001 xxxx */
  944. else if ((insn & 0x0f0000f0) == 0x00000090) {
  945. /* MUL : cccc 0000 0000 xxxx xxxx xxxx 1001 xxxx : */
  946. /* MULS : cccc 0000 0001 xxxx xxxx xxxx 1001 xxxx :cc */
  947. /* MLA : cccc 0000 0010 xxxx xxxx xxxx 1001 xxxx : */
  948. /* MLAS : cccc 0000 0011 xxxx xxxx xxxx 1001 xxxx :cc */
  949. /* UMAAL : cccc 0000 0100 xxxx xxxx xxxx 1001 xxxx : */
  950. /* undef : cccc 0000 0101 xxxx xxxx xxxx 1001 xxxx : */
  951. /* MLS : cccc 0000 0110 xxxx xxxx xxxx 1001 xxxx : */
  952. /* undef : cccc 0000 0111 xxxx xxxx xxxx 1001 xxxx : */
  953. /* UMULL : cccc 0000 1000 xxxx xxxx xxxx 1001 xxxx : */
  954. /* UMULLS : cccc 0000 1001 xxxx xxxx xxxx 1001 xxxx :cc */
  955. /* UMLAL : cccc 0000 1010 xxxx xxxx xxxx 1001 xxxx : */
  956. /* UMLALS : cccc 0000 1011 xxxx xxxx xxxx 1001 xxxx :cc */
  957. /* SMULL : cccc 0000 1100 xxxx xxxx xxxx 1001 xxxx : */
  958. /* SMULLS : cccc 0000 1101 xxxx xxxx xxxx 1001 xxxx :cc */
  959. /* SMLAL : cccc 0000 1110 xxxx xxxx xxxx 1001 xxxx : */
  960. /* SMLALS : cccc 0000 1111 xxxx xxxx xxxx 1001 xxxx :cc */
  961. if ((insn & 0x00d00000) == 0x00500000)
  962. return INSN_REJECTED;
  963. else if ((insn & 0x00e00000) == 0x00000000)
  964. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  965. else if ((insn & 0x00a00000) == 0x00200000)
  966. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  967. else
  968. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn,
  969. asi);
  970. }
  971. /* cccc 000x xxxx xxxx xxxx xxxx xxxx 1xx1 xxxx */
  972. else if ((insn & 0x0e000090) == 0x00000090) {
  973. /* SWP : cccc 0001 0000 xxxx xxxx xxxx 1001 xxxx */
  974. /* SWPB : cccc 0001 0100 xxxx xxxx xxxx 1001 xxxx */
  975. /* ??? : cccc 0001 0x01 xxxx xxxx xxxx 1001 xxxx */
  976. /* ??? : cccc 0001 0x10 xxxx xxxx xxxx 1001 xxxx */
  977. /* ??? : cccc 0001 0x11 xxxx xxxx xxxx 1001 xxxx */
  978. /* STREX : cccc 0001 1000 xxxx xxxx xxxx 1001 xxxx */
  979. /* LDREX : cccc 0001 1001 xxxx xxxx xxxx 1001 xxxx */
  980. /* STREXD: cccc 0001 1010 xxxx xxxx xxxx 1001 xxxx */
  981. /* LDREXD: cccc 0001 1011 xxxx xxxx xxxx 1001 xxxx */
  982. /* STREXB: cccc 0001 1100 xxxx xxxx xxxx 1001 xxxx */
  983. /* LDREXB: cccc 0001 1101 xxxx xxxx xxxx 1001 xxxx */
  984. /* STREXH: cccc 0001 1110 xxxx xxxx xxxx 1001 xxxx */
  985. /* LDREXH: cccc 0001 1111 xxxx xxxx xxxx 1001 xxxx */
  986. /* LDRD : cccc 000x xxx0 xxxx xxxx xxxx 1101 xxxx */
  987. /* STRD : cccc 000x xxx0 xxxx xxxx xxxx 1111 xxxx */
  988. /* LDRH : cccc 000x xxx1 xxxx xxxx xxxx 1011 xxxx */
  989. /* STRH : cccc 000x xxx0 xxxx xxxx xxxx 1011 xxxx */
  990. /* LDRSB : cccc 000x xxx1 xxxx xxxx xxxx 1101 xxxx */
  991. /* LDRSH : cccc 000x xxx1 xxxx xxxx xxxx 1111 xxxx */
  992. if ((insn & 0x0f0000f0) == 0x01000090) {
  993. if ((insn & 0x0fb000f0) == 0x01000090) {
  994. /* SWP/SWPB */
  995. return prep_emulate_rd12rn16rm0_wflags(insn,
  996. asi);
  997. } else {
  998. /* STREX/LDREX variants and unallocaed space */
  999. return INSN_REJECTED;
  1000. }
  1001. } else if ((insn & 0x0e1000d0) == 0x00000d0) {
  1002. /* STRD/LDRD */
  1003. if ((insn & 0x0000e000) == 0x0000e000)
  1004. return INSN_REJECTED; /* Rd is LR or PC */
  1005. if (is_writeback(insn) && is_r15(insn, 16))
  1006. return INSN_REJECTED; /* Writeback to PC */
  1007. insn &= 0xfff00fff;
  1008. insn |= 0x00002000; /* Rn = r0, Rd = r2 */
  1009. if (!(insn & (1 << 22))) {
  1010. /* Register index */
  1011. insn &= ~0xf;
  1012. insn |= 1; /* Rm = r1 */
  1013. }
  1014. asi->insn[0] = insn;
  1015. asi->insn_handler =
  1016. (insn & (1 << 5)) ? emulate_strd : emulate_ldrd;
  1017. return INSN_GOOD;
  1018. }
  1019. /* LDRH/STRH/LDRSB/LDRSH */
  1020. if (is_r15(insn, 12))
  1021. return INSN_REJECTED; /* Rd is PC */
  1022. return prep_emulate_ldr_str(insn, asi);
  1023. }
  1024. /* cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx xxxx */
  1025. /*
  1026. * ALU op with S bit and Rd == 15 :
  1027. * cccc 000x xxx1 xxxx 1111 xxxx xxxx xxxx
  1028. */
  1029. if ((insn & 0x0e10f000) == 0x0010f000)
  1030. return INSN_REJECTED;
  1031. /*
  1032. * "mov ip, sp" is the most common kprobe'd instruction by far.
  1033. * Check and optimize for it explicitly.
  1034. */
  1035. if (insn == 0xe1a0c00d) {
  1036. asi->insn_handler = simulate_mov_ipsp;
  1037. return INSN_GOOD_NO_SLOT;
  1038. }
  1039. /*
  1040. * Data processing: Immediate-shift / Register-shift
  1041. * ALU op : cccc 000x xxxx xxxx xxxx xxxx xxxx xxxx
  1042. * CPY : cccc 0001 1010 xxxx xxxx 0000 0000 xxxx
  1043. * MOV : cccc 0001 101x xxxx xxxx xxxx xxxx xxxx
  1044. * *S (bit 20) updates condition codes
  1045. * ADC/SBC/RSC reads the C flag
  1046. */
  1047. insn &= 0xfff00ff0; /* Rn = r0, Rd = r0 */
  1048. insn |= 0x00000001; /* Rm = r1 */
  1049. if (insn & 0x010) {
  1050. insn &= 0xfffff0ff; /* register shift */
  1051. insn |= 0x00000200; /* Rs = r2 */
  1052. }
  1053. asi->insn[0] = insn;
  1054. if ((insn & 0x0f900000) == 0x01100000) {
  1055. /*
  1056. * TST : cccc 0001 0001 xxxx xxxx xxxx xxxx xxxx
  1057. * TEQ : cccc 0001 0011 xxxx xxxx xxxx xxxx xxxx
  1058. * CMP : cccc 0001 0101 xxxx xxxx xxxx xxxx xxxx
  1059. * CMN : cccc 0001 0111 xxxx xxxx xxxx xxxx xxxx
  1060. */
  1061. asi->insn_handler = emulate_alu_tests;
  1062. } else {
  1063. /* ALU ops which write to Rd */
  1064. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1065. emulate_alu_rwflags : emulate_alu_rflags;
  1066. }
  1067. return INSN_GOOD;
  1068. }
  1069. static enum kprobe_insn __kprobes
  1070. space_cccc_001x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1071. {
  1072. /* MOVW : cccc 0011 0000 xxxx xxxx xxxx xxxx xxxx */
  1073. /* MOVT : cccc 0011 0100 xxxx xxxx xxxx xxxx xxxx */
  1074. if ((insn & 0x0fb00000) == 0x03000000)
  1075. return prep_emulate_rd12_modify(insn, asi);
  1076. /* hints : cccc 0011 0010 0000 xxxx xxxx xxxx xxxx */
  1077. if ((insn & 0x0fff0000) == 0x03200000) {
  1078. unsigned op2 = insn & 0x000000ff;
  1079. if (op2 == 0x01 || op2 == 0x04) {
  1080. /* YIELD : cccc 0011 0010 0000 xxxx xxxx 0000 0001 */
  1081. /* SEV : cccc 0011 0010 0000 xxxx xxxx 0000 0100 */
  1082. asi->insn[0] = insn;
  1083. asi->insn_handler = emulate_none;
  1084. return INSN_GOOD;
  1085. } else if (op2 <= 0x03) {
  1086. /* NOP : cccc 0011 0010 0000 xxxx xxxx 0000 0000 */
  1087. /* WFE : cccc 0011 0010 0000 xxxx xxxx 0000 0010 */
  1088. /* WFI : cccc 0011 0010 0000 xxxx xxxx 0000 0011 */
  1089. /*
  1090. * We make WFE and WFI true NOPs to avoid stalls due
  1091. * to missing events whilst processing the probe.
  1092. */
  1093. asi->insn_handler = emulate_nop;
  1094. return INSN_GOOD_NO_SLOT;
  1095. }
  1096. /* For DBG and unallocated hints it's safest to reject them */
  1097. return INSN_REJECTED;
  1098. }
  1099. /*
  1100. * MSR : cccc 0011 0x10 xxxx xxxx xxxx xxxx xxxx
  1101. * ALU op with S bit and Rd == 15 :
  1102. * cccc 001x xxx1 xxxx 1111 xxxx xxxx xxxx
  1103. */
  1104. if ((insn & 0x0fb00000) == 0x03200000 || /* MSR */
  1105. (insn & 0x0e10f000) == 0x0210f000) /* ALU s-bit, R15 */
  1106. return INSN_REJECTED;
  1107. /*
  1108. * Data processing: 32-bit Immediate
  1109. * ALU op : cccc 001x xxxx xxxx xxxx xxxx xxxx xxxx
  1110. * MOV : cccc 0011 101x xxxx xxxx xxxx xxxx xxxx
  1111. * *S (bit 20) updates condition codes
  1112. * ADC/SBC/RSC reads the C flag
  1113. */
  1114. insn &= 0xfff00fff; /* Rn = r0 and Rd = r0 */
  1115. asi->insn[0] = insn;
  1116. if ((insn & 0x0f900000) == 0x03100000) {
  1117. /*
  1118. * TST : cccc 0011 0001 xxxx xxxx xxxx xxxx xxxx
  1119. * TEQ : cccc 0011 0011 xxxx xxxx xxxx xxxx xxxx
  1120. * CMP : cccc 0011 0101 xxxx xxxx xxxx xxxx xxxx
  1121. * CMN : cccc 0011 0111 xxxx xxxx xxxx xxxx xxxx
  1122. */
  1123. asi->insn_handler = emulate_alu_tests_imm;
  1124. } else {
  1125. /* ALU ops which write to Rd */
  1126. asi->insn_handler = (insn & (1 << 20)) ? /* S-bit */
  1127. emulate_alu_imm_rwflags : emulate_alu_imm_rflags;
  1128. }
  1129. return INSN_GOOD;
  1130. }
  1131. static enum kprobe_insn __kprobes
  1132. space_cccc_0110__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1133. {
  1134. /* SEL : cccc 0110 1000 xxxx xxxx xxxx 1011 xxxx GE: !!! */
  1135. if ((insn & 0x0ff000f0) == 0x068000b0) {
  1136. if (is_r15(insn, 12))
  1137. return INSN_REJECTED; /* Rd is PC */
  1138. insn &= 0xfff00ff0; /* Rd = r0, Rn = r0 */
  1139. insn |= 0x00000001; /* Rm = r1 */
  1140. asi->insn[0] = insn;
  1141. asi->insn_handler = emulate_sel;
  1142. return INSN_GOOD;
  1143. }
  1144. /* SSAT : cccc 0110 101x xxxx xxxx xxxx xx01 xxxx :Q */
  1145. /* USAT : cccc 0110 111x xxxx xxxx xxxx xx01 xxxx :Q */
  1146. /* SSAT16 : cccc 0110 1010 xxxx xxxx xxxx 0011 xxxx :Q */
  1147. /* USAT16 : cccc 0110 1110 xxxx xxxx xxxx 0011 xxxx :Q */
  1148. if ((insn & 0x0fa00030) == 0x06a00010 ||
  1149. (insn & 0x0fb000f0) == 0x06a00030) {
  1150. if (is_r15(insn, 12))
  1151. return INSN_REJECTED; /* Rd is PC */
  1152. insn &= 0xffff0ff0; /* Rd = r0, Rm = r0 */
  1153. asi->insn[0] = insn;
  1154. asi->insn_handler = emulate_sat;
  1155. return INSN_GOOD;
  1156. }
  1157. /* REV : cccc 0110 1011 xxxx xxxx xxxx 0011 xxxx */
  1158. /* REV16 : cccc 0110 1011 xxxx xxxx xxxx 1011 xxxx */
  1159. /* RBIT : cccc 0110 1111 xxxx xxxx xxxx 0011 xxxx */
  1160. /* REVSH : cccc 0110 1111 xxxx xxxx xxxx 1011 xxxx */
  1161. if ((insn & 0x0ff00070) == 0x06b00030 ||
  1162. (insn & 0x0ff00070) == 0x06f00030)
  1163. return prep_emulate_rd12rm0(insn, asi);
  1164. /* ??? : cccc 0110 0000 xxxx xxxx xxxx xxx1 xxxx : */
  1165. /* SADD16 : cccc 0110 0001 xxxx xxxx xxxx 0001 xxxx :GE */
  1166. /* SADDSUBX : cccc 0110 0001 xxxx xxxx xxxx 0011 xxxx :GE */
  1167. /* SSUBADDX : cccc 0110 0001 xxxx xxxx xxxx 0101 xxxx :GE */
  1168. /* SSUB16 : cccc 0110 0001 xxxx xxxx xxxx 0111 xxxx :GE */
  1169. /* SADD8 : cccc 0110 0001 xxxx xxxx xxxx 1001 xxxx :GE */
  1170. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1011 xxxx : */
  1171. /* ??? : cccc 0110 0001 xxxx xxxx xxxx 1101 xxxx : */
  1172. /* SSUB8 : cccc 0110 0001 xxxx xxxx xxxx 1111 xxxx :GE */
  1173. /* QADD16 : cccc 0110 0010 xxxx xxxx xxxx 0001 xxxx : */
  1174. /* QADDSUBX : cccc 0110 0010 xxxx xxxx xxxx 0011 xxxx : */
  1175. /* QSUBADDX : cccc 0110 0010 xxxx xxxx xxxx 0101 xxxx : */
  1176. /* QSUB16 : cccc 0110 0010 xxxx xxxx xxxx 0111 xxxx : */
  1177. /* QADD8 : cccc 0110 0010 xxxx xxxx xxxx 1001 xxxx : */
  1178. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1011 xxxx : */
  1179. /* ??? : cccc 0110 0010 xxxx xxxx xxxx 1101 xxxx : */
  1180. /* QSUB8 : cccc 0110 0010 xxxx xxxx xxxx 1111 xxxx : */
  1181. /* SHADD16 : cccc 0110 0011 xxxx xxxx xxxx 0001 xxxx : */
  1182. /* SHADDSUBX : cccc 0110 0011 xxxx xxxx xxxx 0011 xxxx : */
  1183. /* SHSUBADDX : cccc 0110 0011 xxxx xxxx xxxx 0101 xxxx : */
  1184. /* SHSUB16 : cccc 0110 0011 xxxx xxxx xxxx 0111 xxxx : */
  1185. /* SHADD8 : cccc 0110 0011 xxxx xxxx xxxx 1001 xxxx : */
  1186. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1011 xxxx : */
  1187. /* ??? : cccc 0110 0011 xxxx xxxx xxxx 1101 xxxx : */
  1188. /* SHSUB8 : cccc 0110 0011 xxxx xxxx xxxx 1111 xxxx : */
  1189. /* ??? : cccc 0110 0100 xxxx xxxx xxxx xxx1 xxxx : */
  1190. /* UADD16 : cccc 0110 0101 xxxx xxxx xxxx 0001 xxxx :GE */
  1191. /* UADDSUBX : cccc 0110 0101 xxxx xxxx xxxx 0011 xxxx :GE */
  1192. /* USUBADDX : cccc 0110 0101 xxxx xxxx xxxx 0101 xxxx :GE */
  1193. /* USUB16 : cccc 0110 0101 xxxx xxxx xxxx 0111 xxxx :GE */
  1194. /* UADD8 : cccc 0110 0101 xxxx xxxx xxxx 1001 xxxx :GE */
  1195. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1011 xxxx : */
  1196. /* ??? : cccc 0110 0101 xxxx xxxx xxxx 1101 xxxx : */
  1197. /* USUB8 : cccc 0110 0101 xxxx xxxx xxxx 1111 xxxx :GE */
  1198. /* UQADD16 : cccc 0110 0110 xxxx xxxx xxxx 0001 xxxx : */
  1199. /* UQADDSUBX : cccc 0110 0110 xxxx xxxx xxxx 0011 xxxx : */
  1200. /* UQSUBADDX : cccc 0110 0110 xxxx xxxx xxxx 0101 xxxx : */
  1201. /* UQSUB16 : cccc 0110 0110 xxxx xxxx xxxx 0111 xxxx : */
  1202. /* UQADD8 : cccc 0110 0110 xxxx xxxx xxxx 1001 xxxx : */
  1203. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1011 xxxx : */
  1204. /* ??? : cccc 0110 0110 xxxx xxxx xxxx 1101 xxxx : */
  1205. /* UQSUB8 : cccc 0110 0110 xxxx xxxx xxxx 1111 xxxx : */
  1206. /* UHADD16 : cccc 0110 0111 xxxx xxxx xxxx 0001 xxxx : */
  1207. /* UHADDSUBX : cccc 0110 0111 xxxx xxxx xxxx 0011 xxxx : */
  1208. /* UHSUBADDX : cccc 0110 0111 xxxx xxxx xxxx 0101 xxxx : */
  1209. /* UHSUB16 : cccc 0110 0111 xxxx xxxx xxxx 0111 xxxx : */
  1210. /* UHADD8 : cccc 0110 0111 xxxx xxxx xxxx 1001 xxxx : */
  1211. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1011 xxxx : */
  1212. /* ??? : cccc 0110 0111 xxxx xxxx xxxx 1101 xxxx : */
  1213. /* UHSUB8 : cccc 0110 0111 xxxx xxxx xxxx 1111 xxxx : */
  1214. if ((insn & 0x0f800010) == 0x06000010) {
  1215. if ((insn & 0x00300000) == 0x00000000 ||
  1216. (insn & 0x000000e0) == 0x000000a0 ||
  1217. (insn & 0x000000e0) == 0x000000c0)
  1218. return INSN_REJECTED; /* Unallocated space */
  1219. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1220. }
  1221. /* PKHBT : cccc 0110 1000 xxxx xxxx xxxx x001 xxxx : */
  1222. /* PKHTB : cccc 0110 1000 xxxx xxxx xxxx x101 xxxx : */
  1223. if ((insn & 0x0ff00030) == 0x06800010)
  1224. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1225. /* SXTAB16 : cccc 0110 1000 xxxx xxxx xxxx 0111 xxxx : */
  1226. /* SXTB16 : cccc 0110 1000 1111 xxxx xxxx 0111 xxxx : */
  1227. /* ??? : cccc 0110 1001 xxxx xxxx xxxx 0111 xxxx : */
  1228. /* SXTAB : cccc 0110 1010 xxxx xxxx xxxx 0111 xxxx : */
  1229. /* SXTB : cccc 0110 1010 1111 xxxx xxxx 0111 xxxx : */
  1230. /* SXTAH : cccc 0110 1011 xxxx xxxx xxxx 0111 xxxx : */
  1231. /* SXTH : cccc 0110 1011 1111 xxxx xxxx 0111 xxxx : */
  1232. /* UXTAB16 : cccc 0110 1100 xxxx xxxx xxxx 0111 xxxx : */
  1233. /* UXTB16 : cccc 0110 1100 1111 xxxx xxxx 0111 xxxx : */
  1234. /* ??? : cccc 0110 1101 xxxx xxxx xxxx 0111 xxxx : */
  1235. /* UXTAB : cccc 0110 1110 xxxx xxxx xxxx 0111 xxxx : */
  1236. /* UXTB : cccc 0110 1110 1111 xxxx xxxx 0111 xxxx : */
  1237. /* UXTAH : cccc 0110 1111 xxxx xxxx xxxx 0111 xxxx : */
  1238. /* UXTH : cccc 0110 1111 1111 xxxx xxxx 0111 xxxx : */
  1239. if ((insn & 0x0f8000f0) == 0x06800070) {
  1240. if ((insn & 0x00300000) == 0x00100000)
  1241. return INSN_REJECTED; /* Unallocated space */
  1242. if ((insn & 0x000f0000) == 0x000f0000)
  1243. return prep_emulate_rd12rm0(insn, asi);
  1244. else
  1245. return prep_emulate_rd12rn16rm0_wflags(insn, asi);
  1246. }
  1247. /* Other instruction encodings aren't yet defined */
  1248. return INSN_REJECTED;
  1249. }
  1250. static enum kprobe_insn __kprobes
  1251. space_cccc_0111__1(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1252. {
  1253. /* Undef : cccc 0111 1111 xxxx xxxx xxxx 1111 xxxx */
  1254. if ((insn & 0x0ff000f0) == 0x03f000f0)
  1255. return INSN_REJECTED;
  1256. /* SMLALD : cccc 0111 0100 xxxx xxxx xxxx 00x1 xxxx */
  1257. /* SMLSLD : cccc 0111 0100 xxxx xxxx xxxx 01x1 xxxx */
  1258. if ((insn & 0x0ff00090) == 0x07400010)
  1259. return prep_emulate_rdhi16rdlo12rs8rm0_wflags(insn, asi);
  1260. /* SMLAD : cccc 0111 0000 xxxx xxxx xxxx 00x1 xxxx :Q */
  1261. /* SMUAD : cccc 0111 0000 xxxx 1111 xxxx 00x1 xxxx :Q */
  1262. /* SMLSD : cccc 0111 0000 xxxx xxxx xxxx 01x1 xxxx :Q */
  1263. /* SMUSD : cccc 0111 0000 xxxx 1111 xxxx 01x1 xxxx : */
  1264. /* SMMLA : cccc 0111 0101 xxxx xxxx xxxx 00x1 xxxx : */
  1265. /* SMMUL : cccc 0111 0101 xxxx 1111 xxxx 00x1 xxxx : */
  1266. /* USADA8 : cccc 0111 1000 xxxx xxxx xxxx 0001 xxxx : */
  1267. /* USAD8 : cccc 0111 1000 xxxx 1111 xxxx 0001 xxxx : */
  1268. if ((insn & 0x0ff00090) == 0x07000010 ||
  1269. (insn & 0x0ff000d0) == 0x07500010 ||
  1270. (insn & 0x0ff000f0) == 0x07800010) {
  1271. if ((insn & 0x0000f000) == 0x0000f000)
  1272. return prep_emulate_rd16rs8rm0_wflags(insn, asi);
  1273. else
  1274. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1275. }
  1276. /* SMMLS : cccc 0111 0101 xxxx xxxx xxxx 11x1 xxxx : */
  1277. if ((insn & 0x0ff000d0) == 0x075000d0)
  1278. return prep_emulate_rd16rn12rs8rm0_wflags(insn, asi);
  1279. /* SBFX : cccc 0111 101x xxxx xxxx xxxx x101 xxxx : */
  1280. /* UBFX : cccc 0111 111x xxxx xxxx xxxx x101 xxxx : */
  1281. if ((insn & 0x0fa00070) == 0x07a00050)
  1282. return prep_emulate_rd12rm0(insn, asi);
  1283. /* BFI : cccc 0111 110x xxxx xxxx xxxx x001 xxxx : */
  1284. /* BFC : cccc 0111 110x xxxx xxxx xxxx x001 1111 : */
  1285. if ((insn & 0x0fe00070) == 0x07c00010) {
  1286. if ((insn & 0x0000000f) == 0x0000000f)
  1287. return prep_emulate_rd12_modify(insn, asi);
  1288. else
  1289. return prep_emulate_rd12rn0_modify(insn, asi);
  1290. }
  1291. return INSN_REJECTED;
  1292. }
  1293. static enum kprobe_insn __kprobes
  1294. space_cccc_01xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1295. {
  1296. /* LDR : cccc 01xx x0x1 xxxx xxxx xxxx xxxx xxxx */
  1297. /* LDRB : cccc 01xx x1x1 xxxx xxxx xxxx xxxx xxxx */
  1298. /* LDRBT : cccc 01x0 x111 xxxx xxxx xxxx xxxx xxxx */
  1299. /* LDRT : cccc 01x0 x011 xxxx xxxx xxxx xxxx xxxx */
  1300. /* STR : cccc 01xx x0x0 xxxx xxxx xxxx xxxx xxxx */
  1301. /* STRB : cccc 01xx x1x0 xxxx xxxx xxxx xxxx xxxx */
  1302. /* STRBT : cccc 01x0 x110 xxxx xxxx xxxx xxxx xxxx */
  1303. /* STRT : cccc 01x0 x010 xxxx xxxx xxxx xxxx xxxx */
  1304. if ((insn & 0x00500000) == 0x00500000 && is_r15(insn, 12))
  1305. return INSN_REJECTED; /* LDRB into PC */
  1306. return prep_emulate_ldr_str(insn, asi);
  1307. }
  1308. static enum kprobe_insn __kprobes
  1309. space_cccc_100x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1310. {
  1311. /* LDM(2) : cccc 100x x101 xxxx 0xxx xxxx xxxx xxxx */
  1312. /* LDM(3) : cccc 100x x1x1 xxxx 1xxx xxxx xxxx xxxx */
  1313. if ((insn & 0x0e708000) == 0x85000000 ||
  1314. (insn & 0x0e508000) == 0x85010000)
  1315. return INSN_REJECTED;
  1316. /* LDM(1) : cccc 100x x0x1 xxxx xxxx xxxx xxxx xxxx */
  1317. /* STM(1) : cccc 100x x0x0 xxxx xxxx xxxx xxxx xxxx */
  1318. asi->insn_handler = ((insn & 0x108000) == 0x008000) ? /* STM & R15 */
  1319. simulate_stm1_pc : simulate_ldm1stm1;
  1320. return INSN_GOOD_NO_SLOT;
  1321. }
  1322. static enum kprobe_insn __kprobes
  1323. space_cccc_101x(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1324. {
  1325. /* B : cccc 1010 xxxx xxxx xxxx xxxx xxxx xxxx */
  1326. /* BL : cccc 1011 xxxx xxxx xxxx xxxx xxxx xxxx */
  1327. asi->insn_handler = simulate_bbl;
  1328. return INSN_GOOD_NO_SLOT;
  1329. }
  1330. static enum kprobe_insn __kprobes
  1331. space_cccc_11xx(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1332. {
  1333. /* Coprocessor instructions... */
  1334. /* MCRR : cccc 1100 0100 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1335. /* MRRC : cccc 1100 0101 xxxx xxxx xxxx xxxx xxxx : (Rd!=Rn) */
  1336. /* LDC : cccc 110x xxx1 xxxx xxxx xxxx xxxx xxxx */
  1337. /* STC : cccc 110x xxx0 xxxx xxxx xxxx xxxx xxxx */
  1338. /* CDP : cccc 1110 xxxx xxxx xxxx xxxx xxx0 xxxx */
  1339. /* MCR : cccc 1110 xxx0 xxxx xxxx xxxx xxx1 xxxx */
  1340. /* MRC : cccc 1110 xxx1 xxxx xxxx xxxx xxx1 xxxx */
  1341. /* SVC : cccc 1111 xxxx xxxx xxxx xxxx xxxx xxxx */
  1342. return INSN_REJECTED;
  1343. }
  1344. /* Return:
  1345. * INSN_REJECTED If instruction is one not allowed to kprobe,
  1346. * INSN_GOOD If instruction is supported and uses instruction slot,
  1347. * INSN_GOOD_NO_SLOT If instruction is supported but doesn't use its slot.
  1348. *
  1349. * For instructions we don't want to kprobe (INSN_REJECTED return result):
  1350. * These are generally ones that modify the processor state making
  1351. * them "hard" to simulate such as switches processor modes or
  1352. * make accesses in alternate modes. Any of these could be simulated
  1353. * if the work was put into it, but low return considering they
  1354. * should also be very rare.
  1355. */
  1356. enum kprobe_insn __kprobes
  1357. arm_kprobe_decode_insn(kprobe_opcode_t insn, struct arch_specific_insn *asi)
  1358. {
  1359. asi->insn_check_cc = kprobe_condition_checks[insn>>28];
  1360. asi->insn[1] = KPROBE_RETURN_INSTRUCTION;
  1361. if ((insn & 0xf0000000) == 0xf0000000)
  1362. return space_1111(insn, asi);
  1363. else if ((insn & 0x0e000000) == 0x00000000)
  1364. return space_cccc_000x(insn, asi);
  1365. else if ((insn & 0x0e000000) == 0x02000000)
  1366. return space_cccc_001x(insn, asi);
  1367. else if ((insn & 0x0f000010) == 0x06000010)
  1368. return space_cccc_0110__1(insn, asi);
  1369. else if ((insn & 0x0f000010) == 0x07000010)
  1370. return space_cccc_0111__1(insn, asi);
  1371. else if ((insn & 0x0c000000) == 0x04000000)
  1372. return space_cccc_01xx(insn, asi);
  1373. else if ((insn & 0x0e000000) == 0x08000000)
  1374. return space_cccc_100x(insn, asi);
  1375. else if ((insn & 0x0e000000) == 0x0a000000)
  1376. return space_cccc_101x(insn, asi);
  1377. return space_cccc_11xx(insn, asi);
  1378. }
  1379. void __init arm_kprobe_decode_init(void)
  1380. {
  1381. find_str_pc_offset();
  1382. }