clock.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/clk.h>
  19. #include <linux/err.h>
  20. #include <linux/io.h>
  21. #include <mach/hardware.h>
  22. #include <mach/map.h>
  23. #include <mach/regs-sys.h>
  24. #include <mach/regs-clock.h>
  25. #include <mach/pll.h>
  26. #include <plat/cpu.h>
  27. #include <plat/devs.h>
  28. #include <plat/cpu-freq.h>
  29. #include <plat/clock.h>
  30. #include <plat/clock-clksrc.h>
  31. /* fin_apll, fin_mpll and fin_epll are all the same clock, which we call
  32. * ext_xtal_mux for want of an actual name from the manual.
  33. */
  34. static struct clk clk_ext_xtal_mux = {
  35. .name = "ext_xtal",
  36. .id = -1,
  37. };
  38. #define clk_fin_apll clk_ext_xtal_mux
  39. #define clk_fin_mpll clk_ext_xtal_mux
  40. #define clk_fin_epll clk_ext_xtal_mux
  41. #define clk_fout_mpll clk_mpll
  42. #define clk_fout_epll clk_epll
  43. struct clk clk_h2 = {
  44. .name = "hclk2",
  45. .id = -1,
  46. .rate = 0,
  47. };
  48. struct clk clk_27m = {
  49. .name = "clk_27m",
  50. .id = -1,
  51. .rate = 27000000,
  52. };
  53. static int clk_48m_ctrl(struct clk *clk, int enable)
  54. {
  55. unsigned long flags;
  56. u32 val;
  57. /* can't rely on clock lock, this register has other usages */
  58. local_irq_save(flags);
  59. val = __raw_readl(S3C64XX_OTHERS);
  60. if (enable)
  61. val |= S3C64XX_OTHERS_USBMASK;
  62. else
  63. val &= ~S3C64XX_OTHERS_USBMASK;
  64. __raw_writel(val, S3C64XX_OTHERS);
  65. local_irq_restore(flags);
  66. return 0;
  67. }
  68. struct clk clk_48m = {
  69. .name = "clk_48m",
  70. .id = -1,
  71. .rate = 48000000,
  72. .enable = clk_48m_ctrl,
  73. };
  74. struct clk clk_xusbxti = {
  75. .name = "xusbxti",
  76. .id = -1,
  77. .rate = 48000000,
  78. };
  79. static int inline s3c64xx_gate(void __iomem *reg,
  80. struct clk *clk,
  81. int enable)
  82. {
  83. unsigned int ctrlbit = clk->ctrlbit;
  84. u32 con;
  85. con = __raw_readl(reg);
  86. if (enable)
  87. con |= ctrlbit;
  88. else
  89. con &= ~ctrlbit;
  90. __raw_writel(con, reg);
  91. return 0;
  92. }
  93. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  94. {
  95. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  96. }
  97. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  98. {
  99. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  100. }
  101. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  102. {
  103. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  104. }
  105. static struct clk init_clocks_disable[] = {
  106. {
  107. .name = "nand",
  108. .id = -1,
  109. .parent = &clk_h,
  110. }, {
  111. .name = "adc",
  112. .id = -1,
  113. .parent = &clk_p,
  114. .enable = s3c64xx_pclk_ctrl,
  115. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  116. }, {
  117. .name = "i2c",
  118. .id = -1,
  119. .parent = &clk_p,
  120. .enable = s3c64xx_pclk_ctrl,
  121. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  122. }, {
  123. .name = "iis",
  124. .id = 0,
  125. .parent = &clk_p,
  126. .enable = s3c64xx_pclk_ctrl,
  127. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  128. }, {
  129. .name = "iis",
  130. .id = 1,
  131. .parent = &clk_p,
  132. .enable = s3c64xx_pclk_ctrl,
  133. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  134. }, {
  135. #ifdef CONFIG_CPU_S3C6410
  136. .name = "iis",
  137. .id = -1, /* There's only one IISv4 port */
  138. .parent = &clk_p,
  139. .enable = s3c64xx_pclk_ctrl,
  140. .ctrlbit = S3C6410_CLKCON_PCLK_IIS2,
  141. }, {
  142. #endif
  143. .name = "spi",
  144. .id = 0,
  145. .parent = &clk_p,
  146. .enable = s3c64xx_pclk_ctrl,
  147. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  148. }, {
  149. .name = "spi",
  150. .id = 1,
  151. .parent = &clk_p,
  152. .enable = s3c64xx_pclk_ctrl,
  153. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  154. }, {
  155. .name = "spi_48m",
  156. .id = 0,
  157. .parent = &clk_48m,
  158. .enable = s3c64xx_sclk_ctrl,
  159. .ctrlbit = S3C_CLKCON_SCLK_SPI0_48,
  160. }, {
  161. .name = "spi_48m",
  162. .id = 1,
  163. .parent = &clk_48m,
  164. .enable = s3c64xx_sclk_ctrl,
  165. .ctrlbit = S3C_CLKCON_SCLK_SPI1_48,
  166. }, {
  167. .name = "48m",
  168. .id = 0,
  169. .parent = &clk_48m,
  170. .enable = s3c64xx_sclk_ctrl,
  171. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  172. }, {
  173. .name = "48m",
  174. .id = 1,
  175. .parent = &clk_48m,
  176. .enable = s3c64xx_sclk_ctrl,
  177. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  178. }, {
  179. .name = "48m",
  180. .id = 2,
  181. .parent = &clk_48m,
  182. .enable = s3c64xx_sclk_ctrl,
  183. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  184. }, {
  185. .name = "dma0",
  186. .id = -1,
  187. .parent = &clk_h,
  188. .enable = s3c64xx_hclk_ctrl,
  189. .ctrlbit = S3C_CLKCON_HCLK_DMA0,
  190. }, {
  191. .name = "dma1",
  192. .id = -1,
  193. .parent = &clk_h,
  194. .enable = s3c64xx_hclk_ctrl,
  195. .ctrlbit = S3C_CLKCON_HCLK_DMA1,
  196. },
  197. };
  198. static struct clk init_clocks[] = {
  199. {
  200. .name = "lcd",
  201. .id = -1,
  202. .parent = &clk_h,
  203. .enable = s3c64xx_hclk_ctrl,
  204. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  205. }, {
  206. .name = "gpio",
  207. .id = -1,
  208. .parent = &clk_p,
  209. .enable = s3c64xx_pclk_ctrl,
  210. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  211. }, {
  212. .name = "usb-host",
  213. .id = -1,
  214. .parent = &clk_h,
  215. .enable = s3c64xx_hclk_ctrl,
  216. .ctrlbit = S3C_CLKCON_HCLK_UHOST,
  217. }, {
  218. .name = "hsmmc",
  219. .id = 0,
  220. .parent = &clk_h,
  221. .enable = s3c64xx_hclk_ctrl,
  222. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  223. }, {
  224. .name = "hsmmc",
  225. .id = 1,
  226. .parent = &clk_h,
  227. .enable = s3c64xx_hclk_ctrl,
  228. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  229. }, {
  230. .name = "hsmmc",
  231. .id = 2,
  232. .parent = &clk_h,
  233. .enable = s3c64xx_hclk_ctrl,
  234. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  235. }, {
  236. .name = "otg",
  237. .id = -1,
  238. .parent = &clk_h,
  239. .enable = s3c64xx_hclk_ctrl,
  240. .ctrlbit = S3C_CLKCON_HCLK_USB,
  241. }, {
  242. .name = "timers",
  243. .id = -1,
  244. .parent = &clk_p,
  245. .enable = s3c64xx_pclk_ctrl,
  246. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  247. }, {
  248. .name = "uart",
  249. .id = 0,
  250. .parent = &clk_p,
  251. .enable = s3c64xx_pclk_ctrl,
  252. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  253. }, {
  254. .name = "uart",
  255. .id = 1,
  256. .parent = &clk_p,
  257. .enable = s3c64xx_pclk_ctrl,
  258. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  259. }, {
  260. .name = "uart",
  261. .id = 2,
  262. .parent = &clk_p,
  263. .enable = s3c64xx_pclk_ctrl,
  264. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  265. }, {
  266. .name = "uart",
  267. .id = 3,
  268. .parent = &clk_p,
  269. .enable = s3c64xx_pclk_ctrl,
  270. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  271. }, {
  272. .name = "rtc",
  273. .id = -1,
  274. .parent = &clk_p,
  275. .enable = s3c64xx_pclk_ctrl,
  276. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  277. }, {
  278. .name = "watchdog",
  279. .id = -1,
  280. .parent = &clk_p,
  281. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  282. }, {
  283. .name = "ac97",
  284. .id = -1,
  285. .parent = &clk_p,
  286. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  287. }, {
  288. .name = "cfcon",
  289. .id = -1,
  290. .parent = &clk_h,
  291. .enable = s3c64xx_hclk_ctrl,
  292. .ctrlbit = S3C_CLKCON_HCLK_IHOST,
  293. }
  294. };
  295. static struct clk clk_fout_apll = {
  296. .name = "fout_apll",
  297. .id = -1,
  298. };
  299. static struct clk *clk_src_apll_list[] = {
  300. [0] = &clk_fin_apll,
  301. [1] = &clk_fout_apll,
  302. };
  303. static struct clksrc_sources clk_src_apll = {
  304. .sources = clk_src_apll_list,
  305. .nr_sources = ARRAY_SIZE(clk_src_apll_list),
  306. };
  307. static struct clksrc_clk clk_mout_apll = {
  308. .clk = {
  309. .name = "mout_apll",
  310. .id = -1,
  311. },
  312. .reg_src = { .reg = S3C_CLK_SRC, .shift = 0, .size = 1 },
  313. .sources = &clk_src_apll,
  314. };
  315. static struct clk *clk_src_epll_list[] = {
  316. [0] = &clk_fin_epll,
  317. [1] = &clk_fout_epll,
  318. };
  319. static struct clksrc_sources clk_src_epll = {
  320. .sources = clk_src_epll_list,
  321. .nr_sources = ARRAY_SIZE(clk_src_epll_list),
  322. };
  323. static struct clksrc_clk clk_mout_epll = {
  324. .clk = {
  325. .name = "mout_epll",
  326. .id = -1,
  327. },
  328. .reg_src = { .reg = S3C_CLK_SRC, .shift = 2, .size = 1 },
  329. .sources = &clk_src_epll,
  330. };
  331. static struct clk *clk_src_mpll_list[] = {
  332. [0] = &clk_fin_mpll,
  333. [1] = &clk_fout_mpll,
  334. };
  335. static struct clksrc_sources clk_src_mpll = {
  336. .sources = clk_src_mpll_list,
  337. .nr_sources = ARRAY_SIZE(clk_src_mpll_list),
  338. };
  339. static struct clksrc_clk clk_mout_mpll = {
  340. .clk = {
  341. .name = "mout_mpll",
  342. .id = -1,
  343. },
  344. .reg_src = { .reg = S3C_CLK_SRC, .shift = 1, .size = 1 },
  345. .sources = &clk_src_mpll,
  346. };
  347. static unsigned int armclk_mask;
  348. static unsigned long s3c64xx_clk_arm_get_rate(struct clk *clk)
  349. {
  350. unsigned long rate = clk_get_rate(clk->parent);
  351. u32 clkdiv;
  352. /* divisor mask starts at bit0, so no need to shift */
  353. clkdiv = __raw_readl(S3C_CLK_DIV0) & armclk_mask;
  354. return rate / (clkdiv + 1);
  355. }
  356. static unsigned long s3c64xx_clk_arm_round_rate(struct clk *clk,
  357. unsigned long rate)
  358. {
  359. unsigned long parent = clk_get_rate(clk->parent);
  360. u32 div;
  361. if (parent < rate)
  362. return parent;
  363. div = (parent / rate) - 1;
  364. if (div > armclk_mask)
  365. div = armclk_mask;
  366. return parent / (div + 1);
  367. }
  368. static int s3c64xx_clk_arm_set_rate(struct clk *clk, unsigned long rate)
  369. {
  370. unsigned long parent = clk_get_rate(clk->parent);
  371. u32 div;
  372. u32 val;
  373. if (rate < parent / (armclk_mask + 1))
  374. return -EINVAL;
  375. rate = clk_round_rate(clk, rate);
  376. div = clk_get_rate(clk->parent) / rate;
  377. val = __raw_readl(S3C_CLK_DIV0);
  378. val &= ~armclk_mask;
  379. val |= (div - 1);
  380. __raw_writel(val, S3C_CLK_DIV0);
  381. return 0;
  382. }
  383. static struct clk clk_arm = {
  384. .name = "armclk",
  385. .id = -1,
  386. .parent = &clk_mout_apll.clk,
  387. .ops = &(struct clk_ops) {
  388. .get_rate = s3c64xx_clk_arm_get_rate,
  389. .set_rate = s3c64xx_clk_arm_set_rate,
  390. .round_rate = s3c64xx_clk_arm_round_rate,
  391. },
  392. };
  393. static unsigned long s3c64xx_clk_doutmpll_get_rate(struct clk *clk)
  394. {
  395. unsigned long rate = clk_get_rate(clk->parent);
  396. printk(KERN_DEBUG "%s: parent is %ld\n", __func__, rate);
  397. if (__raw_readl(S3C_CLK_DIV0) & S3C6400_CLKDIV0_MPLL_MASK)
  398. rate /= 2;
  399. return rate;
  400. }
  401. static struct clk_ops clk_dout_ops = {
  402. .get_rate = s3c64xx_clk_doutmpll_get_rate,
  403. };
  404. static struct clk clk_dout_mpll = {
  405. .name = "dout_mpll",
  406. .id = -1,
  407. .parent = &clk_mout_mpll.clk,
  408. .ops = &clk_dout_ops,
  409. };
  410. static struct clk *clkset_spi_mmc_list[] = {
  411. &clk_mout_epll.clk,
  412. &clk_dout_mpll,
  413. &clk_fin_epll,
  414. &clk_27m,
  415. };
  416. static struct clksrc_sources clkset_spi_mmc = {
  417. .sources = clkset_spi_mmc_list,
  418. .nr_sources = ARRAY_SIZE(clkset_spi_mmc_list),
  419. };
  420. static struct clk *clkset_irda_list[] = {
  421. &clk_mout_epll.clk,
  422. &clk_dout_mpll,
  423. NULL,
  424. &clk_27m,
  425. };
  426. static struct clksrc_sources clkset_irda = {
  427. .sources = clkset_irda_list,
  428. .nr_sources = ARRAY_SIZE(clkset_irda_list),
  429. };
  430. static struct clk *clkset_uart_list[] = {
  431. &clk_mout_epll.clk,
  432. &clk_dout_mpll,
  433. NULL,
  434. NULL
  435. };
  436. static struct clksrc_sources clkset_uart = {
  437. .sources = clkset_uart_list,
  438. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  439. };
  440. static struct clk *clkset_uhost_list[] = {
  441. &clk_48m,
  442. &clk_mout_epll.clk,
  443. &clk_dout_mpll,
  444. &clk_fin_epll,
  445. };
  446. static struct clksrc_sources clkset_uhost = {
  447. .sources = clkset_uhost_list,
  448. .nr_sources = ARRAY_SIZE(clkset_uhost_list),
  449. };
  450. /* The peripheral clocks are all controlled via clocksource followed
  451. * by an optional divider and gate stage. We currently roll this into
  452. * one clock which hides the intermediate clock from the mux.
  453. *
  454. * Note, the JPEG clock can only be an even divider...
  455. *
  456. * The scaler and LCD clocks depend on the S3C64XX version, and also
  457. * have a common parent divisor so are not included here.
  458. */
  459. /* clocks that feed other parts of the clock source tree */
  460. static struct clk clk_iis_cd0 = {
  461. .name = "iis_cdclk0",
  462. .id = -1,
  463. };
  464. static struct clk clk_iis_cd1 = {
  465. .name = "iis_cdclk1",
  466. .id = -1,
  467. };
  468. static struct clk clk_iisv4_cd = {
  469. .name = "iis_cdclk_v4",
  470. .id = -1,
  471. };
  472. static struct clk clk_pcm_cd = {
  473. .name = "pcm_cdclk",
  474. .id = -1,
  475. };
  476. static struct clk *clkset_audio0_list[] = {
  477. [0] = &clk_mout_epll.clk,
  478. [1] = &clk_dout_mpll,
  479. [2] = &clk_fin_epll,
  480. [3] = &clk_iis_cd0,
  481. [4] = &clk_pcm_cd,
  482. };
  483. static struct clksrc_sources clkset_audio0 = {
  484. .sources = clkset_audio0_list,
  485. .nr_sources = ARRAY_SIZE(clkset_audio0_list),
  486. };
  487. static struct clk *clkset_audio1_list[] = {
  488. [0] = &clk_mout_epll.clk,
  489. [1] = &clk_dout_mpll,
  490. [2] = &clk_fin_epll,
  491. [3] = &clk_iis_cd1,
  492. [4] = &clk_pcm_cd,
  493. };
  494. static struct clksrc_sources clkset_audio1 = {
  495. .sources = clkset_audio1_list,
  496. .nr_sources = ARRAY_SIZE(clkset_audio1_list),
  497. };
  498. static struct clk *clkset_audio2_list[] = {
  499. [0] = &clk_mout_epll.clk,
  500. [1] = &clk_dout_mpll,
  501. [2] = &clk_fin_epll,
  502. [3] = &clk_iisv4_cd,
  503. [4] = &clk_pcm_cd,
  504. };
  505. static struct clksrc_sources clkset_audio2 = {
  506. .sources = clkset_audio2_list,
  507. .nr_sources = ARRAY_SIZE(clkset_audio2_list),
  508. };
  509. static struct clk *clkset_camif_list[] = {
  510. &clk_h2,
  511. };
  512. static struct clksrc_sources clkset_camif = {
  513. .sources = clkset_camif_list,
  514. .nr_sources = ARRAY_SIZE(clkset_camif_list),
  515. };
  516. static struct clksrc_clk clksrcs[] = {
  517. {
  518. .clk = {
  519. .name = "mmc_bus",
  520. .id = 0,
  521. .ctrlbit = S3C_CLKCON_SCLK_MMC0,
  522. .enable = s3c64xx_sclk_ctrl,
  523. },
  524. .reg_src = { .reg = S3C_CLK_SRC, .shift = 18, .size = 2 },
  525. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 0, .size = 4 },
  526. .sources = &clkset_spi_mmc,
  527. }, {
  528. .clk = {
  529. .name = "mmc_bus",
  530. .id = 1,
  531. .ctrlbit = S3C_CLKCON_SCLK_MMC1,
  532. .enable = s3c64xx_sclk_ctrl,
  533. },
  534. .reg_src = { .reg = S3C_CLK_SRC, .shift = 20, .size = 2 },
  535. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 4, .size = 4 },
  536. .sources = &clkset_spi_mmc,
  537. }, {
  538. .clk = {
  539. .name = "mmc_bus",
  540. .id = 2,
  541. .ctrlbit = S3C_CLKCON_SCLK_MMC2,
  542. .enable = s3c64xx_sclk_ctrl,
  543. },
  544. .reg_src = { .reg = S3C_CLK_SRC, .shift = 22, .size = 2 },
  545. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 8, .size = 4 },
  546. .sources = &clkset_spi_mmc,
  547. }, {
  548. .clk = {
  549. .name = "usb-bus-host",
  550. .id = -1,
  551. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  552. .enable = s3c64xx_sclk_ctrl,
  553. },
  554. .reg_src = { .reg = S3C_CLK_SRC, .shift = 5, .size = 2 },
  555. .reg_div = { .reg = S3C_CLK_DIV1, .shift = 20, .size = 4 },
  556. .sources = &clkset_uhost,
  557. }, {
  558. .clk = {
  559. .name = "uclk1",
  560. .id = -1,
  561. .ctrlbit = S3C_CLKCON_SCLK_UART,
  562. .enable = s3c64xx_sclk_ctrl,
  563. },
  564. .reg_src = { .reg = S3C_CLK_SRC, .shift = 13, .size = 1 },
  565. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 16, .size = 4 },
  566. .sources = &clkset_uart,
  567. }, {
  568. /* Where does UCLK0 come from? */
  569. .clk = {
  570. .name = "spi-bus",
  571. .id = 0,
  572. .ctrlbit = S3C_CLKCON_SCLK_SPI0,
  573. .enable = s3c64xx_sclk_ctrl,
  574. },
  575. .reg_src = { .reg = S3C_CLK_SRC, .shift = 14, .size = 2 },
  576. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 0, .size = 4 },
  577. .sources = &clkset_spi_mmc,
  578. }, {
  579. .clk = {
  580. .name = "spi-bus",
  581. .id = 1,
  582. .ctrlbit = S3C_CLKCON_SCLK_SPI1,
  583. .enable = s3c64xx_sclk_ctrl,
  584. },
  585. .reg_src = { .reg = S3C_CLK_SRC, .shift = 16, .size = 2 },
  586. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 4, .size = 4 },
  587. .sources = &clkset_spi_mmc,
  588. }, {
  589. .clk = {
  590. .name = "audio-bus",
  591. .id = 0,
  592. .ctrlbit = S3C_CLKCON_SCLK_AUDIO0,
  593. .enable = s3c64xx_sclk_ctrl,
  594. },
  595. .reg_src = { .reg = S3C_CLK_SRC, .shift = 7, .size = 3 },
  596. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 8, .size = 4 },
  597. .sources = &clkset_audio0,
  598. }, {
  599. .clk = {
  600. .name = "audio-bus",
  601. .id = 1,
  602. .ctrlbit = S3C_CLKCON_SCLK_AUDIO1,
  603. .enable = s3c64xx_sclk_ctrl,
  604. },
  605. .reg_src = { .reg = S3C_CLK_SRC, .shift = 10, .size = 3 },
  606. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 12, .size = 4 },
  607. .sources = &clkset_audio1,
  608. }, {
  609. .clk = {
  610. .name = "audio-bus",
  611. .id = -1, /* There's only one IISv4 port */
  612. .ctrlbit = S3C6410_CLKCON_SCLK_AUDIO2,
  613. .enable = s3c64xx_sclk_ctrl,
  614. },
  615. .reg_src = { .reg = S3C6410_CLK_SRC2, .shift = 0, .size = 3 },
  616. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 24, .size = 4 },
  617. .sources = &clkset_audio2,
  618. }, {
  619. .clk = {
  620. .name = "irda-bus",
  621. .id = 0,
  622. .ctrlbit = S3C_CLKCON_SCLK_IRDA,
  623. .enable = s3c64xx_sclk_ctrl,
  624. },
  625. .reg_src = { .reg = S3C_CLK_SRC, .shift = 24, .size = 2 },
  626. .reg_div = { .reg = S3C_CLK_DIV2, .shift = 20, .size = 4 },
  627. .sources = &clkset_irda,
  628. }, {
  629. .clk = {
  630. .name = "camera",
  631. .id = -1,
  632. .ctrlbit = S3C_CLKCON_SCLK_CAM,
  633. .enable = s3c64xx_sclk_ctrl,
  634. },
  635. .reg_div = { .reg = S3C_CLK_DIV0, .shift = 20, .size = 4 },
  636. .reg_src = { .reg = NULL, .shift = 0, .size = 0 },
  637. .sources = &clkset_camif,
  638. },
  639. };
  640. /* Clock initialisation code */
  641. static struct clksrc_clk *init_parents[] = {
  642. &clk_mout_apll,
  643. &clk_mout_epll,
  644. &clk_mout_mpll,
  645. };
  646. #define GET_DIV(clk, field) ((((clk) & field##_MASK) >> field##_SHIFT) + 1)
  647. void __init_or_cpufreq s3c6400_setup_clocks(void)
  648. {
  649. struct clk *xtal_clk;
  650. unsigned long xtal;
  651. unsigned long fclk;
  652. unsigned long hclk;
  653. unsigned long hclk2;
  654. unsigned long pclk;
  655. unsigned long epll;
  656. unsigned long apll;
  657. unsigned long mpll;
  658. unsigned int ptr;
  659. u32 clkdiv0;
  660. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  661. clkdiv0 = __raw_readl(S3C_CLK_DIV0);
  662. printk(KERN_DEBUG "%s: clkdiv0 = %08x\n", __func__, clkdiv0);
  663. xtal_clk = clk_get(NULL, "xtal");
  664. BUG_ON(IS_ERR(xtal_clk));
  665. xtal = clk_get_rate(xtal_clk);
  666. clk_put(xtal_clk);
  667. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  668. /* For now assume the mux always selects the crystal */
  669. clk_ext_xtal_mux.parent = xtal_clk;
  670. epll = s3c6400_get_epll(xtal);
  671. mpll = s3c6400_get_pll(xtal, __raw_readl(S3C_MPLL_CON));
  672. apll = s3c6400_get_pll(xtal, __raw_readl(S3C_APLL_CON));
  673. fclk = mpll;
  674. printk(KERN_INFO "S3C64XX: PLL settings, A=%ld, M=%ld, E=%ld\n",
  675. apll, mpll, epll);
  676. hclk2 = mpll / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK2);
  677. hclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_HCLK);
  678. pclk = hclk2 / GET_DIV(clkdiv0, S3C6400_CLKDIV0_PCLK);
  679. printk(KERN_INFO "S3C64XX: HCLK2=%ld, HCLK=%ld, PCLK=%ld\n",
  680. hclk2, hclk, pclk);
  681. clk_fout_mpll.rate = mpll;
  682. clk_fout_epll.rate = epll;
  683. clk_fout_apll.rate = apll;
  684. clk_h2.rate = hclk2;
  685. clk_h.rate = hclk;
  686. clk_p.rate = pclk;
  687. clk_f.rate = fclk;
  688. for (ptr = 0; ptr < ARRAY_SIZE(init_parents); ptr++)
  689. s3c_set_clksrc(init_parents[ptr], true);
  690. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  691. s3c_set_clksrc(&clksrcs[ptr], true);
  692. }
  693. static struct clk *clks1[] __initdata = {
  694. &clk_ext_xtal_mux,
  695. &clk_iis_cd0,
  696. &clk_iis_cd1,
  697. &clk_iisv4_cd,
  698. &clk_pcm_cd,
  699. &clk_mout_epll.clk,
  700. &clk_mout_mpll.clk,
  701. &clk_dout_mpll,
  702. &clk_arm,
  703. };
  704. static struct clk *clks[] __initdata = {
  705. &clk_ext,
  706. &clk_epll,
  707. &clk_27m,
  708. &clk_48m,
  709. &clk_h2,
  710. &clk_xusbxti,
  711. };
  712. /**
  713. * s3c64xx_register_clocks - register clocks for s3c6400 and s3c6410
  714. * @xtal: The rate for the clock crystal feeding the PLLs.
  715. * @armclk_divlimit: Divisor mask for ARMCLK.
  716. *
  717. * Register the clocks for the S3C6400 and S3C6410 SoC range, such
  718. * as ARMCLK as well as the necessary parent clocks.
  719. *
  720. * This call does not setup the clocks, which is left to the
  721. * s3c6400_setup_clocks() call which may be needed by the cpufreq
  722. * or resume code to re-set the clocks if the bootloader has changed
  723. * them.
  724. */
  725. void __init s3c64xx_register_clocks(unsigned long xtal,
  726. unsigned armclk_divlimit)
  727. {
  728. struct clk *clkp;
  729. int ret;
  730. int ptr;
  731. armclk_mask = armclk_divlimit;
  732. s3c24xx_register_baseclocks(xtal);
  733. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  734. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  735. clkp = init_clocks_disable;
  736. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  737. ret = s3c24xx_register_clock(clkp);
  738. if (ret < 0) {
  739. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  740. clkp->name, ret);
  741. }
  742. (clkp->enable)(clkp, 0);
  743. }
  744. s3c24xx_register_clocks(clks1, ARRAY_SIZE(clks1));
  745. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  746. s3c_pwmclk_init();
  747. }