gpio-omap.c 40 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541
  1. /*
  2. * Support functions for OMAP GPIO
  3. *
  4. * Copyright (C) 2003-2005 Nokia Corporation
  5. * Written by Juha Yrjölä <juha.yrjola@nokia.com>
  6. *
  7. * Copyright (C) 2009 Texas Instruments
  8. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/syscore_ops.h>
  18. #include <linux/err.h>
  19. #include <linux/clk.h>
  20. #include <linux/io.h>
  21. #include <linux/device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/pm.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/irqdomain.h>
  27. #include <mach/hardware.h>
  28. #include <asm/irq.h>
  29. #include <mach/irqs.h>
  30. #include <asm/gpio.h>
  31. #include <asm/mach/irq.h>
  32. #define OFF_MODE 1
  33. static LIST_HEAD(omap_gpio_list);
  34. struct gpio_regs {
  35. u32 irqenable1;
  36. u32 irqenable2;
  37. u32 wake_en;
  38. u32 ctrl;
  39. u32 oe;
  40. u32 leveldetect0;
  41. u32 leveldetect1;
  42. u32 risingdetect;
  43. u32 fallingdetect;
  44. u32 dataout;
  45. u32 debounce;
  46. u32 debounce_en;
  47. };
  48. struct gpio_bank {
  49. struct list_head node;
  50. void __iomem *base;
  51. u16 irq;
  52. int irq_base;
  53. struct irq_domain *domain;
  54. u32 saved_wakeup;
  55. u32 non_wakeup_gpios;
  56. u32 enabled_non_wakeup_gpios;
  57. struct gpio_regs context;
  58. u32 saved_datain;
  59. u32 level_mask;
  60. u32 toggle_mask;
  61. spinlock_t lock;
  62. struct gpio_chip chip;
  63. struct clk *dbck;
  64. u32 mod_usage;
  65. u32 dbck_enable_mask;
  66. bool dbck_enabled;
  67. struct device *dev;
  68. bool is_mpuio;
  69. bool dbck_flag;
  70. bool loses_context;
  71. int stride;
  72. u32 width;
  73. int context_loss_count;
  74. int power_mode;
  75. bool workaround_enabled;
  76. void (*set_dataout)(struct gpio_bank *bank, int gpio, int enable);
  77. int (*get_context_loss_count)(struct device *dev);
  78. struct omap_gpio_reg_offs *regs;
  79. };
  80. #define GPIO_INDEX(bank, gpio) (gpio % bank->width)
  81. #define GPIO_BIT(bank, gpio) (1 << GPIO_INDEX(bank, gpio))
  82. #define GPIO_MOD_CTRL_BIT BIT(0)
  83. static int irq_to_gpio(struct gpio_bank *bank, unsigned int gpio_irq)
  84. {
  85. return gpio_irq - bank->irq_base + bank->chip.base;
  86. }
  87. static void _set_gpio_direction(struct gpio_bank *bank, int gpio, int is_input)
  88. {
  89. void __iomem *reg = bank->base;
  90. u32 l;
  91. reg += bank->regs->direction;
  92. l = __raw_readl(reg);
  93. if (is_input)
  94. l |= 1 << gpio;
  95. else
  96. l &= ~(1 << gpio);
  97. __raw_writel(l, reg);
  98. bank->context.oe = l;
  99. }
  100. /* set data out value using dedicate set/clear register */
  101. static void _set_gpio_dataout_reg(struct gpio_bank *bank, int gpio, int enable)
  102. {
  103. void __iomem *reg = bank->base;
  104. u32 l = GPIO_BIT(bank, gpio);
  105. if (enable) {
  106. reg += bank->regs->set_dataout;
  107. bank->context.dataout |= l;
  108. } else {
  109. reg += bank->regs->clr_dataout;
  110. bank->context.dataout &= ~l;
  111. }
  112. __raw_writel(l, reg);
  113. }
  114. /* set data out value using mask register */
  115. static void _set_gpio_dataout_mask(struct gpio_bank *bank, int gpio, int enable)
  116. {
  117. void __iomem *reg = bank->base + bank->regs->dataout;
  118. u32 gpio_bit = GPIO_BIT(bank, gpio);
  119. u32 l;
  120. l = __raw_readl(reg);
  121. if (enable)
  122. l |= gpio_bit;
  123. else
  124. l &= ~gpio_bit;
  125. __raw_writel(l, reg);
  126. bank->context.dataout = l;
  127. }
  128. static int _get_gpio_datain(struct gpio_bank *bank, int offset)
  129. {
  130. void __iomem *reg = bank->base + bank->regs->datain;
  131. return (__raw_readl(reg) & (1 << offset)) != 0;
  132. }
  133. static int _get_gpio_dataout(struct gpio_bank *bank, int offset)
  134. {
  135. void __iomem *reg = bank->base + bank->regs->dataout;
  136. return (__raw_readl(reg) & (1 << offset)) != 0;
  137. }
  138. static inline void _gpio_rmw(void __iomem *base, u32 reg, u32 mask, bool set)
  139. {
  140. int l = __raw_readl(base + reg);
  141. if (set)
  142. l |= mask;
  143. else
  144. l &= ~mask;
  145. __raw_writel(l, base + reg);
  146. }
  147. static inline void _gpio_dbck_enable(struct gpio_bank *bank)
  148. {
  149. if (bank->dbck_enable_mask && !bank->dbck_enabled) {
  150. clk_enable(bank->dbck);
  151. bank->dbck_enabled = true;
  152. }
  153. }
  154. static inline void _gpio_dbck_disable(struct gpio_bank *bank)
  155. {
  156. if (bank->dbck_enable_mask && bank->dbck_enabled) {
  157. clk_disable(bank->dbck);
  158. bank->dbck_enabled = false;
  159. }
  160. }
  161. /**
  162. * _set_gpio_debounce - low level gpio debounce time
  163. * @bank: the gpio bank we're acting upon
  164. * @gpio: the gpio number on this @gpio
  165. * @debounce: debounce time to use
  166. *
  167. * OMAP's debounce time is in 31us steps so we need
  168. * to convert and round up to the closest unit.
  169. */
  170. static void _set_gpio_debounce(struct gpio_bank *bank, unsigned gpio,
  171. unsigned debounce)
  172. {
  173. void __iomem *reg;
  174. u32 val;
  175. u32 l;
  176. if (!bank->dbck_flag)
  177. return;
  178. if (debounce < 32)
  179. debounce = 0x01;
  180. else if (debounce > 7936)
  181. debounce = 0xff;
  182. else
  183. debounce = (debounce / 0x1f) - 1;
  184. l = GPIO_BIT(bank, gpio);
  185. clk_enable(bank->dbck);
  186. reg = bank->base + bank->regs->debounce;
  187. __raw_writel(debounce, reg);
  188. reg = bank->base + bank->regs->debounce_en;
  189. val = __raw_readl(reg);
  190. if (debounce)
  191. val |= l;
  192. else
  193. val &= ~l;
  194. bank->dbck_enable_mask = val;
  195. __raw_writel(val, reg);
  196. clk_disable(bank->dbck);
  197. /*
  198. * Enable debounce clock per module.
  199. * This call is mandatory because in omap_gpio_request() when
  200. * *_runtime_get_sync() is called, _gpio_dbck_enable() within
  201. * runtime callbck fails to turn on dbck because dbck_enable_mask
  202. * used within _gpio_dbck_enable() is still not initialized at
  203. * that point. Therefore we have to enable dbck here.
  204. */
  205. _gpio_dbck_enable(bank);
  206. if (bank->dbck_enable_mask) {
  207. bank->context.debounce = debounce;
  208. bank->context.debounce_en = val;
  209. }
  210. }
  211. static inline void set_gpio_trigger(struct gpio_bank *bank, int gpio,
  212. unsigned trigger)
  213. {
  214. void __iomem *base = bank->base;
  215. u32 gpio_bit = 1 << gpio;
  216. _gpio_rmw(base, bank->regs->leveldetect0, gpio_bit,
  217. trigger & IRQ_TYPE_LEVEL_LOW);
  218. _gpio_rmw(base, bank->regs->leveldetect1, gpio_bit,
  219. trigger & IRQ_TYPE_LEVEL_HIGH);
  220. _gpio_rmw(base, bank->regs->risingdetect, gpio_bit,
  221. trigger & IRQ_TYPE_EDGE_RISING);
  222. _gpio_rmw(base, bank->regs->fallingdetect, gpio_bit,
  223. trigger & IRQ_TYPE_EDGE_FALLING);
  224. bank->context.leveldetect0 =
  225. __raw_readl(bank->base + bank->regs->leveldetect0);
  226. bank->context.leveldetect1 =
  227. __raw_readl(bank->base + bank->regs->leveldetect1);
  228. bank->context.risingdetect =
  229. __raw_readl(bank->base + bank->regs->risingdetect);
  230. bank->context.fallingdetect =
  231. __raw_readl(bank->base + bank->regs->fallingdetect);
  232. if (likely(!(bank->non_wakeup_gpios & gpio_bit))) {
  233. _gpio_rmw(base, bank->regs->wkup_en, gpio_bit, trigger != 0);
  234. bank->context.wake_en =
  235. __raw_readl(bank->base + bank->regs->wkup_en);
  236. }
  237. /* This part needs to be executed always for OMAP{34xx, 44xx} */
  238. if (!bank->regs->irqctrl) {
  239. /* On omap24xx proceed only when valid GPIO bit is set */
  240. if (bank->non_wakeup_gpios) {
  241. if (!(bank->non_wakeup_gpios & gpio_bit))
  242. goto exit;
  243. }
  244. /*
  245. * Log the edge gpio and manually trigger the IRQ
  246. * after resume if the input level changes
  247. * to avoid irq lost during PER RET/OFF mode
  248. * Applies for omap2 non-wakeup gpio and all omap3 gpios
  249. */
  250. if (trigger & IRQ_TYPE_EDGE_BOTH)
  251. bank->enabled_non_wakeup_gpios |= gpio_bit;
  252. else
  253. bank->enabled_non_wakeup_gpios &= ~gpio_bit;
  254. }
  255. exit:
  256. bank->level_mask =
  257. __raw_readl(bank->base + bank->regs->leveldetect0) |
  258. __raw_readl(bank->base + bank->regs->leveldetect1);
  259. }
  260. #ifdef CONFIG_ARCH_OMAP1
  261. /*
  262. * This only applies to chips that can't do both rising and falling edge
  263. * detection at once. For all other chips, this function is a noop.
  264. */
  265. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio)
  266. {
  267. void __iomem *reg = bank->base;
  268. u32 l = 0;
  269. if (!bank->regs->irqctrl)
  270. return;
  271. reg += bank->regs->irqctrl;
  272. l = __raw_readl(reg);
  273. if ((l >> gpio) & 1)
  274. l &= ~(1 << gpio);
  275. else
  276. l |= 1 << gpio;
  277. __raw_writel(l, reg);
  278. }
  279. #else
  280. static void _toggle_gpio_edge_triggering(struct gpio_bank *bank, int gpio) {}
  281. #endif
  282. static int _set_gpio_triggering(struct gpio_bank *bank, int gpio,
  283. unsigned trigger)
  284. {
  285. void __iomem *reg = bank->base;
  286. void __iomem *base = bank->base;
  287. u32 l = 0;
  288. if (bank->regs->leveldetect0 && bank->regs->wkup_en) {
  289. set_gpio_trigger(bank, gpio, trigger);
  290. } else if (bank->regs->irqctrl) {
  291. reg += bank->regs->irqctrl;
  292. l = __raw_readl(reg);
  293. if ((trigger & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH)
  294. bank->toggle_mask |= 1 << gpio;
  295. if (trigger & IRQ_TYPE_EDGE_RISING)
  296. l |= 1 << gpio;
  297. else if (trigger & IRQ_TYPE_EDGE_FALLING)
  298. l &= ~(1 << gpio);
  299. else
  300. return -EINVAL;
  301. __raw_writel(l, reg);
  302. } else if (bank->regs->edgectrl1) {
  303. if (gpio & 0x08)
  304. reg += bank->regs->edgectrl2;
  305. else
  306. reg += bank->regs->edgectrl1;
  307. gpio &= 0x07;
  308. l = __raw_readl(reg);
  309. l &= ~(3 << (gpio << 1));
  310. if (trigger & IRQ_TYPE_EDGE_RISING)
  311. l |= 2 << (gpio << 1);
  312. if (trigger & IRQ_TYPE_EDGE_FALLING)
  313. l |= 1 << (gpio << 1);
  314. /* Enable wake-up during idle for dynamic tick */
  315. _gpio_rmw(base, bank->regs->wkup_en, 1 << gpio, trigger);
  316. bank->context.wake_en =
  317. __raw_readl(bank->base + bank->regs->wkup_en);
  318. __raw_writel(l, reg);
  319. }
  320. return 0;
  321. }
  322. static int gpio_irq_type(struct irq_data *d, unsigned type)
  323. {
  324. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  325. unsigned gpio;
  326. int retval;
  327. unsigned long flags;
  328. if (!cpu_class_is_omap2() && d->irq > IH_MPUIO_BASE)
  329. gpio = OMAP_MPUIO(d->irq - IH_MPUIO_BASE);
  330. else
  331. gpio = irq_to_gpio(bank, d->irq);
  332. if (type & ~IRQ_TYPE_SENSE_MASK)
  333. return -EINVAL;
  334. if (!bank->regs->leveldetect0 &&
  335. (type & (IRQ_TYPE_LEVEL_LOW|IRQ_TYPE_LEVEL_HIGH)))
  336. return -EINVAL;
  337. spin_lock_irqsave(&bank->lock, flags);
  338. retval = _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), type);
  339. spin_unlock_irqrestore(&bank->lock, flags);
  340. if (type & (IRQ_TYPE_LEVEL_LOW | IRQ_TYPE_LEVEL_HIGH))
  341. __irq_set_handler_locked(d->irq, handle_level_irq);
  342. else if (type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_EDGE_RISING))
  343. __irq_set_handler_locked(d->irq, handle_edge_irq);
  344. return retval;
  345. }
  346. static void _clear_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  347. {
  348. void __iomem *reg = bank->base;
  349. reg += bank->regs->irqstatus;
  350. __raw_writel(gpio_mask, reg);
  351. /* Workaround for clearing DSP GPIO interrupts to allow retention */
  352. if (bank->regs->irqstatus2) {
  353. reg = bank->base + bank->regs->irqstatus2;
  354. __raw_writel(gpio_mask, reg);
  355. }
  356. /* Flush posted write for the irq status to avoid spurious interrupts */
  357. __raw_readl(reg);
  358. }
  359. static inline void _clear_gpio_irqstatus(struct gpio_bank *bank, int gpio)
  360. {
  361. _clear_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  362. }
  363. static u32 _get_gpio_irqbank_mask(struct gpio_bank *bank)
  364. {
  365. void __iomem *reg = bank->base;
  366. u32 l;
  367. u32 mask = (1 << bank->width) - 1;
  368. reg += bank->regs->irqenable;
  369. l = __raw_readl(reg);
  370. if (bank->regs->irqenable_inv)
  371. l = ~l;
  372. l &= mask;
  373. return l;
  374. }
  375. static void _enable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  376. {
  377. void __iomem *reg = bank->base;
  378. u32 l;
  379. if (bank->regs->set_irqenable) {
  380. reg += bank->regs->set_irqenable;
  381. l = gpio_mask;
  382. bank->context.irqenable1 |= gpio_mask;
  383. } else {
  384. reg += bank->regs->irqenable;
  385. l = __raw_readl(reg);
  386. if (bank->regs->irqenable_inv)
  387. l &= ~gpio_mask;
  388. else
  389. l |= gpio_mask;
  390. bank->context.irqenable1 = l;
  391. }
  392. __raw_writel(l, reg);
  393. }
  394. static void _disable_gpio_irqbank(struct gpio_bank *bank, int gpio_mask)
  395. {
  396. void __iomem *reg = bank->base;
  397. u32 l;
  398. if (bank->regs->clr_irqenable) {
  399. reg += bank->regs->clr_irqenable;
  400. l = gpio_mask;
  401. bank->context.irqenable1 &= ~gpio_mask;
  402. } else {
  403. reg += bank->regs->irqenable;
  404. l = __raw_readl(reg);
  405. if (bank->regs->irqenable_inv)
  406. l |= gpio_mask;
  407. else
  408. l &= ~gpio_mask;
  409. bank->context.irqenable1 = l;
  410. }
  411. __raw_writel(l, reg);
  412. }
  413. static inline void _set_gpio_irqenable(struct gpio_bank *bank, int gpio, int enable)
  414. {
  415. if (enable)
  416. _enable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  417. else
  418. _disable_gpio_irqbank(bank, GPIO_BIT(bank, gpio));
  419. }
  420. /*
  421. * Note that ENAWAKEUP needs to be enabled in GPIO_SYSCONFIG register.
  422. * 1510 does not seem to have a wake-up register. If JTAG is connected
  423. * to the target, system will wake up always on GPIO events. While
  424. * system is running all registered GPIO interrupts need to have wake-up
  425. * enabled. When system is suspended, only selected GPIO interrupts need
  426. * to have wake-up enabled.
  427. */
  428. static int _set_gpio_wakeup(struct gpio_bank *bank, int gpio, int enable)
  429. {
  430. u32 gpio_bit = GPIO_BIT(bank, gpio);
  431. unsigned long flags;
  432. if (bank->non_wakeup_gpios & gpio_bit) {
  433. dev_err(bank->dev,
  434. "Unable to modify wakeup on non-wakeup GPIO%d\n", gpio);
  435. return -EINVAL;
  436. }
  437. spin_lock_irqsave(&bank->lock, flags);
  438. if (enable)
  439. bank->context.wake_en |= gpio_bit;
  440. else
  441. bank->context.wake_en &= ~gpio_bit;
  442. __raw_writel(bank->context.wake_en, bank->base + bank->regs->wkup_en);
  443. spin_unlock_irqrestore(&bank->lock, flags);
  444. return 0;
  445. }
  446. static void _reset_gpio(struct gpio_bank *bank, int gpio)
  447. {
  448. _set_gpio_direction(bank, GPIO_INDEX(bank, gpio), 1);
  449. _set_gpio_irqenable(bank, gpio, 0);
  450. _clear_gpio_irqstatus(bank, gpio);
  451. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  452. }
  453. /* Use disable_irq_wake() and enable_irq_wake() functions from drivers */
  454. static int gpio_wake_enable(struct irq_data *d, unsigned int enable)
  455. {
  456. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  457. unsigned int gpio = irq_to_gpio(bank, d->irq);
  458. return _set_gpio_wakeup(bank, gpio, enable);
  459. }
  460. static int omap_gpio_request(struct gpio_chip *chip, unsigned offset)
  461. {
  462. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  463. unsigned long flags;
  464. /*
  465. * If this is the first gpio_request for the bank,
  466. * enable the bank module.
  467. */
  468. if (!bank->mod_usage)
  469. pm_runtime_get_sync(bank->dev);
  470. spin_lock_irqsave(&bank->lock, flags);
  471. /* Set trigger to none. You need to enable the desired trigger with
  472. * request_irq() or set_irq_type().
  473. */
  474. _set_gpio_triggering(bank, offset, IRQ_TYPE_NONE);
  475. if (bank->regs->pinctrl) {
  476. void __iomem *reg = bank->base + bank->regs->pinctrl;
  477. /* Claim the pin for MPU */
  478. __raw_writel(__raw_readl(reg) | (1 << offset), reg);
  479. }
  480. if (bank->regs->ctrl && !bank->mod_usage) {
  481. void __iomem *reg = bank->base + bank->regs->ctrl;
  482. u32 ctrl;
  483. ctrl = __raw_readl(reg);
  484. /* Module is enabled, clocks are not gated */
  485. ctrl &= ~GPIO_MOD_CTRL_BIT;
  486. __raw_writel(ctrl, reg);
  487. bank->context.ctrl = ctrl;
  488. }
  489. bank->mod_usage |= 1 << offset;
  490. spin_unlock_irqrestore(&bank->lock, flags);
  491. return 0;
  492. }
  493. static void omap_gpio_free(struct gpio_chip *chip, unsigned offset)
  494. {
  495. struct gpio_bank *bank = container_of(chip, struct gpio_bank, chip);
  496. void __iomem *base = bank->base;
  497. unsigned long flags;
  498. spin_lock_irqsave(&bank->lock, flags);
  499. if (bank->regs->wkup_en) {
  500. /* Disable wake-up during idle for dynamic tick */
  501. _gpio_rmw(base, bank->regs->wkup_en, 1 << offset, 0);
  502. bank->context.wake_en =
  503. __raw_readl(bank->base + bank->regs->wkup_en);
  504. }
  505. bank->mod_usage &= ~(1 << offset);
  506. if (bank->regs->ctrl && !bank->mod_usage) {
  507. void __iomem *reg = bank->base + bank->regs->ctrl;
  508. u32 ctrl;
  509. ctrl = __raw_readl(reg);
  510. /* Module is disabled, clocks are gated */
  511. ctrl |= GPIO_MOD_CTRL_BIT;
  512. __raw_writel(ctrl, reg);
  513. bank->context.ctrl = ctrl;
  514. }
  515. _reset_gpio(bank, bank->chip.base + offset);
  516. spin_unlock_irqrestore(&bank->lock, flags);
  517. /*
  518. * If this is the last gpio to be freed in the bank,
  519. * disable the bank module.
  520. */
  521. if (!bank->mod_usage)
  522. pm_runtime_put(bank->dev);
  523. }
  524. /*
  525. * We need to unmask the GPIO bank interrupt as soon as possible to
  526. * avoid missing GPIO interrupts for other lines in the bank.
  527. * Then we need to mask-read-clear-unmask the triggered GPIO lines
  528. * in the bank to avoid missing nested interrupts for a GPIO line.
  529. * If we wait to unmask individual GPIO lines in the bank after the
  530. * line's interrupt handler has been run, we may miss some nested
  531. * interrupts.
  532. */
  533. static void gpio_irq_handler(unsigned int irq, struct irq_desc *desc)
  534. {
  535. void __iomem *isr_reg = NULL;
  536. u32 isr;
  537. unsigned int gpio_irq, gpio_index;
  538. struct gpio_bank *bank;
  539. u32 retrigger = 0;
  540. int unmasked = 0;
  541. struct irq_chip *chip = irq_desc_get_chip(desc);
  542. chained_irq_enter(chip, desc);
  543. bank = irq_get_handler_data(irq);
  544. isr_reg = bank->base + bank->regs->irqstatus;
  545. pm_runtime_get_sync(bank->dev);
  546. if (WARN_ON(!isr_reg))
  547. goto exit;
  548. while(1) {
  549. u32 isr_saved, level_mask = 0;
  550. u32 enabled;
  551. enabled = _get_gpio_irqbank_mask(bank);
  552. isr_saved = isr = __raw_readl(isr_reg) & enabled;
  553. if (bank->level_mask)
  554. level_mask = bank->level_mask & enabled;
  555. /* clear edge sensitive interrupts before handler(s) are
  556. called so that we don't miss any interrupt occurred while
  557. executing them */
  558. _disable_gpio_irqbank(bank, isr_saved & ~level_mask);
  559. _clear_gpio_irqbank(bank, isr_saved & ~level_mask);
  560. _enable_gpio_irqbank(bank, isr_saved & ~level_mask);
  561. /* if there is only edge sensitive GPIO pin interrupts
  562. configured, we could unmask GPIO bank interrupt immediately */
  563. if (!level_mask && !unmasked) {
  564. unmasked = 1;
  565. chained_irq_exit(chip, desc);
  566. }
  567. isr |= retrigger;
  568. retrigger = 0;
  569. if (!isr)
  570. break;
  571. gpio_irq = bank->irq_base;
  572. for (; isr != 0; isr >>= 1, gpio_irq++) {
  573. int gpio = irq_to_gpio(bank, gpio_irq);
  574. if (!(isr & 1))
  575. continue;
  576. gpio_index = GPIO_INDEX(bank, gpio);
  577. /*
  578. * Some chips can't respond to both rising and falling
  579. * at the same time. If this irq was requested with
  580. * both flags, we need to flip the ICR data for the IRQ
  581. * to respond to the IRQ for the opposite direction.
  582. * This will be indicated in the bank toggle_mask.
  583. */
  584. if (bank->toggle_mask & (1 << gpio_index))
  585. _toggle_gpio_edge_triggering(bank, gpio_index);
  586. generic_handle_irq(gpio_irq);
  587. }
  588. }
  589. /* if bank has any level sensitive GPIO pin interrupt
  590. configured, we must unmask the bank interrupt only after
  591. handler(s) are executed in order to avoid spurious bank
  592. interrupt */
  593. exit:
  594. if (!unmasked)
  595. chained_irq_exit(chip, desc);
  596. pm_runtime_put(bank->dev);
  597. }
  598. static void gpio_irq_shutdown(struct irq_data *d)
  599. {
  600. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  601. unsigned int gpio = irq_to_gpio(bank, d->irq);
  602. unsigned long flags;
  603. spin_lock_irqsave(&bank->lock, flags);
  604. _reset_gpio(bank, gpio);
  605. spin_unlock_irqrestore(&bank->lock, flags);
  606. }
  607. static void gpio_ack_irq(struct irq_data *d)
  608. {
  609. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  610. unsigned int gpio = irq_to_gpio(bank, d->irq);
  611. _clear_gpio_irqstatus(bank, gpio);
  612. }
  613. static void gpio_mask_irq(struct irq_data *d)
  614. {
  615. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  616. unsigned int gpio = irq_to_gpio(bank, d->irq);
  617. unsigned long flags;
  618. spin_lock_irqsave(&bank->lock, flags);
  619. _set_gpio_irqenable(bank, gpio, 0);
  620. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), IRQ_TYPE_NONE);
  621. spin_unlock_irqrestore(&bank->lock, flags);
  622. }
  623. static void gpio_unmask_irq(struct irq_data *d)
  624. {
  625. struct gpio_bank *bank = irq_data_get_irq_chip_data(d);
  626. unsigned int gpio = irq_to_gpio(bank, d->irq);
  627. unsigned int irq_mask = GPIO_BIT(bank, gpio);
  628. u32 trigger = irqd_get_trigger_type(d);
  629. unsigned long flags;
  630. spin_lock_irqsave(&bank->lock, flags);
  631. if (trigger)
  632. _set_gpio_triggering(bank, GPIO_INDEX(bank, gpio), trigger);
  633. /* For level-triggered GPIOs, the clearing must be done after
  634. * the HW source is cleared, thus after the handler has run */
  635. if (bank->level_mask & irq_mask) {
  636. _set_gpio_irqenable(bank, gpio, 0);
  637. _clear_gpio_irqstatus(bank, gpio);
  638. }
  639. _set_gpio_irqenable(bank, gpio, 1);
  640. spin_unlock_irqrestore(&bank->lock, flags);
  641. }
  642. static struct irq_chip gpio_irq_chip = {
  643. .name = "GPIO",
  644. .irq_shutdown = gpio_irq_shutdown,
  645. .irq_ack = gpio_ack_irq,
  646. .irq_mask = gpio_mask_irq,
  647. .irq_unmask = gpio_unmask_irq,
  648. .irq_set_type = gpio_irq_type,
  649. .irq_set_wake = gpio_wake_enable,
  650. };
  651. /*---------------------------------------------------------------------*/
  652. static int omap_mpuio_suspend_noirq(struct device *dev)
  653. {
  654. struct platform_device *pdev = to_platform_device(dev);
  655. struct gpio_bank *bank = platform_get_drvdata(pdev);
  656. void __iomem *mask_reg = bank->base +
  657. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  658. unsigned long flags;
  659. spin_lock_irqsave(&bank->lock, flags);
  660. bank->saved_wakeup = __raw_readl(mask_reg);
  661. __raw_writel(0xffff & ~bank->context.wake_en, mask_reg);
  662. spin_unlock_irqrestore(&bank->lock, flags);
  663. return 0;
  664. }
  665. static int omap_mpuio_resume_noirq(struct device *dev)
  666. {
  667. struct platform_device *pdev = to_platform_device(dev);
  668. struct gpio_bank *bank = platform_get_drvdata(pdev);
  669. void __iomem *mask_reg = bank->base +
  670. OMAP_MPUIO_GPIO_MASKIT / bank->stride;
  671. unsigned long flags;
  672. spin_lock_irqsave(&bank->lock, flags);
  673. __raw_writel(bank->saved_wakeup, mask_reg);
  674. spin_unlock_irqrestore(&bank->lock, flags);
  675. return 0;
  676. }
  677. static const struct dev_pm_ops omap_mpuio_dev_pm_ops = {
  678. .suspend_noirq = omap_mpuio_suspend_noirq,
  679. .resume_noirq = omap_mpuio_resume_noirq,
  680. };
  681. /* use platform_driver for this. */
  682. static struct platform_driver omap_mpuio_driver = {
  683. .driver = {
  684. .name = "mpuio",
  685. .pm = &omap_mpuio_dev_pm_ops,
  686. },
  687. };
  688. static struct platform_device omap_mpuio_device = {
  689. .name = "mpuio",
  690. .id = -1,
  691. .dev = {
  692. .driver = &omap_mpuio_driver.driver,
  693. }
  694. /* could list the /proc/iomem resources */
  695. };
  696. static inline void mpuio_init(struct gpio_bank *bank)
  697. {
  698. platform_set_drvdata(&omap_mpuio_device, bank);
  699. if (platform_driver_register(&omap_mpuio_driver) == 0)
  700. (void) platform_device_register(&omap_mpuio_device);
  701. }
  702. /*---------------------------------------------------------------------*/
  703. static int gpio_input(struct gpio_chip *chip, unsigned offset)
  704. {
  705. struct gpio_bank *bank;
  706. unsigned long flags;
  707. bank = container_of(chip, struct gpio_bank, chip);
  708. spin_lock_irqsave(&bank->lock, flags);
  709. _set_gpio_direction(bank, offset, 1);
  710. spin_unlock_irqrestore(&bank->lock, flags);
  711. return 0;
  712. }
  713. static int gpio_is_input(struct gpio_bank *bank, int mask)
  714. {
  715. void __iomem *reg = bank->base + bank->regs->direction;
  716. return __raw_readl(reg) & mask;
  717. }
  718. static int gpio_get(struct gpio_chip *chip, unsigned offset)
  719. {
  720. struct gpio_bank *bank;
  721. u32 mask;
  722. bank = container_of(chip, struct gpio_bank, chip);
  723. mask = (1 << offset);
  724. if (gpio_is_input(bank, mask))
  725. return _get_gpio_datain(bank, offset);
  726. else
  727. return _get_gpio_dataout(bank, offset);
  728. }
  729. static int gpio_output(struct gpio_chip *chip, unsigned offset, int value)
  730. {
  731. struct gpio_bank *bank;
  732. unsigned long flags;
  733. bank = container_of(chip, struct gpio_bank, chip);
  734. spin_lock_irqsave(&bank->lock, flags);
  735. bank->set_dataout(bank, offset, value);
  736. _set_gpio_direction(bank, offset, 0);
  737. spin_unlock_irqrestore(&bank->lock, flags);
  738. return 0;
  739. }
  740. static int gpio_debounce(struct gpio_chip *chip, unsigned offset,
  741. unsigned debounce)
  742. {
  743. struct gpio_bank *bank;
  744. unsigned long flags;
  745. bank = container_of(chip, struct gpio_bank, chip);
  746. if (!bank->dbck) {
  747. bank->dbck = clk_get(bank->dev, "dbclk");
  748. if (IS_ERR(bank->dbck))
  749. dev_err(bank->dev, "Could not get gpio dbck\n");
  750. }
  751. spin_lock_irqsave(&bank->lock, flags);
  752. _set_gpio_debounce(bank, offset, debounce);
  753. spin_unlock_irqrestore(&bank->lock, flags);
  754. return 0;
  755. }
  756. static void gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  757. {
  758. struct gpio_bank *bank;
  759. unsigned long flags;
  760. bank = container_of(chip, struct gpio_bank, chip);
  761. spin_lock_irqsave(&bank->lock, flags);
  762. bank->set_dataout(bank, offset, value);
  763. spin_unlock_irqrestore(&bank->lock, flags);
  764. }
  765. static int gpio_2irq(struct gpio_chip *chip, unsigned offset)
  766. {
  767. struct gpio_bank *bank;
  768. bank = container_of(chip, struct gpio_bank, chip);
  769. return bank->irq_base + offset;
  770. }
  771. /*---------------------------------------------------------------------*/
  772. static void __init omap_gpio_show_rev(struct gpio_bank *bank)
  773. {
  774. static bool called;
  775. u32 rev;
  776. if (called || bank->regs->revision == USHRT_MAX)
  777. return;
  778. rev = __raw_readw(bank->base + bank->regs->revision);
  779. pr_info("OMAP GPIO hardware version %d.%d\n",
  780. (rev >> 4) & 0x0f, rev & 0x0f);
  781. called = true;
  782. }
  783. /* This lock class tells lockdep that GPIO irqs are in a different
  784. * category than their parents, so it won't report false recursion.
  785. */
  786. static struct lock_class_key gpio_lock_class;
  787. static void omap_gpio_mod_init(struct gpio_bank *bank)
  788. {
  789. void __iomem *base = bank->base;
  790. u32 l = 0xffffffff;
  791. if (bank->width == 16)
  792. l = 0xffff;
  793. if (bank->is_mpuio) {
  794. __raw_writel(l, bank->base + bank->regs->irqenable);
  795. return;
  796. }
  797. _gpio_rmw(base, bank->regs->irqenable, l, bank->regs->irqenable_inv);
  798. _gpio_rmw(base, bank->regs->irqstatus, l, !bank->regs->irqenable_inv);
  799. if (bank->regs->debounce_en)
  800. __raw_writel(0, base + bank->regs->debounce_en);
  801. /* Save OE default value (0xffffffff) in the context */
  802. bank->context.oe = __raw_readl(bank->base + bank->regs->direction);
  803. /* Initialize interface clk ungated, module enabled */
  804. if (bank->regs->ctrl)
  805. __raw_writel(0, base + bank->regs->ctrl);
  806. }
  807. static __devinit void
  808. omap_mpuio_alloc_gc(struct gpio_bank *bank, unsigned int irq_start,
  809. unsigned int num)
  810. {
  811. struct irq_chip_generic *gc;
  812. struct irq_chip_type *ct;
  813. gc = irq_alloc_generic_chip("MPUIO", 1, irq_start, bank->base,
  814. handle_simple_irq);
  815. if (!gc) {
  816. dev_err(bank->dev, "Memory alloc failed for gc\n");
  817. return;
  818. }
  819. ct = gc->chip_types;
  820. /* NOTE: No ack required, reading IRQ status clears it. */
  821. ct->chip.irq_mask = irq_gc_mask_set_bit;
  822. ct->chip.irq_unmask = irq_gc_mask_clr_bit;
  823. ct->chip.irq_set_type = gpio_irq_type;
  824. if (bank->regs->wkup_en)
  825. ct->chip.irq_set_wake = gpio_wake_enable,
  826. ct->regs.mask = OMAP_MPUIO_GPIO_INT / bank->stride;
  827. irq_setup_generic_chip(gc, IRQ_MSK(num), IRQ_GC_INIT_MASK_CACHE,
  828. IRQ_NOREQUEST | IRQ_NOPROBE, 0);
  829. }
  830. static void __devinit omap_gpio_chip_init(struct gpio_bank *bank)
  831. {
  832. int j;
  833. static int gpio;
  834. /*
  835. * REVISIT eventually switch from OMAP-specific gpio structs
  836. * over to the generic ones
  837. */
  838. bank->chip.request = omap_gpio_request;
  839. bank->chip.free = omap_gpio_free;
  840. bank->chip.direction_input = gpio_input;
  841. bank->chip.get = gpio_get;
  842. bank->chip.direction_output = gpio_output;
  843. bank->chip.set_debounce = gpio_debounce;
  844. bank->chip.set = gpio_set;
  845. bank->chip.to_irq = gpio_2irq;
  846. if (bank->is_mpuio) {
  847. bank->chip.label = "mpuio";
  848. if (bank->regs->wkup_en)
  849. bank->chip.dev = &omap_mpuio_device.dev;
  850. bank->chip.base = OMAP_MPUIO(0);
  851. } else {
  852. bank->chip.label = "gpio";
  853. bank->chip.base = gpio;
  854. gpio += bank->width;
  855. }
  856. bank->chip.ngpio = bank->width;
  857. gpiochip_add(&bank->chip);
  858. for (j = bank->irq_base; j < bank->irq_base + bank->width; j++) {
  859. irq_set_lockdep_class(j, &gpio_lock_class);
  860. irq_set_chip_data(j, bank);
  861. if (bank->is_mpuio) {
  862. omap_mpuio_alloc_gc(bank, j, bank->width);
  863. } else {
  864. irq_set_chip(j, &gpio_irq_chip);
  865. irq_set_handler(j, handle_simple_irq);
  866. set_irq_flags(j, IRQF_VALID);
  867. }
  868. }
  869. irq_set_chained_handler(bank->irq, gpio_irq_handler);
  870. irq_set_handler_data(bank->irq, bank);
  871. }
  872. static const struct of_device_id omap_gpio_match[];
  873. static int __devinit omap_gpio_probe(struct platform_device *pdev)
  874. {
  875. struct device *dev = &pdev->dev;
  876. struct device_node *node = dev->of_node;
  877. const struct of_device_id *match;
  878. struct omap_gpio_platform_data *pdata;
  879. struct resource *res;
  880. struct gpio_bank *bank;
  881. int ret = 0;
  882. match = of_match_device(of_match_ptr(omap_gpio_match), dev);
  883. pdata = match ? match->data : dev->platform_data;
  884. if (!pdata)
  885. return -EINVAL;
  886. bank = devm_kzalloc(&pdev->dev, sizeof(struct gpio_bank), GFP_KERNEL);
  887. if (!bank) {
  888. dev_err(dev, "Memory alloc failed\n");
  889. return -ENOMEM;
  890. }
  891. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  892. if (unlikely(!res)) {
  893. dev_err(dev, "Invalid IRQ resource\n");
  894. return -ENODEV;
  895. }
  896. bank->irq = res->start;
  897. bank->dev = dev;
  898. bank->dbck_flag = pdata->dbck_flag;
  899. bank->stride = pdata->bank_stride;
  900. bank->width = pdata->bank_width;
  901. bank->is_mpuio = pdata->is_mpuio;
  902. bank->non_wakeup_gpios = pdata->non_wakeup_gpios;
  903. bank->loses_context = pdata->loses_context;
  904. bank->get_context_loss_count = pdata->get_context_loss_count;
  905. bank->regs = pdata->regs;
  906. #ifdef CONFIG_OF_GPIO
  907. bank->chip.of_node = of_node_get(node);
  908. #endif
  909. bank->irq_base = irq_alloc_descs(-1, 0, bank->width, 0);
  910. if (bank->irq_base < 0) {
  911. dev_err(dev, "Couldn't allocate IRQ numbers\n");
  912. return -ENODEV;
  913. }
  914. bank->domain = irq_domain_add_legacy(node, bank->width, bank->irq_base,
  915. 0, &irq_domain_simple_ops, NULL);
  916. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  917. bank->set_dataout = _set_gpio_dataout_reg;
  918. else
  919. bank->set_dataout = _set_gpio_dataout_mask;
  920. spin_lock_init(&bank->lock);
  921. /* Static mapping, never released */
  922. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  923. if (unlikely(!res)) {
  924. dev_err(dev, "Invalid mem resource\n");
  925. return -ENODEV;
  926. }
  927. if (!devm_request_mem_region(dev, res->start, resource_size(res),
  928. pdev->name)) {
  929. dev_err(dev, "Region already claimed\n");
  930. return -EBUSY;
  931. }
  932. bank->base = devm_ioremap(dev, res->start, resource_size(res));
  933. if (!bank->base) {
  934. dev_err(dev, "Could not ioremap\n");
  935. return -ENOMEM;
  936. }
  937. platform_set_drvdata(pdev, bank);
  938. pm_runtime_enable(bank->dev);
  939. pm_runtime_irq_safe(bank->dev);
  940. pm_runtime_get_sync(bank->dev);
  941. if (bank->is_mpuio)
  942. mpuio_init(bank);
  943. omap_gpio_mod_init(bank);
  944. omap_gpio_chip_init(bank);
  945. omap_gpio_show_rev(bank);
  946. pm_runtime_put(bank->dev);
  947. list_add_tail(&bank->node, &omap_gpio_list);
  948. return ret;
  949. }
  950. #ifdef CONFIG_ARCH_OMAP2PLUS
  951. #if defined(CONFIG_PM_SLEEP)
  952. static int omap_gpio_suspend(struct device *dev)
  953. {
  954. struct platform_device *pdev = to_platform_device(dev);
  955. struct gpio_bank *bank = platform_get_drvdata(pdev);
  956. void __iomem *base = bank->base;
  957. void __iomem *wakeup_enable;
  958. unsigned long flags;
  959. if (!bank->mod_usage || !bank->loses_context)
  960. return 0;
  961. if (!bank->regs->wkup_en || !bank->context.wake_en)
  962. return 0;
  963. wakeup_enable = bank->base + bank->regs->wkup_en;
  964. spin_lock_irqsave(&bank->lock, flags);
  965. bank->saved_wakeup = __raw_readl(wakeup_enable);
  966. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  967. _gpio_rmw(base, bank->regs->wkup_en, bank->context.wake_en, 1);
  968. spin_unlock_irqrestore(&bank->lock, flags);
  969. return 0;
  970. }
  971. static int omap_gpio_resume(struct device *dev)
  972. {
  973. struct platform_device *pdev = to_platform_device(dev);
  974. struct gpio_bank *bank = platform_get_drvdata(pdev);
  975. void __iomem *base = bank->base;
  976. unsigned long flags;
  977. if (!bank->mod_usage || !bank->loses_context)
  978. return 0;
  979. if (!bank->regs->wkup_en || !bank->saved_wakeup)
  980. return 0;
  981. spin_lock_irqsave(&bank->lock, flags);
  982. _gpio_rmw(base, bank->regs->wkup_en, 0xffffffff, 0);
  983. _gpio_rmw(base, bank->regs->wkup_en, bank->saved_wakeup, 1);
  984. spin_unlock_irqrestore(&bank->lock, flags);
  985. return 0;
  986. }
  987. #endif /* CONFIG_PM_SLEEP */
  988. #if defined(CONFIG_PM_RUNTIME)
  989. static void omap_gpio_restore_context(struct gpio_bank *bank);
  990. static int omap_gpio_runtime_suspend(struct device *dev)
  991. {
  992. struct platform_device *pdev = to_platform_device(dev);
  993. struct gpio_bank *bank = platform_get_drvdata(pdev);
  994. u32 l1 = 0, l2 = 0;
  995. unsigned long flags;
  996. u32 wake_low, wake_hi;
  997. spin_lock_irqsave(&bank->lock, flags);
  998. /*
  999. * Only edges can generate a wakeup event to the PRCM.
  1000. *
  1001. * Therefore, ensure any wake-up capable GPIOs have
  1002. * edge-detection enabled before going idle to ensure a wakeup
  1003. * to the PRCM is generated on a GPIO transition. (c.f. 34xx
  1004. * NDA TRM 25.5.3.1)
  1005. *
  1006. * The normal values will be restored upon ->runtime_resume()
  1007. * by writing back the values saved in bank->context.
  1008. */
  1009. wake_low = bank->context.leveldetect0 & bank->context.wake_en;
  1010. if (wake_low)
  1011. __raw_writel(wake_low | bank->context.fallingdetect,
  1012. bank->base + bank->regs->fallingdetect);
  1013. wake_hi = bank->context.leveldetect1 & bank->context.wake_en;
  1014. if (wake_hi)
  1015. __raw_writel(wake_hi | bank->context.risingdetect,
  1016. bank->base + bank->regs->risingdetect);
  1017. if (bank->power_mode != OFF_MODE) {
  1018. bank->power_mode = 0;
  1019. goto update_gpio_context_count;
  1020. }
  1021. /*
  1022. * If going to OFF, remove triggering for all
  1023. * non-wakeup GPIOs. Otherwise spurious IRQs will be
  1024. * generated. See OMAP2420 Errata item 1.101.
  1025. */
  1026. bank->saved_datain = __raw_readl(bank->base +
  1027. bank->regs->datain);
  1028. l1 = bank->context.fallingdetect;
  1029. l2 = bank->context.risingdetect;
  1030. l1 &= ~bank->enabled_non_wakeup_gpios;
  1031. l2 &= ~bank->enabled_non_wakeup_gpios;
  1032. __raw_writel(l1, bank->base + bank->regs->fallingdetect);
  1033. __raw_writel(l2, bank->base + bank->regs->risingdetect);
  1034. bank->workaround_enabled = true;
  1035. update_gpio_context_count:
  1036. if (bank->get_context_loss_count)
  1037. bank->context_loss_count =
  1038. bank->get_context_loss_count(bank->dev);
  1039. _gpio_dbck_disable(bank);
  1040. spin_unlock_irqrestore(&bank->lock, flags);
  1041. return 0;
  1042. }
  1043. static int omap_gpio_runtime_resume(struct device *dev)
  1044. {
  1045. struct platform_device *pdev = to_platform_device(dev);
  1046. struct gpio_bank *bank = platform_get_drvdata(pdev);
  1047. int context_lost_cnt_after;
  1048. u32 l = 0, gen, gen0, gen1;
  1049. unsigned long flags;
  1050. spin_lock_irqsave(&bank->lock, flags);
  1051. _gpio_dbck_enable(bank);
  1052. /*
  1053. * In ->runtime_suspend(), level-triggered, wakeup-enabled
  1054. * GPIOs were set to edge trigger also in order to be able to
  1055. * generate a PRCM wakeup. Here we restore the
  1056. * pre-runtime_suspend() values for edge triggering.
  1057. */
  1058. __raw_writel(bank->context.fallingdetect,
  1059. bank->base + bank->regs->fallingdetect);
  1060. __raw_writel(bank->context.risingdetect,
  1061. bank->base + bank->regs->risingdetect);
  1062. if (!bank->workaround_enabled) {
  1063. spin_unlock_irqrestore(&bank->lock, flags);
  1064. return 0;
  1065. }
  1066. if (bank->get_context_loss_count) {
  1067. context_lost_cnt_after =
  1068. bank->get_context_loss_count(bank->dev);
  1069. if (context_lost_cnt_after != bank->context_loss_count ||
  1070. !context_lost_cnt_after) {
  1071. omap_gpio_restore_context(bank);
  1072. } else {
  1073. spin_unlock_irqrestore(&bank->lock, flags);
  1074. return 0;
  1075. }
  1076. }
  1077. __raw_writel(bank->context.fallingdetect,
  1078. bank->base + bank->regs->fallingdetect);
  1079. __raw_writel(bank->context.risingdetect,
  1080. bank->base + bank->regs->risingdetect);
  1081. l = __raw_readl(bank->base + bank->regs->datain);
  1082. /*
  1083. * Check if any of the non-wakeup interrupt GPIOs have changed
  1084. * state. If so, generate an IRQ by software. This is
  1085. * horribly racy, but it's the best we can do to work around
  1086. * this silicon bug.
  1087. */
  1088. l ^= bank->saved_datain;
  1089. l &= bank->enabled_non_wakeup_gpios;
  1090. /*
  1091. * No need to generate IRQs for the rising edge for gpio IRQs
  1092. * configured with falling edge only; and vice versa.
  1093. */
  1094. gen0 = l & bank->context.fallingdetect;
  1095. gen0 &= bank->saved_datain;
  1096. gen1 = l & bank->context.risingdetect;
  1097. gen1 &= ~(bank->saved_datain);
  1098. /* FIXME: Consider GPIO IRQs with level detections properly! */
  1099. gen = l & (~(bank->context.fallingdetect) &
  1100. ~(bank->context.risingdetect));
  1101. /* Consider all GPIO IRQs needed to be updated */
  1102. gen |= gen0 | gen1;
  1103. if (gen) {
  1104. u32 old0, old1;
  1105. old0 = __raw_readl(bank->base + bank->regs->leveldetect0);
  1106. old1 = __raw_readl(bank->base + bank->regs->leveldetect1);
  1107. if (cpu_is_omap24xx() || cpu_is_omap34xx()) {
  1108. __raw_writel(old0 | gen, bank->base +
  1109. bank->regs->leveldetect0);
  1110. __raw_writel(old1 | gen, bank->base +
  1111. bank->regs->leveldetect1);
  1112. }
  1113. if (cpu_is_omap44xx()) {
  1114. __raw_writel(old0 | l, bank->base +
  1115. bank->regs->leveldetect0);
  1116. __raw_writel(old1 | l, bank->base +
  1117. bank->regs->leveldetect1);
  1118. }
  1119. __raw_writel(old0, bank->base + bank->regs->leveldetect0);
  1120. __raw_writel(old1, bank->base + bank->regs->leveldetect1);
  1121. }
  1122. bank->workaround_enabled = false;
  1123. spin_unlock_irqrestore(&bank->lock, flags);
  1124. return 0;
  1125. }
  1126. #endif /* CONFIG_PM_RUNTIME */
  1127. void omap2_gpio_prepare_for_idle(int pwr_mode)
  1128. {
  1129. struct gpio_bank *bank;
  1130. list_for_each_entry(bank, &omap_gpio_list, node) {
  1131. if (!bank->mod_usage || !bank->loses_context)
  1132. continue;
  1133. bank->power_mode = pwr_mode;
  1134. pm_runtime_put_sync_suspend(bank->dev);
  1135. }
  1136. }
  1137. void omap2_gpio_resume_after_idle(void)
  1138. {
  1139. struct gpio_bank *bank;
  1140. list_for_each_entry(bank, &omap_gpio_list, node) {
  1141. if (!bank->mod_usage || !bank->loses_context)
  1142. continue;
  1143. pm_runtime_get_sync(bank->dev);
  1144. }
  1145. }
  1146. #if defined(CONFIG_PM_RUNTIME)
  1147. static void omap_gpio_restore_context(struct gpio_bank *bank)
  1148. {
  1149. __raw_writel(bank->context.wake_en,
  1150. bank->base + bank->regs->wkup_en);
  1151. __raw_writel(bank->context.ctrl, bank->base + bank->regs->ctrl);
  1152. __raw_writel(bank->context.leveldetect0,
  1153. bank->base + bank->regs->leveldetect0);
  1154. __raw_writel(bank->context.leveldetect1,
  1155. bank->base + bank->regs->leveldetect1);
  1156. __raw_writel(bank->context.risingdetect,
  1157. bank->base + bank->regs->risingdetect);
  1158. __raw_writel(bank->context.fallingdetect,
  1159. bank->base + bank->regs->fallingdetect);
  1160. if (bank->regs->set_dataout && bank->regs->clr_dataout)
  1161. __raw_writel(bank->context.dataout,
  1162. bank->base + bank->regs->set_dataout);
  1163. else
  1164. __raw_writel(bank->context.dataout,
  1165. bank->base + bank->regs->dataout);
  1166. __raw_writel(bank->context.oe, bank->base + bank->regs->direction);
  1167. if (bank->dbck_enable_mask) {
  1168. __raw_writel(bank->context.debounce, bank->base +
  1169. bank->regs->debounce);
  1170. __raw_writel(bank->context.debounce_en,
  1171. bank->base + bank->regs->debounce_en);
  1172. }
  1173. __raw_writel(bank->context.irqenable1,
  1174. bank->base + bank->regs->irqenable);
  1175. __raw_writel(bank->context.irqenable2,
  1176. bank->base + bank->regs->irqenable2);
  1177. }
  1178. #endif /* CONFIG_PM_RUNTIME */
  1179. #else
  1180. #define omap_gpio_suspend NULL
  1181. #define omap_gpio_resume NULL
  1182. #define omap_gpio_runtime_suspend NULL
  1183. #define omap_gpio_runtime_resume NULL
  1184. #endif
  1185. static const struct dev_pm_ops gpio_pm_ops = {
  1186. SET_SYSTEM_SLEEP_PM_OPS(omap_gpio_suspend, omap_gpio_resume)
  1187. SET_RUNTIME_PM_OPS(omap_gpio_runtime_suspend, omap_gpio_runtime_resume,
  1188. NULL)
  1189. };
  1190. #if defined(CONFIG_OF)
  1191. static struct omap_gpio_reg_offs omap2_gpio_regs = {
  1192. .revision = OMAP24XX_GPIO_REVISION,
  1193. .direction = OMAP24XX_GPIO_OE,
  1194. .datain = OMAP24XX_GPIO_DATAIN,
  1195. .dataout = OMAP24XX_GPIO_DATAOUT,
  1196. .set_dataout = OMAP24XX_GPIO_SETDATAOUT,
  1197. .clr_dataout = OMAP24XX_GPIO_CLEARDATAOUT,
  1198. .irqstatus = OMAP24XX_GPIO_IRQSTATUS1,
  1199. .irqstatus2 = OMAP24XX_GPIO_IRQSTATUS2,
  1200. .irqenable = OMAP24XX_GPIO_IRQENABLE1,
  1201. .irqenable2 = OMAP24XX_GPIO_IRQENABLE2,
  1202. .set_irqenable = OMAP24XX_GPIO_SETIRQENABLE1,
  1203. .clr_irqenable = OMAP24XX_GPIO_CLEARIRQENABLE1,
  1204. .debounce = OMAP24XX_GPIO_DEBOUNCE_VAL,
  1205. .debounce_en = OMAP24XX_GPIO_DEBOUNCE_EN,
  1206. .ctrl = OMAP24XX_GPIO_CTRL,
  1207. .wkup_en = OMAP24XX_GPIO_WAKE_EN,
  1208. .leveldetect0 = OMAP24XX_GPIO_LEVELDETECT0,
  1209. .leveldetect1 = OMAP24XX_GPIO_LEVELDETECT1,
  1210. .risingdetect = OMAP24XX_GPIO_RISINGDETECT,
  1211. .fallingdetect = OMAP24XX_GPIO_FALLINGDETECT,
  1212. };
  1213. static struct omap_gpio_reg_offs omap4_gpio_regs = {
  1214. .revision = OMAP4_GPIO_REVISION,
  1215. .direction = OMAP4_GPIO_OE,
  1216. .datain = OMAP4_GPIO_DATAIN,
  1217. .dataout = OMAP4_GPIO_DATAOUT,
  1218. .set_dataout = OMAP4_GPIO_SETDATAOUT,
  1219. .clr_dataout = OMAP4_GPIO_CLEARDATAOUT,
  1220. .irqstatus = OMAP4_GPIO_IRQSTATUS0,
  1221. .irqstatus2 = OMAP4_GPIO_IRQSTATUS1,
  1222. .irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1223. .irqenable2 = OMAP4_GPIO_IRQSTATUSSET1,
  1224. .set_irqenable = OMAP4_GPIO_IRQSTATUSSET0,
  1225. .clr_irqenable = OMAP4_GPIO_IRQSTATUSCLR0,
  1226. .debounce = OMAP4_GPIO_DEBOUNCINGTIME,
  1227. .debounce_en = OMAP4_GPIO_DEBOUNCENABLE,
  1228. .ctrl = OMAP4_GPIO_CTRL,
  1229. .wkup_en = OMAP4_GPIO_IRQWAKEN0,
  1230. .leveldetect0 = OMAP4_GPIO_LEVELDETECT0,
  1231. .leveldetect1 = OMAP4_GPIO_LEVELDETECT1,
  1232. .risingdetect = OMAP4_GPIO_RISINGDETECT,
  1233. .fallingdetect = OMAP4_GPIO_FALLINGDETECT,
  1234. };
  1235. static struct omap_gpio_platform_data omap2_pdata = {
  1236. .regs = &omap2_gpio_regs,
  1237. .bank_width = 32,
  1238. .dbck_flag = false,
  1239. };
  1240. static struct omap_gpio_platform_data omap3_pdata = {
  1241. .regs = &omap2_gpio_regs,
  1242. .bank_width = 32,
  1243. .dbck_flag = true,
  1244. };
  1245. static struct omap_gpio_platform_data omap4_pdata = {
  1246. .regs = &omap4_gpio_regs,
  1247. .bank_width = 32,
  1248. .dbck_flag = true,
  1249. };
  1250. static const struct of_device_id omap_gpio_match[] = {
  1251. {
  1252. .compatible = "ti,omap4-gpio",
  1253. .data = &omap4_pdata,
  1254. },
  1255. {
  1256. .compatible = "ti,omap3-gpio",
  1257. .data = &omap3_pdata,
  1258. },
  1259. {
  1260. .compatible = "ti,omap2-gpio",
  1261. .data = &omap2_pdata,
  1262. },
  1263. { },
  1264. };
  1265. MODULE_DEVICE_TABLE(of, omap_gpio_match);
  1266. #endif
  1267. static struct platform_driver omap_gpio_driver = {
  1268. .probe = omap_gpio_probe,
  1269. .driver = {
  1270. .name = "omap_gpio",
  1271. .pm = &gpio_pm_ops,
  1272. .of_match_table = of_match_ptr(omap_gpio_match),
  1273. },
  1274. };
  1275. /*
  1276. * gpio driver register needs to be done before
  1277. * machine_init functions access gpio APIs.
  1278. * Hence omap_gpio_drv_reg() is a postcore_initcall.
  1279. */
  1280. static int __init omap_gpio_drv_reg(void)
  1281. {
  1282. return platform_driver_register(&omap_gpio_driver);
  1283. }
  1284. postcore_initcall(omap_gpio_drv_reg);