tg3.c 437 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867168681686916870168711687216873168741687516876168771687816879168801688116882168831688416885168861688716888168891689016891168921689316894168951689616897168981689916900169011690216903169041690516906169071690816909169101691116912169131691416915169161691716918169191692016921169221692316924169251692616927169281692916930169311693216933169341693516936169371693816939
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2012 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <linux/hwmon.h>
  46. #include <linux/hwmon-sysfs.h>
  47. #include <net/checksum.h>
  48. #include <net/ip.h>
  49. #include <linux/io.h>
  50. #include <asm/byteorder.h>
  51. #include <linux/uaccess.h>
  52. #include <uapi/linux/net_tstamp.h>
  53. #include <linux/ptp_clock_kernel.h>
  54. #ifdef CONFIG_SPARC
  55. #include <asm/idprom.h>
  56. #include <asm/prom.h>
  57. #endif
  58. #define BAR_0 0
  59. #define BAR_2 2
  60. #include "tg3.h"
  61. /* Functions & macros to verify TG3_FLAGS types */
  62. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  63. {
  64. return test_bit(flag, bits);
  65. }
  66. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  67. {
  68. set_bit(flag, bits);
  69. }
  70. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  71. {
  72. clear_bit(flag, bits);
  73. }
  74. #define tg3_flag(tp, flag) \
  75. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  76. #define tg3_flag_set(tp, flag) \
  77. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  78. #define tg3_flag_clear(tp, flag) \
  79. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  80. #define DRV_MODULE_NAME "tg3"
  81. #define TG3_MAJ_NUM 3
  82. #define TG3_MIN_NUM 127
  83. #define DRV_MODULE_VERSION \
  84. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  85. #define DRV_MODULE_RELDATE "November 14, 2012"
  86. #define RESET_KIND_SHUTDOWN 0
  87. #define RESET_KIND_INIT 1
  88. #define RESET_KIND_SUSPEND 2
  89. #define TG3_DEF_RX_MODE 0
  90. #define TG3_DEF_TX_MODE 0
  91. #define TG3_DEF_MSG_ENABLE \
  92. (NETIF_MSG_DRV | \
  93. NETIF_MSG_PROBE | \
  94. NETIF_MSG_LINK | \
  95. NETIF_MSG_TIMER | \
  96. NETIF_MSG_IFDOWN | \
  97. NETIF_MSG_IFUP | \
  98. NETIF_MSG_RX_ERR | \
  99. NETIF_MSG_TX_ERR)
  100. #define TG3_GRC_LCLCTL_PWRSW_DELAY 100
  101. /* length of time before we decide the hardware is borked,
  102. * and dev->tx_timeout() should be called to fix the problem
  103. */
  104. #define TG3_TX_TIMEOUT (5 * HZ)
  105. /* hardware minimum and maximum for a single frame's data payload */
  106. #define TG3_MIN_MTU 60
  107. #define TG3_MAX_MTU(tp) \
  108. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  109. /* These numbers seem to be hard coded in the NIC firmware somehow.
  110. * You can't change the ring sizes, but you can change where you place
  111. * them in the NIC onboard memory.
  112. */
  113. #define TG3_RX_STD_RING_SIZE(tp) \
  114. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  115. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  116. #define TG3_DEF_RX_RING_PENDING 200
  117. #define TG3_RX_JMB_RING_SIZE(tp) \
  118. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  119. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  120. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  121. /* Do not place this n-ring entries value into the tp struct itself,
  122. * we really want to expose these constants to GCC so that modulo et
  123. * al. operations are done with shifts and masks instead of with
  124. * hw multiply/modulo instructions. Another solution would be to
  125. * replace things like '% foo' with '& (foo - 1)'.
  126. */
  127. #define TG3_TX_RING_SIZE 512
  128. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  129. #define TG3_RX_STD_RING_BYTES(tp) \
  130. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  131. #define TG3_RX_JMB_RING_BYTES(tp) \
  132. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  133. #define TG3_RX_RCB_RING_BYTES(tp) \
  134. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  135. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  136. TG3_TX_RING_SIZE)
  137. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  138. #define TG3_DMA_BYTE_ENAB 64
  139. #define TG3_RX_STD_DMA_SZ 1536
  140. #define TG3_RX_JMB_DMA_SZ 9046
  141. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  142. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  143. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  144. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  145. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  146. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  147. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  148. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  149. * that are at least dword aligned when used in PCIX mode. The driver
  150. * works around this bug by double copying the packet. This workaround
  151. * is built into the normal double copy length check for efficiency.
  152. *
  153. * However, the double copy is only necessary on those architectures
  154. * where unaligned memory accesses are inefficient. For those architectures
  155. * where unaligned memory accesses incur little penalty, we can reintegrate
  156. * the 5701 in the normal rx path. Doing so saves a device structure
  157. * dereference by hardcoding the double copy threshold in place.
  158. */
  159. #define TG3_RX_COPY_THRESHOLD 256
  160. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  161. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  162. #else
  163. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  164. #endif
  165. #if (NET_IP_ALIGN != 0)
  166. #define TG3_RX_OFFSET(tp) ((tp)->rx_offset)
  167. #else
  168. #define TG3_RX_OFFSET(tp) (NET_SKB_PAD)
  169. #endif
  170. /* minimum number of free TX descriptors required to wake up TX process */
  171. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  172. #define TG3_TX_BD_DMA_MAX_2K 2048
  173. #define TG3_TX_BD_DMA_MAX_4K 4096
  174. #define TG3_RAW_IP_ALIGN 2
  175. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  176. #define TG3_FW_UPDATE_FREQ_SEC (TG3_FW_UPDATE_TIMEOUT_SEC / 2)
  177. #define FIRMWARE_TG3 "tigon/tg3.bin"
  178. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  179. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  180. static char version[] =
  181. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  182. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  183. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  184. MODULE_LICENSE("GPL");
  185. MODULE_VERSION(DRV_MODULE_VERSION);
  186. MODULE_FIRMWARE(FIRMWARE_TG3);
  187. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  188. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  189. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  190. module_param(tg3_debug, int, 0);
  191. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  192. #define TG3_DRV_DATA_FLAG_10_100_ONLY 0x0001
  193. #define TG3_DRV_DATA_FLAG_5705_10_100 0x0002
  194. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901),
  214. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  215. TG3_DRV_DATA_FLAG_5705_10_100},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2),
  217. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  218. TG3_DRV_DATA_FLAG_5705_10_100},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F),
  221. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY |
  222. TG3_DRV_DATA_FLAG_5705_10_100},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F),
  228. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F),
  234. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  242. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5787M,
  243. PCI_VENDOR_ID_LENOVO,
  244. TG3PCI_SUBDEVICE_ID_LENOVO_5787M),
  245. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F),
  248. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  260. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  261. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  262. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  263. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  264. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  265. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  266. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  267. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  268. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_A),
  269. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  270. {PCI_DEVICE_SUB(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780,
  271. PCI_VENDOR_ID_AI, TG3PCI_SUBDEVICE_ID_ACER_57780_B),
  272. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  273. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  274. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  275. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790),
  276. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  277. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  278. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  279. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717_C)},
  280. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  281. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  282. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  283. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  284. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  285. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791),
  286. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  287. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795),
  288. .driver_data = TG3_DRV_DATA_FLAG_10_100_ONLY},
  289. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  290. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  291. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57762)},
  292. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  293. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  294. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  295. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  296. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  297. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  298. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  299. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  300. {}
  301. };
  302. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  303. static const struct {
  304. const char string[ETH_GSTRING_LEN];
  305. } ethtool_stats_keys[] = {
  306. { "rx_octets" },
  307. { "rx_fragments" },
  308. { "rx_ucast_packets" },
  309. { "rx_mcast_packets" },
  310. { "rx_bcast_packets" },
  311. { "rx_fcs_errors" },
  312. { "rx_align_errors" },
  313. { "rx_xon_pause_rcvd" },
  314. { "rx_xoff_pause_rcvd" },
  315. { "rx_mac_ctrl_rcvd" },
  316. { "rx_xoff_entered" },
  317. { "rx_frame_too_long_errors" },
  318. { "rx_jabbers" },
  319. { "rx_undersize_packets" },
  320. { "rx_in_length_errors" },
  321. { "rx_out_length_errors" },
  322. { "rx_64_or_less_octet_packets" },
  323. { "rx_65_to_127_octet_packets" },
  324. { "rx_128_to_255_octet_packets" },
  325. { "rx_256_to_511_octet_packets" },
  326. { "rx_512_to_1023_octet_packets" },
  327. { "rx_1024_to_1522_octet_packets" },
  328. { "rx_1523_to_2047_octet_packets" },
  329. { "rx_2048_to_4095_octet_packets" },
  330. { "rx_4096_to_8191_octet_packets" },
  331. { "rx_8192_to_9022_octet_packets" },
  332. { "tx_octets" },
  333. { "tx_collisions" },
  334. { "tx_xon_sent" },
  335. { "tx_xoff_sent" },
  336. { "tx_flow_control" },
  337. { "tx_mac_errors" },
  338. { "tx_single_collisions" },
  339. { "tx_mult_collisions" },
  340. { "tx_deferred" },
  341. { "tx_excessive_collisions" },
  342. { "tx_late_collisions" },
  343. { "tx_collide_2times" },
  344. { "tx_collide_3times" },
  345. { "tx_collide_4times" },
  346. { "tx_collide_5times" },
  347. { "tx_collide_6times" },
  348. { "tx_collide_7times" },
  349. { "tx_collide_8times" },
  350. { "tx_collide_9times" },
  351. { "tx_collide_10times" },
  352. { "tx_collide_11times" },
  353. { "tx_collide_12times" },
  354. { "tx_collide_13times" },
  355. { "tx_collide_14times" },
  356. { "tx_collide_15times" },
  357. { "tx_ucast_packets" },
  358. { "tx_mcast_packets" },
  359. { "tx_bcast_packets" },
  360. { "tx_carrier_sense_errors" },
  361. { "tx_discards" },
  362. { "tx_errors" },
  363. { "dma_writeq_full" },
  364. { "dma_write_prioq_full" },
  365. { "rxbds_empty" },
  366. { "rx_discards" },
  367. { "rx_errors" },
  368. { "rx_threshold_hit" },
  369. { "dma_readq_full" },
  370. { "dma_read_prioq_full" },
  371. { "tx_comp_queue_full" },
  372. { "ring_set_send_prod_index" },
  373. { "ring_status_update" },
  374. { "nic_irqs" },
  375. { "nic_avoided_irqs" },
  376. { "nic_tx_threshold_hit" },
  377. { "mbuf_lwm_thresh_hit" },
  378. };
  379. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  380. #define TG3_NVRAM_TEST 0
  381. #define TG3_LINK_TEST 1
  382. #define TG3_REGISTER_TEST 2
  383. #define TG3_MEMORY_TEST 3
  384. #define TG3_MAC_LOOPB_TEST 4
  385. #define TG3_PHY_LOOPB_TEST 5
  386. #define TG3_EXT_LOOPB_TEST 6
  387. #define TG3_INTERRUPT_TEST 7
  388. static const struct {
  389. const char string[ETH_GSTRING_LEN];
  390. } ethtool_test_keys[] = {
  391. [TG3_NVRAM_TEST] = { "nvram test (online) " },
  392. [TG3_LINK_TEST] = { "link test (online) " },
  393. [TG3_REGISTER_TEST] = { "register test (offline)" },
  394. [TG3_MEMORY_TEST] = { "memory test (offline)" },
  395. [TG3_MAC_LOOPB_TEST] = { "mac loopback test (offline)" },
  396. [TG3_PHY_LOOPB_TEST] = { "phy loopback test (offline)" },
  397. [TG3_EXT_LOOPB_TEST] = { "ext loopback test (offline)" },
  398. [TG3_INTERRUPT_TEST] = { "interrupt test (offline)" },
  399. };
  400. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  401. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  402. {
  403. writel(val, tp->regs + off);
  404. }
  405. static u32 tg3_read32(struct tg3 *tp, u32 off)
  406. {
  407. return readl(tp->regs + off);
  408. }
  409. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  410. {
  411. writel(val, tp->aperegs + off);
  412. }
  413. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  414. {
  415. return readl(tp->aperegs + off);
  416. }
  417. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. spin_lock_irqsave(&tp->indirect_lock, flags);
  421. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  423. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  424. }
  425. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  426. {
  427. writel(val, tp->regs + off);
  428. readl(tp->regs + off);
  429. }
  430. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  431. {
  432. unsigned long flags;
  433. u32 val;
  434. spin_lock_irqsave(&tp->indirect_lock, flags);
  435. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  436. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  437. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  438. return val;
  439. }
  440. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  441. {
  442. unsigned long flags;
  443. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  444. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  445. TG3_64BIT_REG_LOW, val);
  446. return;
  447. }
  448. if (off == TG3_RX_STD_PROD_IDX_REG) {
  449. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  450. TG3_64BIT_REG_LOW, val);
  451. return;
  452. }
  453. spin_lock_irqsave(&tp->indirect_lock, flags);
  454. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  455. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  456. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  457. /* In indirect mode when disabling interrupts, we also need
  458. * to clear the interrupt bit in the GRC local ctrl register.
  459. */
  460. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  461. (val == 0x1)) {
  462. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  463. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  464. }
  465. }
  466. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  467. {
  468. unsigned long flags;
  469. u32 val;
  470. spin_lock_irqsave(&tp->indirect_lock, flags);
  471. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  472. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  473. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  474. return val;
  475. }
  476. /* usec_wait specifies the wait time in usec when writing to certain registers
  477. * where it is unsafe to read back the register without some delay.
  478. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  479. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  480. */
  481. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  482. {
  483. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  484. /* Non-posted methods */
  485. tp->write32(tp, off, val);
  486. else {
  487. /* Posted method */
  488. tg3_write32(tp, off, val);
  489. if (usec_wait)
  490. udelay(usec_wait);
  491. tp->read32(tp, off);
  492. }
  493. /* Wait again after the read for the posted method to guarantee that
  494. * the wait time is met.
  495. */
  496. if (usec_wait)
  497. udelay(usec_wait);
  498. }
  499. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  500. {
  501. tp->write32_mbox(tp, off, val);
  502. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  503. tp->read32_mbox(tp, off);
  504. }
  505. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  506. {
  507. void __iomem *mbox = tp->regs + off;
  508. writel(val, mbox);
  509. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  510. writel(val, mbox);
  511. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  512. readl(mbox);
  513. }
  514. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  515. {
  516. return readl(tp->regs + off + GRCMBOX_BASE);
  517. }
  518. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  519. {
  520. writel(val, tp->regs + off + GRCMBOX_BASE);
  521. }
  522. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  523. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  524. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  525. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  526. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  527. #define tw32(reg, val) tp->write32(tp, reg, val)
  528. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  529. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  530. #define tr32(reg) tp->read32(tp, reg)
  531. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  532. {
  533. unsigned long flags;
  534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  535. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  536. return;
  537. spin_lock_irqsave(&tp->indirect_lock, flags);
  538. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  539. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  540. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  541. /* Always leave this as zero. */
  542. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  543. } else {
  544. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  545. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  546. /* Always leave this as zero. */
  547. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  548. }
  549. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  550. }
  551. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  552. {
  553. unsigned long flags;
  554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  555. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  556. *val = 0;
  557. return;
  558. }
  559. spin_lock_irqsave(&tp->indirect_lock, flags);
  560. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  561. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  562. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  563. /* Always leave this as zero. */
  564. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  565. } else {
  566. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  567. *val = tr32(TG3PCI_MEM_WIN_DATA);
  568. /* Always leave this as zero. */
  569. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  570. }
  571. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  572. }
  573. static void tg3_ape_lock_init(struct tg3 *tp)
  574. {
  575. int i;
  576. u32 regbase, bit;
  577. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  578. regbase = TG3_APE_LOCK_GRANT;
  579. else
  580. regbase = TG3_APE_PER_LOCK_GRANT;
  581. /* Make sure the driver hasn't any stale locks. */
  582. for (i = TG3_APE_LOCK_PHY0; i <= TG3_APE_LOCK_GPIO; i++) {
  583. switch (i) {
  584. case TG3_APE_LOCK_PHY0:
  585. case TG3_APE_LOCK_PHY1:
  586. case TG3_APE_LOCK_PHY2:
  587. case TG3_APE_LOCK_PHY3:
  588. bit = APE_LOCK_GRANT_DRIVER;
  589. break;
  590. default:
  591. if (!tp->pci_fn)
  592. bit = APE_LOCK_GRANT_DRIVER;
  593. else
  594. bit = 1 << tp->pci_fn;
  595. }
  596. tg3_ape_write32(tp, regbase + 4 * i, bit);
  597. }
  598. }
  599. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  600. {
  601. int i, off;
  602. int ret = 0;
  603. u32 status, req, gnt, bit;
  604. if (!tg3_flag(tp, ENABLE_APE))
  605. return 0;
  606. switch (locknum) {
  607. case TG3_APE_LOCK_GPIO:
  608. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  609. return 0;
  610. case TG3_APE_LOCK_GRC:
  611. case TG3_APE_LOCK_MEM:
  612. if (!tp->pci_fn)
  613. bit = APE_LOCK_REQ_DRIVER;
  614. else
  615. bit = 1 << tp->pci_fn;
  616. break;
  617. case TG3_APE_LOCK_PHY0:
  618. case TG3_APE_LOCK_PHY1:
  619. case TG3_APE_LOCK_PHY2:
  620. case TG3_APE_LOCK_PHY3:
  621. bit = APE_LOCK_REQ_DRIVER;
  622. break;
  623. default:
  624. return -EINVAL;
  625. }
  626. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  627. req = TG3_APE_LOCK_REQ;
  628. gnt = TG3_APE_LOCK_GRANT;
  629. } else {
  630. req = TG3_APE_PER_LOCK_REQ;
  631. gnt = TG3_APE_PER_LOCK_GRANT;
  632. }
  633. off = 4 * locknum;
  634. tg3_ape_write32(tp, req + off, bit);
  635. /* Wait for up to 1 millisecond to acquire lock. */
  636. for (i = 0; i < 100; i++) {
  637. status = tg3_ape_read32(tp, gnt + off);
  638. if (status == bit)
  639. break;
  640. udelay(10);
  641. }
  642. if (status != bit) {
  643. /* Revoke the lock request. */
  644. tg3_ape_write32(tp, gnt + off, bit);
  645. ret = -EBUSY;
  646. }
  647. return ret;
  648. }
  649. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  650. {
  651. u32 gnt, bit;
  652. if (!tg3_flag(tp, ENABLE_APE))
  653. return;
  654. switch (locknum) {
  655. case TG3_APE_LOCK_GPIO:
  656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  657. return;
  658. case TG3_APE_LOCK_GRC:
  659. case TG3_APE_LOCK_MEM:
  660. if (!tp->pci_fn)
  661. bit = APE_LOCK_GRANT_DRIVER;
  662. else
  663. bit = 1 << tp->pci_fn;
  664. break;
  665. case TG3_APE_LOCK_PHY0:
  666. case TG3_APE_LOCK_PHY1:
  667. case TG3_APE_LOCK_PHY2:
  668. case TG3_APE_LOCK_PHY3:
  669. bit = APE_LOCK_GRANT_DRIVER;
  670. break;
  671. default:
  672. return;
  673. }
  674. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  675. gnt = TG3_APE_LOCK_GRANT;
  676. else
  677. gnt = TG3_APE_PER_LOCK_GRANT;
  678. tg3_ape_write32(tp, gnt + 4 * locknum, bit);
  679. }
  680. static int tg3_ape_event_lock(struct tg3 *tp, u32 timeout_us)
  681. {
  682. u32 apedata;
  683. while (timeout_us) {
  684. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  685. return -EBUSY;
  686. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  687. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  688. break;
  689. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  690. udelay(10);
  691. timeout_us -= (timeout_us > 10) ? 10 : timeout_us;
  692. }
  693. return timeout_us ? 0 : -EBUSY;
  694. }
  695. static int tg3_ape_wait_for_event(struct tg3 *tp, u32 timeout_us)
  696. {
  697. u32 i, apedata;
  698. for (i = 0; i < timeout_us / 10; i++) {
  699. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  700. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  701. break;
  702. udelay(10);
  703. }
  704. return i == timeout_us / 10;
  705. }
  706. static int tg3_ape_scratchpad_read(struct tg3 *tp, u32 *data, u32 base_off,
  707. u32 len)
  708. {
  709. int err;
  710. u32 i, bufoff, msgoff, maxlen, apedata;
  711. if (!tg3_flag(tp, APE_HAS_NCSI))
  712. return 0;
  713. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  714. if (apedata != APE_SEG_SIG_MAGIC)
  715. return -ENODEV;
  716. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  717. if (!(apedata & APE_FW_STATUS_READY))
  718. return -EAGAIN;
  719. bufoff = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_OFF) +
  720. TG3_APE_SHMEM_BASE;
  721. msgoff = bufoff + 2 * sizeof(u32);
  722. maxlen = tg3_ape_read32(tp, TG3_APE_SEG_MSG_BUF_LEN);
  723. while (len) {
  724. u32 length;
  725. /* Cap xfer sizes to scratchpad limits. */
  726. length = (len > maxlen) ? maxlen : len;
  727. len -= length;
  728. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  729. if (!(apedata & APE_FW_STATUS_READY))
  730. return -EAGAIN;
  731. /* Wait for up to 1 msec for APE to service previous event. */
  732. err = tg3_ape_event_lock(tp, 1000);
  733. if (err)
  734. return err;
  735. apedata = APE_EVENT_STATUS_DRIVER_EVNT |
  736. APE_EVENT_STATUS_SCRTCHPD_READ |
  737. APE_EVENT_STATUS_EVENT_PENDING;
  738. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS, apedata);
  739. tg3_ape_write32(tp, bufoff, base_off);
  740. tg3_ape_write32(tp, bufoff + sizeof(u32), length);
  741. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  742. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  743. base_off += length;
  744. if (tg3_ape_wait_for_event(tp, 30000))
  745. return -EAGAIN;
  746. for (i = 0; length; i += 4, length -= 4) {
  747. u32 val = tg3_ape_read32(tp, msgoff + i);
  748. memcpy(data, &val, sizeof(u32));
  749. data++;
  750. }
  751. }
  752. return 0;
  753. }
  754. static int tg3_ape_send_event(struct tg3 *tp, u32 event)
  755. {
  756. int err;
  757. u32 apedata;
  758. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  759. if (apedata != APE_SEG_SIG_MAGIC)
  760. return -EAGAIN;
  761. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  762. if (!(apedata & APE_FW_STATUS_READY))
  763. return -EAGAIN;
  764. /* Wait for up to 1 millisecond for APE to service previous event. */
  765. err = tg3_ape_event_lock(tp, 1000);
  766. if (err)
  767. return err;
  768. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  769. event | APE_EVENT_STATUS_EVENT_PENDING);
  770. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  771. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  772. return 0;
  773. }
  774. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  775. {
  776. u32 event;
  777. u32 apedata;
  778. if (!tg3_flag(tp, ENABLE_APE))
  779. return;
  780. switch (kind) {
  781. case RESET_KIND_INIT:
  782. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  783. APE_HOST_SEG_SIG_MAGIC);
  784. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  785. APE_HOST_SEG_LEN_MAGIC);
  786. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  787. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  788. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  789. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  790. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  791. APE_HOST_BEHAV_NO_PHYLOCK);
  792. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  793. TG3_APE_HOST_DRVR_STATE_START);
  794. event = APE_EVENT_STATUS_STATE_START;
  795. break;
  796. case RESET_KIND_SHUTDOWN:
  797. /* With the interface we are currently using,
  798. * APE does not track driver state. Wiping
  799. * out the HOST SEGMENT SIGNATURE forces
  800. * the APE to assume OS absent status.
  801. */
  802. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  803. if (device_may_wakeup(&tp->pdev->dev) &&
  804. tg3_flag(tp, WOL_ENABLE)) {
  805. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  806. TG3_APE_HOST_WOL_SPEED_AUTO);
  807. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  808. } else
  809. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  810. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  811. event = APE_EVENT_STATUS_STATE_UNLOAD;
  812. break;
  813. case RESET_KIND_SUSPEND:
  814. event = APE_EVENT_STATUS_STATE_SUSPEND;
  815. break;
  816. default:
  817. return;
  818. }
  819. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  820. tg3_ape_send_event(tp, event);
  821. }
  822. static void tg3_disable_ints(struct tg3 *tp)
  823. {
  824. int i;
  825. tw32(TG3PCI_MISC_HOST_CTRL,
  826. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  827. for (i = 0; i < tp->irq_max; i++)
  828. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  829. }
  830. static void tg3_enable_ints(struct tg3 *tp)
  831. {
  832. int i;
  833. tp->irq_sync = 0;
  834. wmb();
  835. tw32(TG3PCI_MISC_HOST_CTRL,
  836. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  837. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  838. for (i = 0; i < tp->irq_cnt; i++) {
  839. struct tg3_napi *tnapi = &tp->napi[i];
  840. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  841. if (tg3_flag(tp, 1SHOT_MSI))
  842. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  843. tp->coal_now |= tnapi->coal_now;
  844. }
  845. /* Force an initial interrupt */
  846. if (!tg3_flag(tp, TAGGED_STATUS) &&
  847. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  848. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  849. else
  850. tw32(HOSTCC_MODE, tp->coal_now);
  851. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  852. }
  853. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  854. {
  855. struct tg3 *tp = tnapi->tp;
  856. struct tg3_hw_status *sblk = tnapi->hw_status;
  857. unsigned int work_exists = 0;
  858. /* check for phy events */
  859. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  860. if (sblk->status & SD_STATUS_LINK_CHG)
  861. work_exists = 1;
  862. }
  863. /* check for TX work to do */
  864. if (sblk->idx[0].tx_consumer != tnapi->tx_cons)
  865. work_exists = 1;
  866. /* check for RX work to do */
  867. if (tnapi->rx_rcb_prod_idx &&
  868. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  869. work_exists = 1;
  870. return work_exists;
  871. }
  872. /* tg3_int_reenable
  873. * similar to tg3_enable_ints, but it accurately determines whether there
  874. * is new work pending and can return without flushing the PIO write
  875. * which reenables interrupts
  876. */
  877. static void tg3_int_reenable(struct tg3_napi *tnapi)
  878. {
  879. struct tg3 *tp = tnapi->tp;
  880. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  881. mmiowb();
  882. /* When doing tagged status, this work check is unnecessary.
  883. * The last_tag we write above tells the chip which piece of
  884. * work we've completed.
  885. */
  886. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  887. tw32(HOSTCC_MODE, tp->coalesce_mode |
  888. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  889. }
  890. static void tg3_switch_clocks(struct tg3 *tp)
  891. {
  892. u32 clock_ctrl;
  893. u32 orig_clock_ctrl;
  894. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  895. return;
  896. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  897. orig_clock_ctrl = clock_ctrl;
  898. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  899. CLOCK_CTRL_CLKRUN_OENABLE |
  900. 0x1f);
  901. tp->pci_clock_ctrl = clock_ctrl;
  902. if (tg3_flag(tp, 5705_PLUS)) {
  903. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  904. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  905. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  906. }
  907. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  908. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  909. clock_ctrl |
  910. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  911. 40);
  912. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  913. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  914. 40);
  915. }
  916. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  917. }
  918. #define PHY_BUSY_LOOPS 5000
  919. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  920. {
  921. u32 frame_val;
  922. unsigned int loops;
  923. int ret;
  924. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  925. tw32_f(MAC_MI_MODE,
  926. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  927. udelay(80);
  928. }
  929. tg3_ape_lock(tp, tp->phy_ape_lock);
  930. *val = 0x0;
  931. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  932. MI_COM_PHY_ADDR_MASK);
  933. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  934. MI_COM_REG_ADDR_MASK);
  935. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  936. tw32_f(MAC_MI_COM, frame_val);
  937. loops = PHY_BUSY_LOOPS;
  938. while (loops != 0) {
  939. udelay(10);
  940. frame_val = tr32(MAC_MI_COM);
  941. if ((frame_val & MI_COM_BUSY) == 0) {
  942. udelay(5);
  943. frame_val = tr32(MAC_MI_COM);
  944. break;
  945. }
  946. loops -= 1;
  947. }
  948. ret = -EBUSY;
  949. if (loops != 0) {
  950. *val = frame_val & MI_COM_DATA_MASK;
  951. ret = 0;
  952. }
  953. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  954. tw32_f(MAC_MI_MODE, tp->mi_mode);
  955. udelay(80);
  956. }
  957. tg3_ape_unlock(tp, tp->phy_ape_lock);
  958. return ret;
  959. }
  960. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  961. {
  962. u32 frame_val;
  963. unsigned int loops;
  964. int ret;
  965. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  966. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  967. return 0;
  968. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  969. tw32_f(MAC_MI_MODE,
  970. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  971. udelay(80);
  972. }
  973. tg3_ape_lock(tp, tp->phy_ape_lock);
  974. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  975. MI_COM_PHY_ADDR_MASK);
  976. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  977. MI_COM_REG_ADDR_MASK);
  978. frame_val |= (val & MI_COM_DATA_MASK);
  979. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  980. tw32_f(MAC_MI_COM, frame_val);
  981. loops = PHY_BUSY_LOOPS;
  982. while (loops != 0) {
  983. udelay(10);
  984. frame_val = tr32(MAC_MI_COM);
  985. if ((frame_val & MI_COM_BUSY) == 0) {
  986. udelay(5);
  987. frame_val = tr32(MAC_MI_COM);
  988. break;
  989. }
  990. loops -= 1;
  991. }
  992. ret = -EBUSY;
  993. if (loops != 0)
  994. ret = 0;
  995. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  996. tw32_f(MAC_MI_MODE, tp->mi_mode);
  997. udelay(80);
  998. }
  999. tg3_ape_unlock(tp, tp->phy_ape_lock);
  1000. return ret;
  1001. }
  1002. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  1003. {
  1004. int err;
  1005. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1006. if (err)
  1007. goto done;
  1008. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1009. if (err)
  1010. goto done;
  1011. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1012. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1013. if (err)
  1014. goto done;
  1015. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  1016. done:
  1017. return err;
  1018. }
  1019. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  1020. {
  1021. int err;
  1022. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  1023. if (err)
  1024. goto done;
  1025. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  1026. if (err)
  1027. goto done;
  1028. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  1029. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  1030. if (err)
  1031. goto done;
  1032. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  1033. done:
  1034. return err;
  1035. }
  1036. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  1037. {
  1038. int err;
  1039. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1040. if (!err)
  1041. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  1042. return err;
  1043. }
  1044. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1045. {
  1046. int err;
  1047. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1048. if (!err)
  1049. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1050. return err;
  1051. }
  1052. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  1053. {
  1054. int err;
  1055. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1056. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  1057. MII_TG3_AUXCTL_SHDWSEL_MISC);
  1058. if (!err)
  1059. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  1060. return err;
  1061. }
  1062. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  1063. {
  1064. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  1065. set |= MII_TG3_AUXCTL_MISC_WREN;
  1066. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  1067. }
  1068. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  1069. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1070. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  1071. MII_TG3_AUXCTL_ACTL_TX_6DB)
  1072. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  1073. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  1074. MII_TG3_AUXCTL_ACTL_TX_6DB);
  1075. static int tg3_bmcr_reset(struct tg3 *tp)
  1076. {
  1077. u32 phy_control;
  1078. int limit, err;
  1079. /* OK, reset it, and poll the BMCR_RESET bit until it
  1080. * clears or we time out.
  1081. */
  1082. phy_control = BMCR_RESET;
  1083. err = tg3_writephy(tp, MII_BMCR, phy_control);
  1084. if (err != 0)
  1085. return -EBUSY;
  1086. limit = 5000;
  1087. while (limit--) {
  1088. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  1089. if (err != 0)
  1090. return -EBUSY;
  1091. if ((phy_control & BMCR_RESET) == 0) {
  1092. udelay(40);
  1093. break;
  1094. }
  1095. udelay(10);
  1096. }
  1097. if (limit < 0)
  1098. return -EBUSY;
  1099. return 0;
  1100. }
  1101. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  1102. {
  1103. struct tg3 *tp = bp->priv;
  1104. u32 val;
  1105. spin_lock_bh(&tp->lock);
  1106. if (tg3_readphy(tp, reg, &val))
  1107. val = -EIO;
  1108. spin_unlock_bh(&tp->lock);
  1109. return val;
  1110. }
  1111. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  1112. {
  1113. struct tg3 *tp = bp->priv;
  1114. u32 ret = 0;
  1115. spin_lock_bh(&tp->lock);
  1116. if (tg3_writephy(tp, reg, val))
  1117. ret = -EIO;
  1118. spin_unlock_bh(&tp->lock);
  1119. return ret;
  1120. }
  1121. static int tg3_mdio_reset(struct mii_bus *bp)
  1122. {
  1123. return 0;
  1124. }
  1125. static void tg3_mdio_config_5785(struct tg3 *tp)
  1126. {
  1127. u32 val;
  1128. struct phy_device *phydev;
  1129. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1130. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1131. case PHY_ID_BCM50610:
  1132. case PHY_ID_BCM50610M:
  1133. val = MAC_PHYCFG2_50610_LED_MODES;
  1134. break;
  1135. case PHY_ID_BCMAC131:
  1136. val = MAC_PHYCFG2_AC131_LED_MODES;
  1137. break;
  1138. case PHY_ID_RTL8211C:
  1139. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  1140. break;
  1141. case PHY_ID_RTL8201E:
  1142. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  1143. break;
  1144. default:
  1145. return;
  1146. }
  1147. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  1148. tw32(MAC_PHYCFG2, val);
  1149. val = tr32(MAC_PHYCFG1);
  1150. val &= ~(MAC_PHYCFG1_RGMII_INT |
  1151. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  1152. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  1153. tw32(MAC_PHYCFG1, val);
  1154. return;
  1155. }
  1156. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  1157. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  1158. MAC_PHYCFG2_FMODE_MASK_MASK |
  1159. MAC_PHYCFG2_GMODE_MASK_MASK |
  1160. MAC_PHYCFG2_ACT_MASK_MASK |
  1161. MAC_PHYCFG2_QUAL_MASK_MASK |
  1162. MAC_PHYCFG2_INBAND_ENABLE;
  1163. tw32(MAC_PHYCFG2, val);
  1164. val = tr32(MAC_PHYCFG1);
  1165. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  1166. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  1167. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1168. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1169. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  1170. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1171. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  1172. }
  1173. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  1174. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  1175. tw32(MAC_PHYCFG1, val);
  1176. val = tr32(MAC_EXT_RGMII_MODE);
  1177. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  1178. MAC_RGMII_MODE_RX_QUALITY |
  1179. MAC_RGMII_MODE_RX_ACTIVITY |
  1180. MAC_RGMII_MODE_RX_ENG_DET |
  1181. MAC_RGMII_MODE_TX_ENABLE |
  1182. MAC_RGMII_MODE_TX_LOWPWR |
  1183. MAC_RGMII_MODE_TX_RESET);
  1184. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  1185. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1186. val |= MAC_RGMII_MODE_RX_INT_B |
  1187. MAC_RGMII_MODE_RX_QUALITY |
  1188. MAC_RGMII_MODE_RX_ACTIVITY |
  1189. MAC_RGMII_MODE_RX_ENG_DET;
  1190. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1191. val |= MAC_RGMII_MODE_TX_ENABLE |
  1192. MAC_RGMII_MODE_TX_LOWPWR |
  1193. MAC_RGMII_MODE_TX_RESET;
  1194. }
  1195. tw32(MAC_EXT_RGMII_MODE, val);
  1196. }
  1197. static void tg3_mdio_start(struct tg3 *tp)
  1198. {
  1199. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  1200. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1201. udelay(80);
  1202. if (tg3_flag(tp, MDIOBUS_INITED) &&
  1203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1204. tg3_mdio_config_5785(tp);
  1205. }
  1206. static int tg3_mdio_init(struct tg3 *tp)
  1207. {
  1208. int i;
  1209. u32 reg;
  1210. struct phy_device *phydev;
  1211. if (tg3_flag(tp, 5717_PLUS)) {
  1212. u32 is_serdes;
  1213. tp->phy_addr = tp->pci_fn + 1;
  1214. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  1215. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  1216. else
  1217. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  1218. TG3_CPMU_PHY_STRAP_IS_SERDES;
  1219. if (is_serdes)
  1220. tp->phy_addr += 7;
  1221. } else
  1222. tp->phy_addr = TG3_PHY_MII_ADDR;
  1223. tg3_mdio_start(tp);
  1224. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  1225. return 0;
  1226. tp->mdio_bus = mdiobus_alloc();
  1227. if (tp->mdio_bus == NULL)
  1228. return -ENOMEM;
  1229. tp->mdio_bus->name = "tg3 mdio bus";
  1230. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  1231. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  1232. tp->mdio_bus->priv = tp;
  1233. tp->mdio_bus->parent = &tp->pdev->dev;
  1234. tp->mdio_bus->read = &tg3_mdio_read;
  1235. tp->mdio_bus->write = &tg3_mdio_write;
  1236. tp->mdio_bus->reset = &tg3_mdio_reset;
  1237. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1238. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1239. for (i = 0; i < PHY_MAX_ADDR; i++)
  1240. tp->mdio_bus->irq[i] = PHY_POLL;
  1241. /* The bus registration will look for all the PHYs on the mdio bus.
  1242. * Unfortunately, it does not ensure the PHY is powered up before
  1243. * accessing the PHY ID registers. A chip reset is the
  1244. * quickest way to bring the device back to an operational state..
  1245. */
  1246. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1247. tg3_bmcr_reset(tp);
  1248. i = mdiobus_register(tp->mdio_bus);
  1249. if (i) {
  1250. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1251. mdiobus_free(tp->mdio_bus);
  1252. return i;
  1253. }
  1254. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1255. if (!phydev || !phydev->drv) {
  1256. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1257. mdiobus_unregister(tp->mdio_bus);
  1258. mdiobus_free(tp->mdio_bus);
  1259. return -ENODEV;
  1260. }
  1261. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1262. case PHY_ID_BCM57780:
  1263. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1264. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1265. break;
  1266. case PHY_ID_BCM50610:
  1267. case PHY_ID_BCM50610M:
  1268. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1269. PHY_BRCM_RX_REFCLK_UNUSED |
  1270. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1271. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1272. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1273. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1274. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1275. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1276. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1277. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1278. /* fallthru */
  1279. case PHY_ID_RTL8211C:
  1280. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1281. break;
  1282. case PHY_ID_RTL8201E:
  1283. case PHY_ID_BCMAC131:
  1284. phydev->interface = PHY_INTERFACE_MODE_MII;
  1285. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1286. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1287. break;
  1288. }
  1289. tg3_flag_set(tp, MDIOBUS_INITED);
  1290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1291. tg3_mdio_config_5785(tp);
  1292. return 0;
  1293. }
  1294. static void tg3_mdio_fini(struct tg3 *tp)
  1295. {
  1296. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1297. tg3_flag_clear(tp, MDIOBUS_INITED);
  1298. mdiobus_unregister(tp->mdio_bus);
  1299. mdiobus_free(tp->mdio_bus);
  1300. }
  1301. }
  1302. /* tp->lock is held. */
  1303. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1304. {
  1305. u32 val;
  1306. val = tr32(GRC_RX_CPU_EVENT);
  1307. val |= GRC_RX_CPU_DRIVER_EVENT;
  1308. tw32_f(GRC_RX_CPU_EVENT, val);
  1309. tp->last_event_jiffies = jiffies;
  1310. }
  1311. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1312. /* tp->lock is held. */
  1313. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1314. {
  1315. int i;
  1316. unsigned int delay_cnt;
  1317. long time_remain;
  1318. /* If enough time has passed, no wait is necessary. */
  1319. time_remain = (long)(tp->last_event_jiffies + 1 +
  1320. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1321. (long)jiffies;
  1322. if (time_remain < 0)
  1323. return;
  1324. /* Check if we can shorten the wait time. */
  1325. delay_cnt = jiffies_to_usecs(time_remain);
  1326. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1327. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1328. delay_cnt = (delay_cnt >> 3) + 1;
  1329. for (i = 0; i < delay_cnt; i++) {
  1330. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1331. break;
  1332. udelay(8);
  1333. }
  1334. }
  1335. /* tp->lock is held. */
  1336. static void tg3_phy_gather_ump_data(struct tg3 *tp, u32 *data)
  1337. {
  1338. u32 reg, val;
  1339. val = 0;
  1340. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1341. val = reg << 16;
  1342. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1343. val |= (reg & 0xffff);
  1344. *data++ = val;
  1345. val = 0;
  1346. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1347. val = reg << 16;
  1348. if (!tg3_readphy(tp, MII_LPA, &reg))
  1349. val |= (reg & 0xffff);
  1350. *data++ = val;
  1351. val = 0;
  1352. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1353. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1354. val = reg << 16;
  1355. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1356. val |= (reg & 0xffff);
  1357. }
  1358. *data++ = val;
  1359. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1360. val = reg << 16;
  1361. else
  1362. val = 0;
  1363. *data++ = val;
  1364. }
  1365. /* tp->lock is held. */
  1366. static void tg3_ump_link_report(struct tg3 *tp)
  1367. {
  1368. u32 data[4];
  1369. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1370. return;
  1371. tg3_phy_gather_ump_data(tp, data);
  1372. tg3_wait_for_event_ack(tp);
  1373. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1374. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1375. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x0, data[0]);
  1376. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x4, data[1]);
  1377. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0x8, data[2]);
  1378. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 0xc, data[3]);
  1379. tg3_generate_fw_event(tp);
  1380. }
  1381. /* tp->lock is held. */
  1382. static void tg3_stop_fw(struct tg3 *tp)
  1383. {
  1384. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  1385. /* Wait for RX cpu to ACK the previous event. */
  1386. tg3_wait_for_event_ack(tp);
  1387. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  1388. tg3_generate_fw_event(tp);
  1389. /* Wait for RX cpu to ACK this event. */
  1390. tg3_wait_for_event_ack(tp);
  1391. }
  1392. }
  1393. /* tp->lock is held. */
  1394. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  1395. {
  1396. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  1397. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  1398. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1399. switch (kind) {
  1400. case RESET_KIND_INIT:
  1401. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1402. DRV_STATE_START);
  1403. break;
  1404. case RESET_KIND_SHUTDOWN:
  1405. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1406. DRV_STATE_UNLOAD);
  1407. break;
  1408. case RESET_KIND_SUSPEND:
  1409. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1410. DRV_STATE_SUSPEND);
  1411. break;
  1412. default:
  1413. break;
  1414. }
  1415. }
  1416. if (kind == RESET_KIND_INIT ||
  1417. kind == RESET_KIND_SUSPEND)
  1418. tg3_ape_driver_state_change(tp, kind);
  1419. }
  1420. /* tp->lock is held. */
  1421. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  1422. {
  1423. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  1424. switch (kind) {
  1425. case RESET_KIND_INIT:
  1426. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1427. DRV_STATE_START_DONE);
  1428. break;
  1429. case RESET_KIND_SHUTDOWN:
  1430. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1431. DRV_STATE_UNLOAD_DONE);
  1432. break;
  1433. default:
  1434. break;
  1435. }
  1436. }
  1437. if (kind == RESET_KIND_SHUTDOWN)
  1438. tg3_ape_driver_state_change(tp, kind);
  1439. }
  1440. /* tp->lock is held. */
  1441. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  1442. {
  1443. if (tg3_flag(tp, ENABLE_ASF)) {
  1444. switch (kind) {
  1445. case RESET_KIND_INIT:
  1446. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1447. DRV_STATE_START);
  1448. break;
  1449. case RESET_KIND_SHUTDOWN:
  1450. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1451. DRV_STATE_UNLOAD);
  1452. break;
  1453. case RESET_KIND_SUSPEND:
  1454. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  1455. DRV_STATE_SUSPEND);
  1456. break;
  1457. default:
  1458. break;
  1459. }
  1460. }
  1461. }
  1462. static int tg3_poll_fw(struct tg3 *tp)
  1463. {
  1464. int i;
  1465. u32 val;
  1466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1467. /* Wait up to 20ms for init done. */
  1468. for (i = 0; i < 200; i++) {
  1469. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  1470. return 0;
  1471. udelay(100);
  1472. }
  1473. return -ENODEV;
  1474. }
  1475. /* Wait for firmware initialization to complete. */
  1476. for (i = 0; i < 100000; i++) {
  1477. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  1478. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1479. break;
  1480. udelay(10);
  1481. }
  1482. /* Chip might not be fitted with firmware. Some Sun onboard
  1483. * parts are configured like that. So don't signal the timeout
  1484. * of the above loop as an error, but do report the lack of
  1485. * running firmware once.
  1486. */
  1487. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  1488. tg3_flag_set(tp, NO_FWARE_REPORTED);
  1489. netdev_info(tp->dev, "No firmware running\n");
  1490. }
  1491. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  1492. /* The 57765 A0 needs a little more
  1493. * time to do some important work.
  1494. */
  1495. mdelay(10);
  1496. }
  1497. return 0;
  1498. }
  1499. static void tg3_link_report(struct tg3 *tp)
  1500. {
  1501. if (!netif_carrier_ok(tp->dev)) {
  1502. netif_info(tp, link, tp->dev, "Link is down\n");
  1503. tg3_ump_link_report(tp);
  1504. } else if (netif_msg_link(tp)) {
  1505. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1506. (tp->link_config.active_speed == SPEED_1000 ?
  1507. 1000 :
  1508. (tp->link_config.active_speed == SPEED_100 ?
  1509. 100 : 10)),
  1510. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1511. "full" : "half"));
  1512. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1513. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1514. "on" : "off",
  1515. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1516. "on" : "off");
  1517. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1518. netdev_info(tp->dev, "EEE is %s\n",
  1519. tp->setlpicnt ? "enabled" : "disabled");
  1520. tg3_ump_link_report(tp);
  1521. }
  1522. }
  1523. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1524. {
  1525. u16 miireg;
  1526. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1527. miireg = ADVERTISE_1000XPAUSE;
  1528. else if (flow_ctrl & FLOW_CTRL_TX)
  1529. miireg = ADVERTISE_1000XPSE_ASYM;
  1530. else if (flow_ctrl & FLOW_CTRL_RX)
  1531. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1532. else
  1533. miireg = 0;
  1534. return miireg;
  1535. }
  1536. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1537. {
  1538. u8 cap = 0;
  1539. if (lcladv & rmtadv & ADVERTISE_1000XPAUSE) {
  1540. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1541. } else if (lcladv & rmtadv & ADVERTISE_1000XPSE_ASYM) {
  1542. if (lcladv & ADVERTISE_1000XPAUSE)
  1543. cap = FLOW_CTRL_RX;
  1544. if (rmtadv & ADVERTISE_1000XPAUSE)
  1545. cap = FLOW_CTRL_TX;
  1546. }
  1547. return cap;
  1548. }
  1549. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1550. {
  1551. u8 autoneg;
  1552. u8 flowctrl = 0;
  1553. u32 old_rx_mode = tp->rx_mode;
  1554. u32 old_tx_mode = tp->tx_mode;
  1555. if (tg3_flag(tp, USE_PHYLIB))
  1556. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1557. else
  1558. autoneg = tp->link_config.autoneg;
  1559. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1560. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1561. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1562. else
  1563. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1564. } else
  1565. flowctrl = tp->link_config.flowctrl;
  1566. tp->link_config.active_flowctrl = flowctrl;
  1567. if (flowctrl & FLOW_CTRL_RX)
  1568. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1569. else
  1570. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1571. if (old_rx_mode != tp->rx_mode)
  1572. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1573. if (flowctrl & FLOW_CTRL_TX)
  1574. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1575. else
  1576. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1577. if (old_tx_mode != tp->tx_mode)
  1578. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1579. }
  1580. static void tg3_adjust_link(struct net_device *dev)
  1581. {
  1582. u8 oldflowctrl, linkmesg = 0;
  1583. u32 mac_mode, lcl_adv, rmt_adv;
  1584. struct tg3 *tp = netdev_priv(dev);
  1585. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1586. spin_lock_bh(&tp->lock);
  1587. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1588. MAC_MODE_HALF_DUPLEX);
  1589. oldflowctrl = tp->link_config.active_flowctrl;
  1590. if (phydev->link) {
  1591. lcl_adv = 0;
  1592. rmt_adv = 0;
  1593. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1594. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1595. else if (phydev->speed == SPEED_1000 ||
  1596. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1597. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1598. else
  1599. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1600. if (phydev->duplex == DUPLEX_HALF)
  1601. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1602. else {
  1603. lcl_adv = mii_advertise_flowctrl(
  1604. tp->link_config.flowctrl);
  1605. if (phydev->pause)
  1606. rmt_adv = LPA_PAUSE_CAP;
  1607. if (phydev->asym_pause)
  1608. rmt_adv |= LPA_PAUSE_ASYM;
  1609. }
  1610. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1611. } else
  1612. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1613. if (mac_mode != tp->mac_mode) {
  1614. tp->mac_mode = mac_mode;
  1615. tw32_f(MAC_MODE, tp->mac_mode);
  1616. udelay(40);
  1617. }
  1618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1619. if (phydev->speed == SPEED_10)
  1620. tw32(MAC_MI_STAT,
  1621. MAC_MI_STAT_10MBPS_MODE |
  1622. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1623. else
  1624. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1625. }
  1626. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1627. tw32(MAC_TX_LENGTHS,
  1628. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1629. (6 << TX_LENGTHS_IPG_SHIFT) |
  1630. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1631. else
  1632. tw32(MAC_TX_LENGTHS,
  1633. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1634. (6 << TX_LENGTHS_IPG_SHIFT) |
  1635. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1636. if (phydev->link != tp->old_link ||
  1637. phydev->speed != tp->link_config.active_speed ||
  1638. phydev->duplex != tp->link_config.active_duplex ||
  1639. oldflowctrl != tp->link_config.active_flowctrl)
  1640. linkmesg = 1;
  1641. tp->old_link = phydev->link;
  1642. tp->link_config.active_speed = phydev->speed;
  1643. tp->link_config.active_duplex = phydev->duplex;
  1644. spin_unlock_bh(&tp->lock);
  1645. if (linkmesg)
  1646. tg3_link_report(tp);
  1647. }
  1648. static int tg3_phy_init(struct tg3 *tp)
  1649. {
  1650. struct phy_device *phydev;
  1651. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1652. return 0;
  1653. /* Bring the PHY back to a known state. */
  1654. tg3_bmcr_reset(tp);
  1655. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1656. /* Attach the MAC to the PHY. */
  1657. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1658. phydev->dev_flags, phydev->interface);
  1659. if (IS_ERR(phydev)) {
  1660. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1661. return PTR_ERR(phydev);
  1662. }
  1663. /* Mask with MAC supported features. */
  1664. switch (phydev->interface) {
  1665. case PHY_INTERFACE_MODE_GMII:
  1666. case PHY_INTERFACE_MODE_RGMII:
  1667. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1668. phydev->supported &= (PHY_GBIT_FEATURES |
  1669. SUPPORTED_Pause |
  1670. SUPPORTED_Asym_Pause);
  1671. break;
  1672. }
  1673. /* fallthru */
  1674. case PHY_INTERFACE_MODE_MII:
  1675. phydev->supported &= (PHY_BASIC_FEATURES |
  1676. SUPPORTED_Pause |
  1677. SUPPORTED_Asym_Pause);
  1678. break;
  1679. default:
  1680. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1681. return -EINVAL;
  1682. }
  1683. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1684. phydev->advertising = phydev->supported;
  1685. return 0;
  1686. }
  1687. static void tg3_phy_start(struct tg3 *tp)
  1688. {
  1689. struct phy_device *phydev;
  1690. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1691. return;
  1692. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1693. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1694. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1695. phydev->speed = tp->link_config.speed;
  1696. phydev->duplex = tp->link_config.duplex;
  1697. phydev->autoneg = tp->link_config.autoneg;
  1698. phydev->advertising = tp->link_config.advertising;
  1699. }
  1700. phy_start(phydev);
  1701. phy_start_aneg(phydev);
  1702. }
  1703. static void tg3_phy_stop(struct tg3 *tp)
  1704. {
  1705. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1706. return;
  1707. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1708. }
  1709. static void tg3_phy_fini(struct tg3 *tp)
  1710. {
  1711. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1712. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1713. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1714. }
  1715. }
  1716. static int tg3_phy_set_extloopbk(struct tg3 *tp)
  1717. {
  1718. int err;
  1719. u32 val;
  1720. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  1721. return 0;
  1722. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1723. /* Cannot do read-modify-write on 5401 */
  1724. err = tg3_phy_auxctl_write(tp,
  1725. MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1726. MII_TG3_AUXCTL_ACTL_EXTLOOPBK |
  1727. 0x4c20);
  1728. goto done;
  1729. }
  1730. err = tg3_phy_auxctl_read(tp,
  1731. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1732. if (err)
  1733. return err;
  1734. val |= MII_TG3_AUXCTL_ACTL_EXTLOOPBK;
  1735. err = tg3_phy_auxctl_write(tp,
  1736. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, val);
  1737. done:
  1738. return err;
  1739. }
  1740. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1741. {
  1742. u32 phytest;
  1743. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1744. u32 phy;
  1745. tg3_writephy(tp, MII_TG3_FET_TEST,
  1746. phytest | MII_TG3_FET_SHADOW_EN);
  1747. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1748. if (enable)
  1749. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1750. else
  1751. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1752. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1753. }
  1754. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1755. }
  1756. }
  1757. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1758. {
  1759. u32 reg;
  1760. if (!tg3_flag(tp, 5705_PLUS) ||
  1761. (tg3_flag(tp, 5717_PLUS) &&
  1762. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1763. return;
  1764. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1765. tg3_phy_fet_toggle_apd(tp, enable);
  1766. return;
  1767. }
  1768. reg = MII_TG3_MISC_SHDW_WREN |
  1769. MII_TG3_MISC_SHDW_SCR5_SEL |
  1770. MII_TG3_MISC_SHDW_SCR5_LPED |
  1771. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1772. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1773. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1774. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1775. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1776. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1777. reg = MII_TG3_MISC_SHDW_WREN |
  1778. MII_TG3_MISC_SHDW_APD_SEL |
  1779. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1780. if (enable)
  1781. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1782. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1783. }
  1784. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1785. {
  1786. u32 phy;
  1787. if (!tg3_flag(tp, 5705_PLUS) ||
  1788. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1789. return;
  1790. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1791. u32 ephy;
  1792. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1793. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1794. tg3_writephy(tp, MII_TG3_FET_TEST,
  1795. ephy | MII_TG3_FET_SHADOW_EN);
  1796. if (!tg3_readphy(tp, reg, &phy)) {
  1797. if (enable)
  1798. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1799. else
  1800. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1801. tg3_writephy(tp, reg, phy);
  1802. }
  1803. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1804. }
  1805. } else {
  1806. int ret;
  1807. ret = tg3_phy_auxctl_read(tp,
  1808. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1809. if (!ret) {
  1810. if (enable)
  1811. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1812. else
  1813. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1814. tg3_phy_auxctl_write(tp,
  1815. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1816. }
  1817. }
  1818. }
  1819. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1820. {
  1821. int ret;
  1822. u32 val;
  1823. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1824. return;
  1825. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1826. if (!ret)
  1827. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1828. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1829. }
  1830. static void tg3_phy_apply_otp(struct tg3 *tp)
  1831. {
  1832. u32 otp, phy;
  1833. if (!tp->phy_otp)
  1834. return;
  1835. otp = tp->phy_otp;
  1836. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1837. return;
  1838. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1839. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1840. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1841. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1842. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1843. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1844. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1845. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1846. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1847. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1848. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1849. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1850. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1851. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1852. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1853. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1854. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1855. }
  1856. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1857. {
  1858. u32 val;
  1859. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1860. return;
  1861. tp->setlpicnt = 0;
  1862. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1863. current_link_up == 1 &&
  1864. tp->link_config.active_duplex == DUPLEX_FULL &&
  1865. (tp->link_config.active_speed == SPEED_100 ||
  1866. tp->link_config.active_speed == SPEED_1000)) {
  1867. u32 eeectl;
  1868. if (tp->link_config.active_speed == SPEED_1000)
  1869. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1870. else
  1871. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1872. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1873. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1874. TG3_CL45_D7_EEERES_STAT, &val);
  1875. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1876. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1877. tp->setlpicnt = 2;
  1878. }
  1879. if (!tp->setlpicnt) {
  1880. if (current_link_up == 1 &&
  1881. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1882. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0000);
  1883. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1884. }
  1885. val = tr32(TG3_CPMU_EEE_MODE);
  1886. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1887. }
  1888. }
  1889. static void tg3_phy_eee_enable(struct tg3 *tp)
  1890. {
  1891. u32 val;
  1892. if (tp->link_config.active_speed == SPEED_1000 &&
  1893. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1894. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1895. tg3_flag(tp, 57765_CLASS)) &&
  1896. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1897. val = MII_TG3_DSP_TAP26_ALNOKO |
  1898. MII_TG3_DSP_TAP26_RMRXSTO;
  1899. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  1900. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1901. }
  1902. val = tr32(TG3_CPMU_EEE_MODE);
  1903. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1904. }
  1905. static int tg3_wait_macro_done(struct tg3 *tp)
  1906. {
  1907. int limit = 100;
  1908. while (limit--) {
  1909. u32 tmp32;
  1910. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1911. if ((tmp32 & 0x1000) == 0)
  1912. break;
  1913. }
  1914. }
  1915. if (limit < 0)
  1916. return -EBUSY;
  1917. return 0;
  1918. }
  1919. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1920. {
  1921. static const u32 test_pat[4][6] = {
  1922. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1923. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1924. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1925. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1926. };
  1927. int chan;
  1928. for (chan = 0; chan < 4; chan++) {
  1929. int i;
  1930. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1931. (chan * 0x2000) | 0x0200);
  1932. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1933. for (i = 0; i < 6; i++)
  1934. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1935. test_pat[chan][i]);
  1936. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1937. if (tg3_wait_macro_done(tp)) {
  1938. *resetp = 1;
  1939. return -EBUSY;
  1940. }
  1941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1942. (chan * 0x2000) | 0x0200);
  1943. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1944. if (tg3_wait_macro_done(tp)) {
  1945. *resetp = 1;
  1946. return -EBUSY;
  1947. }
  1948. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1949. if (tg3_wait_macro_done(tp)) {
  1950. *resetp = 1;
  1951. return -EBUSY;
  1952. }
  1953. for (i = 0; i < 6; i += 2) {
  1954. u32 low, high;
  1955. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1956. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1957. tg3_wait_macro_done(tp)) {
  1958. *resetp = 1;
  1959. return -EBUSY;
  1960. }
  1961. low &= 0x7fff;
  1962. high &= 0x000f;
  1963. if (low != test_pat[chan][i] ||
  1964. high != test_pat[chan][i+1]) {
  1965. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1966. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1967. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1968. return -EBUSY;
  1969. }
  1970. }
  1971. }
  1972. return 0;
  1973. }
  1974. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1975. {
  1976. int chan;
  1977. for (chan = 0; chan < 4; chan++) {
  1978. int i;
  1979. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1980. (chan * 0x2000) | 0x0200);
  1981. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1982. for (i = 0; i < 6; i++)
  1983. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1984. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1985. if (tg3_wait_macro_done(tp))
  1986. return -EBUSY;
  1987. }
  1988. return 0;
  1989. }
  1990. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1991. {
  1992. u32 reg32, phy9_orig;
  1993. int retries, do_phy_reset, err;
  1994. retries = 10;
  1995. do_phy_reset = 1;
  1996. do {
  1997. if (do_phy_reset) {
  1998. err = tg3_bmcr_reset(tp);
  1999. if (err)
  2000. return err;
  2001. do_phy_reset = 0;
  2002. }
  2003. /* Disable transmitter and interrupt. */
  2004. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  2005. continue;
  2006. reg32 |= 0x3000;
  2007. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2008. /* Set full-duplex, 1000 mbps. */
  2009. tg3_writephy(tp, MII_BMCR,
  2010. BMCR_FULLDPLX | BMCR_SPEED1000);
  2011. /* Set to master mode. */
  2012. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  2013. continue;
  2014. tg3_writephy(tp, MII_CTRL1000,
  2015. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  2016. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2017. if (err)
  2018. return err;
  2019. /* Block the PHY control access. */
  2020. tg3_phydsp_write(tp, 0x8005, 0x0800);
  2021. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  2022. if (!err)
  2023. break;
  2024. } while (--retries);
  2025. err = tg3_phy_reset_chanpat(tp);
  2026. if (err)
  2027. return err;
  2028. tg3_phydsp_write(tp, 0x8005, 0x0000);
  2029. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  2030. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  2031. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2032. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  2033. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  2034. reg32 &= ~0x3000;
  2035. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  2036. } else if (!err)
  2037. err = -EBUSY;
  2038. return err;
  2039. }
  2040. static void tg3_carrier_on(struct tg3 *tp)
  2041. {
  2042. netif_carrier_on(tp->dev);
  2043. tp->link_up = true;
  2044. }
  2045. static void tg3_carrier_off(struct tg3 *tp)
  2046. {
  2047. netif_carrier_off(tp->dev);
  2048. tp->link_up = false;
  2049. }
  2050. /* This will reset the tigon3 PHY if there is no valid
  2051. * link unless the FORCE argument is non-zero.
  2052. */
  2053. static int tg3_phy_reset(struct tg3 *tp)
  2054. {
  2055. u32 val, cpmuctrl;
  2056. int err;
  2057. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2058. val = tr32(GRC_MISC_CFG);
  2059. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  2060. udelay(40);
  2061. }
  2062. err = tg3_readphy(tp, MII_BMSR, &val);
  2063. err |= tg3_readphy(tp, MII_BMSR, &val);
  2064. if (err != 0)
  2065. return -EBUSY;
  2066. if (netif_running(tp->dev) && tp->link_up) {
  2067. tg3_carrier_off(tp);
  2068. tg3_link_report(tp);
  2069. }
  2070. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2071. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2072. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2073. err = tg3_phy_reset_5703_4_5(tp);
  2074. if (err)
  2075. return err;
  2076. goto out;
  2077. }
  2078. cpmuctrl = 0;
  2079. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  2080. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  2081. cpmuctrl = tr32(TG3_CPMU_CTRL);
  2082. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  2083. tw32(TG3_CPMU_CTRL,
  2084. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  2085. }
  2086. err = tg3_bmcr_reset(tp);
  2087. if (err)
  2088. return err;
  2089. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  2090. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  2091. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  2092. tw32(TG3_CPMU_CTRL, cpmuctrl);
  2093. }
  2094. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2095. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2096. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2097. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  2098. CPMU_LSPD_1000MB_MACCLK_12_5) {
  2099. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2100. udelay(40);
  2101. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2102. }
  2103. }
  2104. if (tg3_flag(tp, 5717_PLUS) &&
  2105. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  2106. return 0;
  2107. tg3_phy_apply_otp(tp);
  2108. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  2109. tg3_phy_toggle_apd(tp, true);
  2110. else
  2111. tg3_phy_toggle_apd(tp, false);
  2112. out:
  2113. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  2114. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2115. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  2116. tg3_phydsp_write(tp, 0x000a, 0x0323);
  2117. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2118. }
  2119. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  2120. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2121. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2122. }
  2123. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  2124. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2125. tg3_phydsp_write(tp, 0x000a, 0x310b);
  2126. tg3_phydsp_write(tp, 0x201f, 0x9506);
  2127. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  2128. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2129. }
  2130. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  2131. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  2132. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  2133. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  2134. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  2135. tg3_writephy(tp, MII_TG3_TEST1,
  2136. MII_TG3_TEST1_TRIM_EN | 0x4);
  2137. } else
  2138. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  2139. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2140. }
  2141. }
  2142. /* Set Extended packet length bit (bit 14) on all chips that */
  2143. /* support jumbo frames */
  2144. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2145. /* Cannot do read-modify-write on 5401 */
  2146. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2147. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2148. /* Set bit 14 with read-modify-write to preserve other bits */
  2149. err = tg3_phy_auxctl_read(tp,
  2150. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  2151. if (!err)
  2152. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  2153. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  2154. }
  2155. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  2156. * jumbo frames transmission.
  2157. */
  2158. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  2159. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  2160. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2161. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  2162. }
  2163. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2164. /* adjust output voltage */
  2165. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  2166. }
  2167. tg3_phy_toggle_automdix(tp, 1);
  2168. tg3_phy_set_wirespeed(tp);
  2169. return 0;
  2170. }
  2171. #define TG3_GPIO_MSG_DRVR_PRES 0x00000001
  2172. #define TG3_GPIO_MSG_NEED_VAUX 0x00000002
  2173. #define TG3_GPIO_MSG_MASK (TG3_GPIO_MSG_DRVR_PRES | \
  2174. TG3_GPIO_MSG_NEED_VAUX)
  2175. #define TG3_GPIO_MSG_ALL_DRVR_PRES_MASK \
  2176. ((TG3_GPIO_MSG_DRVR_PRES << 0) | \
  2177. (TG3_GPIO_MSG_DRVR_PRES << 4) | \
  2178. (TG3_GPIO_MSG_DRVR_PRES << 8) | \
  2179. (TG3_GPIO_MSG_DRVR_PRES << 12))
  2180. #define TG3_GPIO_MSG_ALL_NEED_VAUX_MASK \
  2181. ((TG3_GPIO_MSG_NEED_VAUX << 0) | \
  2182. (TG3_GPIO_MSG_NEED_VAUX << 4) | \
  2183. (TG3_GPIO_MSG_NEED_VAUX << 8) | \
  2184. (TG3_GPIO_MSG_NEED_VAUX << 12))
  2185. static inline u32 tg3_set_function_status(struct tg3 *tp, u32 newstat)
  2186. {
  2187. u32 status, shift;
  2188. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2189. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2190. status = tg3_ape_read32(tp, TG3_APE_GPIO_MSG);
  2191. else
  2192. status = tr32(TG3_CPMU_DRV_STATUS);
  2193. shift = TG3_APE_GPIO_MSG_SHIFT + 4 * tp->pci_fn;
  2194. status &= ~(TG3_GPIO_MSG_MASK << shift);
  2195. status |= (newstat << shift);
  2196. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2197. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  2198. tg3_ape_write32(tp, TG3_APE_GPIO_MSG, status);
  2199. else
  2200. tw32(TG3_CPMU_DRV_STATUS, status);
  2201. return status >> TG3_APE_GPIO_MSG_SHIFT;
  2202. }
  2203. static inline int tg3_pwrsrc_switch_to_vmain(struct tg3 *tp)
  2204. {
  2205. if (!tg3_flag(tp, IS_NIC))
  2206. return 0;
  2207. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2210. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2211. return -EIO;
  2212. tg3_set_function_status(tp, TG3_GPIO_MSG_DRVR_PRES);
  2213. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2214. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2215. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2216. } else {
  2217. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl,
  2218. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2219. }
  2220. return 0;
  2221. }
  2222. static void tg3_pwrsrc_die_with_vmain(struct tg3 *tp)
  2223. {
  2224. u32 grc_local_ctrl;
  2225. if (!tg3_flag(tp, IS_NIC) ||
  2226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)
  2228. return;
  2229. grc_local_ctrl = tp->grc_local_ctrl | GRC_LCLCTRL_GPIO_OE1;
  2230. tw32_wait_f(GRC_LOCAL_CTRL,
  2231. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2232. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2233. tw32_wait_f(GRC_LOCAL_CTRL,
  2234. grc_local_ctrl,
  2235. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2236. tw32_wait_f(GRC_LOCAL_CTRL,
  2237. grc_local_ctrl | GRC_LCLCTRL_GPIO_OUTPUT1,
  2238. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2239. }
  2240. static void tg3_pwrsrc_switch_to_vaux(struct tg3 *tp)
  2241. {
  2242. if (!tg3_flag(tp, IS_NIC))
  2243. return;
  2244. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2245. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2246. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2247. (GRC_LCLCTRL_GPIO_OE0 |
  2248. GRC_LCLCTRL_GPIO_OE1 |
  2249. GRC_LCLCTRL_GPIO_OE2 |
  2250. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2251. GRC_LCLCTRL_GPIO_OUTPUT1),
  2252. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2253. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  2254. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  2255. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  2256. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  2257. GRC_LCLCTRL_GPIO_OE1 |
  2258. GRC_LCLCTRL_GPIO_OE2 |
  2259. GRC_LCLCTRL_GPIO_OUTPUT0 |
  2260. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2261. tp->grc_local_ctrl;
  2262. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2263. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2264. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  2265. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2266. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2267. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  2268. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl,
  2269. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2270. } else {
  2271. u32 no_gpio2;
  2272. u32 grc_local_ctrl = 0;
  2273. /* Workaround to prevent overdrawing Amps. */
  2274. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2275. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  2276. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  2277. grc_local_ctrl,
  2278. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2279. }
  2280. /* On 5753 and variants, GPIO2 cannot be used. */
  2281. no_gpio2 = tp->nic_sram_data_cfg &
  2282. NIC_SRAM_DATA_CFG_NO_GPIO2;
  2283. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  2284. GRC_LCLCTRL_GPIO_OE1 |
  2285. GRC_LCLCTRL_GPIO_OE2 |
  2286. GRC_LCLCTRL_GPIO_OUTPUT1 |
  2287. GRC_LCLCTRL_GPIO_OUTPUT2;
  2288. if (no_gpio2) {
  2289. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  2290. GRC_LCLCTRL_GPIO_OUTPUT2);
  2291. }
  2292. tw32_wait_f(GRC_LOCAL_CTRL,
  2293. tp->grc_local_ctrl | grc_local_ctrl,
  2294. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2295. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  2296. tw32_wait_f(GRC_LOCAL_CTRL,
  2297. tp->grc_local_ctrl | grc_local_ctrl,
  2298. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2299. if (!no_gpio2) {
  2300. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  2301. tw32_wait_f(GRC_LOCAL_CTRL,
  2302. tp->grc_local_ctrl | grc_local_ctrl,
  2303. TG3_GRC_LCLCTL_PWRSW_DELAY);
  2304. }
  2305. }
  2306. }
  2307. static void tg3_frob_aux_power_5717(struct tg3 *tp, bool wol_enable)
  2308. {
  2309. u32 msg = 0;
  2310. /* Serialize power state transitions */
  2311. if (tg3_ape_lock(tp, TG3_APE_LOCK_GPIO))
  2312. return;
  2313. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || wol_enable)
  2314. msg = TG3_GPIO_MSG_NEED_VAUX;
  2315. msg = tg3_set_function_status(tp, msg);
  2316. if (msg & TG3_GPIO_MSG_ALL_DRVR_PRES_MASK)
  2317. goto done;
  2318. if (msg & TG3_GPIO_MSG_ALL_NEED_VAUX_MASK)
  2319. tg3_pwrsrc_switch_to_vaux(tp);
  2320. else
  2321. tg3_pwrsrc_die_with_vmain(tp);
  2322. done:
  2323. tg3_ape_unlock(tp, TG3_APE_LOCK_GPIO);
  2324. }
  2325. static void tg3_frob_aux_power(struct tg3 *tp, bool include_wol)
  2326. {
  2327. bool need_vaux = false;
  2328. /* The GPIOs do something completely different on 57765. */
  2329. if (!tg3_flag(tp, IS_NIC) || tg3_flag(tp, 57765_CLASS))
  2330. return;
  2331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  2332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  2333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  2334. tg3_frob_aux_power_5717(tp, include_wol ?
  2335. tg3_flag(tp, WOL_ENABLE) != 0 : 0);
  2336. return;
  2337. }
  2338. if (tp->pdev_peer && tp->pdev_peer != tp->pdev) {
  2339. struct net_device *dev_peer;
  2340. dev_peer = pci_get_drvdata(tp->pdev_peer);
  2341. /* remove_one() may have been run on the peer. */
  2342. if (dev_peer) {
  2343. struct tg3 *tp_peer = netdev_priv(dev_peer);
  2344. if (tg3_flag(tp_peer, INIT_COMPLETE))
  2345. return;
  2346. if ((include_wol && tg3_flag(tp_peer, WOL_ENABLE)) ||
  2347. tg3_flag(tp_peer, ENABLE_ASF))
  2348. need_vaux = true;
  2349. }
  2350. }
  2351. if ((include_wol && tg3_flag(tp, WOL_ENABLE)) ||
  2352. tg3_flag(tp, ENABLE_ASF))
  2353. need_vaux = true;
  2354. if (need_vaux)
  2355. tg3_pwrsrc_switch_to_vaux(tp);
  2356. else
  2357. tg3_pwrsrc_die_with_vmain(tp);
  2358. }
  2359. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  2360. {
  2361. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  2362. return 1;
  2363. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  2364. if (speed != SPEED_10)
  2365. return 1;
  2366. } else if (speed == SPEED_10)
  2367. return 1;
  2368. return 0;
  2369. }
  2370. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  2371. {
  2372. u32 val;
  2373. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  2374. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2375. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2376. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  2377. sg_dig_ctrl |=
  2378. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  2379. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  2380. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  2381. }
  2382. return;
  2383. }
  2384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2385. tg3_bmcr_reset(tp);
  2386. val = tr32(GRC_MISC_CFG);
  2387. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  2388. udelay(40);
  2389. return;
  2390. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2391. u32 phytest;
  2392. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  2393. u32 phy;
  2394. tg3_writephy(tp, MII_ADVERTISE, 0);
  2395. tg3_writephy(tp, MII_BMCR,
  2396. BMCR_ANENABLE | BMCR_ANRESTART);
  2397. tg3_writephy(tp, MII_TG3_FET_TEST,
  2398. phytest | MII_TG3_FET_SHADOW_EN);
  2399. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  2400. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  2401. tg3_writephy(tp,
  2402. MII_TG3_FET_SHDW_AUXMODE4,
  2403. phy);
  2404. }
  2405. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  2406. }
  2407. return;
  2408. } else if (do_low_power) {
  2409. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2410. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  2411. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2412. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  2413. MII_TG3_AUXCTL_PCTL_VREG_11V;
  2414. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  2415. }
  2416. /* The PHY should not be powered down on some chips because
  2417. * of bugs.
  2418. */
  2419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2421. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  2422. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)) ||
  2423. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 &&
  2424. !tp->pci_fn))
  2425. return;
  2426. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  2427. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  2428. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  2429. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  2430. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  2431. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  2432. }
  2433. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  2434. }
  2435. /* tp->lock is held. */
  2436. static int tg3_nvram_lock(struct tg3 *tp)
  2437. {
  2438. if (tg3_flag(tp, NVRAM)) {
  2439. int i;
  2440. if (tp->nvram_lock_cnt == 0) {
  2441. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  2442. for (i = 0; i < 8000; i++) {
  2443. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  2444. break;
  2445. udelay(20);
  2446. }
  2447. if (i == 8000) {
  2448. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  2449. return -ENODEV;
  2450. }
  2451. }
  2452. tp->nvram_lock_cnt++;
  2453. }
  2454. return 0;
  2455. }
  2456. /* tp->lock is held. */
  2457. static void tg3_nvram_unlock(struct tg3 *tp)
  2458. {
  2459. if (tg3_flag(tp, NVRAM)) {
  2460. if (tp->nvram_lock_cnt > 0)
  2461. tp->nvram_lock_cnt--;
  2462. if (tp->nvram_lock_cnt == 0)
  2463. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  2464. }
  2465. }
  2466. /* tp->lock is held. */
  2467. static void tg3_enable_nvram_access(struct tg3 *tp)
  2468. {
  2469. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2470. u32 nvaccess = tr32(NVRAM_ACCESS);
  2471. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2472. }
  2473. }
  2474. /* tp->lock is held. */
  2475. static void tg3_disable_nvram_access(struct tg3 *tp)
  2476. {
  2477. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2478. u32 nvaccess = tr32(NVRAM_ACCESS);
  2479. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2480. }
  2481. }
  2482. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2483. u32 offset, u32 *val)
  2484. {
  2485. u32 tmp;
  2486. int i;
  2487. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2488. return -EINVAL;
  2489. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2490. EEPROM_ADDR_DEVID_MASK |
  2491. EEPROM_ADDR_READ);
  2492. tw32(GRC_EEPROM_ADDR,
  2493. tmp |
  2494. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2495. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2496. EEPROM_ADDR_ADDR_MASK) |
  2497. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2498. for (i = 0; i < 1000; i++) {
  2499. tmp = tr32(GRC_EEPROM_ADDR);
  2500. if (tmp & EEPROM_ADDR_COMPLETE)
  2501. break;
  2502. msleep(1);
  2503. }
  2504. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2505. return -EBUSY;
  2506. tmp = tr32(GRC_EEPROM_DATA);
  2507. /*
  2508. * The data will always be opposite the native endian
  2509. * format. Perform a blind byteswap to compensate.
  2510. */
  2511. *val = swab32(tmp);
  2512. return 0;
  2513. }
  2514. #define NVRAM_CMD_TIMEOUT 10000
  2515. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2516. {
  2517. int i;
  2518. tw32(NVRAM_CMD, nvram_cmd);
  2519. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2520. udelay(10);
  2521. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2522. udelay(10);
  2523. break;
  2524. }
  2525. }
  2526. if (i == NVRAM_CMD_TIMEOUT)
  2527. return -EBUSY;
  2528. return 0;
  2529. }
  2530. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2531. {
  2532. if (tg3_flag(tp, NVRAM) &&
  2533. tg3_flag(tp, NVRAM_BUFFERED) &&
  2534. tg3_flag(tp, FLASH) &&
  2535. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2536. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2537. addr = ((addr / tp->nvram_pagesize) <<
  2538. ATMEL_AT45DB0X1B_PAGE_POS) +
  2539. (addr % tp->nvram_pagesize);
  2540. return addr;
  2541. }
  2542. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2543. {
  2544. if (tg3_flag(tp, NVRAM) &&
  2545. tg3_flag(tp, NVRAM_BUFFERED) &&
  2546. tg3_flag(tp, FLASH) &&
  2547. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2548. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2549. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2550. tp->nvram_pagesize) +
  2551. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2552. return addr;
  2553. }
  2554. /* NOTE: Data read in from NVRAM is byteswapped according to
  2555. * the byteswapping settings for all other register accesses.
  2556. * tg3 devices are BE devices, so on a BE machine, the data
  2557. * returned will be exactly as it is seen in NVRAM. On a LE
  2558. * machine, the 32-bit value will be byteswapped.
  2559. */
  2560. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2561. {
  2562. int ret;
  2563. if (!tg3_flag(tp, NVRAM))
  2564. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2565. offset = tg3_nvram_phys_addr(tp, offset);
  2566. if (offset > NVRAM_ADDR_MSK)
  2567. return -EINVAL;
  2568. ret = tg3_nvram_lock(tp);
  2569. if (ret)
  2570. return ret;
  2571. tg3_enable_nvram_access(tp);
  2572. tw32(NVRAM_ADDR, offset);
  2573. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2574. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2575. if (ret == 0)
  2576. *val = tr32(NVRAM_RDDATA);
  2577. tg3_disable_nvram_access(tp);
  2578. tg3_nvram_unlock(tp);
  2579. return ret;
  2580. }
  2581. /* Ensures NVRAM data is in bytestream format. */
  2582. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2583. {
  2584. u32 v;
  2585. int res = tg3_nvram_read(tp, offset, &v);
  2586. if (!res)
  2587. *val = cpu_to_be32(v);
  2588. return res;
  2589. }
  2590. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  2591. u32 offset, u32 len, u8 *buf)
  2592. {
  2593. int i, j, rc = 0;
  2594. u32 val;
  2595. for (i = 0; i < len; i += 4) {
  2596. u32 addr;
  2597. __be32 data;
  2598. addr = offset + i;
  2599. memcpy(&data, buf + i, 4);
  2600. /*
  2601. * The SEEPROM interface expects the data to always be opposite
  2602. * the native endian format. We accomplish this by reversing
  2603. * all the operations that would have been performed on the
  2604. * data from a call to tg3_nvram_read_be32().
  2605. */
  2606. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  2607. val = tr32(GRC_EEPROM_ADDR);
  2608. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  2609. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  2610. EEPROM_ADDR_READ);
  2611. tw32(GRC_EEPROM_ADDR, val |
  2612. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2613. (addr & EEPROM_ADDR_ADDR_MASK) |
  2614. EEPROM_ADDR_START |
  2615. EEPROM_ADDR_WRITE);
  2616. for (j = 0; j < 1000; j++) {
  2617. val = tr32(GRC_EEPROM_ADDR);
  2618. if (val & EEPROM_ADDR_COMPLETE)
  2619. break;
  2620. msleep(1);
  2621. }
  2622. if (!(val & EEPROM_ADDR_COMPLETE)) {
  2623. rc = -EBUSY;
  2624. break;
  2625. }
  2626. }
  2627. return rc;
  2628. }
  2629. /* offset and length are dword aligned */
  2630. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  2631. u8 *buf)
  2632. {
  2633. int ret = 0;
  2634. u32 pagesize = tp->nvram_pagesize;
  2635. u32 pagemask = pagesize - 1;
  2636. u32 nvram_cmd;
  2637. u8 *tmp;
  2638. tmp = kmalloc(pagesize, GFP_KERNEL);
  2639. if (tmp == NULL)
  2640. return -ENOMEM;
  2641. while (len) {
  2642. int j;
  2643. u32 phy_addr, page_off, size;
  2644. phy_addr = offset & ~pagemask;
  2645. for (j = 0; j < pagesize; j += 4) {
  2646. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  2647. (__be32 *) (tmp + j));
  2648. if (ret)
  2649. break;
  2650. }
  2651. if (ret)
  2652. break;
  2653. page_off = offset & pagemask;
  2654. size = pagesize;
  2655. if (len < size)
  2656. size = len;
  2657. len -= size;
  2658. memcpy(tmp + page_off, buf, size);
  2659. offset = offset + (pagesize - page_off);
  2660. tg3_enable_nvram_access(tp);
  2661. /*
  2662. * Before we can erase the flash page, we need
  2663. * to issue a special "write enable" command.
  2664. */
  2665. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2666. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2667. break;
  2668. /* Erase the target page */
  2669. tw32(NVRAM_ADDR, phy_addr);
  2670. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  2671. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  2672. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2673. break;
  2674. /* Issue another write enable to start the write. */
  2675. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2676. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  2677. break;
  2678. for (j = 0; j < pagesize; j += 4) {
  2679. __be32 data;
  2680. data = *((__be32 *) (tmp + j));
  2681. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2682. tw32(NVRAM_ADDR, phy_addr + j);
  2683. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  2684. NVRAM_CMD_WR;
  2685. if (j == 0)
  2686. nvram_cmd |= NVRAM_CMD_FIRST;
  2687. else if (j == (pagesize - 4))
  2688. nvram_cmd |= NVRAM_CMD_LAST;
  2689. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2690. if (ret)
  2691. break;
  2692. }
  2693. if (ret)
  2694. break;
  2695. }
  2696. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2697. tg3_nvram_exec_cmd(tp, nvram_cmd);
  2698. kfree(tmp);
  2699. return ret;
  2700. }
  2701. /* offset and length are dword aligned */
  2702. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  2703. u8 *buf)
  2704. {
  2705. int i, ret = 0;
  2706. for (i = 0; i < len; i += 4, offset += 4) {
  2707. u32 page_off, phy_addr, nvram_cmd;
  2708. __be32 data;
  2709. memcpy(&data, buf + i, 4);
  2710. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  2711. page_off = offset % tp->nvram_pagesize;
  2712. phy_addr = tg3_nvram_phys_addr(tp, offset);
  2713. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  2714. if (page_off == 0 || i == 0)
  2715. nvram_cmd |= NVRAM_CMD_FIRST;
  2716. if (page_off == (tp->nvram_pagesize - 4))
  2717. nvram_cmd |= NVRAM_CMD_LAST;
  2718. if (i == (len - 4))
  2719. nvram_cmd |= NVRAM_CMD_LAST;
  2720. if ((nvram_cmd & NVRAM_CMD_FIRST) ||
  2721. !tg3_flag(tp, FLASH) ||
  2722. !tg3_flag(tp, 57765_PLUS))
  2723. tw32(NVRAM_ADDR, phy_addr);
  2724. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  2725. !tg3_flag(tp, 5755_PLUS) &&
  2726. (tp->nvram_jedecnum == JEDEC_ST) &&
  2727. (nvram_cmd & NVRAM_CMD_FIRST)) {
  2728. u32 cmd;
  2729. cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  2730. ret = tg3_nvram_exec_cmd(tp, cmd);
  2731. if (ret)
  2732. break;
  2733. }
  2734. if (!tg3_flag(tp, FLASH)) {
  2735. /* We always do complete word writes to eeprom. */
  2736. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  2737. }
  2738. ret = tg3_nvram_exec_cmd(tp, nvram_cmd);
  2739. if (ret)
  2740. break;
  2741. }
  2742. return ret;
  2743. }
  2744. /* offset and length are dword aligned */
  2745. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  2746. {
  2747. int ret;
  2748. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2749. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  2750. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  2751. udelay(40);
  2752. }
  2753. if (!tg3_flag(tp, NVRAM)) {
  2754. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  2755. } else {
  2756. u32 grc_mode;
  2757. ret = tg3_nvram_lock(tp);
  2758. if (ret)
  2759. return ret;
  2760. tg3_enable_nvram_access(tp);
  2761. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  2762. tw32(NVRAM_WRITE1, 0x406);
  2763. grc_mode = tr32(GRC_MODE);
  2764. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  2765. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  2766. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  2767. buf);
  2768. } else {
  2769. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  2770. buf);
  2771. }
  2772. grc_mode = tr32(GRC_MODE);
  2773. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  2774. tg3_disable_nvram_access(tp);
  2775. tg3_nvram_unlock(tp);
  2776. }
  2777. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  2778. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  2779. udelay(40);
  2780. }
  2781. return ret;
  2782. }
  2783. #define RX_CPU_SCRATCH_BASE 0x30000
  2784. #define RX_CPU_SCRATCH_SIZE 0x04000
  2785. #define TX_CPU_SCRATCH_BASE 0x34000
  2786. #define TX_CPU_SCRATCH_SIZE 0x04000
  2787. /* tp->lock is held. */
  2788. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  2789. {
  2790. int i;
  2791. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  2792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2793. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  2794. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  2795. return 0;
  2796. }
  2797. if (offset == RX_CPU_BASE) {
  2798. for (i = 0; i < 10000; i++) {
  2799. tw32(offset + CPU_STATE, 0xffffffff);
  2800. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2801. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2802. break;
  2803. }
  2804. tw32(offset + CPU_STATE, 0xffffffff);
  2805. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  2806. udelay(10);
  2807. } else {
  2808. for (i = 0; i < 10000; i++) {
  2809. tw32(offset + CPU_STATE, 0xffffffff);
  2810. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  2811. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  2812. break;
  2813. }
  2814. }
  2815. if (i >= 10000) {
  2816. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  2817. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  2818. return -ENODEV;
  2819. }
  2820. /* Clear firmware's nvram arbitration. */
  2821. if (tg3_flag(tp, NVRAM))
  2822. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  2823. return 0;
  2824. }
  2825. struct fw_info {
  2826. unsigned int fw_base;
  2827. unsigned int fw_len;
  2828. const __be32 *fw_data;
  2829. };
  2830. /* tp->lock is held. */
  2831. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base,
  2832. u32 cpu_scratch_base, int cpu_scratch_size,
  2833. struct fw_info *info)
  2834. {
  2835. int err, lock_err, i;
  2836. void (*write_op)(struct tg3 *, u32, u32);
  2837. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  2838. netdev_err(tp->dev,
  2839. "%s: Trying to load TX cpu firmware which is 5705\n",
  2840. __func__);
  2841. return -EINVAL;
  2842. }
  2843. if (tg3_flag(tp, 5705_PLUS))
  2844. write_op = tg3_write_mem;
  2845. else
  2846. write_op = tg3_write_indirect_reg32;
  2847. /* It is possible that bootcode is still loading at this point.
  2848. * Get the nvram lock first before halting the cpu.
  2849. */
  2850. lock_err = tg3_nvram_lock(tp);
  2851. err = tg3_halt_cpu(tp, cpu_base);
  2852. if (!lock_err)
  2853. tg3_nvram_unlock(tp);
  2854. if (err)
  2855. goto out;
  2856. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  2857. write_op(tp, cpu_scratch_base + i, 0);
  2858. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2859. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  2860. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  2861. write_op(tp, (cpu_scratch_base +
  2862. (info->fw_base & 0xffff) +
  2863. (i * sizeof(u32))),
  2864. be32_to_cpu(info->fw_data[i]));
  2865. err = 0;
  2866. out:
  2867. return err;
  2868. }
  2869. /* tp->lock is held. */
  2870. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  2871. {
  2872. struct fw_info info;
  2873. const __be32 *fw_data;
  2874. int err, i;
  2875. fw_data = (void *)tp->fw->data;
  2876. /* Firmware blob starts with version numbers, followed by
  2877. start address and length. We are setting complete length.
  2878. length = end_address_of_bss - start_address_of_text.
  2879. Remainder is the blob to be loaded contiguously
  2880. from start address. */
  2881. info.fw_base = be32_to_cpu(fw_data[1]);
  2882. info.fw_len = tp->fw->size - 12;
  2883. info.fw_data = &fw_data[3];
  2884. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  2885. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  2886. &info);
  2887. if (err)
  2888. return err;
  2889. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  2890. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  2891. &info);
  2892. if (err)
  2893. return err;
  2894. /* Now startup only the RX cpu. */
  2895. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2896. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2897. for (i = 0; i < 5; i++) {
  2898. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  2899. break;
  2900. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2901. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  2902. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  2903. udelay(1000);
  2904. }
  2905. if (i >= 5) {
  2906. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  2907. "should be %08x\n", __func__,
  2908. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  2909. return -ENODEV;
  2910. }
  2911. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  2912. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  2913. return 0;
  2914. }
  2915. /* tp->lock is held. */
  2916. static int tg3_load_tso_firmware(struct tg3 *tp)
  2917. {
  2918. struct fw_info info;
  2919. const __be32 *fw_data;
  2920. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  2921. int err, i;
  2922. if (tg3_flag(tp, HW_TSO_1) ||
  2923. tg3_flag(tp, HW_TSO_2) ||
  2924. tg3_flag(tp, HW_TSO_3))
  2925. return 0;
  2926. fw_data = (void *)tp->fw->data;
  2927. /* Firmware blob starts with version numbers, followed by
  2928. start address and length. We are setting complete length.
  2929. length = end_address_of_bss - start_address_of_text.
  2930. Remainder is the blob to be loaded contiguously
  2931. from start address. */
  2932. info.fw_base = be32_to_cpu(fw_data[1]);
  2933. cpu_scratch_size = tp->fw_len;
  2934. info.fw_len = tp->fw->size - 12;
  2935. info.fw_data = &fw_data[3];
  2936. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  2937. cpu_base = RX_CPU_BASE;
  2938. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  2939. } else {
  2940. cpu_base = TX_CPU_BASE;
  2941. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  2942. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  2943. }
  2944. err = tg3_load_firmware_cpu(tp, cpu_base,
  2945. cpu_scratch_base, cpu_scratch_size,
  2946. &info);
  2947. if (err)
  2948. return err;
  2949. /* Now startup the cpu. */
  2950. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2951. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2952. for (i = 0; i < 5; i++) {
  2953. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  2954. break;
  2955. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2956. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  2957. tw32_f(cpu_base + CPU_PC, info.fw_base);
  2958. udelay(1000);
  2959. }
  2960. if (i >= 5) {
  2961. netdev_err(tp->dev,
  2962. "%s fails to set CPU PC, is %08x should be %08x\n",
  2963. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  2964. return -ENODEV;
  2965. }
  2966. tw32(cpu_base + CPU_STATE, 0xffffffff);
  2967. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  2968. return 0;
  2969. }
  2970. /* tp->lock is held. */
  2971. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2972. {
  2973. u32 addr_high, addr_low;
  2974. int i;
  2975. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2976. tp->dev->dev_addr[1]);
  2977. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2978. (tp->dev->dev_addr[3] << 16) |
  2979. (tp->dev->dev_addr[4] << 8) |
  2980. (tp->dev->dev_addr[5] << 0));
  2981. for (i = 0; i < 4; i++) {
  2982. if (i == 1 && skip_mac_1)
  2983. continue;
  2984. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2985. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2986. }
  2987. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2988. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2989. for (i = 0; i < 12; i++) {
  2990. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2991. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2992. }
  2993. }
  2994. addr_high = (tp->dev->dev_addr[0] +
  2995. tp->dev->dev_addr[1] +
  2996. tp->dev->dev_addr[2] +
  2997. tp->dev->dev_addr[3] +
  2998. tp->dev->dev_addr[4] +
  2999. tp->dev->dev_addr[5]) &
  3000. TX_BACKOFF_SEED_MASK;
  3001. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  3002. }
  3003. static void tg3_enable_register_access(struct tg3 *tp)
  3004. {
  3005. /*
  3006. * Make sure register accesses (indirect or otherwise) will function
  3007. * correctly.
  3008. */
  3009. pci_write_config_dword(tp->pdev,
  3010. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  3011. }
  3012. static int tg3_power_up(struct tg3 *tp)
  3013. {
  3014. int err;
  3015. tg3_enable_register_access(tp);
  3016. err = pci_set_power_state(tp->pdev, PCI_D0);
  3017. if (!err) {
  3018. /* Switch out of Vaux if it is a NIC */
  3019. tg3_pwrsrc_switch_to_vmain(tp);
  3020. } else {
  3021. netdev_err(tp->dev, "Transition to D0 failed\n");
  3022. }
  3023. return err;
  3024. }
  3025. static int tg3_setup_phy(struct tg3 *, int);
  3026. static int tg3_power_down_prepare(struct tg3 *tp)
  3027. {
  3028. u32 misc_host_ctrl;
  3029. bool device_should_wake, do_low_power;
  3030. tg3_enable_register_access(tp);
  3031. /* Restore the CLKREQ setting. */
  3032. if (tg3_flag(tp, CLKREQ_BUG))
  3033. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3034. PCI_EXP_LNKCTL_CLKREQ_EN);
  3035. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  3036. tw32(TG3PCI_MISC_HOST_CTRL,
  3037. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  3038. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  3039. tg3_flag(tp, WOL_ENABLE);
  3040. if (tg3_flag(tp, USE_PHYLIB)) {
  3041. do_low_power = false;
  3042. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  3043. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3044. struct phy_device *phydev;
  3045. u32 phyid, advertising;
  3046. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  3047. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3048. tp->link_config.speed = phydev->speed;
  3049. tp->link_config.duplex = phydev->duplex;
  3050. tp->link_config.autoneg = phydev->autoneg;
  3051. tp->link_config.advertising = phydev->advertising;
  3052. advertising = ADVERTISED_TP |
  3053. ADVERTISED_Pause |
  3054. ADVERTISED_Autoneg |
  3055. ADVERTISED_10baseT_Half;
  3056. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  3057. if (tg3_flag(tp, WOL_SPEED_100MB))
  3058. advertising |=
  3059. ADVERTISED_100baseT_Half |
  3060. ADVERTISED_100baseT_Full |
  3061. ADVERTISED_10baseT_Full;
  3062. else
  3063. advertising |= ADVERTISED_10baseT_Full;
  3064. }
  3065. phydev->advertising = advertising;
  3066. phy_start_aneg(phydev);
  3067. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  3068. if (phyid != PHY_ID_BCMAC131) {
  3069. phyid &= PHY_BCM_OUI_MASK;
  3070. if (phyid == PHY_BCM_OUI_1 ||
  3071. phyid == PHY_BCM_OUI_2 ||
  3072. phyid == PHY_BCM_OUI_3)
  3073. do_low_power = true;
  3074. }
  3075. }
  3076. } else {
  3077. do_low_power = true;
  3078. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER))
  3079. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  3080. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  3081. tg3_setup_phy(tp, 0);
  3082. }
  3083. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3084. u32 val;
  3085. val = tr32(GRC_VCPU_EXT_CTRL);
  3086. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  3087. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  3088. int i;
  3089. u32 val;
  3090. for (i = 0; i < 200; i++) {
  3091. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  3092. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  3093. break;
  3094. msleep(1);
  3095. }
  3096. }
  3097. if (tg3_flag(tp, WOL_CAP))
  3098. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  3099. WOL_DRV_STATE_SHUTDOWN |
  3100. WOL_DRV_WOL |
  3101. WOL_SET_MAGIC_PKT);
  3102. if (device_should_wake) {
  3103. u32 mac_mode;
  3104. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  3105. if (do_low_power &&
  3106. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  3107. tg3_phy_auxctl_write(tp,
  3108. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  3109. MII_TG3_AUXCTL_PCTL_WOL_EN |
  3110. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  3111. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  3112. udelay(40);
  3113. }
  3114. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3115. mac_mode = MAC_MODE_PORT_MODE_GMII;
  3116. else
  3117. mac_mode = MAC_MODE_PORT_MODE_MII;
  3118. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  3119. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3120. ASIC_REV_5700) {
  3121. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  3122. SPEED_100 : SPEED_10;
  3123. if (tg3_5700_link_polarity(tp, speed))
  3124. mac_mode |= MAC_MODE_LINK_POLARITY;
  3125. else
  3126. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3127. }
  3128. } else {
  3129. mac_mode = MAC_MODE_PORT_MODE_TBI;
  3130. }
  3131. if (!tg3_flag(tp, 5750_PLUS))
  3132. tw32(MAC_LED_CTRL, tp->led_ctrl);
  3133. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  3134. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  3135. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  3136. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  3137. if (tg3_flag(tp, ENABLE_APE))
  3138. mac_mode |= MAC_MODE_APE_TX_EN |
  3139. MAC_MODE_APE_RX_EN |
  3140. MAC_MODE_TDE_ENABLE;
  3141. tw32_f(MAC_MODE, mac_mode);
  3142. udelay(100);
  3143. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  3144. udelay(10);
  3145. }
  3146. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  3147. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3148. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  3149. u32 base_val;
  3150. base_val = tp->pci_clock_ctrl;
  3151. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  3152. CLOCK_CTRL_TXCLK_DISABLE);
  3153. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  3154. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  3155. } else if (tg3_flag(tp, 5780_CLASS) ||
  3156. tg3_flag(tp, CPMU_PRESENT) ||
  3157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  3158. /* do nothing */
  3159. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  3160. u32 newbits1, newbits2;
  3161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3162. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3163. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  3164. CLOCK_CTRL_TXCLK_DISABLE |
  3165. CLOCK_CTRL_ALTCLK);
  3166. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3167. } else if (tg3_flag(tp, 5705_PLUS)) {
  3168. newbits1 = CLOCK_CTRL_625_CORE;
  3169. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  3170. } else {
  3171. newbits1 = CLOCK_CTRL_ALTCLK;
  3172. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  3173. }
  3174. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  3175. 40);
  3176. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  3177. 40);
  3178. if (!tg3_flag(tp, 5705_PLUS)) {
  3179. u32 newbits3;
  3180. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3181. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3182. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  3183. CLOCK_CTRL_TXCLK_DISABLE |
  3184. CLOCK_CTRL_44MHZ_CORE);
  3185. } else {
  3186. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  3187. }
  3188. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  3189. tp->pci_clock_ctrl | newbits3, 40);
  3190. }
  3191. }
  3192. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  3193. tg3_power_down_phy(tp, do_low_power);
  3194. tg3_frob_aux_power(tp, true);
  3195. /* Workaround for unstable PLL clock */
  3196. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  3197. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  3198. u32 val = tr32(0x7d00);
  3199. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  3200. tw32(0x7d00, val);
  3201. if (!tg3_flag(tp, ENABLE_ASF)) {
  3202. int err;
  3203. err = tg3_nvram_lock(tp);
  3204. tg3_halt_cpu(tp, RX_CPU_BASE);
  3205. if (!err)
  3206. tg3_nvram_unlock(tp);
  3207. }
  3208. }
  3209. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  3210. return 0;
  3211. }
  3212. static void tg3_power_down(struct tg3 *tp)
  3213. {
  3214. tg3_power_down_prepare(tp);
  3215. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  3216. pci_set_power_state(tp->pdev, PCI_D3hot);
  3217. }
  3218. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  3219. {
  3220. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  3221. case MII_TG3_AUX_STAT_10HALF:
  3222. *speed = SPEED_10;
  3223. *duplex = DUPLEX_HALF;
  3224. break;
  3225. case MII_TG3_AUX_STAT_10FULL:
  3226. *speed = SPEED_10;
  3227. *duplex = DUPLEX_FULL;
  3228. break;
  3229. case MII_TG3_AUX_STAT_100HALF:
  3230. *speed = SPEED_100;
  3231. *duplex = DUPLEX_HALF;
  3232. break;
  3233. case MII_TG3_AUX_STAT_100FULL:
  3234. *speed = SPEED_100;
  3235. *duplex = DUPLEX_FULL;
  3236. break;
  3237. case MII_TG3_AUX_STAT_1000HALF:
  3238. *speed = SPEED_1000;
  3239. *duplex = DUPLEX_HALF;
  3240. break;
  3241. case MII_TG3_AUX_STAT_1000FULL:
  3242. *speed = SPEED_1000;
  3243. *duplex = DUPLEX_FULL;
  3244. break;
  3245. default:
  3246. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3247. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  3248. SPEED_10;
  3249. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  3250. DUPLEX_HALF;
  3251. break;
  3252. }
  3253. *speed = SPEED_UNKNOWN;
  3254. *duplex = DUPLEX_UNKNOWN;
  3255. break;
  3256. }
  3257. }
  3258. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  3259. {
  3260. int err = 0;
  3261. u32 val, new_adv;
  3262. new_adv = ADVERTISE_CSMA;
  3263. new_adv |= ethtool_adv_to_mii_adv_t(advertise) & ADVERTISE_ALL;
  3264. new_adv |= mii_advertise_flowctrl(flowctrl);
  3265. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3266. if (err)
  3267. goto done;
  3268. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3269. new_adv = ethtool_adv_to_mii_ctrl1000_t(advertise);
  3270. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3271. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  3272. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3273. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  3274. if (err)
  3275. goto done;
  3276. }
  3277. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  3278. goto done;
  3279. tw32(TG3_CPMU_EEE_MODE,
  3280. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  3281. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  3282. if (!err) {
  3283. u32 err2;
  3284. val = 0;
  3285. /* Advertise 100-BaseTX EEE ability */
  3286. if (advertise & ADVERTISED_100baseT_Full)
  3287. val |= MDIO_AN_EEE_ADV_100TX;
  3288. /* Advertise 1000-BaseT EEE ability */
  3289. if (advertise & ADVERTISED_1000baseT_Full)
  3290. val |= MDIO_AN_EEE_ADV_1000T;
  3291. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  3292. if (err)
  3293. val = 0;
  3294. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  3295. case ASIC_REV_5717:
  3296. case ASIC_REV_57765:
  3297. case ASIC_REV_57766:
  3298. case ASIC_REV_5719:
  3299. /* If we advertised any eee advertisements above... */
  3300. if (val)
  3301. val = MII_TG3_DSP_TAP26_ALNOKO |
  3302. MII_TG3_DSP_TAP26_RMRXSTO |
  3303. MII_TG3_DSP_TAP26_OPCSINPT;
  3304. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  3305. /* Fall through */
  3306. case ASIC_REV_5720:
  3307. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  3308. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  3309. MII_TG3_DSP_CH34TP2_HIBW01);
  3310. }
  3311. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  3312. if (!err)
  3313. err = err2;
  3314. }
  3315. done:
  3316. return err;
  3317. }
  3318. static void tg3_phy_copper_begin(struct tg3 *tp)
  3319. {
  3320. if (tp->link_config.autoneg == AUTONEG_ENABLE ||
  3321. (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3322. u32 adv, fc;
  3323. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  3324. adv = ADVERTISED_10baseT_Half |
  3325. ADVERTISED_10baseT_Full;
  3326. if (tg3_flag(tp, WOL_SPEED_100MB))
  3327. adv |= ADVERTISED_100baseT_Half |
  3328. ADVERTISED_100baseT_Full;
  3329. fc = FLOW_CTRL_TX | FLOW_CTRL_RX;
  3330. } else {
  3331. adv = tp->link_config.advertising;
  3332. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  3333. adv &= ~(ADVERTISED_1000baseT_Half |
  3334. ADVERTISED_1000baseT_Full);
  3335. fc = tp->link_config.flowctrl;
  3336. }
  3337. tg3_phy_autoneg_cfg(tp, adv, fc);
  3338. tg3_writephy(tp, MII_BMCR,
  3339. BMCR_ANENABLE | BMCR_ANRESTART);
  3340. } else {
  3341. int i;
  3342. u32 bmcr, orig_bmcr;
  3343. tp->link_config.active_speed = tp->link_config.speed;
  3344. tp->link_config.active_duplex = tp->link_config.duplex;
  3345. bmcr = 0;
  3346. switch (tp->link_config.speed) {
  3347. default:
  3348. case SPEED_10:
  3349. break;
  3350. case SPEED_100:
  3351. bmcr |= BMCR_SPEED100;
  3352. break;
  3353. case SPEED_1000:
  3354. bmcr |= BMCR_SPEED1000;
  3355. break;
  3356. }
  3357. if (tp->link_config.duplex == DUPLEX_FULL)
  3358. bmcr |= BMCR_FULLDPLX;
  3359. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  3360. (bmcr != orig_bmcr)) {
  3361. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  3362. for (i = 0; i < 1500; i++) {
  3363. u32 tmp;
  3364. udelay(10);
  3365. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  3366. tg3_readphy(tp, MII_BMSR, &tmp))
  3367. continue;
  3368. if (!(tmp & BMSR_LSTATUS)) {
  3369. udelay(40);
  3370. break;
  3371. }
  3372. }
  3373. tg3_writephy(tp, MII_BMCR, bmcr);
  3374. udelay(40);
  3375. }
  3376. }
  3377. }
  3378. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  3379. {
  3380. int err;
  3381. /* Turn off tap power management. */
  3382. /* Set Extended packet length bit */
  3383. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  3384. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  3385. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  3386. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  3387. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  3388. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  3389. udelay(40);
  3390. return err;
  3391. }
  3392. static bool tg3_phy_copper_an_config_ok(struct tg3 *tp, u32 *lcladv)
  3393. {
  3394. u32 advmsk, tgtadv, advertising;
  3395. advertising = tp->link_config.advertising;
  3396. tgtadv = ethtool_adv_to_mii_adv_t(advertising) & ADVERTISE_ALL;
  3397. advmsk = ADVERTISE_ALL;
  3398. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  3399. tgtadv |= mii_advertise_flowctrl(tp->link_config.flowctrl);
  3400. advmsk |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  3401. }
  3402. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  3403. return false;
  3404. if ((*lcladv & advmsk) != tgtadv)
  3405. return false;
  3406. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3407. u32 tg3_ctrl;
  3408. tgtadv = ethtool_adv_to_mii_ctrl1000_t(advertising);
  3409. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  3410. return false;
  3411. if (tgtadv &&
  3412. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3413. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)) {
  3414. tgtadv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  3415. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL |
  3416. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  3417. } else {
  3418. tg3_ctrl &= (ADVERTISE_1000HALF | ADVERTISE_1000FULL);
  3419. }
  3420. if (tg3_ctrl != tgtadv)
  3421. return false;
  3422. }
  3423. return true;
  3424. }
  3425. static bool tg3_phy_copper_fetch_rmtadv(struct tg3 *tp, u32 *rmtadv)
  3426. {
  3427. u32 lpeth = 0;
  3428. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  3429. u32 val;
  3430. if (tg3_readphy(tp, MII_STAT1000, &val))
  3431. return false;
  3432. lpeth = mii_stat1000_to_ethtool_lpa_t(val);
  3433. }
  3434. if (tg3_readphy(tp, MII_LPA, rmtadv))
  3435. return false;
  3436. lpeth |= mii_lpa_to_ethtool_lpa_t(*rmtadv);
  3437. tp->link_config.rmt_adv = lpeth;
  3438. return true;
  3439. }
  3440. static bool tg3_test_and_report_link_chg(struct tg3 *tp, int curr_link_up)
  3441. {
  3442. if (curr_link_up != tp->link_up) {
  3443. if (curr_link_up) {
  3444. tg3_carrier_on(tp);
  3445. } else {
  3446. tg3_carrier_off(tp);
  3447. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3448. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3449. }
  3450. tg3_link_report(tp);
  3451. return true;
  3452. }
  3453. return false;
  3454. }
  3455. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  3456. {
  3457. int current_link_up;
  3458. u32 bmsr, val;
  3459. u32 lcl_adv, rmt_adv;
  3460. u16 current_speed;
  3461. u8 current_duplex;
  3462. int i, err;
  3463. tw32(MAC_EVENT, 0);
  3464. tw32_f(MAC_STATUS,
  3465. (MAC_STATUS_SYNC_CHANGED |
  3466. MAC_STATUS_CFG_CHANGED |
  3467. MAC_STATUS_MI_COMPLETION |
  3468. MAC_STATUS_LNKSTATE_CHANGED));
  3469. udelay(40);
  3470. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  3471. tw32_f(MAC_MI_MODE,
  3472. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  3473. udelay(80);
  3474. }
  3475. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  3476. /* Some third-party PHYs need to be reset on link going
  3477. * down.
  3478. */
  3479. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  3480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  3481. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  3482. tp->link_up) {
  3483. tg3_readphy(tp, MII_BMSR, &bmsr);
  3484. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3485. !(bmsr & BMSR_LSTATUS))
  3486. force_reset = 1;
  3487. }
  3488. if (force_reset)
  3489. tg3_phy_reset(tp);
  3490. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  3491. tg3_readphy(tp, MII_BMSR, &bmsr);
  3492. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  3493. !tg3_flag(tp, INIT_COMPLETE))
  3494. bmsr = 0;
  3495. if (!(bmsr & BMSR_LSTATUS)) {
  3496. err = tg3_init_5401phy_dsp(tp);
  3497. if (err)
  3498. return err;
  3499. tg3_readphy(tp, MII_BMSR, &bmsr);
  3500. for (i = 0; i < 1000; i++) {
  3501. udelay(10);
  3502. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3503. (bmsr & BMSR_LSTATUS)) {
  3504. udelay(40);
  3505. break;
  3506. }
  3507. }
  3508. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  3509. TG3_PHY_REV_BCM5401_B0 &&
  3510. !(bmsr & BMSR_LSTATUS) &&
  3511. tp->link_config.active_speed == SPEED_1000) {
  3512. err = tg3_phy_reset(tp);
  3513. if (!err)
  3514. err = tg3_init_5401phy_dsp(tp);
  3515. if (err)
  3516. return err;
  3517. }
  3518. }
  3519. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  3520. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  3521. /* 5701 {A0,B0} CRC bug workaround */
  3522. tg3_writephy(tp, 0x15, 0x0a75);
  3523. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3524. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  3525. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  3526. }
  3527. /* Clear pending interrupts... */
  3528. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3529. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  3530. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  3531. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  3532. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  3533. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  3534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  3535. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  3536. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  3537. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  3538. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  3539. else
  3540. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  3541. }
  3542. current_link_up = 0;
  3543. current_speed = SPEED_UNKNOWN;
  3544. current_duplex = DUPLEX_UNKNOWN;
  3545. tp->phy_flags &= ~TG3_PHYFLG_MDIX_STATE;
  3546. tp->link_config.rmt_adv = 0;
  3547. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  3548. err = tg3_phy_auxctl_read(tp,
  3549. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3550. &val);
  3551. if (!err && !(val & (1 << 10))) {
  3552. tg3_phy_auxctl_write(tp,
  3553. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  3554. val | (1 << 10));
  3555. goto relink;
  3556. }
  3557. }
  3558. bmsr = 0;
  3559. for (i = 0; i < 100; i++) {
  3560. tg3_readphy(tp, MII_BMSR, &bmsr);
  3561. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  3562. (bmsr & BMSR_LSTATUS))
  3563. break;
  3564. udelay(40);
  3565. }
  3566. if (bmsr & BMSR_LSTATUS) {
  3567. u32 aux_stat, bmcr;
  3568. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  3569. for (i = 0; i < 2000; i++) {
  3570. udelay(10);
  3571. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  3572. aux_stat)
  3573. break;
  3574. }
  3575. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  3576. &current_speed,
  3577. &current_duplex);
  3578. bmcr = 0;
  3579. for (i = 0; i < 200; i++) {
  3580. tg3_readphy(tp, MII_BMCR, &bmcr);
  3581. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  3582. continue;
  3583. if (bmcr && bmcr != 0x7fff)
  3584. break;
  3585. udelay(10);
  3586. }
  3587. lcl_adv = 0;
  3588. rmt_adv = 0;
  3589. tp->link_config.active_speed = current_speed;
  3590. tp->link_config.active_duplex = current_duplex;
  3591. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3592. if ((bmcr & BMCR_ANENABLE) &&
  3593. tg3_phy_copper_an_config_ok(tp, &lcl_adv) &&
  3594. tg3_phy_copper_fetch_rmtadv(tp, &rmt_adv))
  3595. current_link_up = 1;
  3596. } else {
  3597. if (!(bmcr & BMCR_ANENABLE) &&
  3598. tp->link_config.speed == current_speed &&
  3599. tp->link_config.duplex == current_duplex &&
  3600. tp->link_config.flowctrl ==
  3601. tp->link_config.active_flowctrl) {
  3602. current_link_up = 1;
  3603. }
  3604. }
  3605. if (current_link_up == 1 &&
  3606. tp->link_config.active_duplex == DUPLEX_FULL) {
  3607. u32 reg, bit;
  3608. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  3609. reg = MII_TG3_FET_GEN_STAT;
  3610. bit = MII_TG3_FET_GEN_STAT_MDIXSTAT;
  3611. } else {
  3612. reg = MII_TG3_EXT_STAT;
  3613. bit = MII_TG3_EXT_STAT_MDIX;
  3614. }
  3615. if (!tg3_readphy(tp, reg, &val) && (val & bit))
  3616. tp->phy_flags |= TG3_PHYFLG_MDIX_STATE;
  3617. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  3618. }
  3619. }
  3620. relink:
  3621. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  3622. tg3_phy_copper_begin(tp);
  3623. tg3_readphy(tp, MII_BMSR, &bmsr);
  3624. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  3625. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  3626. current_link_up = 1;
  3627. }
  3628. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  3629. if (current_link_up == 1) {
  3630. if (tp->link_config.active_speed == SPEED_100 ||
  3631. tp->link_config.active_speed == SPEED_10)
  3632. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3633. else
  3634. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3635. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  3636. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  3637. else
  3638. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3639. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3640. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3641. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3642. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  3643. if (current_link_up == 1 &&
  3644. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  3645. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  3646. else
  3647. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  3648. }
  3649. /* ??? Without this setting Netgear GA302T PHY does not
  3650. * ??? send/receive packets...
  3651. */
  3652. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  3653. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  3654. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  3655. tw32_f(MAC_MI_MODE, tp->mi_mode);
  3656. udelay(80);
  3657. }
  3658. tw32_f(MAC_MODE, tp->mac_mode);
  3659. udelay(40);
  3660. tg3_phy_eee_adjust(tp, current_link_up);
  3661. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  3662. /* Polled via timer. */
  3663. tw32_f(MAC_EVENT, 0);
  3664. } else {
  3665. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3666. }
  3667. udelay(40);
  3668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  3669. current_link_up == 1 &&
  3670. tp->link_config.active_speed == SPEED_1000 &&
  3671. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  3672. udelay(120);
  3673. tw32_f(MAC_STATUS,
  3674. (MAC_STATUS_SYNC_CHANGED |
  3675. MAC_STATUS_CFG_CHANGED));
  3676. udelay(40);
  3677. tg3_write_mem(tp,
  3678. NIC_SRAM_FIRMWARE_MBOX,
  3679. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  3680. }
  3681. /* Prevent send BD corruption. */
  3682. if (tg3_flag(tp, CLKREQ_BUG)) {
  3683. if (tp->link_config.active_speed == SPEED_100 ||
  3684. tp->link_config.active_speed == SPEED_10)
  3685. pcie_capability_clear_word(tp->pdev, PCI_EXP_LNKCTL,
  3686. PCI_EXP_LNKCTL_CLKREQ_EN);
  3687. else
  3688. pcie_capability_set_word(tp->pdev, PCI_EXP_LNKCTL,
  3689. PCI_EXP_LNKCTL_CLKREQ_EN);
  3690. }
  3691. tg3_test_and_report_link_chg(tp, current_link_up);
  3692. return 0;
  3693. }
  3694. struct tg3_fiber_aneginfo {
  3695. int state;
  3696. #define ANEG_STATE_UNKNOWN 0
  3697. #define ANEG_STATE_AN_ENABLE 1
  3698. #define ANEG_STATE_RESTART_INIT 2
  3699. #define ANEG_STATE_RESTART 3
  3700. #define ANEG_STATE_DISABLE_LINK_OK 4
  3701. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  3702. #define ANEG_STATE_ABILITY_DETECT 6
  3703. #define ANEG_STATE_ACK_DETECT_INIT 7
  3704. #define ANEG_STATE_ACK_DETECT 8
  3705. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  3706. #define ANEG_STATE_COMPLETE_ACK 10
  3707. #define ANEG_STATE_IDLE_DETECT_INIT 11
  3708. #define ANEG_STATE_IDLE_DETECT 12
  3709. #define ANEG_STATE_LINK_OK 13
  3710. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  3711. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  3712. u32 flags;
  3713. #define MR_AN_ENABLE 0x00000001
  3714. #define MR_RESTART_AN 0x00000002
  3715. #define MR_AN_COMPLETE 0x00000004
  3716. #define MR_PAGE_RX 0x00000008
  3717. #define MR_NP_LOADED 0x00000010
  3718. #define MR_TOGGLE_TX 0x00000020
  3719. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  3720. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  3721. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  3722. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  3723. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  3724. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  3725. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  3726. #define MR_TOGGLE_RX 0x00002000
  3727. #define MR_NP_RX 0x00004000
  3728. #define MR_LINK_OK 0x80000000
  3729. unsigned long link_time, cur_time;
  3730. u32 ability_match_cfg;
  3731. int ability_match_count;
  3732. char ability_match, idle_match, ack_match;
  3733. u32 txconfig, rxconfig;
  3734. #define ANEG_CFG_NP 0x00000080
  3735. #define ANEG_CFG_ACK 0x00000040
  3736. #define ANEG_CFG_RF2 0x00000020
  3737. #define ANEG_CFG_RF1 0x00000010
  3738. #define ANEG_CFG_PS2 0x00000001
  3739. #define ANEG_CFG_PS1 0x00008000
  3740. #define ANEG_CFG_HD 0x00004000
  3741. #define ANEG_CFG_FD 0x00002000
  3742. #define ANEG_CFG_INVAL 0x00001f06
  3743. };
  3744. #define ANEG_OK 0
  3745. #define ANEG_DONE 1
  3746. #define ANEG_TIMER_ENAB 2
  3747. #define ANEG_FAILED -1
  3748. #define ANEG_STATE_SETTLE_TIME 10000
  3749. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  3750. struct tg3_fiber_aneginfo *ap)
  3751. {
  3752. u16 flowctrl;
  3753. unsigned long delta;
  3754. u32 rx_cfg_reg;
  3755. int ret;
  3756. if (ap->state == ANEG_STATE_UNKNOWN) {
  3757. ap->rxconfig = 0;
  3758. ap->link_time = 0;
  3759. ap->cur_time = 0;
  3760. ap->ability_match_cfg = 0;
  3761. ap->ability_match_count = 0;
  3762. ap->ability_match = 0;
  3763. ap->idle_match = 0;
  3764. ap->ack_match = 0;
  3765. }
  3766. ap->cur_time++;
  3767. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  3768. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  3769. if (rx_cfg_reg != ap->ability_match_cfg) {
  3770. ap->ability_match_cfg = rx_cfg_reg;
  3771. ap->ability_match = 0;
  3772. ap->ability_match_count = 0;
  3773. } else {
  3774. if (++ap->ability_match_count > 1) {
  3775. ap->ability_match = 1;
  3776. ap->ability_match_cfg = rx_cfg_reg;
  3777. }
  3778. }
  3779. if (rx_cfg_reg & ANEG_CFG_ACK)
  3780. ap->ack_match = 1;
  3781. else
  3782. ap->ack_match = 0;
  3783. ap->idle_match = 0;
  3784. } else {
  3785. ap->idle_match = 1;
  3786. ap->ability_match_cfg = 0;
  3787. ap->ability_match_count = 0;
  3788. ap->ability_match = 0;
  3789. ap->ack_match = 0;
  3790. rx_cfg_reg = 0;
  3791. }
  3792. ap->rxconfig = rx_cfg_reg;
  3793. ret = ANEG_OK;
  3794. switch (ap->state) {
  3795. case ANEG_STATE_UNKNOWN:
  3796. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  3797. ap->state = ANEG_STATE_AN_ENABLE;
  3798. /* fallthru */
  3799. case ANEG_STATE_AN_ENABLE:
  3800. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  3801. if (ap->flags & MR_AN_ENABLE) {
  3802. ap->link_time = 0;
  3803. ap->cur_time = 0;
  3804. ap->ability_match_cfg = 0;
  3805. ap->ability_match_count = 0;
  3806. ap->ability_match = 0;
  3807. ap->idle_match = 0;
  3808. ap->ack_match = 0;
  3809. ap->state = ANEG_STATE_RESTART_INIT;
  3810. } else {
  3811. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  3812. }
  3813. break;
  3814. case ANEG_STATE_RESTART_INIT:
  3815. ap->link_time = ap->cur_time;
  3816. ap->flags &= ~(MR_NP_LOADED);
  3817. ap->txconfig = 0;
  3818. tw32(MAC_TX_AUTO_NEG, 0);
  3819. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3820. tw32_f(MAC_MODE, tp->mac_mode);
  3821. udelay(40);
  3822. ret = ANEG_TIMER_ENAB;
  3823. ap->state = ANEG_STATE_RESTART;
  3824. /* fallthru */
  3825. case ANEG_STATE_RESTART:
  3826. delta = ap->cur_time - ap->link_time;
  3827. if (delta > ANEG_STATE_SETTLE_TIME)
  3828. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3829. else
  3830. ret = ANEG_TIMER_ENAB;
  3831. break;
  3832. case ANEG_STATE_DISABLE_LINK_OK:
  3833. ret = ANEG_DONE;
  3834. break;
  3835. case ANEG_STATE_ABILITY_DETECT_INIT:
  3836. ap->flags &= ~(MR_TOGGLE_TX);
  3837. ap->txconfig = ANEG_CFG_FD;
  3838. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3839. if (flowctrl & ADVERTISE_1000XPAUSE)
  3840. ap->txconfig |= ANEG_CFG_PS1;
  3841. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3842. ap->txconfig |= ANEG_CFG_PS2;
  3843. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3844. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3845. tw32_f(MAC_MODE, tp->mac_mode);
  3846. udelay(40);
  3847. ap->state = ANEG_STATE_ABILITY_DETECT;
  3848. break;
  3849. case ANEG_STATE_ABILITY_DETECT:
  3850. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3851. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3852. break;
  3853. case ANEG_STATE_ACK_DETECT_INIT:
  3854. ap->txconfig |= ANEG_CFG_ACK;
  3855. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3856. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3857. tw32_f(MAC_MODE, tp->mac_mode);
  3858. udelay(40);
  3859. ap->state = ANEG_STATE_ACK_DETECT;
  3860. /* fallthru */
  3861. case ANEG_STATE_ACK_DETECT:
  3862. if (ap->ack_match != 0) {
  3863. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3864. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3865. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3866. } else {
  3867. ap->state = ANEG_STATE_AN_ENABLE;
  3868. }
  3869. } else if (ap->ability_match != 0 &&
  3870. ap->rxconfig == 0) {
  3871. ap->state = ANEG_STATE_AN_ENABLE;
  3872. }
  3873. break;
  3874. case ANEG_STATE_COMPLETE_ACK_INIT:
  3875. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3876. ret = ANEG_FAILED;
  3877. break;
  3878. }
  3879. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3880. MR_LP_ADV_HALF_DUPLEX |
  3881. MR_LP_ADV_SYM_PAUSE |
  3882. MR_LP_ADV_ASYM_PAUSE |
  3883. MR_LP_ADV_REMOTE_FAULT1 |
  3884. MR_LP_ADV_REMOTE_FAULT2 |
  3885. MR_LP_ADV_NEXT_PAGE |
  3886. MR_TOGGLE_RX |
  3887. MR_NP_RX);
  3888. if (ap->rxconfig & ANEG_CFG_FD)
  3889. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3890. if (ap->rxconfig & ANEG_CFG_HD)
  3891. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3892. if (ap->rxconfig & ANEG_CFG_PS1)
  3893. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3894. if (ap->rxconfig & ANEG_CFG_PS2)
  3895. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3896. if (ap->rxconfig & ANEG_CFG_RF1)
  3897. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3898. if (ap->rxconfig & ANEG_CFG_RF2)
  3899. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3900. if (ap->rxconfig & ANEG_CFG_NP)
  3901. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3902. ap->link_time = ap->cur_time;
  3903. ap->flags ^= (MR_TOGGLE_TX);
  3904. if (ap->rxconfig & 0x0008)
  3905. ap->flags |= MR_TOGGLE_RX;
  3906. if (ap->rxconfig & ANEG_CFG_NP)
  3907. ap->flags |= MR_NP_RX;
  3908. ap->flags |= MR_PAGE_RX;
  3909. ap->state = ANEG_STATE_COMPLETE_ACK;
  3910. ret = ANEG_TIMER_ENAB;
  3911. break;
  3912. case ANEG_STATE_COMPLETE_ACK:
  3913. if (ap->ability_match != 0 &&
  3914. ap->rxconfig == 0) {
  3915. ap->state = ANEG_STATE_AN_ENABLE;
  3916. break;
  3917. }
  3918. delta = ap->cur_time - ap->link_time;
  3919. if (delta > ANEG_STATE_SETTLE_TIME) {
  3920. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3921. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3922. } else {
  3923. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3924. !(ap->flags & MR_NP_RX)) {
  3925. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3926. } else {
  3927. ret = ANEG_FAILED;
  3928. }
  3929. }
  3930. }
  3931. break;
  3932. case ANEG_STATE_IDLE_DETECT_INIT:
  3933. ap->link_time = ap->cur_time;
  3934. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3935. tw32_f(MAC_MODE, tp->mac_mode);
  3936. udelay(40);
  3937. ap->state = ANEG_STATE_IDLE_DETECT;
  3938. ret = ANEG_TIMER_ENAB;
  3939. break;
  3940. case ANEG_STATE_IDLE_DETECT:
  3941. if (ap->ability_match != 0 &&
  3942. ap->rxconfig == 0) {
  3943. ap->state = ANEG_STATE_AN_ENABLE;
  3944. break;
  3945. }
  3946. delta = ap->cur_time - ap->link_time;
  3947. if (delta > ANEG_STATE_SETTLE_TIME) {
  3948. /* XXX another gem from the Broadcom driver :( */
  3949. ap->state = ANEG_STATE_LINK_OK;
  3950. }
  3951. break;
  3952. case ANEG_STATE_LINK_OK:
  3953. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3954. ret = ANEG_DONE;
  3955. break;
  3956. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3957. /* ??? unimplemented */
  3958. break;
  3959. case ANEG_STATE_NEXT_PAGE_WAIT:
  3960. /* ??? unimplemented */
  3961. break;
  3962. default:
  3963. ret = ANEG_FAILED;
  3964. break;
  3965. }
  3966. return ret;
  3967. }
  3968. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3969. {
  3970. int res = 0;
  3971. struct tg3_fiber_aneginfo aninfo;
  3972. int status = ANEG_FAILED;
  3973. unsigned int tick;
  3974. u32 tmp;
  3975. tw32_f(MAC_TX_AUTO_NEG, 0);
  3976. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3977. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3978. udelay(40);
  3979. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3980. udelay(40);
  3981. memset(&aninfo, 0, sizeof(aninfo));
  3982. aninfo.flags |= MR_AN_ENABLE;
  3983. aninfo.state = ANEG_STATE_UNKNOWN;
  3984. aninfo.cur_time = 0;
  3985. tick = 0;
  3986. while (++tick < 195000) {
  3987. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3988. if (status == ANEG_DONE || status == ANEG_FAILED)
  3989. break;
  3990. udelay(1);
  3991. }
  3992. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3993. tw32_f(MAC_MODE, tp->mac_mode);
  3994. udelay(40);
  3995. *txflags = aninfo.txconfig;
  3996. *rxflags = aninfo.flags;
  3997. if (status == ANEG_DONE &&
  3998. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3999. MR_LP_ADV_FULL_DUPLEX)))
  4000. res = 1;
  4001. return res;
  4002. }
  4003. static void tg3_init_bcm8002(struct tg3 *tp)
  4004. {
  4005. u32 mac_status = tr32(MAC_STATUS);
  4006. int i;
  4007. /* Reset when initting first time or we have a link. */
  4008. if (tg3_flag(tp, INIT_COMPLETE) &&
  4009. !(mac_status & MAC_STATUS_PCS_SYNCED))
  4010. return;
  4011. /* Set PLL lock range. */
  4012. tg3_writephy(tp, 0x16, 0x8007);
  4013. /* SW reset */
  4014. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  4015. /* Wait for reset to complete. */
  4016. /* XXX schedule_timeout() ... */
  4017. for (i = 0; i < 500; i++)
  4018. udelay(10);
  4019. /* Config mode; select PMA/Ch 1 regs. */
  4020. tg3_writephy(tp, 0x10, 0x8411);
  4021. /* Enable auto-lock and comdet, select txclk for tx. */
  4022. tg3_writephy(tp, 0x11, 0x0a10);
  4023. tg3_writephy(tp, 0x18, 0x00a0);
  4024. tg3_writephy(tp, 0x16, 0x41ff);
  4025. /* Assert and deassert POR. */
  4026. tg3_writephy(tp, 0x13, 0x0400);
  4027. udelay(40);
  4028. tg3_writephy(tp, 0x13, 0x0000);
  4029. tg3_writephy(tp, 0x11, 0x0a50);
  4030. udelay(40);
  4031. tg3_writephy(tp, 0x11, 0x0a10);
  4032. /* Wait for signal to stabilize */
  4033. /* XXX schedule_timeout() ... */
  4034. for (i = 0; i < 15000; i++)
  4035. udelay(10);
  4036. /* Deselect the channel register so we can read the PHYID
  4037. * later.
  4038. */
  4039. tg3_writephy(tp, 0x10, 0x8011);
  4040. }
  4041. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  4042. {
  4043. u16 flowctrl;
  4044. u32 sg_dig_ctrl, sg_dig_status;
  4045. u32 serdes_cfg, expected_sg_dig_ctrl;
  4046. int workaround, port_a;
  4047. int current_link_up;
  4048. serdes_cfg = 0;
  4049. expected_sg_dig_ctrl = 0;
  4050. workaround = 0;
  4051. port_a = 1;
  4052. current_link_up = 0;
  4053. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  4054. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  4055. workaround = 1;
  4056. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  4057. port_a = 0;
  4058. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  4059. /* preserve bits 20-23 for voltage regulator */
  4060. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  4061. }
  4062. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  4063. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  4064. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  4065. if (workaround) {
  4066. u32 val = serdes_cfg;
  4067. if (port_a)
  4068. val |= 0xc010000;
  4069. else
  4070. val |= 0x4010000;
  4071. tw32_f(MAC_SERDES_CFG, val);
  4072. }
  4073. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4074. }
  4075. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  4076. tg3_setup_flow_control(tp, 0, 0);
  4077. current_link_up = 1;
  4078. }
  4079. goto out;
  4080. }
  4081. /* Want auto-negotiation. */
  4082. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  4083. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4084. if (flowctrl & ADVERTISE_1000XPAUSE)
  4085. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  4086. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  4087. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  4088. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  4089. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  4090. tp->serdes_counter &&
  4091. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  4092. MAC_STATUS_RCVD_CFG)) ==
  4093. MAC_STATUS_PCS_SYNCED)) {
  4094. tp->serdes_counter--;
  4095. current_link_up = 1;
  4096. goto out;
  4097. }
  4098. restart_autoneg:
  4099. if (workaround)
  4100. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  4101. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  4102. udelay(5);
  4103. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  4104. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4105. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4106. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  4107. MAC_STATUS_SIGNAL_DET)) {
  4108. sg_dig_status = tr32(SG_DIG_STATUS);
  4109. mac_status = tr32(MAC_STATUS);
  4110. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  4111. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  4112. u32 local_adv = 0, remote_adv = 0;
  4113. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  4114. local_adv |= ADVERTISE_1000XPAUSE;
  4115. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  4116. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4117. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  4118. remote_adv |= LPA_1000XPAUSE;
  4119. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  4120. remote_adv |= LPA_1000XPAUSE_ASYM;
  4121. tp->link_config.rmt_adv =
  4122. mii_adv_to_ethtool_adv_x(remote_adv);
  4123. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4124. current_link_up = 1;
  4125. tp->serdes_counter = 0;
  4126. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4127. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  4128. if (tp->serdes_counter)
  4129. tp->serdes_counter--;
  4130. else {
  4131. if (workaround) {
  4132. u32 val = serdes_cfg;
  4133. if (port_a)
  4134. val |= 0xc010000;
  4135. else
  4136. val |= 0x4010000;
  4137. tw32_f(MAC_SERDES_CFG, val);
  4138. }
  4139. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  4140. udelay(40);
  4141. /* Link parallel detection - link is up */
  4142. /* only if we have PCS_SYNC and not */
  4143. /* receiving config code words */
  4144. mac_status = tr32(MAC_STATUS);
  4145. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  4146. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  4147. tg3_setup_flow_control(tp, 0, 0);
  4148. current_link_up = 1;
  4149. tp->phy_flags |=
  4150. TG3_PHYFLG_PARALLEL_DETECT;
  4151. tp->serdes_counter =
  4152. SERDES_PARALLEL_DET_TIMEOUT;
  4153. } else
  4154. goto restart_autoneg;
  4155. }
  4156. }
  4157. } else {
  4158. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  4159. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4160. }
  4161. out:
  4162. return current_link_up;
  4163. }
  4164. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  4165. {
  4166. int current_link_up = 0;
  4167. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  4168. goto out;
  4169. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4170. u32 txflags, rxflags;
  4171. int i;
  4172. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  4173. u32 local_adv = 0, remote_adv = 0;
  4174. if (txflags & ANEG_CFG_PS1)
  4175. local_adv |= ADVERTISE_1000XPAUSE;
  4176. if (txflags & ANEG_CFG_PS2)
  4177. local_adv |= ADVERTISE_1000XPSE_ASYM;
  4178. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  4179. remote_adv |= LPA_1000XPAUSE;
  4180. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  4181. remote_adv |= LPA_1000XPAUSE_ASYM;
  4182. tp->link_config.rmt_adv =
  4183. mii_adv_to_ethtool_adv_x(remote_adv);
  4184. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4185. current_link_up = 1;
  4186. }
  4187. for (i = 0; i < 30; i++) {
  4188. udelay(20);
  4189. tw32_f(MAC_STATUS,
  4190. (MAC_STATUS_SYNC_CHANGED |
  4191. MAC_STATUS_CFG_CHANGED));
  4192. udelay(40);
  4193. if ((tr32(MAC_STATUS) &
  4194. (MAC_STATUS_SYNC_CHANGED |
  4195. MAC_STATUS_CFG_CHANGED)) == 0)
  4196. break;
  4197. }
  4198. mac_status = tr32(MAC_STATUS);
  4199. if (current_link_up == 0 &&
  4200. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  4201. !(mac_status & MAC_STATUS_RCVD_CFG))
  4202. current_link_up = 1;
  4203. } else {
  4204. tg3_setup_flow_control(tp, 0, 0);
  4205. /* Forcing 1000FD link up. */
  4206. current_link_up = 1;
  4207. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  4208. udelay(40);
  4209. tw32_f(MAC_MODE, tp->mac_mode);
  4210. udelay(40);
  4211. }
  4212. out:
  4213. return current_link_up;
  4214. }
  4215. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  4216. {
  4217. u32 orig_pause_cfg;
  4218. u16 orig_active_speed;
  4219. u8 orig_active_duplex;
  4220. u32 mac_status;
  4221. int current_link_up;
  4222. int i;
  4223. orig_pause_cfg = tp->link_config.active_flowctrl;
  4224. orig_active_speed = tp->link_config.active_speed;
  4225. orig_active_duplex = tp->link_config.active_duplex;
  4226. if (!tg3_flag(tp, HW_AUTONEG) &&
  4227. tp->link_up &&
  4228. tg3_flag(tp, INIT_COMPLETE)) {
  4229. mac_status = tr32(MAC_STATUS);
  4230. mac_status &= (MAC_STATUS_PCS_SYNCED |
  4231. MAC_STATUS_SIGNAL_DET |
  4232. MAC_STATUS_CFG_CHANGED |
  4233. MAC_STATUS_RCVD_CFG);
  4234. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  4235. MAC_STATUS_SIGNAL_DET)) {
  4236. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4237. MAC_STATUS_CFG_CHANGED));
  4238. return 0;
  4239. }
  4240. }
  4241. tw32_f(MAC_TX_AUTO_NEG, 0);
  4242. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  4243. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  4244. tw32_f(MAC_MODE, tp->mac_mode);
  4245. udelay(40);
  4246. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  4247. tg3_init_bcm8002(tp);
  4248. /* Enable link change event even when serdes polling. */
  4249. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4250. udelay(40);
  4251. current_link_up = 0;
  4252. tp->link_config.rmt_adv = 0;
  4253. mac_status = tr32(MAC_STATUS);
  4254. if (tg3_flag(tp, HW_AUTONEG))
  4255. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  4256. else
  4257. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  4258. tp->napi[0].hw_status->status =
  4259. (SD_STATUS_UPDATED |
  4260. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  4261. for (i = 0; i < 100; i++) {
  4262. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  4263. MAC_STATUS_CFG_CHANGED));
  4264. udelay(5);
  4265. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  4266. MAC_STATUS_CFG_CHANGED |
  4267. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  4268. break;
  4269. }
  4270. mac_status = tr32(MAC_STATUS);
  4271. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  4272. current_link_up = 0;
  4273. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  4274. tp->serdes_counter == 0) {
  4275. tw32_f(MAC_MODE, (tp->mac_mode |
  4276. MAC_MODE_SEND_CONFIGS));
  4277. udelay(1);
  4278. tw32_f(MAC_MODE, tp->mac_mode);
  4279. }
  4280. }
  4281. if (current_link_up == 1) {
  4282. tp->link_config.active_speed = SPEED_1000;
  4283. tp->link_config.active_duplex = DUPLEX_FULL;
  4284. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4285. LED_CTRL_LNKLED_OVERRIDE |
  4286. LED_CTRL_1000MBPS_ON));
  4287. } else {
  4288. tp->link_config.active_speed = SPEED_UNKNOWN;
  4289. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  4290. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  4291. LED_CTRL_LNKLED_OVERRIDE |
  4292. LED_CTRL_TRAFFIC_OVERRIDE));
  4293. }
  4294. if (!tg3_test_and_report_link_chg(tp, current_link_up)) {
  4295. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  4296. if (orig_pause_cfg != now_pause_cfg ||
  4297. orig_active_speed != tp->link_config.active_speed ||
  4298. orig_active_duplex != tp->link_config.active_duplex)
  4299. tg3_link_report(tp);
  4300. }
  4301. return 0;
  4302. }
  4303. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  4304. {
  4305. int current_link_up, err = 0;
  4306. u32 bmsr, bmcr;
  4307. u16 current_speed;
  4308. u8 current_duplex;
  4309. u32 local_adv, remote_adv;
  4310. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  4311. tw32_f(MAC_MODE, tp->mac_mode);
  4312. udelay(40);
  4313. tw32(MAC_EVENT, 0);
  4314. tw32_f(MAC_STATUS,
  4315. (MAC_STATUS_SYNC_CHANGED |
  4316. MAC_STATUS_CFG_CHANGED |
  4317. MAC_STATUS_MI_COMPLETION |
  4318. MAC_STATUS_LNKSTATE_CHANGED));
  4319. udelay(40);
  4320. if (force_reset)
  4321. tg3_phy_reset(tp);
  4322. current_link_up = 0;
  4323. current_speed = SPEED_UNKNOWN;
  4324. current_duplex = DUPLEX_UNKNOWN;
  4325. tp->link_config.rmt_adv = 0;
  4326. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4327. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4328. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  4329. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4330. bmsr |= BMSR_LSTATUS;
  4331. else
  4332. bmsr &= ~BMSR_LSTATUS;
  4333. }
  4334. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  4335. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  4336. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4337. /* do nothing, just check for link up at the end */
  4338. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  4339. u32 adv, newadv;
  4340. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4341. newadv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  4342. ADVERTISE_1000XPAUSE |
  4343. ADVERTISE_1000XPSE_ASYM |
  4344. ADVERTISE_SLCT);
  4345. newadv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  4346. newadv |= ethtool_adv_to_mii_adv_x(tp->link_config.advertising);
  4347. if ((newadv != adv) || !(bmcr & BMCR_ANENABLE)) {
  4348. tg3_writephy(tp, MII_ADVERTISE, newadv);
  4349. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  4350. tg3_writephy(tp, MII_BMCR, bmcr);
  4351. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4352. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  4353. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4354. return err;
  4355. }
  4356. } else {
  4357. u32 new_bmcr;
  4358. bmcr &= ~BMCR_SPEED1000;
  4359. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  4360. if (tp->link_config.duplex == DUPLEX_FULL)
  4361. new_bmcr |= BMCR_FULLDPLX;
  4362. if (new_bmcr != bmcr) {
  4363. /* BMCR_SPEED1000 is a reserved bit that needs
  4364. * to be set on write.
  4365. */
  4366. new_bmcr |= BMCR_SPEED1000;
  4367. /* Force a linkdown */
  4368. if (tp->link_up) {
  4369. u32 adv;
  4370. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  4371. adv &= ~(ADVERTISE_1000XFULL |
  4372. ADVERTISE_1000XHALF |
  4373. ADVERTISE_SLCT);
  4374. tg3_writephy(tp, MII_ADVERTISE, adv);
  4375. tg3_writephy(tp, MII_BMCR, bmcr |
  4376. BMCR_ANRESTART |
  4377. BMCR_ANENABLE);
  4378. udelay(10);
  4379. tg3_carrier_off(tp);
  4380. }
  4381. tg3_writephy(tp, MII_BMCR, new_bmcr);
  4382. bmcr = new_bmcr;
  4383. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4384. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  4385. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  4386. ASIC_REV_5714) {
  4387. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  4388. bmsr |= BMSR_LSTATUS;
  4389. else
  4390. bmsr &= ~BMSR_LSTATUS;
  4391. }
  4392. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4393. }
  4394. }
  4395. if (bmsr & BMSR_LSTATUS) {
  4396. current_speed = SPEED_1000;
  4397. current_link_up = 1;
  4398. if (bmcr & BMCR_FULLDPLX)
  4399. current_duplex = DUPLEX_FULL;
  4400. else
  4401. current_duplex = DUPLEX_HALF;
  4402. local_adv = 0;
  4403. remote_adv = 0;
  4404. if (bmcr & BMCR_ANENABLE) {
  4405. u32 common;
  4406. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  4407. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  4408. common = local_adv & remote_adv;
  4409. if (common & (ADVERTISE_1000XHALF |
  4410. ADVERTISE_1000XFULL)) {
  4411. if (common & ADVERTISE_1000XFULL)
  4412. current_duplex = DUPLEX_FULL;
  4413. else
  4414. current_duplex = DUPLEX_HALF;
  4415. tp->link_config.rmt_adv =
  4416. mii_adv_to_ethtool_adv_x(remote_adv);
  4417. } else if (!tg3_flag(tp, 5780_CLASS)) {
  4418. /* Link is up via parallel detect */
  4419. } else {
  4420. current_link_up = 0;
  4421. }
  4422. }
  4423. }
  4424. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  4425. tg3_setup_flow_control(tp, local_adv, remote_adv);
  4426. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  4427. if (tp->link_config.active_duplex == DUPLEX_HALF)
  4428. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  4429. tw32_f(MAC_MODE, tp->mac_mode);
  4430. udelay(40);
  4431. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  4432. tp->link_config.active_speed = current_speed;
  4433. tp->link_config.active_duplex = current_duplex;
  4434. tg3_test_and_report_link_chg(tp, current_link_up);
  4435. return err;
  4436. }
  4437. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  4438. {
  4439. if (tp->serdes_counter) {
  4440. /* Give autoneg time to complete. */
  4441. tp->serdes_counter--;
  4442. return;
  4443. }
  4444. if (!tp->link_up &&
  4445. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  4446. u32 bmcr;
  4447. tg3_readphy(tp, MII_BMCR, &bmcr);
  4448. if (bmcr & BMCR_ANENABLE) {
  4449. u32 phy1, phy2;
  4450. /* Select shadow register 0x1f */
  4451. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  4452. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  4453. /* Select expansion interrupt status register */
  4454. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4455. MII_TG3_DSP_EXP1_INT_STAT);
  4456. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4457. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4458. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  4459. /* We have signal detect and not receiving
  4460. * config code words, link is up by parallel
  4461. * detection.
  4462. */
  4463. bmcr &= ~BMCR_ANENABLE;
  4464. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  4465. tg3_writephy(tp, MII_BMCR, bmcr);
  4466. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  4467. }
  4468. }
  4469. } else if (tp->link_up &&
  4470. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  4471. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  4472. u32 phy2;
  4473. /* Select expansion interrupt status register */
  4474. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  4475. MII_TG3_DSP_EXP1_INT_STAT);
  4476. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  4477. if (phy2 & 0x20) {
  4478. u32 bmcr;
  4479. /* Config code words received, turn on autoneg. */
  4480. tg3_readphy(tp, MII_BMCR, &bmcr);
  4481. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  4482. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  4483. }
  4484. }
  4485. }
  4486. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  4487. {
  4488. u32 val;
  4489. int err;
  4490. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  4491. err = tg3_setup_fiber_phy(tp, force_reset);
  4492. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  4493. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  4494. else
  4495. err = tg3_setup_copper_phy(tp, force_reset);
  4496. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  4497. u32 scale;
  4498. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  4499. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  4500. scale = 65;
  4501. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  4502. scale = 6;
  4503. else
  4504. scale = 12;
  4505. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  4506. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  4507. tw32(GRC_MISC_CFG, val);
  4508. }
  4509. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  4510. (6 << TX_LENGTHS_IPG_SHIFT);
  4511. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  4512. val |= tr32(MAC_TX_LENGTHS) &
  4513. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  4514. TX_LENGTHS_CNT_DWN_VAL_MSK);
  4515. if (tp->link_config.active_speed == SPEED_1000 &&
  4516. tp->link_config.active_duplex == DUPLEX_HALF)
  4517. tw32(MAC_TX_LENGTHS, val |
  4518. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  4519. else
  4520. tw32(MAC_TX_LENGTHS, val |
  4521. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  4522. if (!tg3_flag(tp, 5705_PLUS)) {
  4523. if (tp->link_up) {
  4524. tw32(HOSTCC_STAT_COAL_TICKS,
  4525. tp->coal.stats_block_coalesce_usecs);
  4526. } else {
  4527. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  4528. }
  4529. }
  4530. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  4531. val = tr32(PCIE_PWR_MGMT_THRESH);
  4532. if (!tp->link_up)
  4533. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  4534. tp->pwrmgmt_thresh;
  4535. else
  4536. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  4537. tw32(PCIE_PWR_MGMT_THRESH, val);
  4538. }
  4539. return err;
  4540. }
  4541. /* tp->lock must be held */
  4542. static u64 tg3_refclk_read(struct tg3 *tp)
  4543. {
  4544. u64 stamp = tr32(TG3_EAV_REF_CLCK_LSB);
  4545. return stamp | (u64)tr32(TG3_EAV_REF_CLCK_MSB) << 32;
  4546. }
  4547. /* tp->lock must be held */
  4548. static void tg3_refclk_write(struct tg3 *tp, u64 newval)
  4549. {
  4550. tw32(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_STOP);
  4551. tw32(TG3_EAV_REF_CLCK_LSB, newval & 0xffffffff);
  4552. tw32(TG3_EAV_REF_CLCK_MSB, newval >> 32);
  4553. tw32_f(TG3_EAV_REF_CLCK_CTL, TG3_EAV_REF_CLCK_CTL_RESUME);
  4554. }
  4555. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync);
  4556. static inline void tg3_full_unlock(struct tg3 *tp);
  4557. static int tg3_get_ts_info(struct net_device *dev, struct ethtool_ts_info *info)
  4558. {
  4559. struct tg3 *tp = netdev_priv(dev);
  4560. info->so_timestamping = SOF_TIMESTAMPING_TX_SOFTWARE |
  4561. SOF_TIMESTAMPING_RX_SOFTWARE |
  4562. SOF_TIMESTAMPING_SOFTWARE |
  4563. SOF_TIMESTAMPING_TX_HARDWARE |
  4564. SOF_TIMESTAMPING_RX_HARDWARE |
  4565. SOF_TIMESTAMPING_RAW_HARDWARE;
  4566. if (tp->ptp_clock)
  4567. info->phc_index = ptp_clock_index(tp->ptp_clock);
  4568. else
  4569. info->phc_index = -1;
  4570. info->tx_types = (1 << HWTSTAMP_TX_OFF) | (1 << HWTSTAMP_TX_ON);
  4571. info->rx_filters = (1 << HWTSTAMP_FILTER_NONE) |
  4572. (1 << HWTSTAMP_FILTER_PTP_V1_L4_EVENT) |
  4573. (1 << HWTSTAMP_FILTER_PTP_V2_L2_EVENT) |
  4574. (1 << HWTSTAMP_FILTER_PTP_V2_L4_EVENT);
  4575. return 0;
  4576. }
  4577. static int tg3_ptp_adjfreq(struct ptp_clock_info *ptp, s32 ppb)
  4578. {
  4579. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4580. bool neg_adj = false;
  4581. u32 correction = 0;
  4582. if (ppb < 0) {
  4583. neg_adj = true;
  4584. ppb = -ppb;
  4585. }
  4586. /* Frequency adjustment is performed using hardware with a 24 bit
  4587. * accumulator and a programmable correction value. On each clk, the
  4588. * correction value gets added to the accumulator and when it
  4589. * overflows, the time counter is incremented/decremented.
  4590. *
  4591. * So conversion from ppb to correction value is
  4592. * ppb * (1 << 24) / 1000000000
  4593. */
  4594. correction = div_u64((u64)ppb * (1 << 24), 1000000000ULL) &
  4595. TG3_EAV_REF_CLK_CORRECT_MASK;
  4596. tg3_full_lock(tp, 0);
  4597. if (correction)
  4598. tw32(TG3_EAV_REF_CLK_CORRECT_CTL,
  4599. TG3_EAV_REF_CLK_CORRECT_EN |
  4600. (neg_adj ? TG3_EAV_REF_CLK_CORRECT_NEG : 0) | correction);
  4601. else
  4602. tw32(TG3_EAV_REF_CLK_CORRECT_CTL, 0);
  4603. tg3_full_unlock(tp);
  4604. return 0;
  4605. }
  4606. static int tg3_ptp_adjtime(struct ptp_clock_info *ptp, s64 delta)
  4607. {
  4608. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4609. tg3_full_lock(tp, 0);
  4610. tp->ptp_adjust += delta;
  4611. tg3_full_unlock(tp);
  4612. return 0;
  4613. }
  4614. static int tg3_ptp_gettime(struct ptp_clock_info *ptp, struct timespec *ts)
  4615. {
  4616. u64 ns;
  4617. u32 remainder;
  4618. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4619. tg3_full_lock(tp, 0);
  4620. ns = tg3_refclk_read(tp);
  4621. ns += tp->ptp_adjust;
  4622. tg3_full_unlock(tp);
  4623. ts->tv_sec = div_u64_rem(ns, 1000000000, &remainder);
  4624. ts->tv_nsec = remainder;
  4625. return 0;
  4626. }
  4627. static int tg3_ptp_settime(struct ptp_clock_info *ptp,
  4628. const struct timespec *ts)
  4629. {
  4630. u64 ns;
  4631. struct tg3 *tp = container_of(ptp, struct tg3, ptp_info);
  4632. ns = timespec_to_ns(ts);
  4633. tg3_full_lock(tp, 0);
  4634. tg3_refclk_write(tp, ns);
  4635. tp->ptp_adjust = 0;
  4636. tg3_full_unlock(tp);
  4637. return 0;
  4638. }
  4639. static int tg3_ptp_enable(struct ptp_clock_info *ptp,
  4640. struct ptp_clock_request *rq, int on)
  4641. {
  4642. return -EOPNOTSUPP;
  4643. }
  4644. static const struct ptp_clock_info tg3_ptp_caps = {
  4645. .owner = THIS_MODULE,
  4646. .name = "tg3 clock",
  4647. .max_adj = 250000000,
  4648. .n_alarm = 0,
  4649. .n_ext_ts = 0,
  4650. .n_per_out = 0,
  4651. .pps = 0,
  4652. .adjfreq = tg3_ptp_adjfreq,
  4653. .adjtime = tg3_ptp_adjtime,
  4654. .gettime = tg3_ptp_gettime,
  4655. .settime = tg3_ptp_settime,
  4656. .enable = tg3_ptp_enable,
  4657. };
  4658. /* tp->lock must be held */
  4659. static void tg3_ptp_init(struct tg3 *tp)
  4660. {
  4661. if (!tg3_flag(tp, PTP_CAPABLE))
  4662. return;
  4663. /* Initialize the hardware clock to the system time. */
  4664. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()));
  4665. tp->ptp_adjust = 0;
  4666. tp->ptp_info = tg3_ptp_caps;
  4667. }
  4668. /* tp->lock must be held */
  4669. static void tg3_ptp_resume(struct tg3 *tp)
  4670. {
  4671. if (!tg3_flag(tp, PTP_CAPABLE))
  4672. return;
  4673. tg3_refclk_write(tp, ktime_to_ns(ktime_get_real()) + tp->ptp_adjust);
  4674. tp->ptp_adjust = 0;
  4675. }
  4676. static void tg3_ptp_fini(struct tg3 *tp)
  4677. {
  4678. if (!tg3_flag(tp, PTP_CAPABLE) || !tp->ptp_clock)
  4679. return;
  4680. ptp_clock_unregister(tp->ptp_clock);
  4681. tp->ptp_clock = NULL;
  4682. tp->ptp_adjust = 0;
  4683. }
  4684. static inline int tg3_irq_sync(struct tg3 *tp)
  4685. {
  4686. return tp->irq_sync;
  4687. }
  4688. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  4689. {
  4690. int i;
  4691. dst = (u32 *)((u8 *)dst + off);
  4692. for (i = 0; i < len; i += sizeof(u32))
  4693. *dst++ = tr32(off + i);
  4694. }
  4695. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  4696. {
  4697. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  4698. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  4699. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  4700. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  4701. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  4702. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  4703. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  4704. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  4705. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  4706. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  4707. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  4708. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  4709. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  4710. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  4711. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  4712. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  4713. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  4714. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  4715. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  4716. if (tg3_flag(tp, SUPPORT_MSIX))
  4717. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  4718. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  4719. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  4720. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  4721. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  4722. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  4723. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  4724. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  4725. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  4726. if (!tg3_flag(tp, 5705_PLUS)) {
  4727. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  4728. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  4729. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  4730. }
  4731. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  4732. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  4733. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  4734. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  4735. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  4736. if (tg3_flag(tp, NVRAM))
  4737. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  4738. }
  4739. static void tg3_dump_state(struct tg3 *tp)
  4740. {
  4741. int i;
  4742. u32 *regs;
  4743. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  4744. if (!regs) {
  4745. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  4746. return;
  4747. }
  4748. if (tg3_flag(tp, PCI_EXPRESS)) {
  4749. /* Read up to but not including private PCI registers */
  4750. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  4751. regs[i / sizeof(u32)] = tr32(i);
  4752. } else
  4753. tg3_dump_legacy_regs(tp, regs);
  4754. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  4755. if (!regs[i + 0] && !regs[i + 1] &&
  4756. !regs[i + 2] && !regs[i + 3])
  4757. continue;
  4758. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  4759. i * 4,
  4760. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  4761. }
  4762. kfree(regs);
  4763. for (i = 0; i < tp->irq_cnt; i++) {
  4764. struct tg3_napi *tnapi = &tp->napi[i];
  4765. /* SW status block */
  4766. netdev_err(tp->dev,
  4767. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  4768. i,
  4769. tnapi->hw_status->status,
  4770. tnapi->hw_status->status_tag,
  4771. tnapi->hw_status->rx_jumbo_consumer,
  4772. tnapi->hw_status->rx_consumer,
  4773. tnapi->hw_status->rx_mini_consumer,
  4774. tnapi->hw_status->idx[0].rx_producer,
  4775. tnapi->hw_status->idx[0].tx_consumer);
  4776. netdev_err(tp->dev,
  4777. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  4778. i,
  4779. tnapi->last_tag, tnapi->last_irq_tag,
  4780. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  4781. tnapi->rx_rcb_ptr,
  4782. tnapi->prodring.rx_std_prod_idx,
  4783. tnapi->prodring.rx_std_cons_idx,
  4784. tnapi->prodring.rx_jmb_prod_idx,
  4785. tnapi->prodring.rx_jmb_cons_idx);
  4786. }
  4787. }
  4788. /* This is called whenever we suspect that the system chipset is re-
  4789. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  4790. * is bogus tx completions. We try to recover by setting the
  4791. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  4792. * in the workqueue.
  4793. */
  4794. static void tg3_tx_recover(struct tg3 *tp)
  4795. {
  4796. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  4797. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  4798. netdev_warn(tp->dev,
  4799. "The system may be re-ordering memory-mapped I/O "
  4800. "cycles to the network device, attempting to recover. "
  4801. "Please report the problem to the driver maintainer "
  4802. "and include system chipset information.\n");
  4803. spin_lock(&tp->lock);
  4804. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  4805. spin_unlock(&tp->lock);
  4806. }
  4807. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  4808. {
  4809. /* Tell compiler to fetch tx indices from memory. */
  4810. barrier();
  4811. return tnapi->tx_pending -
  4812. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  4813. }
  4814. /* Tigon3 never reports partial packet sends. So we do not
  4815. * need special logic to handle SKBs that have not had all
  4816. * of their frags sent yet, like SunGEM does.
  4817. */
  4818. static void tg3_tx(struct tg3_napi *tnapi)
  4819. {
  4820. struct tg3 *tp = tnapi->tp;
  4821. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  4822. u32 sw_idx = tnapi->tx_cons;
  4823. struct netdev_queue *txq;
  4824. int index = tnapi - tp->napi;
  4825. unsigned int pkts_compl = 0, bytes_compl = 0;
  4826. if (tg3_flag(tp, ENABLE_TSS))
  4827. index--;
  4828. txq = netdev_get_tx_queue(tp->dev, index);
  4829. while (sw_idx != hw_idx) {
  4830. struct tg3_tx_ring_info *ri = &tnapi->tx_buffers[sw_idx];
  4831. struct sk_buff *skb = ri->skb;
  4832. int i, tx_bug = 0;
  4833. if (unlikely(skb == NULL)) {
  4834. tg3_tx_recover(tp);
  4835. return;
  4836. }
  4837. pci_unmap_single(tp->pdev,
  4838. dma_unmap_addr(ri, mapping),
  4839. skb_headlen(skb),
  4840. PCI_DMA_TODEVICE);
  4841. ri->skb = NULL;
  4842. while (ri->fragmented) {
  4843. ri->fragmented = false;
  4844. sw_idx = NEXT_TX(sw_idx);
  4845. ri = &tnapi->tx_buffers[sw_idx];
  4846. }
  4847. sw_idx = NEXT_TX(sw_idx);
  4848. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  4849. ri = &tnapi->tx_buffers[sw_idx];
  4850. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  4851. tx_bug = 1;
  4852. pci_unmap_page(tp->pdev,
  4853. dma_unmap_addr(ri, mapping),
  4854. skb_frag_size(&skb_shinfo(skb)->frags[i]),
  4855. PCI_DMA_TODEVICE);
  4856. while (ri->fragmented) {
  4857. ri->fragmented = false;
  4858. sw_idx = NEXT_TX(sw_idx);
  4859. ri = &tnapi->tx_buffers[sw_idx];
  4860. }
  4861. sw_idx = NEXT_TX(sw_idx);
  4862. }
  4863. pkts_compl++;
  4864. bytes_compl += skb->len;
  4865. dev_kfree_skb(skb);
  4866. if (unlikely(tx_bug)) {
  4867. tg3_tx_recover(tp);
  4868. return;
  4869. }
  4870. }
  4871. netdev_tx_completed_queue(txq, pkts_compl, bytes_compl);
  4872. tnapi->tx_cons = sw_idx;
  4873. /* Need to make the tx_cons update visible to tg3_start_xmit()
  4874. * before checking for netif_queue_stopped(). Without the
  4875. * memory barrier, there is a small possibility that tg3_start_xmit()
  4876. * will miss it and cause the queue to be stopped forever.
  4877. */
  4878. smp_mb();
  4879. if (unlikely(netif_tx_queue_stopped(txq) &&
  4880. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  4881. __netif_tx_lock(txq, smp_processor_id());
  4882. if (netif_tx_queue_stopped(txq) &&
  4883. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  4884. netif_tx_wake_queue(txq);
  4885. __netif_tx_unlock(txq);
  4886. }
  4887. }
  4888. static void tg3_frag_free(bool is_frag, void *data)
  4889. {
  4890. if (is_frag)
  4891. put_page(virt_to_head_page(data));
  4892. else
  4893. kfree(data);
  4894. }
  4895. static void tg3_rx_data_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  4896. {
  4897. unsigned int skb_size = SKB_DATA_ALIGN(map_sz + TG3_RX_OFFSET(tp)) +
  4898. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4899. if (!ri->data)
  4900. return;
  4901. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  4902. map_sz, PCI_DMA_FROMDEVICE);
  4903. tg3_frag_free(skb_size <= PAGE_SIZE, ri->data);
  4904. ri->data = NULL;
  4905. }
  4906. /* Returns size of skb allocated or < 0 on error.
  4907. *
  4908. * We only need to fill in the address because the other members
  4909. * of the RX descriptor are invariant, see tg3_init_rings.
  4910. *
  4911. * Note the purposeful assymetry of cpu vs. chip accesses. For
  4912. * posting buffers we only dirty the first cache line of the RX
  4913. * descriptor (containing the address). Whereas for the RX status
  4914. * buffers the cpu only reads the last cacheline of the RX descriptor
  4915. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  4916. */
  4917. static int tg3_alloc_rx_data(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  4918. u32 opaque_key, u32 dest_idx_unmasked,
  4919. unsigned int *frag_size)
  4920. {
  4921. struct tg3_rx_buffer_desc *desc;
  4922. struct ring_info *map;
  4923. u8 *data;
  4924. dma_addr_t mapping;
  4925. int skb_size, data_size, dest_idx;
  4926. switch (opaque_key) {
  4927. case RXD_OPAQUE_RING_STD:
  4928. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4929. desc = &tpr->rx_std[dest_idx];
  4930. map = &tpr->rx_std_buffers[dest_idx];
  4931. data_size = tp->rx_pkt_map_sz;
  4932. break;
  4933. case RXD_OPAQUE_RING_JUMBO:
  4934. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4935. desc = &tpr->rx_jmb[dest_idx].std;
  4936. map = &tpr->rx_jmb_buffers[dest_idx];
  4937. data_size = TG3_RX_JMB_MAP_SZ;
  4938. break;
  4939. default:
  4940. return -EINVAL;
  4941. }
  4942. /* Do not overwrite any of the map or rp information
  4943. * until we are sure we can commit to a new buffer.
  4944. *
  4945. * Callers depend upon this behavior and assume that
  4946. * we leave everything unchanged if we fail.
  4947. */
  4948. skb_size = SKB_DATA_ALIGN(data_size + TG3_RX_OFFSET(tp)) +
  4949. SKB_DATA_ALIGN(sizeof(struct skb_shared_info));
  4950. if (skb_size <= PAGE_SIZE) {
  4951. data = netdev_alloc_frag(skb_size);
  4952. *frag_size = skb_size;
  4953. } else {
  4954. data = kmalloc(skb_size, GFP_ATOMIC);
  4955. *frag_size = 0;
  4956. }
  4957. if (!data)
  4958. return -ENOMEM;
  4959. mapping = pci_map_single(tp->pdev,
  4960. data + TG3_RX_OFFSET(tp),
  4961. data_size,
  4962. PCI_DMA_FROMDEVICE);
  4963. if (unlikely(pci_dma_mapping_error(tp->pdev, mapping))) {
  4964. tg3_frag_free(skb_size <= PAGE_SIZE, data);
  4965. return -EIO;
  4966. }
  4967. map->data = data;
  4968. dma_unmap_addr_set(map, mapping, mapping);
  4969. desc->addr_hi = ((u64)mapping >> 32);
  4970. desc->addr_lo = ((u64)mapping & 0xffffffff);
  4971. return data_size;
  4972. }
  4973. /* We only need to move over in the address because the other
  4974. * members of the RX descriptor are invariant. See notes above
  4975. * tg3_alloc_rx_data for full details.
  4976. */
  4977. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  4978. struct tg3_rx_prodring_set *dpr,
  4979. u32 opaque_key, int src_idx,
  4980. u32 dest_idx_unmasked)
  4981. {
  4982. struct tg3 *tp = tnapi->tp;
  4983. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  4984. struct ring_info *src_map, *dest_map;
  4985. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  4986. int dest_idx;
  4987. switch (opaque_key) {
  4988. case RXD_OPAQUE_RING_STD:
  4989. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4990. dest_desc = &dpr->rx_std[dest_idx];
  4991. dest_map = &dpr->rx_std_buffers[dest_idx];
  4992. src_desc = &spr->rx_std[src_idx];
  4993. src_map = &spr->rx_std_buffers[src_idx];
  4994. break;
  4995. case RXD_OPAQUE_RING_JUMBO:
  4996. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4997. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4998. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4999. src_desc = &spr->rx_jmb[src_idx].std;
  5000. src_map = &spr->rx_jmb_buffers[src_idx];
  5001. break;
  5002. default:
  5003. return;
  5004. }
  5005. dest_map->data = src_map->data;
  5006. dma_unmap_addr_set(dest_map, mapping,
  5007. dma_unmap_addr(src_map, mapping));
  5008. dest_desc->addr_hi = src_desc->addr_hi;
  5009. dest_desc->addr_lo = src_desc->addr_lo;
  5010. /* Ensure that the update to the skb happens after the physical
  5011. * addresses have been transferred to the new BD location.
  5012. */
  5013. smp_wmb();
  5014. src_map->data = NULL;
  5015. }
  5016. /* The RX ring scheme is composed of multiple rings which post fresh
  5017. * buffers to the chip, and one special ring the chip uses to report
  5018. * status back to the host.
  5019. *
  5020. * The special ring reports the status of received packets to the
  5021. * host. The chip does not write into the original descriptor the
  5022. * RX buffer was obtained from. The chip simply takes the original
  5023. * descriptor as provided by the host, updates the status and length
  5024. * field, then writes this into the next status ring entry.
  5025. *
  5026. * Each ring the host uses to post buffers to the chip is described
  5027. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  5028. * it is first placed into the on-chip ram. When the packet's length
  5029. * is known, it walks down the TG3_BDINFO entries to select the ring.
  5030. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  5031. * which is within the range of the new packet's length is chosen.
  5032. *
  5033. * The "separate ring for rx status" scheme may sound queer, but it makes
  5034. * sense from a cache coherency perspective. If only the host writes
  5035. * to the buffer post rings, and only the chip writes to the rx status
  5036. * rings, then cache lines never move beyond shared-modified state.
  5037. * If both the host and chip were to write into the same ring, cache line
  5038. * eviction could occur since both entities want it in an exclusive state.
  5039. */
  5040. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  5041. {
  5042. struct tg3 *tp = tnapi->tp;
  5043. u32 work_mask, rx_std_posted = 0;
  5044. u32 std_prod_idx, jmb_prod_idx;
  5045. u32 sw_idx = tnapi->rx_rcb_ptr;
  5046. u16 hw_idx;
  5047. int received;
  5048. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  5049. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5050. /*
  5051. * We need to order the read of hw_idx and the read of
  5052. * the opaque cookie.
  5053. */
  5054. rmb();
  5055. work_mask = 0;
  5056. received = 0;
  5057. std_prod_idx = tpr->rx_std_prod_idx;
  5058. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  5059. while (sw_idx != hw_idx && budget > 0) {
  5060. struct ring_info *ri;
  5061. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  5062. unsigned int len;
  5063. struct sk_buff *skb;
  5064. dma_addr_t dma_addr;
  5065. u32 opaque_key, desc_idx, *post_ptr;
  5066. u8 *data;
  5067. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  5068. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  5069. if (opaque_key == RXD_OPAQUE_RING_STD) {
  5070. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  5071. dma_addr = dma_unmap_addr(ri, mapping);
  5072. data = ri->data;
  5073. post_ptr = &std_prod_idx;
  5074. rx_std_posted++;
  5075. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  5076. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  5077. dma_addr = dma_unmap_addr(ri, mapping);
  5078. data = ri->data;
  5079. post_ptr = &jmb_prod_idx;
  5080. } else
  5081. goto next_pkt_nopost;
  5082. work_mask |= opaque_key;
  5083. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  5084. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  5085. drop_it:
  5086. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5087. desc_idx, *post_ptr);
  5088. drop_it_no_recycle:
  5089. /* Other statistics kept track of by card. */
  5090. tp->rx_dropped++;
  5091. goto next_pkt;
  5092. }
  5093. prefetch(data + TG3_RX_OFFSET(tp));
  5094. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  5095. ETH_FCS_LEN;
  5096. if (len > TG3_RX_COPY_THRESH(tp)) {
  5097. int skb_size;
  5098. unsigned int frag_size;
  5099. skb_size = tg3_alloc_rx_data(tp, tpr, opaque_key,
  5100. *post_ptr, &frag_size);
  5101. if (skb_size < 0)
  5102. goto drop_it;
  5103. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  5104. PCI_DMA_FROMDEVICE);
  5105. skb = build_skb(data, frag_size);
  5106. if (!skb) {
  5107. tg3_frag_free(frag_size != 0, data);
  5108. goto drop_it_no_recycle;
  5109. }
  5110. skb_reserve(skb, TG3_RX_OFFSET(tp));
  5111. /* Ensure that the update to the data happens
  5112. * after the usage of the old DMA mapping.
  5113. */
  5114. smp_wmb();
  5115. ri->data = NULL;
  5116. } else {
  5117. tg3_recycle_rx(tnapi, tpr, opaque_key,
  5118. desc_idx, *post_ptr);
  5119. skb = netdev_alloc_skb(tp->dev,
  5120. len + TG3_RAW_IP_ALIGN);
  5121. if (skb == NULL)
  5122. goto drop_it_no_recycle;
  5123. skb_reserve(skb, TG3_RAW_IP_ALIGN);
  5124. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5125. memcpy(skb->data,
  5126. data + TG3_RX_OFFSET(tp),
  5127. len);
  5128. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  5129. }
  5130. skb_put(skb, len);
  5131. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  5132. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  5133. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  5134. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  5135. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5136. else
  5137. skb_checksum_none_assert(skb);
  5138. skb->protocol = eth_type_trans(skb, tp->dev);
  5139. if (len > (tp->dev->mtu + ETH_HLEN) &&
  5140. skb->protocol != htons(ETH_P_8021Q)) {
  5141. dev_kfree_skb(skb);
  5142. goto drop_it_no_recycle;
  5143. }
  5144. if (desc->type_flags & RXD_FLAG_VLAN &&
  5145. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  5146. __vlan_hwaccel_put_tag(skb,
  5147. desc->err_vlan & RXD_VLAN_MASK);
  5148. napi_gro_receive(&tnapi->napi, skb);
  5149. received++;
  5150. budget--;
  5151. next_pkt:
  5152. (*post_ptr)++;
  5153. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  5154. tpr->rx_std_prod_idx = std_prod_idx &
  5155. tp->rx_std_ring_mask;
  5156. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5157. tpr->rx_std_prod_idx);
  5158. work_mask &= ~RXD_OPAQUE_RING_STD;
  5159. rx_std_posted = 0;
  5160. }
  5161. next_pkt_nopost:
  5162. sw_idx++;
  5163. sw_idx &= tp->rx_ret_ring_mask;
  5164. /* Refresh hw_idx to see if there is new work */
  5165. if (sw_idx == hw_idx) {
  5166. hw_idx = *(tnapi->rx_rcb_prod_idx);
  5167. rmb();
  5168. }
  5169. }
  5170. /* ACK the status ring. */
  5171. tnapi->rx_rcb_ptr = sw_idx;
  5172. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  5173. /* Refill RX ring(s). */
  5174. if (!tg3_flag(tp, ENABLE_RSS)) {
  5175. /* Sync BD data before updating mailbox */
  5176. wmb();
  5177. if (work_mask & RXD_OPAQUE_RING_STD) {
  5178. tpr->rx_std_prod_idx = std_prod_idx &
  5179. tp->rx_std_ring_mask;
  5180. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5181. tpr->rx_std_prod_idx);
  5182. }
  5183. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  5184. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  5185. tp->rx_jmb_ring_mask;
  5186. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5187. tpr->rx_jmb_prod_idx);
  5188. }
  5189. mmiowb();
  5190. } else if (work_mask) {
  5191. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  5192. * updated before the producer indices can be updated.
  5193. */
  5194. smp_wmb();
  5195. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  5196. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  5197. if (tnapi != &tp->napi[1]) {
  5198. tp->rx_refill = true;
  5199. napi_schedule(&tp->napi[1].napi);
  5200. }
  5201. }
  5202. return received;
  5203. }
  5204. static void tg3_poll_link(struct tg3 *tp)
  5205. {
  5206. /* handle link change and other phy events */
  5207. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  5208. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  5209. if (sblk->status & SD_STATUS_LINK_CHG) {
  5210. sblk->status = SD_STATUS_UPDATED |
  5211. (sblk->status & ~SD_STATUS_LINK_CHG);
  5212. spin_lock(&tp->lock);
  5213. if (tg3_flag(tp, USE_PHYLIB)) {
  5214. tw32_f(MAC_STATUS,
  5215. (MAC_STATUS_SYNC_CHANGED |
  5216. MAC_STATUS_CFG_CHANGED |
  5217. MAC_STATUS_MI_COMPLETION |
  5218. MAC_STATUS_LNKSTATE_CHANGED));
  5219. udelay(40);
  5220. } else
  5221. tg3_setup_phy(tp, 0);
  5222. spin_unlock(&tp->lock);
  5223. }
  5224. }
  5225. }
  5226. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  5227. struct tg3_rx_prodring_set *dpr,
  5228. struct tg3_rx_prodring_set *spr)
  5229. {
  5230. u32 si, di, cpycnt, src_prod_idx;
  5231. int i, err = 0;
  5232. while (1) {
  5233. src_prod_idx = spr->rx_std_prod_idx;
  5234. /* Make sure updates to the rx_std_buffers[] entries and the
  5235. * standard producer index are seen in the correct order.
  5236. */
  5237. smp_rmb();
  5238. if (spr->rx_std_cons_idx == src_prod_idx)
  5239. break;
  5240. if (spr->rx_std_cons_idx < src_prod_idx)
  5241. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  5242. else
  5243. cpycnt = tp->rx_std_ring_mask + 1 -
  5244. spr->rx_std_cons_idx;
  5245. cpycnt = min(cpycnt,
  5246. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  5247. si = spr->rx_std_cons_idx;
  5248. di = dpr->rx_std_prod_idx;
  5249. for (i = di; i < di + cpycnt; i++) {
  5250. if (dpr->rx_std_buffers[i].data) {
  5251. cpycnt = i - di;
  5252. err = -ENOSPC;
  5253. break;
  5254. }
  5255. }
  5256. if (!cpycnt)
  5257. break;
  5258. /* Ensure that updates to the rx_std_buffers ring and the
  5259. * shadowed hardware producer ring from tg3_recycle_skb() are
  5260. * ordered correctly WRT the skb check above.
  5261. */
  5262. smp_rmb();
  5263. memcpy(&dpr->rx_std_buffers[di],
  5264. &spr->rx_std_buffers[si],
  5265. cpycnt * sizeof(struct ring_info));
  5266. for (i = 0; i < cpycnt; i++, di++, si++) {
  5267. struct tg3_rx_buffer_desc *sbd, *dbd;
  5268. sbd = &spr->rx_std[si];
  5269. dbd = &dpr->rx_std[di];
  5270. dbd->addr_hi = sbd->addr_hi;
  5271. dbd->addr_lo = sbd->addr_lo;
  5272. }
  5273. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  5274. tp->rx_std_ring_mask;
  5275. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  5276. tp->rx_std_ring_mask;
  5277. }
  5278. while (1) {
  5279. src_prod_idx = spr->rx_jmb_prod_idx;
  5280. /* Make sure updates to the rx_jmb_buffers[] entries and
  5281. * the jumbo producer index are seen in the correct order.
  5282. */
  5283. smp_rmb();
  5284. if (spr->rx_jmb_cons_idx == src_prod_idx)
  5285. break;
  5286. if (spr->rx_jmb_cons_idx < src_prod_idx)
  5287. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  5288. else
  5289. cpycnt = tp->rx_jmb_ring_mask + 1 -
  5290. spr->rx_jmb_cons_idx;
  5291. cpycnt = min(cpycnt,
  5292. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  5293. si = spr->rx_jmb_cons_idx;
  5294. di = dpr->rx_jmb_prod_idx;
  5295. for (i = di; i < di + cpycnt; i++) {
  5296. if (dpr->rx_jmb_buffers[i].data) {
  5297. cpycnt = i - di;
  5298. err = -ENOSPC;
  5299. break;
  5300. }
  5301. }
  5302. if (!cpycnt)
  5303. break;
  5304. /* Ensure that updates to the rx_jmb_buffers ring and the
  5305. * shadowed hardware producer ring from tg3_recycle_skb() are
  5306. * ordered correctly WRT the skb check above.
  5307. */
  5308. smp_rmb();
  5309. memcpy(&dpr->rx_jmb_buffers[di],
  5310. &spr->rx_jmb_buffers[si],
  5311. cpycnt * sizeof(struct ring_info));
  5312. for (i = 0; i < cpycnt; i++, di++, si++) {
  5313. struct tg3_rx_buffer_desc *sbd, *dbd;
  5314. sbd = &spr->rx_jmb[si].std;
  5315. dbd = &dpr->rx_jmb[di].std;
  5316. dbd->addr_hi = sbd->addr_hi;
  5317. dbd->addr_lo = sbd->addr_lo;
  5318. }
  5319. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  5320. tp->rx_jmb_ring_mask;
  5321. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  5322. tp->rx_jmb_ring_mask;
  5323. }
  5324. return err;
  5325. }
  5326. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  5327. {
  5328. struct tg3 *tp = tnapi->tp;
  5329. /* run TX completion thread */
  5330. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  5331. tg3_tx(tnapi);
  5332. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5333. return work_done;
  5334. }
  5335. if (!tnapi->rx_rcb_prod_idx)
  5336. return work_done;
  5337. /* run RX thread, within the bounds set by NAPI.
  5338. * All RX "locking" is done by ensuring outside
  5339. * code synchronizes with tg3->napi.poll()
  5340. */
  5341. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  5342. work_done += tg3_rx(tnapi, budget - work_done);
  5343. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  5344. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  5345. int i, err = 0;
  5346. u32 std_prod_idx = dpr->rx_std_prod_idx;
  5347. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  5348. tp->rx_refill = false;
  5349. for (i = 1; i <= tp->rxq_cnt; i++)
  5350. err |= tg3_rx_prodring_xfer(tp, dpr,
  5351. &tp->napi[i].prodring);
  5352. wmb();
  5353. if (std_prod_idx != dpr->rx_std_prod_idx)
  5354. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  5355. dpr->rx_std_prod_idx);
  5356. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  5357. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  5358. dpr->rx_jmb_prod_idx);
  5359. mmiowb();
  5360. if (err)
  5361. tw32_f(HOSTCC_MODE, tp->coal_now);
  5362. }
  5363. return work_done;
  5364. }
  5365. static inline void tg3_reset_task_schedule(struct tg3 *tp)
  5366. {
  5367. if (!test_and_set_bit(TG3_FLAG_RESET_TASK_PENDING, tp->tg3_flags))
  5368. schedule_work(&tp->reset_task);
  5369. }
  5370. static inline void tg3_reset_task_cancel(struct tg3 *tp)
  5371. {
  5372. cancel_work_sync(&tp->reset_task);
  5373. tg3_flag_clear(tp, RESET_TASK_PENDING);
  5374. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  5375. }
  5376. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  5377. {
  5378. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5379. struct tg3 *tp = tnapi->tp;
  5380. int work_done = 0;
  5381. struct tg3_hw_status *sblk = tnapi->hw_status;
  5382. while (1) {
  5383. work_done = tg3_poll_work(tnapi, work_done, budget);
  5384. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5385. goto tx_recovery;
  5386. if (unlikely(work_done >= budget))
  5387. break;
  5388. /* tp->last_tag is used in tg3_int_reenable() below
  5389. * to tell the hw how much work has been processed,
  5390. * so we must read it before checking for more work.
  5391. */
  5392. tnapi->last_tag = sblk->status_tag;
  5393. tnapi->last_irq_tag = tnapi->last_tag;
  5394. rmb();
  5395. /* check for RX/TX work to do */
  5396. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  5397. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  5398. /* This test here is not race free, but will reduce
  5399. * the number of interrupts by looping again.
  5400. */
  5401. if (tnapi == &tp->napi[1] && tp->rx_refill)
  5402. continue;
  5403. napi_complete(napi);
  5404. /* Reenable interrupts. */
  5405. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  5406. /* This test here is synchronized by napi_schedule()
  5407. * and napi_complete() to close the race condition.
  5408. */
  5409. if (unlikely(tnapi == &tp->napi[1] && tp->rx_refill)) {
  5410. tw32(HOSTCC_MODE, tp->coalesce_mode |
  5411. HOSTCC_MODE_ENABLE |
  5412. tnapi->coal_now);
  5413. }
  5414. mmiowb();
  5415. break;
  5416. }
  5417. }
  5418. return work_done;
  5419. tx_recovery:
  5420. /* work_done is guaranteed to be less than budget. */
  5421. napi_complete(napi);
  5422. tg3_reset_task_schedule(tp);
  5423. return work_done;
  5424. }
  5425. static void tg3_process_error(struct tg3 *tp)
  5426. {
  5427. u32 val;
  5428. bool real_error = false;
  5429. if (tg3_flag(tp, ERROR_PROCESSED))
  5430. return;
  5431. /* Check Flow Attention register */
  5432. val = tr32(HOSTCC_FLOW_ATTN);
  5433. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  5434. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  5435. real_error = true;
  5436. }
  5437. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  5438. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  5439. real_error = true;
  5440. }
  5441. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  5442. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  5443. real_error = true;
  5444. }
  5445. if (!real_error)
  5446. return;
  5447. tg3_dump_state(tp);
  5448. tg3_flag_set(tp, ERROR_PROCESSED);
  5449. tg3_reset_task_schedule(tp);
  5450. }
  5451. static int tg3_poll(struct napi_struct *napi, int budget)
  5452. {
  5453. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  5454. struct tg3 *tp = tnapi->tp;
  5455. int work_done = 0;
  5456. struct tg3_hw_status *sblk = tnapi->hw_status;
  5457. while (1) {
  5458. if (sblk->status & SD_STATUS_ERROR)
  5459. tg3_process_error(tp);
  5460. tg3_poll_link(tp);
  5461. work_done = tg3_poll_work(tnapi, work_done, budget);
  5462. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  5463. goto tx_recovery;
  5464. if (unlikely(work_done >= budget))
  5465. break;
  5466. if (tg3_flag(tp, TAGGED_STATUS)) {
  5467. /* tp->last_tag is used in tg3_int_reenable() below
  5468. * to tell the hw how much work has been processed,
  5469. * so we must read it before checking for more work.
  5470. */
  5471. tnapi->last_tag = sblk->status_tag;
  5472. tnapi->last_irq_tag = tnapi->last_tag;
  5473. rmb();
  5474. } else
  5475. sblk->status &= ~SD_STATUS_UPDATED;
  5476. if (likely(!tg3_has_work(tnapi))) {
  5477. napi_complete(napi);
  5478. tg3_int_reenable(tnapi);
  5479. break;
  5480. }
  5481. }
  5482. return work_done;
  5483. tx_recovery:
  5484. /* work_done is guaranteed to be less than budget. */
  5485. napi_complete(napi);
  5486. tg3_reset_task_schedule(tp);
  5487. return work_done;
  5488. }
  5489. static void tg3_napi_disable(struct tg3 *tp)
  5490. {
  5491. int i;
  5492. for (i = tp->irq_cnt - 1; i >= 0; i--)
  5493. napi_disable(&tp->napi[i].napi);
  5494. }
  5495. static void tg3_napi_enable(struct tg3 *tp)
  5496. {
  5497. int i;
  5498. for (i = 0; i < tp->irq_cnt; i++)
  5499. napi_enable(&tp->napi[i].napi);
  5500. }
  5501. static void tg3_napi_init(struct tg3 *tp)
  5502. {
  5503. int i;
  5504. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  5505. for (i = 1; i < tp->irq_cnt; i++)
  5506. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  5507. }
  5508. static void tg3_napi_fini(struct tg3 *tp)
  5509. {
  5510. int i;
  5511. for (i = 0; i < tp->irq_cnt; i++)
  5512. netif_napi_del(&tp->napi[i].napi);
  5513. }
  5514. static inline void tg3_netif_stop(struct tg3 *tp)
  5515. {
  5516. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  5517. tg3_napi_disable(tp);
  5518. netif_carrier_off(tp->dev);
  5519. netif_tx_disable(tp->dev);
  5520. }
  5521. /* tp->lock must be held */
  5522. static inline void tg3_netif_start(struct tg3 *tp)
  5523. {
  5524. tg3_ptp_resume(tp);
  5525. /* NOTE: unconditional netif_tx_wake_all_queues is only
  5526. * appropriate so long as all callers are assured to
  5527. * have free tx slots (such as after tg3_init_hw)
  5528. */
  5529. netif_tx_wake_all_queues(tp->dev);
  5530. if (tp->link_up)
  5531. netif_carrier_on(tp->dev);
  5532. tg3_napi_enable(tp);
  5533. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  5534. tg3_enable_ints(tp);
  5535. }
  5536. static void tg3_irq_quiesce(struct tg3 *tp)
  5537. {
  5538. int i;
  5539. BUG_ON(tp->irq_sync);
  5540. tp->irq_sync = 1;
  5541. smp_mb();
  5542. for (i = 0; i < tp->irq_cnt; i++)
  5543. synchronize_irq(tp->napi[i].irq_vec);
  5544. }
  5545. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  5546. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  5547. * with as well. Most of the time, this is not necessary except when
  5548. * shutting down the device.
  5549. */
  5550. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  5551. {
  5552. spin_lock_bh(&tp->lock);
  5553. if (irq_sync)
  5554. tg3_irq_quiesce(tp);
  5555. }
  5556. static inline void tg3_full_unlock(struct tg3 *tp)
  5557. {
  5558. spin_unlock_bh(&tp->lock);
  5559. }
  5560. /* One-shot MSI handler - Chip automatically disables interrupt
  5561. * after sending MSI so driver doesn't have to do it.
  5562. */
  5563. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  5564. {
  5565. struct tg3_napi *tnapi = dev_id;
  5566. struct tg3 *tp = tnapi->tp;
  5567. prefetch(tnapi->hw_status);
  5568. if (tnapi->rx_rcb)
  5569. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5570. if (likely(!tg3_irq_sync(tp)))
  5571. napi_schedule(&tnapi->napi);
  5572. return IRQ_HANDLED;
  5573. }
  5574. /* MSI ISR - No need to check for interrupt sharing and no need to
  5575. * flush status block and interrupt mailbox. PCI ordering rules
  5576. * guarantee that MSI will arrive after the status block.
  5577. */
  5578. static irqreturn_t tg3_msi(int irq, void *dev_id)
  5579. {
  5580. struct tg3_napi *tnapi = dev_id;
  5581. struct tg3 *tp = tnapi->tp;
  5582. prefetch(tnapi->hw_status);
  5583. if (tnapi->rx_rcb)
  5584. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5585. /*
  5586. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5587. * chip-internal interrupt pending events.
  5588. * Writing non-zero to intr-mbox-0 additional tells the
  5589. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5590. * event coalescing.
  5591. */
  5592. tw32_mailbox(tnapi->int_mbox, 0x00000001);
  5593. if (likely(!tg3_irq_sync(tp)))
  5594. napi_schedule(&tnapi->napi);
  5595. return IRQ_RETVAL(1);
  5596. }
  5597. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  5598. {
  5599. struct tg3_napi *tnapi = dev_id;
  5600. struct tg3 *tp = tnapi->tp;
  5601. struct tg3_hw_status *sblk = tnapi->hw_status;
  5602. unsigned int handled = 1;
  5603. /* In INTx mode, it is possible for the interrupt to arrive at
  5604. * the CPU before the status block posted prior to the interrupt.
  5605. * Reading the PCI State register will confirm whether the
  5606. * interrupt is ours and will flush the status block.
  5607. */
  5608. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  5609. if (tg3_flag(tp, CHIP_RESETTING) ||
  5610. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5611. handled = 0;
  5612. goto out;
  5613. }
  5614. }
  5615. /*
  5616. * Writing any value to intr-mbox-0 clears PCI INTA# and
  5617. * chip-internal interrupt pending events.
  5618. * Writing non-zero to intr-mbox-0 additional tells the
  5619. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5620. * event coalescing.
  5621. *
  5622. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5623. * spurious interrupts. The flush impacts performance but
  5624. * excessive spurious interrupts can be worse in some cases.
  5625. */
  5626. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5627. if (tg3_irq_sync(tp))
  5628. goto out;
  5629. sblk->status &= ~SD_STATUS_UPDATED;
  5630. if (likely(tg3_has_work(tnapi))) {
  5631. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5632. napi_schedule(&tnapi->napi);
  5633. } else {
  5634. /* No work, shared interrupt perhaps? re-enable
  5635. * interrupts, and flush that PCI write
  5636. */
  5637. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  5638. 0x00000000);
  5639. }
  5640. out:
  5641. return IRQ_RETVAL(handled);
  5642. }
  5643. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  5644. {
  5645. struct tg3_napi *tnapi = dev_id;
  5646. struct tg3 *tp = tnapi->tp;
  5647. struct tg3_hw_status *sblk = tnapi->hw_status;
  5648. unsigned int handled = 1;
  5649. /* In INTx mode, it is possible for the interrupt to arrive at
  5650. * the CPU before the status block posted prior to the interrupt.
  5651. * Reading the PCI State register will confirm whether the
  5652. * interrupt is ours and will flush the status block.
  5653. */
  5654. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  5655. if (tg3_flag(tp, CHIP_RESETTING) ||
  5656. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5657. handled = 0;
  5658. goto out;
  5659. }
  5660. }
  5661. /*
  5662. * writing any value to intr-mbox-0 clears PCI INTA# and
  5663. * chip-internal interrupt pending events.
  5664. * writing non-zero to intr-mbox-0 additional tells the
  5665. * NIC to stop sending us irqs, engaging "in-intr-handler"
  5666. * event coalescing.
  5667. *
  5668. * Flush the mailbox to de-assert the IRQ immediately to prevent
  5669. * spurious interrupts. The flush impacts performance but
  5670. * excessive spurious interrupts can be worse in some cases.
  5671. */
  5672. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  5673. /*
  5674. * In a shared interrupt configuration, sometimes other devices'
  5675. * interrupts will scream. We record the current status tag here
  5676. * so that the above check can report that the screaming interrupts
  5677. * are unhandled. Eventually they will be silenced.
  5678. */
  5679. tnapi->last_irq_tag = sblk->status_tag;
  5680. if (tg3_irq_sync(tp))
  5681. goto out;
  5682. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  5683. napi_schedule(&tnapi->napi);
  5684. out:
  5685. return IRQ_RETVAL(handled);
  5686. }
  5687. /* ISR for interrupt test */
  5688. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  5689. {
  5690. struct tg3_napi *tnapi = dev_id;
  5691. struct tg3 *tp = tnapi->tp;
  5692. struct tg3_hw_status *sblk = tnapi->hw_status;
  5693. if ((sblk->status & SD_STATUS_UPDATED) ||
  5694. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  5695. tg3_disable_ints(tp);
  5696. return IRQ_RETVAL(1);
  5697. }
  5698. return IRQ_RETVAL(0);
  5699. }
  5700. #ifdef CONFIG_NET_POLL_CONTROLLER
  5701. static void tg3_poll_controller(struct net_device *dev)
  5702. {
  5703. int i;
  5704. struct tg3 *tp = netdev_priv(dev);
  5705. for (i = 0; i < tp->irq_cnt; i++)
  5706. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  5707. }
  5708. #endif
  5709. static void tg3_tx_timeout(struct net_device *dev)
  5710. {
  5711. struct tg3 *tp = netdev_priv(dev);
  5712. if (netif_msg_tx_err(tp)) {
  5713. netdev_err(dev, "transmit timed out, resetting\n");
  5714. tg3_dump_state(tp);
  5715. }
  5716. tg3_reset_task_schedule(tp);
  5717. }
  5718. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  5719. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  5720. {
  5721. u32 base = (u32) mapping & 0xffffffff;
  5722. return (base > 0xffffdcc0) && (base + len + 8 < base);
  5723. }
  5724. /* Test for DMA addresses > 40-bit */
  5725. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  5726. int len)
  5727. {
  5728. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  5729. if (tg3_flag(tp, 40BIT_DMA_BUG))
  5730. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  5731. return 0;
  5732. #else
  5733. return 0;
  5734. #endif
  5735. }
  5736. static inline void tg3_tx_set_bd(struct tg3_tx_buffer_desc *txbd,
  5737. dma_addr_t mapping, u32 len, u32 flags,
  5738. u32 mss, u32 vlan)
  5739. {
  5740. txbd->addr_hi = ((u64) mapping >> 32);
  5741. txbd->addr_lo = ((u64) mapping & 0xffffffff);
  5742. txbd->len_flags = (len << TXD_LEN_SHIFT) | (flags & 0x0000ffff);
  5743. txbd->vlan_tag = (mss << TXD_MSS_SHIFT) | (vlan << TXD_VLAN_TAG_SHIFT);
  5744. }
  5745. static bool tg3_tx_frag_set(struct tg3_napi *tnapi, u32 *entry, u32 *budget,
  5746. dma_addr_t map, u32 len, u32 flags,
  5747. u32 mss, u32 vlan)
  5748. {
  5749. struct tg3 *tp = tnapi->tp;
  5750. bool hwbug = false;
  5751. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  5752. hwbug = true;
  5753. if (tg3_4g_overflow_test(map, len))
  5754. hwbug = true;
  5755. if (tg3_40bit_overflow_test(tp, map, len))
  5756. hwbug = true;
  5757. if (tp->dma_limit) {
  5758. u32 prvidx = *entry;
  5759. u32 tmp_flag = flags & ~TXD_FLAG_END;
  5760. while (len > tp->dma_limit && *budget) {
  5761. u32 frag_len = tp->dma_limit;
  5762. len -= tp->dma_limit;
  5763. /* Avoid the 8byte DMA problem */
  5764. if (len <= 8) {
  5765. len += tp->dma_limit / 2;
  5766. frag_len = tp->dma_limit / 2;
  5767. }
  5768. tnapi->tx_buffers[*entry].fragmented = true;
  5769. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5770. frag_len, tmp_flag, mss, vlan);
  5771. *budget -= 1;
  5772. prvidx = *entry;
  5773. *entry = NEXT_TX(*entry);
  5774. map += frag_len;
  5775. }
  5776. if (len) {
  5777. if (*budget) {
  5778. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5779. len, flags, mss, vlan);
  5780. *budget -= 1;
  5781. *entry = NEXT_TX(*entry);
  5782. } else {
  5783. hwbug = true;
  5784. tnapi->tx_buffers[prvidx].fragmented = false;
  5785. }
  5786. }
  5787. } else {
  5788. tg3_tx_set_bd(&tnapi->tx_ring[*entry], map,
  5789. len, flags, mss, vlan);
  5790. *entry = NEXT_TX(*entry);
  5791. }
  5792. return hwbug;
  5793. }
  5794. static void tg3_tx_skb_unmap(struct tg3_napi *tnapi, u32 entry, int last)
  5795. {
  5796. int i;
  5797. struct sk_buff *skb;
  5798. struct tg3_tx_ring_info *txb = &tnapi->tx_buffers[entry];
  5799. skb = txb->skb;
  5800. txb->skb = NULL;
  5801. pci_unmap_single(tnapi->tp->pdev,
  5802. dma_unmap_addr(txb, mapping),
  5803. skb_headlen(skb),
  5804. PCI_DMA_TODEVICE);
  5805. while (txb->fragmented) {
  5806. txb->fragmented = false;
  5807. entry = NEXT_TX(entry);
  5808. txb = &tnapi->tx_buffers[entry];
  5809. }
  5810. for (i = 0; i <= last; i++) {
  5811. const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5812. entry = NEXT_TX(entry);
  5813. txb = &tnapi->tx_buffers[entry];
  5814. pci_unmap_page(tnapi->tp->pdev,
  5815. dma_unmap_addr(txb, mapping),
  5816. skb_frag_size(frag), PCI_DMA_TODEVICE);
  5817. while (txb->fragmented) {
  5818. txb->fragmented = false;
  5819. entry = NEXT_TX(entry);
  5820. txb = &tnapi->tx_buffers[entry];
  5821. }
  5822. }
  5823. }
  5824. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  5825. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  5826. struct sk_buff **pskb,
  5827. u32 *entry, u32 *budget,
  5828. u32 base_flags, u32 mss, u32 vlan)
  5829. {
  5830. struct tg3 *tp = tnapi->tp;
  5831. struct sk_buff *new_skb, *skb = *pskb;
  5832. dma_addr_t new_addr = 0;
  5833. int ret = 0;
  5834. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  5835. new_skb = skb_copy(skb, GFP_ATOMIC);
  5836. else {
  5837. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  5838. new_skb = skb_copy_expand(skb,
  5839. skb_headroom(skb) + more_headroom,
  5840. skb_tailroom(skb), GFP_ATOMIC);
  5841. }
  5842. if (!new_skb) {
  5843. ret = -1;
  5844. } else {
  5845. /* New SKB is guaranteed to be linear. */
  5846. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  5847. PCI_DMA_TODEVICE);
  5848. /* Make sure the mapping succeeded */
  5849. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  5850. dev_kfree_skb(new_skb);
  5851. ret = -1;
  5852. } else {
  5853. u32 save_entry = *entry;
  5854. base_flags |= TXD_FLAG_END;
  5855. tnapi->tx_buffers[*entry].skb = new_skb;
  5856. dma_unmap_addr_set(&tnapi->tx_buffers[*entry],
  5857. mapping, new_addr);
  5858. if (tg3_tx_frag_set(tnapi, entry, budget, new_addr,
  5859. new_skb->len, base_flags,
  5860. mss, vlan)) {
  5861. tg3_tx_skb_unmap(tnapi, save_entry, -1);
  5862. dev_kfree_skb(new_skb);
  5863. ret = -1;
  5864. }
  5865. }
  5866. }
  5867. dev_kfree_skb(skb);
  5868. *pskb = new_skb;
  5869. return ret;
  5870. }
  5871. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  5872. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  5873. * TSO header is greater than 80 bytes.
  5874. */
  5875. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  5876. {
  5877. struct sk_buff *segs, *nskb;
  5878. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  5879. /* Estimate the number of fragments in the worst case */
  5880. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  5881. netif_stop_queue(tp->dev);
  5882. /* netif_tx_stop_queue() must be done before checking
  5883. * checking tx index in tg3_tx_avail() below, because in
  5884. * tg3_tx(), we update tx index before checking for
  5885. * netif_tx_queue_stopped().
  5886. */
  5887. smp_mb();
  5888. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  5889. return NETDEV_TX_BUSY;
  5890. netif_wake_queue(tp->dev);
  5891. }
  5892. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  5893. if (IS_ERR(segs))
  5894. goto tg3_tso_bug_end;
  5895. do {
  5896. nskb = segs;
  5897. segs = segs->next;
  5898. nskb->next = NULL;
  5899. tg3_start_xmit(nskb, tp->dev);
  5900. } while (segs);
  5901. tg3_tso_bug_end:
  5902. dev_kfree_skb(skb);
  5903. return NETDEV_TX_OK;
  5904. }
  5905. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  5906. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  5907. */
  5908. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  5909. {
  5910. struct tg3 *tp = netdev_priv(dev);
  5911. u32 len, entry, base_flags, mss, vlan = 0;
  5912. u32 budget;
  5913. int i = -1, would_hit_hwbug;
  5914. dma_addr_t mapping;
  5915. struct tg3_napi *tnapi;
  5916. struct netdev_queue *txq;
  5917. unsigned int last;
  5918. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  5919. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  5920. if (tg3_flag(tp, ENABLE_TSS))
  5921. tnapi++;
  5922. budget = tg3_tx_avail(tnapi);
  5923. /* We are running in BH disabled context with netif_tx_lock
  5924. * and TX reclaim runs via tp->napi.poll inside of a software
  5925. * interrupt. Furthermore, IRQ processing runs lockless so we have
  5926. * no IRQ context deadlocks to worry about either. Rejoice!
  5927. */
  5928. if (unlikely(budget <= (skb_shinfo(skb)->nr_frags + 1))) {
  5929. if (!netif_tx_queue_stopped(txq)) {
  5930. netif_tx_stop_queue(txq);
  5931. /* This is a hard error, log it. */
  5932. netdev_err(dev,
  5933. "BUG! Tx Ring full when queue awake!\n");
  5934. }
  5935. return NETDEV_TX_BUSY;
  5936. }
  5937. entry = tnapi->tx_prod;
  5938. base_flags = 0;
  5939. if (skb->ip_summed == CHECKSUM_PARTIAL)
  5940. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  5941. mss = skb_shinfo(skb)->gso_size;
  5942. if (mss) {
  5943. struct iphdr *iph;
  5944. u32 tcp_opt_len, hdr_len;
  5945. if (skb_header_cloned(skb) &&
  5946. pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
  5947. goto drop;
  5948. iph = ip_hdr(skb);
  5949. tcp_opt_len = tcp_optlen(skb);
  5950. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb) - ETH_HLEN;
  5951. if (!skb_is_gso_v6(skb)) {
  5952. iph->check = 0;
  5953. iph->tot_len = htons(mss + hdr_len);
  5954. }
  5955. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  5956. tg3_flag(tp, TSO_BUG))
  5957. return tg3_tso_bug(tp, skb);
  5958. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  5959. TXD_FLAG_CPU_POST_DMA);
  5960. if (tg3_flag(tp, HW_TSO_1) ||
  5961. tg3_flag(tp, HW_TSO_2) ||
  5962. tg3_flag(tp, HW_TSO_3)) {
  5963. tcp_hdr(skb)->check = 0;
  5964. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  5965. } else
  5966. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  5967. iph->daddr, 0,
  5968. IPPROTO_TCP,
  5969. 0);
  5970. if (tg3_flag(tp, HW_TSO_3)) {
  5971. mss |= (hdr_len & 0xc) << 12;
  5972. if (hdr_len & 0x10)
  5973. base_flags |= 0x00000010;
  5974. base_flags |= (hdr_len & 0x3e0) << 5;
  5975. } else if (tg3_flag(tp, HW_TSO_2))
  5976. mss |= hdr_len << 9;
  5977. else if (tg3_flag(tp, HW_TSO_1) ||
  5978. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5979. if (tcp_opt_len || iph->ihl > 5) {
  5980. int tsflags;
  5981. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5982. mss |= (tsflags << 11);
  5983. }
  5984. } else {
  5985. if (tcp_opt_len || iph->ihl > 5) {
  5986. int tsflags;
  5987. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  5988. base_flags |= tsflags << 12;
  5989. }
  5990. }
  5991. }
  5992. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  5993. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  5994. base_flags |= TXD_FLAG_JMB_PKT;
  5995. if (vlan_tx_tag_present(skb)) {
  5996. base_flags |= TXD_FLAG_VLAN;
  5997. vlan = vlan_tx_tag_get(skb);
  5998. }
  5999. len = skb_headlen(skb);
  6000. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  6001. if (pci_dma_mapping_error(tp->pdev, mapping))
  6002. goto drop;
  6003. tnapi->tx_buffers[entry].skb = skb;
  6004. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  6005. would_hit_hwbug = 0;
  6006. if (tg3_flag(tp, 5701_DMA_BUG))
  6007. would_hit_hwbug = 1;
  6008. if (tg3_tx_frag_set(tnapi, &entry, &budget, mapping, len, base_flags |
  6009. ((skb_shinfo(skb)->nr_frags == 0) ? TXD_FLAG_END : 0),
  6010. mss, vlan)) {
  6011. would_hit_hwbug = 1;
  6012. } else if (skb_shinfo(skb)->nr_frags > 0) {
  6013. u32 tmp_mss = mss;
  6014. if (!tg3_flag(tp, HW_TSO_1) &&
  6015. !tg3_flag(tp, HW_TSO_2) &&
  6016. !tg3_flag(tp, HW_TSO_3))
  6017. tmp_mss = 0;
  6018. /* Now loop through additional data
  6019. * fragments, and queue them.
  6020. */
  6021. last = skb_shinfo(skb)->nr_frags - 1;
  6022. for (i = 0; i <= last; i++) {
  6023. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  6024. len = skb_frag_size(frag);
  6025. mapping = skb_frag_dma_map(&tp->pdev->dev, frag, 0,
  6026. len, DMA_TO_DEVICE);
  6027. tnapi->tx_buffers[entry].skb = NULL;
  6028. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  6029. mapping);
  6030. if (dma_mapping_error(&tp->pdev->dev, mapping))
  6031. goto dma_error;
  6032. if (!budget ||
  6033. tg3_tx_frag_set(tnapi, &entry, &budget, mapping,
  6034. len, base_flags |
  6035. ((i == last) ? TXD_FLAG_END : 0),
  6036. tmp_mss, vlan)) {
  6037. would_hit_hwbug = 1;
  6038. break;
  6039. }
  6040. }
  6041. }
  6042. if (would_hit_hwbug) {
  6043. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, i);
  6044. /* If the workaround fails due to memory/mapping
  6045. * failure, silently drop this packet.
  6046. */
  6047. entry = tnapi->tx_prod;
  6048. budget = tg3_tx_avail(tnapi);
  6049. if (tigon3_dma_hwbug_workaround(tnapi, &skb, &entry, &budget,
  6050. base_flags, mss, vlan))
  6051. goto drop_nofree;
  6052. }
  6053. skb_tx_timestamp(skb);
  6054. netdev_tx_sent_queue(txq, skb->len);
  6055. /* Sync BD data before updating mailbox */
  6056. wmb();
  6057. /* Packets are ready, update Tx producer idx local and on card. */
  6058. tw32_tx_mbox(tnapi->prodmbox, entry);
  6059. tnapi->tx_prod = entry;
  6060. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  6061. netif_tx_stop_queue(txq);
  6062. /* netif_tx_stop_queue() must be done before checking
  6063. * checking tx index in tg3_tx_avail() below, because in
  6064. * tg3_tx(), we update tx index before checking for
  6065. * netif_tx_queue_stopped().
  6066. */
  6067. smp_mb();
  6068. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  6069. netif_tx_wake_queue(txq);
  6070. }
  6071. mmiowb();
  6072. return NETDEV_TX_OK;
  6073. dma_error:
  6074. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod, --i);
  6075. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  6076. drop:
  6077. dev_kfree_skb(skb);
  6078. drop_nofree:
  6079. tp->tx_dropped++;
  6080. return NETDEV_TX_OK;
  6081. }
  6082. static void tg3_mac_loopback(struct tg3 *tp, bool enable)
  6083. {
  6084. if (enable) {
  6085. tp->mac_mode &= ~(MAC_MODE_HALF_DUPLEX |
  6086. MAC_MODE_PORT_MODE_MASK);
  6087. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  6088. if (!tg3_flag(tp, 5705_PLUS))
  6089. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6090. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  6091. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  6092. else
  6093. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6094. } else {
  6095. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  6096. if (tg3_flag(tp, 5705_PLUS) ||
  6097. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) ||
  6098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  6099. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6100. }
  6101. tw32(MAC_MODE, tp->mac_mode);
  6102. udelay(40);
  6103. }
  6104. static int tg3_phy_lpbk_set(struct tg3 *tp, u32 speed, bool extlpbk)
  6105. {
  6106. u32 val, bmcr, mac_mode, ptest = 0;
  6107. tg3_phy_toggle_apd(tp, false);
  6108. tg3_phy_toggle_automdix(tp, 0);
  6109. if (extlpbk && tg3_phy_set_extloopbk(tp))
  6110. return -EIO;
  6111. bmcr = BMCR_FULLDPLX;
  6112. switch (speed) {
  6113. case SPEED_10:
  6114. break;
  6115. case SPEED_100:
  6116. bmcr |= BMCR_SPEED100;
  6117. break;
  6118. case SPEED_1000:
  6119. default:
  6120. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  6121. speed = SPEED_100;
  6122. bmcr |= BMCR_SPEED100;
  6123. } else {
  6124. speed = SPEED_1000;
  6125. bmcr |= BMCR_SPEED1000;
  6126. }
  6127. }
  6128. if (extlpbk) {
  6129. if (!(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  6130. tg3_readphy(tp, MII_CTRL1000, &val);
  6131. val |= CTL1000_AS_MASTER |
  6132. CTL1000_ENABLE_MASTER;
  6133. tg3_writephy(tp, MII_CTRL1000, val);
  6134. } else {
  6135. ptest = MII_TG3_FET_PTEST_TRIM_SEL |
  6136. MII_TG3_FET_PTEST_TRIM_2;
  6137. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest);
  6138. }
  6139. } else
  6140. bmcr |= BMCR_LOOPBACK;
  6141. tg3_writephy(tp, MII_BMCR, bmcr);
  6142. /* The write needs to be flushed for the FETs */
  6143. if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  6144. tg3_readphy(tp, MII_BMCR, &bmcr);
  6145. udelay(40);
  6146. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  6147. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  6148. tg3_writephy(tp, MII_TG3_FET_PTEST, ptest |
  6149. MII_TG3_FET_PTEST_FRC_TX_LINK |
  6150. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  6151. /* The write needs to be flushed for the AC131 */
  6152. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  6153. }
  6154. /* Reset to prevent losing 1st rx packet intermittently */
  6155. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  6156. tg3_flag(tp, 5780_CLASS)) {
  6157. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6158. udelay(10);
  6159. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6160. }
  6161. mac_mode = tp->mac_mode &
  6162. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  6163. if (speed == SPEED_1000)
  6164. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6165. else
  6166. mac_mode |= MAC_MODE_PORT_MODE_MII;
  6167. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  6168. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  6169. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  6170. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  6171. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  6172. mac_mode |= MAC_MODE_LINK_POLARITY;
  6173. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  6174. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  6175. }
  6176. tw32(MAC_MODE, mac_mode);
  6177. udelay(40);
  6178. return 0;
  6179. }
  6180. static void tg3_set_loopback(struct net_device *dev, netdev_features_t features)
  6181. {
  6182. struct tg3 *tp = netdev_priv(dev);
  6183. if (features & NETIF_F_LOOPBACK) {
  6184. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  6185. return;
  6186. spin_lock_bh(&tp->lock);
  6187. tg3_mac_loopback(tp, true);
  6188. netif_carrier_on(tp->dev);
  6189. spin_unlock_bh(&tp->lock);
  6190. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  6191. } else {
  6192. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  6193. return;
  6194. spin_lock_bh(&tp->lock);
  6195. tg3_mac_loopback(tp, false);
  6196. /* Force link status check */
  6197. tg3_setup_phy(tp, 1);
  6198. spin_unlock_bh(&tp->lock);
  6199. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  6200. }
  6201. }
  6202. static netdev_features_t tg3_fix_features(struct net_device *dev,
  6203. netdev_features_t features)
  6204. {
  6205. struct tg3 *tp = netdev_priv(dev);
  6206. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  6207. features &= ~NETIF_F_ALL_TSO;
  6208. return features;
  6209. }
  6210. static int tg3_set_features(struct net_device *dev, netdev_features_t features)
  6211. {
  6212. netdev_features_t changed = dev->features ^ features;
  6213. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  6214. tg3_set_loopback(dev, features);
  6215. return 0;
  6216. }
  6217. static void tg3_rx_prodring_free(struct tg3 *tp,
  6218. struct tg3_rx_prodring_set *tpr)
  6219. {
  6220. int i;
  6221. if (tpr != &tp->napi[0].prodring) {
  6222. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  6223. i = (i + 1) & tp->rx_std_ring_mask)
  6224. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6225. tp->rx_pkt_map_sz);
  6226. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  6227. for (i = tpr->rx_jmb_cons_idx;
  6228. i != tpr->rx_jmb_prod_idx;
  6229. i = (i + 1) & tp->rx_jmb_ring_mask) {
  6230. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6231. TG3_RX_JMB_MAP_SZ);
  6232. }
  6233. }
  6234. return;
  6235. }
  6236. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  6237. tg3_rx_data_free(tp, &tpr->rx_std_buffers[i],
  6238. tp->rx_pkt_map_sz);
  6239. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6240. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  6241. tg3_rx_data_free(tp, &tpr->rx_jmb_buffers[i],
  6242. TG3_RX_JMB_MAP_SZ);
  6243. }
  6244. }
  6245. /* Initialize rx rings for packet processing.
  6246. *
  6247. * The chip has been shut down and the driver detached from
  6248. * the networking, so no interrupts or new tx packets will
  6249. * end up in the driver. tp->{tx,}lock are held and thus
  6250. * we may not sleep.
  6251. */
  6252. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  6253. struct tg3_rx_prodring_set *tpr)
  6254. {
  6255. u32 i, rx_pkt_dma_sz;
  6256. tpr->rx_std_cons_idx = 0;
  6257. tpr->rx_std_prod_idx = 0;
  6258. tpr->rx_jmb_cons_idx = 0;
  6259. tpr->rx_jmb_prod_idx = 0;
  6260. if (tpr != &tp->napi[0].prodring) {
  6261. memset(&tpr->rx_std_buffers[0], 0,
  6262. TG3_RX_STD_BUFF_RING_SIZE(tp));
  6263. if (tpr->rx_jmb_buffers)
  6264. memset(&tpr->rx_jmb_buffers[0], 0,
  6265. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  6266. goto done;
  6267. }
  6268. /* Zero out all descriptors. */
  6269. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  6270. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  6271. if (tg3_flag(tp, 5780_CLASS) &&
  6272. tp->dev->mtu > ETH_DATA_LEN)
  6273. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  6274. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  6275. /* Initialize invariants of the rings, we only set this
  6276. * stuff once. This works because the card does not
  6277. * write into the rx buffer posting rings.
  6278. */
  6279. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  6280. struct tg3_rx_buffer_desc *rxd;
  6281. rxd = &tpr->rx_std[i];
  6282. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  6283. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  6284. rxd->opaque = (RXD_OPAQUE_RING_STD |
  6285. (i << RXD_OPAQUE_INDEX_SHIFT));
  6286. }
  6287. /* Now allocate fresh SKBs for each rx ring. */
  6288. for (i = 0; i < tp->rx_pending; i++) {
  6289. unsigned int frag_size;
  6290. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_STD, i,
  6291. &frag_size) < 0) {
  6292. netdev_warn(tp->dev,
  6293. "Using a smaller RX standard ring. Only "
  6294. "%d out of %d buffers were allocated "
  6295. "successfully\n", i, tp->rx_pending);
  6296. if (i == 0)
  6297. goto initfail;
  6298. tp->rx_pending = i;
  6299. break;
  6300. }
  6301. }
  6302. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6303. goto done;
  6304. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  6305. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  6306. goto done;
  6307. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  6308. struct tg3_rx_buffer_desc *rxd;
  6309. rxd = &tpr->rx_jmb[i].std;
  6310. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  6311. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  6312. RXD_FLAG_JUMBO;
  6313. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  6314. (i << RXD_OPAQUE_INDEX_SHIFT));
  6315. }
  6316. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  6317. unsigned int frag_size;
  6318. if (tg3_alloc_rx_data(tp, tpr, RXD_OPAQUE_RING_JUMBO, i,
  6319. &frag_size) < 0) {
  6320. netdev_warn(tp->dev,
  6321. "Using a smaller RX jumbo ring. Only %d "
  6322. "out of %d buffers were allocated "
  6323. "successfully\n", i, tp->rx_jumbo_pending);
  6324. if (i == 0)
  6325. goto initfail;
  6326. tp->rx_jumbo_pending = i;
  6327. break;
  6328. }
  6329. }
  6330. done:
  6331. return 0;
  6332. initfail:
  6333. tg3_rx_prodring_free(tp, tpr);
  6334. return -ENOMEM;
  6335. }
  6336. static void tg3_rx_prodring_fini(struct tg3 *tp,
  6337. struct tg3_rx_prodring_set *tpr)
  6338. {
  6339. kfree(tpr->rx_std_buffers);
  6340. tpr->rx_std_buffers = NULL;
  6341. kfree(tpr->rx_jmb_buffers);
  6342. tpr->rx_jmb_buffers = NULL;
  6343. if (tpr->rx_std) {
  6344. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  6345. tpr->rx_std, tpr->rx_std_mapping);
  6346. tpr->rx_std = NULL;
  6347. }
  6348. if (tpr->rx_jmb) {
  6349. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  6350. tpr->rx_jmb, tpr->rx_jmb_mapping);
  6351. tpr->rx_jmb = NULL;
  6352. }
  6353. }
  6354. static int tg3_rx_prodring_init(struct tg3 *tp,
  6355. struct tg3_rx_prodring_set *tpr)
  6356. {
  6357. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  6358. GFP_KERNEL);
  6359. if (!tpr->rx_std_buffers)
  6360. return -ENOMEM;
  6361. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  6362. TG3_RX_STD_RING_BYTES(tp),
  6363. &tpr->rx_std_mapping,
  6364. GFP_KERNEL);
  6365. if (!tpr->rx_std)
  6366. goto err_out;
  6367. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  6368. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  6369. GFP_KERNEL);
  6370. if (!tpr->rx_jmb_buffers)
  6371. goto err_out;
  6372. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  6373. TG3_RX_JMB_RING_BYTES(tp),
  6374. &tpr->rx_jmb_mapping,
  6375. GFP_KERNEL);
  6376. if (!tpr->rx_jmb)
  6377. goto err_out;
  6378. }
  6379. return 0;
  6380. err_out:
  6381. tg3_rx_prodring_fini(tp, tpr);
  6382. return -ENOMEM;
  6383. }
  6384. /* Free up pending packets in all rx/tx rings.
  6385. *
  6386. * The chip has been shut down and the driver detached from
  6387. * the networking, so no interrupts or new tx packets will
  6388. * end up in the driver. tp->{tx,}lock is not held and we are not
  6389. * in an interrupt context and thus may sleep.
  6390. */
  6391. static void tg3_free_rings(struct tg3 *tp)
  6392. {
  6393. int i, j;
  6394. for (j = 0; j < tp->irq_cnt; j++) {
  6395. struct tg3_napi *tnapi = &tp->napi[j];
  6396. tg3_rx_prodring_free(tp, &tnapi->prodring);
  6397. if (!tnapi->tx_buffers)
  6398. continue;
  6399. for (i = 0; i < TG3_TX_RING_SIZE; i++) {
  6400. struct sk_buff *skb = tnapi->tx_buffers[i].skb;
  6401. if (!skb)
  6402. continue;
  6403. tg3_tx_skb_unmap(tnapi, i,
  6404. skb_shinfo(skb)->nr_frags - 1);
  6405. dev_kfree_skb_any(skb);
  6406. }
  6407. netdev_tx_reset_queue(netdev_get_tx_queue(tp->dev, j));
  6408. }
  6409. }
  6410. /* Initialize tx/rx rings for packet processing.
  6411. *
  6412. * The chip has been shut down and the driver detached from
  6413. * the networking, so no interrupts or new tx packets will
  6414. * end up in the driver. tp->{tx,}lock are held and thus
  6415. * we may not sleep.
  6416. */
  6417. static int tg3_init_rings(struct tg3 *tp)
  6418. {
  6419. int i;
  6420. /* Free up all the SKBs. */
  6421. tg3_free_rings(tp);
  6422. for (i = 0; i < tp->irq_cnt; i++) {
  6423. struct tg3_napi *tnapi = &tp->napi[i];
  6424. tnapi->last_tag = 0;
  6425. tnapi->last_irq_tag = 0;
  6426. tnapi->hw_status->status = 0;
  6427. tnapi->hw_status->status_tag = 0;
  6428. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6429. tnapi->tx_prod = 0;
  6430. tnapi->tx_cons = 0;
  6431. if (tnapi->tx_ring)
  6432. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  6433. tnapi->rx_rcb_ptr = 0;
  6434. if (tnapi->rx_rcb)
  6435. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6436. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  6437. tg3_free_rings(tp);
  6438. return -ENOMEM;
  6439. }
  6440. }
  6441. return 0;
  6442. }
  6443. static void tg3_mem_tx_release(struct tg3 *tp)
  6444. {
  6445. int i;
  6446. for (i = 0; i < tp->irq_max; i++) {
  6447. struct tg3_napi *tnapi = &tp->napi[i];
  6448. if (tnapi->tx_ring) {
  6449. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  6450. tnapi->tx_ring, tnapi->tx_desc_mapping);
  6451. tnapi->tx_ring = NULL;
  6452. }
  6453. kfree(tnapi->tx_buffers);
  6454. tnapi->tx_buffers = NULL;
  6455. }
  6456. }
  6457. static int tg3_mem_tx_acquire(struct tg3 *tp)
  6458. {
  6459. int i;
  6460. struct tg3_napi *tnapi = &tp->napi[0];
  6461. /* If multivector TSS is enabled, vector 0 does not handle
  6462. * tx interrupts. Don't allocate any resources for it.
  6463. */
  6464. if (tg3_flag(tp, ENABLE_TSS))
  6465. tnapi++;
  6466. for (i = 0; i < tp->txq_cnt; i++, tnapi++) {
  6467. tnapi->tx_buffers = kzalloc(sizeof(struct tg3_tx_ring_info) *
  6468. TG3_TX_RING_SIZE, GFP_KERNEL);
  6469. if (!tnapi->tx_buffers)
  6470. goto err_out;
  6471. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  6472. TG3_TX_RING_BYTES,
  6473. &tnapi->tx_desc_mapping,
  6474. GFP_KERNEL);
  6475. if (!tnapi->tx_ring)
  6476. goto err_out;
  6477. }
  6478. return 0;
  6479. err_out:
  6480. tg3_mem_tx_release(tp);
  6481. return -ENOMEM;
  6482. }
  6483. static void tg3_mem_rx_release(struct tg3 *tp)
  6484. {
  6485. int i;
  6486. for (i = 0; i < tp->irq_max; i++) {
  6487. struct tg3_napi *tnapi = &tp->napi[i];
  6488. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  6489. if (!tnapi->rx_rcb)
  6490. continue;
  6491. dma_free_coherent(&tp->pdev->dev,
  6492. TG3_RX_RCB_RING_BYTES(tp),
  6493. tnapi->rx_rcb,
  6494. tnapi->rx_rcb_mapping);
  6495. tnapi->rx_rcb = NULL;
  6496. }
  6497. }
  6498. static int tg3_mem_rx_acquire(struct tg3 *tp)
  6499. {
  6500. unsigned int i, limit;
  6501. limit = tp->rxq_cnt;
  6502. /* If RSS is enabled, we need a (dummy) producer ring
  6503. * set on vector zero. This is the true hw prodring.
  6504. */
  6505. if (tg3_flag(tp, ENABLE_RSS))
  6506. limit++;
  6507. for (i = 0; i < limit; i++) {
  6508. struct tg3_napi *tnapi = &tp->napi[i];
  6509. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  6510. goto err_out;
  6511. /* If multivector RSS is enabled, vector 0
  6512. * does not handle rx or tx interrupts.
  6513. * Don't allocate any resources for it.
  6514. */
  6515. if (!i && tg3_flag(tp, ENABLE_RSS))
  6516. continue;
  6517. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  6518. TG3_RX_RCB_RING_BYTES(tp),
  6519. &tnapi->rx_rcb_mapping,
  6520. GFP_KERNEL);
  6521. if (!tnapi->rx_rcb)
  6522. goto err_out;
  6523. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  6524. }
  6525. return 0;
  6526. err_out:
  6527. tg3_mem_rx_release(tp);
  6528. return -ENOMEM;
  6529. }
  6530. /*
  6531. * Must not be invoked with interrupt sources disabled and
  6532. * the hardware shutdown down.
  6533. */
  6534. static void tg3_free_consistent(struct tg3 *tp)
  6535. {
  6536. int i;
  6537. for (i = 0; i < tp->irq_cnt; i++) {
  6538. struct tg3_napi *tnapi = &tp->napi[i];
  6539. if (tnapi->hw_status) {
  6540. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  6541. tnapi->hw_status,
  6542. tnapi->status_mapping);
  6543. tnapi->hw_status = NULL;
  6544. }
  6545. }
  6546. tg3_mem_rx_release(tp);
  6547. tg3_mem_tx_release(tp);
  6548. if (tp->hw_stats) {
  6549. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  6550. tp->hw_stats, tp->stats_mapping);
  6551. tp->hw_stats = NULL;
  6552. }
  6553. }
  6554. /*
  6555. * Must not be invoked with interrupt sources disabled and
  6556. * the hardware shutdown down. Can sleep.
  6557. */
  6558. static int tg3_alloc_consistent(struct tg3 *tp)
  6559. {
  6560. int i;
  6561. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  6562. sizeof(struct tg3_hw_stats),
  6563. &tp->stats_mapping,
  6564. GFP_KERNEL);
  6565. if (!tp->hw_stats)
  6566. goto err_out;
  6567. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6568. for (i = 0; i < tp->irq_cnt; i++) {
  6569. struct tg3_napi *tnapi = &tp->napi[i];
  6570. struct tg3_hw_status *sblk;
  6571. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  6572. TG3_HW_STATUS_SIZE,
  6573. &tnapi->status_mapping,
  6574. GFP_KERNEL);
  6575. if (!tnapi->hw_status)
  6576. goto err_out;
  6577. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6578. sblk = tnapi->hw_status;
  6579. if (tg3_flag(tp, ENABLE_RSS)) {
  6580. u16 *prodptr = NULL;
  6581. /*
  6582. * When RSS is enabled, the status block format changes
  6583. * slightly. The "rx_jumbo_consumer", "reserved",
  6584. * and "rx_mini_consumer" members get mapped to the
  6585. * other three rx return ring producer indexes.
  6586. */
  6587. switch (i) {
  6588. case 1:
  6589. prodptr = &sblk->idx[0].rx_producer;
  6590. break;
  6591. case 2:
  6592. prodptr = &sblk->rx_jumbo_consumer;
  6593. break;
  6594. case 3:
  6595. prodptr = &sblk->reserved;
  6596. break;
  6597. case 4:
  6598. prodptr = &sblk->rx_mini_consumer;
  6599. break;
  6600. }
  6601. tnapi->rx_rcb_prod_idx = prodptr;
  6602. } else {
  6603. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  6604. }
  6605. }
  6606. if (tg3_mem_tx_acquire(tp) || tg3_mem_rx_acquire(tp))
  6607. goto err_out;
  6608. return 0;
  6609. err_out:
  6610. tg3_free_consistent(tp);
  6611. return -ENOMEM;
  6612. }
  6613. #define MAX_WAIT_CNT 1000
  6614. /* To stop a block, clear the enable bit and poll till it
  6615. * clears. tp->lock is held.
  6616. */
  6617. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  6618. {
  6619. unsigned int i;
  6620. u32 val;
  6621. if (tg3_flag(tp, 5705_PLUS)) {
  6622. switch (ofs) {
  6623. case RCVLSC_MODE:
  6624. case DMAC_MODE:
  6625. case MBFREE_MODE:
  6626. case BUFMGR_MODE:
  6627. case MEMARB_MODE:
  6628. /* We can't enable/disable these bits of the
  6629. * 5705/5750, just say success.
  6630. */
  6631. return 0;
  6632. default:
  6633. break;
  6634. }
  6635. }
  6636. val = tr32(ofs);
  6637. val &= ~enable_bit;
  6638. tw32_f(ofs, val);
  6639. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6640. udelay(100);
  6641. val = tr32(ofs);
  6642. if ((val & enable_bit) == 0)
  6643. break;
  6644. }
  6645. if (i == MAX_WAIT_CNT && !silent) {
  6646. dev_err(&tp->pdev->dev,
  6647. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  6648. ofs, enable_bit);
  6649. return -ENODEV;
  6650. }
  6651. return 0;
  6652. }
  6653. /* tp->lock is held. */
  6654. static int tg3_abort_hw(struct tg3 *tp, int silent)
  6655. {
  6656. int i, err;
  6657. tg3_disable_ints(tp);
  6658. tp->rx_mode &= ~RX_MODE_ENABLE;
  6659. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6660. udelay(10);
  6661. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  6662. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  6663. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  6664. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  6665. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  6666. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  6667. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  6668. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  6669. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  6670. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  6671. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  6672. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  6673. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  6674. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  6675. tw32_f(MAC_MODE, tp->mac_mode);
  6676. udelay(40);
  6677. tp->tx_mode &= ~TX_MODE_ENABLE;
  6678. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6679. for (i = 0; i < MAX_WAIT_CNT; i++) {
  6680. udelay(100);
  6681. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  6682. break;
  6683. }
  6684. if (i >= MAX_WAIT_CNT) {
  6685. dev_err(&tp->pdev->dev,
  6686. "%s timed out, TX_MODE_ENABLE will not clear "
  6687. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  6688. err |= -ENODEV;
  6689. }
  6690. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  6691. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  6692. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  6693. tw32(FTQ_RESET, 0xffffffff);
  6694. tw32(FTQ_RESET, 0x00000000);
  6695. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  6696. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  6697. for (i = 0; i < tp->irq_cnt; i++) {
  6698. struct tg3_napi *tnapi = &tp->napi[i];
  6699. if (tnapi->hw_status)
  6700. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6701. }
  6702. return err;
  6703. }
  6704. /* Save PCI command register before chip reset */
  6705. static void tg3_save_pci_state(struct tg3 *tp)
  6706. {
  6707. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  6708. }
  6709. /* Restore PCI state after chip reset */
  6710. static void tg3_restore_pci_state(struct tg3 *tp)
  6711. {
  6712. u32 val;
  6713. /* Re-enable indirect register accesses. */
  6714. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  6715. tp->misc_host_ctrl);
  6716. /* Set MAX PCI retry to zero. */
  6717. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  6718. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6719. tg3_flag(tp, PCIX_MODE))
  6720. val |= PCISTATE_RETRY_SAME_DMA;
  6721. /* Allow reads and writes to the APE register and memory space. */
  6722. if (tg3_flag(tp, ENABLE_APE))
  6723. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6724. PCISTATE_ALLOW_APE_SHMEM_WR |
  6725. PCISTATE_ALLOW_APE_PSPACE_WR;
  6726. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  6727. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  6728. if (!tg3_flag(tp, PCI_EXPRESS)) {
  6729. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  6730. tp->pci_cacheline_sz);
  6731. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  6732. tp->pci_lat_timer);
  6733. }
  6734. /* Make sure PCI-X relaxed ordering bit is clear. */
  6735. if (tg3_flag(tp, PCIX_MODE)) {
  6736. u16 pcix_cmd;
  6737. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6738. &pcix_cmd);
  6739. pcix_cmd &= ~PCI_X_CMD_ERO;
  6740. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6741. pcix_cmd);
  6742. }
  6743. if (tg3_flag(tp, 5780_CLASS)) {
  6744. /* Chip reset on 5780 will reset MSI enable bit,
  6745. * so need to restore it.
  6746. */
  6747. if (tg3_flag(tp, USING_MSI)) {
  6748. u16 ctrl;
  6749. pci_read_config_word(tp->pdev,
  6750. tp->msi_cap + PCI_MSI_FLAGS,
  6751. &ctrl);
  6752. pci_write_config_word(tp->pdev,
  6753. tp->msi_cap + PCI_MSI_FLAGS,
  6754. ctrl | PCI_MSI_FLAGS_ENABLE);
  6755. val = tr32(MSGINT_MODE);
  6756. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  6757. }
  6758. }
  6759. }
  6760. /* tp->lock is held. */
  6761. static int tg3_chip_reset(struct tg3 *tp)
  6762. {
  6763. u32 val;
  6764. void (*write_op)(struct tg3 *, u32, u32);
  6765. int i, err;
  6766. tg3_nvram_lock(tp);
  6767. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  6768. /* No matching tg3_nvram_unlock() after this because
  6769. * chip reset below will undo the nvram lock.
  6770. */
  6771. tp->nvram_lock_cnt = 0;
  6772. /* GRC_MISC_CFG core clock reset will clear the memory
  6773. * enable bit in PCI register 4 and the MSI enable bit
  6774. * on some chips, so we save relevant registers here.
  6775. */
  6776. tg3_save_pci_state(tp);
  6777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  6778. tg3_flag(tp, 5755_PLUS))
  6779. tw32(GRC_FASTBOOT_PC, 0);
  6780. /*
  6781. * We must avoid the readl() that normally takes place.
  6782. * It locks machines, causes machine checks, and other
  6783. * fun things. So, temporarily disable the 5701
  6784. * hardware workaround, while we do the reset.
  6785. */
  6786. write_op = tp->write32;
  6787. if (write_op == tg3_write_flush_reg32)
  6788. tp->write32 = tg3_write32;
  6789. /* Prevent the irq handler from reading or writing PCI registers
  6790. * during chip reset when the memory enable bit in the PCI command
  6791. * register may be cleared. The chip does not generate interrupt
  6792. * at this time, but the irq handler may still be called due to irq
  6793. * sharing or irqpoll.
  6794. */
  6795. tg3_flag_set(tp, CHIP_RESETTING);
  6796. for (i = 0; i < tp->irq_cnt; i++) {
  6797. struct tg3_napi *tnapi = &tp->napi[i];
  6798. if (tnapi->hw_status) {
  6799. tnapi->hw_status->status = 0;
  6800. tnapi->hw_status->status_tag = 0;
  6801. }
  6802. tnapi->last_tag = 0;
  6803. tnapi->last_irq_tag = 0;
  6804. }
  6805. smp_mb();
  6806. for (i = 0; i < tp->irq_cnt; i++)
  6807. synchronize_irq(tp->napi[i].irq_vec);
  6808. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6809. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6810. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6811. }
  6812. /* do the reset */
  6813. val = GRC_MISC_CFG_CORECLK_RESET;
  6814. if (tg3_flag(tp, PCI_EXPRESS)) {
  6815. /* Force PCIe 1.0a mode */
  6816. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6817. !tg3_flag(tp, 57765_PLUS) &&
  6818. tr32(TG3_PCIE_PHY_TSTCTL) ==
  6819. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  6820. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  6821. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  6822. tw32(GRC_MISC_CFG, (1 << 29));
  6823. val |= (1 << 29);
  6824. }
  6825. }
  6826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6827. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  6828. tw32(GRC_VCPU_EXT_CTRL,
  6829. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  6830. }
  6831. /* Manage gphy power for all CPMU absent PCIe devices. */
  6832. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  6833. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  6834. tw32(GRC_MISC_CFG, val);
  6835. /* restore 5701 hardware bug workaround write method */
  6836. tp->write32 = write_op;
  6837. /* Unfortunately, we have to delay before the PCI read back.
  6838. * Some 575X chips even will not respond to a PCI cfg access
  6839. * when the reset command is given to the chip.
  6840. *
  6841. * How do these hardware designers expect things to work
  6842. * properly if the PCI write is posted for a long period
  6843. * of time? It is always necessary to have some method by
  6844. * which a register read back can occur to push the write
  6845. * out which does the reset.
  6846. *
  6847. * For most tg3 variants the trick below was working.
  6848. * Ho hum...
  6849. */
  6850. udelay(120);
  6851. /* Flush PCI posted writes. The normal MMIO registers
  6852. * are inaccessible at this time so this is the only
  6853. * way to make this reliably (actually, this is no longer
  6854. * the case, see above). I tried to use indirect
  6855. * register read/write but this upset some 5701 variants.
  6856. */
  6857. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  6858. udelay(120);
  6859. if (tg3_flag(tp, PCI_EXPRESS) && pci_is_pcie(tp->pdev)) {
  6860. u16 val16;
  6861. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  6862. int j;
  6863. u32 cfg_val;
  6864. /* Wait for link training to complete. */
  6865. for (j = 0; j < 5000; j++)
  6866. udelay(100);
  6867. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  6868. pci_write_config_dword(tp->pdev, 0xc4,
  6869. cfg_val | (1 << 15));
  6870. }
  6871. /* Clear the "no snoop" and "relaxed ordering" bits. */
  6872. val16 = PCI_EXP_DEVCTL_RELAX_EN | PCI_EXP_DEVCTL_NOSNOOP_EN;
  6873. /*
  6874. * Older PCIe devices only support the 128 byte
  6875. * MPS setting. Enforce the restriction.
  6876. */
  6877. if (!tg3_flag(tp, CPMU_PRESENT))
  6878. val16 |= PCI_EXP_DEVCTL_PAYLOAD;
  6879. pcie_capability_clear_word(tp->pdev, PCI_EXP_DEVCTL, val16);
  6880. /* Clear error status */
  6881. pcie_capability_write_word(tp->pdev, PCI_EXP_DEVSTA,
  6882. PCI_EXP_DEVSTA_CED |
  6883. PCI_EXP_DEVSTA_NFED |
  6884. PCI_EXP_DEVSTA_FED |
  6885. PCI_EXP_DEVSTA_URD);
  6886. }
  6887. tg3_restore_pci_state(tp);
  6888. tg3_flag_clear(tp, CHIP_RESETTING);
  6889. tg3_flag_clear(tp, ERROR_PROCESSED);
  6890. val = 0;
  6891. if (tg3_flag(tp, 5780_CLASS))
  6892. val = tr32(MEMARB_MODE);
  6893. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  6894. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  6895. tg3_stop_fw(tp);
  6896. tw32(0x5000, 0x400);
  6897. }
  6898. tw32(GRC_MODE, tp->grc_mode);
  6899. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6900. val = tr32(0xc4);
  6901. tw32(0xc4, val | (1 << 15));
  6902. }
  6903. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6904. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6905. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6906. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6907. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6908. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6909. }
  6910. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6911. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  6912. val = tp->mac_mode;
  6913. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6914. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  6915. val = tp->mac_mode;
  6916. } else
  6917. val = 0;
  6918. tw32_f(MAC_MODE, val);
  6919. udelay(40);
  6920. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6921. err = tg3_poll_fw(tp);
  6922. if (err)
  6923. return err;
  6924. tg3_mdio_start(tp);
  6925. if (tg3_flag(tp, PCI_EXPRESS) &&
  6926. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6927. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6928. !tg3_flag(tp, 57765_PLUS)) {
  6929. val = tr32(0x7c00);
  6930. tw32(0x7c00, val | (1 << 25));
  6931. }
  6932. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6933. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6934. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6935. }
  6936. /* Reprobe ASF enable state. */
  6937. tg3_flag_clear(tp, ENABLE_ASF);
  6938. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6939. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6940. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6941. u32 nic_cfg;
  6942. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6943. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6944. tg3_flag_set(tp, ENABLE_ASF);
  6945. tp->last_event_jiffies = jiffies;
  6946. if (tg3_flag(tp, 5750_PLUS))
  6947. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6948. }
  6949. }
  6950. return 0;
  6951. }
  6952. static void tg3_get_nstats(struct tg3 *, struct rtnl_link_stats64 *);
  6953. static void tg3_get_estats(struct tg3 *, struct tg3_ethtool_stats *);
  6954. /* tp->lock is held. */
  6955. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6956. {
  6957. int err;
  6958. tg3_stop_fw(tp);
  6959. tg3_write_sig_pre_reset(tp, kind);
  6960. tg3_abort_hw(tp, silent);
  6961. err = tg3_chip_reset(tp);
  6962. __tg3_set_mac_addr(tp, 0);
  6963. tg3_write_sig_legacy(tp, kind);
  6964. tg3_write_sig_post_reset(tp, kind);
  6965. if (tp->hw_stats) {
  6966. /* Save the stats across chip resets... */
  6967. tg3_get_nstats(tp, &tp->net_stats_prev);
  6968. tg3_get_estats(tp, &tp->estats_prev);
  6969. /* And make sure the next sample is new data */
  6970. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  6971. }
  6972. if (err)
  6973. return err;
  6974. return 0;
  6975. }
  6976. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6977. {
  6978. struct tg3 *tp = netdev_priv(dev);
  6979. struct sockaddr *addr = p;
  6980. int err = 0, skip_mac_1 = 0;
  6981. if (!is_valid_ether_addr(addr->sa_data))
  6982. return -EADDRNOTAVAIL;
  6983. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6984. if (!netif_running(dev))
  6985. return 0;
  6986. if (tg3_flag(tp, ENABLE_ASF)) {
  6987. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6988. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6989. addr0_low = tr32(MAC_ADDR_0_LOW);
  6990. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6991. addr1_low = tr32(MAC_ADDR_1_LOW);
  6992. /* Skip MAC addr 1 if ASF is using it. */
  6993. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6994. !(addr1_high == 0 && addr1_low == 0))
  6995. skip_mac_1 = 1;
  6996. }
  6997. spin_lock_bh(&tp->lock);
  6998. __tg3_set_mac_addr(tp, skip_mac_1);
  6999. spin_unlock_bh(&tp->lock);
  7000. return err;
  7001. }
  7002. /* tp->lock is held. */
  7003. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  7004. dma_addr_t mapping, u32 maxlen_flags,
  7005. u32 nic_addr)
  7006. {
  7007. tg3_write_mem(tp,
  7008. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7009. ((u64) mapping >> 32));
  7010. tg3_write_mem(tp,
  7011. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  7012. ((u64) mapping & 0xffffffff));
  7013. tg3_write_mem(tp,
  7014. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  7015. maxlen_flags);
  7016. if (!tg3_flag(tp, 5705_PLUS))
  7017. tg3_write_mem(tp,
  7018. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  7019. nic_addr);
  7020. }
  7021. static void tg3_coal_tx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7022. {
  7023. int i = 0;
  7024. if (!tg3_flag(tp, ENABLE_TSS)) {
  7025. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  7026. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  7027. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  7028. } else {
  7029. tw32(HOSTCC_TXCOL_TICKS, 0);
  7030. tw32(HOSTCC_TXMAX_FRAMES, 0);
  7031. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  7032. for (; i < tp->txq_cnt; i++) {
  7033. u32 reg;
  7034. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  7035. tw32(reg, ec->tx_coalesce_usecs);
  7036. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  7037. tw32(reg, ec->tx_max_coalesced_frames);
  7038. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7039. tw32(reg, ec->tx_max_coalesced_frames_irq);
  7040. }
  7041. }
  7042. for (; i < tp->irq_max - 1; i++) {
  7043. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  7044. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7045. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7046. }
  7047. }
  7048. static void tg3_coal_rx_init(struct tg3 *tp, struct ethtool_coalesce *ec)
  7049. {
  7050. int i = 0;
  7051. u32 limit = tp->rxq_cnt;
  7052. if (!tg3_flag(tp, ENABLE_RSS)) {
  7053. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  7054. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  7055. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  7056. limit--;
  7057. } else {
  7058. tw32(HOSTCC_RXCOL_TICKS, 0);
  7059. tw32(HOSTCC_RXMAX_FRAMES, 0);
  7060. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  7061. }
  7062. for (; i < limit; i++) {
  7063. u32 reg;
  7064. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  7065. tw32(reg, ec->rx_coalesce_usecs);
  7066. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  7067. tw32(reg, ec->rx_max_coalesced_frames);
  7068. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  7069. tw32(reg, ec->rx_max_coalesced_frames_irq);
  7070. }
  7071. for (; i < tp->irq_max - 1; i++) {
  7072. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  7073. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  7074. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  7075. }
  7076. }
  7077. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  7078. {
  7079. tg3_coal_tx_init(tp, ec);
  7080. tg3_coal_rx_init(tp, ec);
  7081. if (!tg3_flag(tp, 5705_PLUS)) {
  7082. u32 val = ec->stats_block_coalesce_usecs;
  7083. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  7084. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  7085. if (!tp->link_up)
  7086. val = 0;
  7087. tw32(HOSTCC_STAT_COAL_TICKS, val);
  7088. }
  7089. }
  7090. /* tp->lock is held. */
  7091. static void tg3_rings_reset(struct tg3 *tp)
  7092. {
  7093. int i;
  7094. u32 stblk, txrcb, rxrcb, limit;
  7095. struct tg3_napi *tnapi = &tp->napi[0];
  7096. /* Disable all transmit rings but the first. */
  7097. if (!tg3_flag(tp, 5705_PLUS))
  7098. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  7099. else if (tg3_flag(tp, 5717_PLUS))
  7100. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  7101. else if (tg3_flag(tp, 57765_CLASS))
  7102. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  7103. else
  7104. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7105. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  7106. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  7107. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7108. BDINFO_FLAGS_DISABLED);
  7109. /* Disable all receive return rings but the first. */
  7110. if (tg3_flag(tp, 5717_PLUS))
  7111. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  7112. else if (!tg3_flag(tp, 5705_PLUS))
  7113. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  7114. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7115. tg3_flag(tp, 57765_CLASS))
  7116. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  7117. else
  7118. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7119. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  7120. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  7121. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  7122. BDINFO_FLAGS_DISABLED);
  7123. /* Disable interrupts */
  7124. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  7125. tp->napi[0].chk_msi_cnt = 0;
  7126. tp->napi[0].last_rx_cons = 0;
  7127. tp->napi[0].last_tx_cons = 0;
  7128. /* Zero mailbox registers. */
  7129. if (tg3_flag(tp, SUPPORT_MSIX)) {
  7130. for (i = 1; i < tp->irq_max; i++) {
  7131. tp->napi[i].tx_prod = 0;
  7132. tp->napi[i].tx_cons = 0;
  7133. if (tg3_flag(tp, ENABLE_TSS))
  7134. tw32_mailbox(tp->napi[i].prodmbox, 0);
  7135. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  7136. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  7137. tp->napi[i].chk_msi_cnt = 0;
  7138. tp->napi[i].last_rx_cons = 0;
  7139. tp->napi[i].last_tx_cons = 0;
  7140. }
  7141. if (!tg3_flag(tp, ENABLE_TSS))
  7142. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7143. } else {
  7144. tp->napi[0].tx_prod = 0;
  7145. tp->napi[0].tx_cons = 0;
  7146. tw32_mailbox(tp->napi[0].prodmbox, 0);
  7147. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  7148. }
  7149. /* Make sure the NIC-based send BD rings are disabled. */
  7150. if (!tg3_flag(tp, 5705_PLUS)) {
  7151. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  7152. for (i = 0; i < 16; i++)
  7153. tw32_tx_mbox(mbox + i * 8, 0);
  7154. }
  7155. txrcb = NIC_SRAM_SEND_RCB;
  7156. rxrcb = NIC_SRAM_RCV_RET_RCB;
  7157. /* Clear status block in ram. */
  7158. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7159. /* Set status block DMA address */
  7160. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7161. ((u64) tnapi->status_mapping >> 32));
  7162. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7163. ((u64) tnapi->status_mapping & 0xffffffff));
  7164. if (tnapi->tx_ring) {
  7165. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7166. (TG3_TX_RING_SIZE <<
  7167. BDINFO_FLAGS_MAXLEN_SHIFT),
  7168. NIC_SRAM_TX_BUFFER_DESC);
  7169. txrcb += TG3_BDINFO_SIZE;
  7170. }
  7171. if (tnapi->rx_rcb) {
  7172. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7173. (tp->rx_ret_ring_mask + 1) <<
  7174. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  7175. rxrcb += TG3_BDINFO_SIZE;
  7176. }
  7177. stblk = HOSTCC_STATBLCK_RING1;
  7178. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  7179. u64 mapping = (u64)tnapi->status_mapping;
  7180. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  7181. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  7182. /* Clear status block in ram. */
  7183. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  7184. if (tnapi->tx_ring) {
  7185. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  7186. (TG3_TX_RING_SIZE <<
  7187. BDINFO_FLAGS_MAXLEN_SHIFT),
  7188. NIC_SRAM_TX_BUFFER_DESC);
  7189. txrcb += TG3_BDINFO_SIZE;
  7190. }
  7191. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  7192. ((tp->rx_ret_ring_mask + 1) <<
  7193. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  7194. stblk += 8;
  7195. rxrcb += TG3_BDINFO_SIZE;
  7196. }
  7197. }
  7198. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  7199. {
  7200. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  7201. if (!tg3_flag(tp, 5750_PLUS) ||
  7202. tg3_flag(tp, 5780_CLASS) ||
  7203. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  7204. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  7205. tg3_flag(tp, 57765_PLUS))
  7206. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  7207. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  7209. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  7210. else
  7211. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  7212. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  7213. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  7214. val = min(nic_rep_thresh, host_rep_thresh);
  7215. tw32(RCVBDI_STD_THRESH, val);
  7216. if (tg3_flag(tp, 57765_PLUS))
  7217. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  7218. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  7219. return;
  7220. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  7221. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  7222. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  7223. tw32(RCVBDI_JUMBO_THRESH, val);
  7224. if (tg3_flag(tp, 57765_PLUS))
  7225. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  7226. }
  7227. static inline u32 calc_crc(unsigned char *buf, int len)
  7228. {
  7229. u32 reg;
  7230. u32 tmp;
  7231. int j, k;
  7232. reg = 0xffffffff;
  7233. for (j = 0; j < len; j++) {
  7234. reg ^= buf[j];
  7235. for (k = 0; k < 8; k++) {
  7236. tmp = reg & 0x01;
  7237. reg >>= 1;
  7238. if (tmp)
  7239. reg ^= 0xedb88320;
  7240. }
  7241. }
  7242. return ~reg;
  7243. }
  7244. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7245. {
  7246. /* accept or reject all multicast frames */
  7247. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7248. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7249. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7250. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7251. }
  7252. static void __tg3_set_rx_mode(struct net_device *dev)
  7253. {
  7254. struct tg3 *tp = netdev_priv(dev);
  7255. u32 rx_mode;
  7256. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7257. RX_MODE_KEEP_VLAN_TAG);
  7258. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  7259. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7260. * flag clear.
  7261. */
  7262. if (!tg3_flag(tp, ENABLE_ASF))
  7263. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7264. #endif
  7265. if (dev->flags & IFF_PROMISC) {
  7266. /* Promiscuous mode. */
  7267. rx_mode |= RX_MODE_PROMISC;
  7268. } else if (dev->flags & IFF_ALLMULTI) {
  7269. /* Accept all multicast. */
  7270. tg3_set_multi(tp, 1);
  7271. } else if (netdev_mc_empty(dev)) {
  7272. /* Reject all multicast. */
  7273. tg3_set_multi(tp, 0);
  7274. } else {
  7275. /* Accept one or more multicast(s). */
  7276. struct netdev_hw_addr *ha;
  7277. u32 mc_filter[4] = { 0, };
  7278. u32 regidx;
  7279. u32 bit;
  7280. u32 crc;
  7281. netdev_for_each_mc_addr(ha, dev) {
  7282. crc = calc_crc(ha->addr, ETH_ALEN);
  7283. bit = ~crc & 0x7f;
  7284. regidx = (bit & 0x60) >> 5;
  7285. bit &= 0x1f;
  7286. mc_filter[regidx] |= (1 << bit);
  7287. }
  7288. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7289. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7290. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7291. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7292. }
  7293. if (rx_mode != tp->rx_mode) {
  7294. tp->rx_mode = rx_mode;
  7295. tw32_f(MAC_RX_MODE, rx_mode);
  7296. udelay(10);
  7297. }
  7298. }
  7299. static void tg3_rss_init_dflt_indir_tbl(struct tg3 *tp, u32 qcnt)
  7300. {
  7301. int i;
  7302. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  7303. tp->rss_ind_tbl[i] = ethtool_rxfh_indir_default(i, qcnt);
  7304. }
  7305. static void tg3_rss_check_indir_tbl(struct tg3 *tp)
  7306. {
  7307. int i;
  7308. if (!tg3_flag(tp, SUPPORT_MSIX))
  7309. return;
  7310. if (tp->rxq_cnt == 1) {
  7311. memset(&tp->rss_ind_tbl[0], 0, sizeof(tp->rss_ind_tbl));
  7312. return;
  7313. }
  7314. /* Validate table against current IRQ count */
  7315. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7316. if (tp->rss_ind_tbl[i] >= tp->rxq_cnt)
  7317. break;
  7318. }
  7319. if (i != TG3_RSS_INDIR_TBL_SIZE)
  7320. tg3_rss_init_dflt_indir_tbl(tp, tp->rxq_cnt);
  7321. }
  7322. static void tg3_rss_write_indir_tbl(struct tg3 *tp)
  7323. {
  7324. int i = 0;
  7325. u32 reg = MAC_RSS_INDIR_TBL_0;
  7326. while (i < TG3_RSS_INDIR_TBL_SIZE) {
  7327. u32 val = tp->rss_ind_tbl[i];
  7328. i++;
  7329. for (; i % 8; i++) {
  7330. val <<= 4;
  7331. val |= tp->rss_ind_tbl[i];
  7332. }
  7333. tw32(reg, val);
  7334. reg += 4;
  7335. }
  7336. }
  7337. /* tp->lock is held. */
  7338. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  7339. {
  7340. u32 val, rdmac_mode;
  7341. int i, err, limit;
  7342. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  7343. tg3_disable_ints(tp);
  7344. tg3_stop_fw(tp);
  7345. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  7346. if (tg3_flag(tp, INIT_COMPLETE))
  7347. tg3_abort_hw(tp, 1);
  7348. /* Enable MAC control of LPI */
  7349. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  7350. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  7351. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  7352. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  7353. tw32_f(TG3_CPMU_EEE_CTRL,
  7354. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  7355. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  7356. TG3_CPMU_EEEMD_LPI_IN_TX |
  7357. TG3_CPMU_EEEMD_LPI_IN_RX |
  7358. TG3_CPMU_EEEMD_EEE_ENABLE;
  7359. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7360. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  7361. if (tg3_flag(tp, ENABLE_APE))
  7362. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  7363. tw32_f(TG3_CPMU_EEE_MODE, val);
  7364. tw32_f(TG3_CPMU_EEE_DBTMR1,
  7365. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  7366. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  7367. tw32_f(TG3_CPMU_EEE_DBTMR2,
  7368. TG3_CPMU_DBTMR2_APE_TX_2047US |
  7369. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  7370. }
  7371. if (reset_phy)
  7372. tg3_phy_reset(tp);
  7373. err = tg3_chip_reset(tp);
  7374. if (err)
  7375. return err;
  7376. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  7377. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  7378. val = tr32(TG3_CPMU_CTRL);
  7379. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  7380. tw32(TG3_CPMU_CTRL, val);
  7381. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7382. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7383. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7384. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7385. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  7386. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  7387. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  7388. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  7389. val = tr32(TG3_CPMU_HST_ACC);
  7390. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  7391. val |= CPMU_HST_ACC_MACCLK_6_25;
  7392. tw32(TG3_CPMU_HST_ACC, val);
  7393. }
  7394. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  7395. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  7396. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  7397. PCIE_PWR_MGMT_L1_THRESH_4MS;
  7398. tw32(PCIE_PWR_MGMT_THRESH, val);
  7399. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  7400. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  7401. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  7402. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  7403. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  7404. }
  7405. if (tg3_flag(tp, L1PLLPD_EN)) {
  7406. u32 grc_mode = tr32(GRC_MODE);
  7407. /* Access the lower 1K of PL PCIE block registers. */
  7408. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7409. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7410. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  7411. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  7412. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  7413. tw32(GRC_MODE, grc_mode);
  7414. }
  7415. if (tg3_flag(tp, 57765_CLASS)) {
  7416. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  7417. u32 grc_mode = tr32(GRC_MODE);
  7418. /* Access the lower 1K of PL PCIE block registers. */
  7419. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7420. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  7421. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7422. TG3_PCIE_PL_LO_PHYCTL5);
  7423. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  7424. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  7425. tw32(GRC_MODE, grc_mode);
  7426. }
  7427. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  7428. u32 grc_mode = tr32(GRC_MODE);
  7429. /* Access the lower 1K of DL PCIE block registers. */
  7430. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  7431. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  7432. val = tr32(TG3_PCIE_TLDLPL_PORT +
  7433. TG3_PCIE_DL_LO_FTSMAX);
  7434. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  7435. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  7436. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  7437. tw32(GRC_MODE, grc_mode);
  7438. }
  7439. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  7440. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  7441. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  7442. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  7443. }
  7444. /* This works around an issue with Athlon chipsets on
  7445. * B3 tigon3 silicon. This bit has no effect on any
  7446. * other revision. But do not set this on PCI Express
  7447. * chips and don't even touch the clocks if the CPMU is present.
  7448. */
  7449. if (!tg3_flag(tp, CPMU_PRESENT)) {
  7450. if (!tg3_flag(tp, PCI_EXPRESS))
  7451. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  7452. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  7453. }
  7454. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  7455. tg3_flag(tp, PCIX_MODE)) {
  7456. val = tr32(TG3PCI_PCISTATE);
  7457. val |= PCISTATE_RETRY_SAME_DMA;
  7458. tw32(TG3PCI_PCISTATE, val);
  7459. }
  7460. if (tg3_flag(tp, ENABLE_APE)) {
  7461. /* Allow reads and writes to the
  7462. * APE register and memory space.
  7463. */
  7464. val = tr32(TG3PCI_PCISTATE);
  7465. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  7466. PCISTATE_ALLOW_APE_SHMEM_WR |
  7467. PCISTATE_ALLOW_APE_PSPACE_WR;
  7468. tw32(TG3PCI_PCISTATE, val);
  7469. }
  7470. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  7471. /* Enable some hw fixes. */
  7472. val = tr32(TG3PCI_MSI_DATA);
  7473. val |= (1 << 26) | (1 << 28) | (1 << 29);
  7474. tw32(TG3PCI_MSI_DATA, val);
  7475. }
  7476. /* Descriptor ring init may make accesses to the
  7477. * NIC SRAM area to setup the TX descriptors, so we
  7478. * can only do this after the hardware has been
  7479. * successfully reset.
  7480. */
  7481. err = tg3_init_rings(tp);
  7482. if (err)
  7483. return err;
  7484. if (tg3_flag(tp, 57765_PLUS)) {
  7485. val = tr32(TG3PCI_DMA_RW_CTRL) &
  7486. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  7487. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  7488. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  7489. if (!tg3_flag(tp, 57765_CLASS) &&
  7490. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  7491. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  7492. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  7493. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  7494. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  7495. /* This value is determined during the probe time DMA
  7496. * engine test, tg3_test_dma.
  7497. */
  7498. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  7499. }
  7500. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  7501. GRC_MODE_4X_NIC_SEND_RINGS |
  7502. GRC_MODE_NO_TX_PHDR_CSUM |
  7503. GRC_MODE_NO_RX_PHDR_CSUM);
  7504. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  7505. /* Pseudo-header checksum is done by hardware logic and not
  7506. * the offload processers, so make the chip do the pseudo-
  7507. * header checksums on receive. For transmit it is more
  7508. * convenient to do the pseudo-header checksum in software
  7509. * as Linux does that on transmit for us in all cases.
  7510. */
  7511. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  7512. tw32(GRC_MODE,
  7513. tp->grc_mode |
  7514. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  7515. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  7516. val = tr32(GRC_MISC_CFG);
  7517. val &= ~0xff;
  7518. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  7519. tw32(GRC_MISC_CFG, val);
  7520. /* Initialize MBUF/DESC pool. */
  7521. if (tg3_flag(tp, 5750_PLUS)) {
  7522. /* Do nothing. */
  7523. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  7524. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  7525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  7526. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  7527. else
  7528. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  7529. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  7530. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  7531. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  7532. int fw_len;
  7533. fw_len = tp->fw_len;
  7534. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  7535. tw32(BUFMGR_MB_POOL_ADDR,
  7536. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  7537. tw32(BUFMGR_MB_POOL_SIZE,
  7538. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  7539. }
  7540. if (tp->dev->mtu <= ETH_DATA_LEN) {
  7541. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7542. tp->bufmgr_config.mbuf_read_dma_low_water);
  7543. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7544. tp->bufmgr_config.mbuf_mac_rx_low_water);
  7545. tw32(BUFMGR_MB_HIGH_WATER,
  7546. tp->bufmgr_config.mbuf_high_water);
  7547. } else {
  7548. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  7549. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  7550. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  7551. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  7552. tw32(BUFMGR_MB_HIGH_WATER,
  7553. tp->bufmgr_config.mbuf_high_water_jumbo);
  7554. }
  7555. tw32(BUFMGR_DMA_LOW_WATER,
  7556. tp->bufmgr_config.dma_low_water);
  7557. tw32(BUFMGR_DMA_HIGH_WATER,
  7558. tp->bufmgr_config.dma_high_water);
  7559. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  7560. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  7561. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  7562. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7563. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7564. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  7565. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  7566. tw32(BUFMGR_MODE, val);
  7567. for (i = 0; i < 2000; i++) {
  7568. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  7569. break;
  7570. udelay(10);
  7571. }
  7572. if (i >= 2000) {
  7573. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  7574. return -ENODEV;
  7575. }
  7576. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  7577. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  7578. tg3_setup_rxbd_thresholds(tp);
  7579. /* Initialize TG3_BDINFO's at:
  7580. * RCVDBDI_STD_BD: standard eth size rx ring
  7581. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  7582. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  7583. *
  7584. * like so:
  7585. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  7586. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  7587. * ring attribute flags
  7588. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  7589. *
  7590. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  7591. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  7592. *
  7593. * The size of each ring is fixed in the firmware, but the location is
  7594. * configurable.
  7595. */
  7596. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7597. ((u64) tpr->rx_std_mapping >> 32));
  7598. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7599. ((u64) tpr->rx_std_mapping & 0xffffffff));
  7600. if (!tg3_flag(tp, 5717_PLUS))
  7601. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  7602. NIC_SRAM_RX_BUFFER_DESC);
  7603. /* Disable the mini ring */
  7604. if (!tg3_flag(tp, 5705_PLUS))
  7605. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7606. BDINFO_FLAGS_DISABLED);
  7607. /* Program the jumbo buffer descriptor ring control
  7608. * blocks on those devices that have them.
  7609. */
  7610. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  7611. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  7612. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  7613. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7614. ((u64) tpr->rx_jmb_mapping >> 32));
  7615. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  7616. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  7617. val = TG3_RX_JMB_RING_SIZE(tp) <<
  7618. BDINFO_FLAGS_MAXLEN_SHIFT;
  7619. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7620. val | BDINFO_FLAGS_USE_EXT_RECV);
  7621. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  7622. tg3_flag(tp, 57765_CLASS))
  7623. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  7624. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  7625. } else {
  7626. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  7627. BDINFO_FLAGS_DISABLED);
  7628. }
  7629. if (tg3_flag(tp, 57765_PLUS)) {
  7630. val = TG3_RX_STD_RING_SIZE(tp);
  7631. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  7632. val |= (TG3_RX_STD_DMA_SZ << 2);
  7633. } else
  7634. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  7635. } else
  7636. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  7637. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  7638. tpr->rx_std_prod_idx = tp->rx_pending;
  7639. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  7640. tpr->rx_jmb_prod_idx =
  7641. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  7642. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  7643. tg3_rings_reset(tp);
  7644. /* Initialize MAC address and backoff seed. */
  7645. __tg3_set_mac_addr(tp, 0);
  7646. /* MTU + ethernet header + FCS + optional VLAN tag */
  7647. tw32(MAC_RX_MTU_SIZE,
  7648. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  7649. /* The slot time is changed by tg3_setup_phy if we
  7650. * run at gigabit with half duplex.
  7651. */
  7652. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  7653. (6 << TX_LENGTHS_IPG_SHIFT) |
  7654. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  7655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7656. val |= tr32(MAC_TX_LENGTHS) &
  7657. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  7658. TX_LENGTHS_CNT_DWN_VAL_MSK);
  7659. tw32(MAC_TX_LENGTHS, val);
  7660. /* Receive rules. */
  7661. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  7662. tw32(RCVLPC_CONFIG, 0x0181);
  7663. /* Calculate RDMAC_MODE setting early, we need it to determine
  7664. * the RCVLPC_STATE_ENABLE mask.
  7665. */
  7666. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  7667. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  7668. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  7669. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  7670. RDMAC_MODE_LNGREAD_ENAB);
  7671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  7672. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  7673. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7674. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7675. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7676. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  7677. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  7678. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  7679. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7680. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7681. if (tg3_flag(tp, TSO_CAPABLE) &&
  7682. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  7683. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  7684. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7685. !tg3_flag(tp, IS_5788)) {
  7686. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7687. }
  7688. }
  7689. if (tg3_flag(tp, PCI_EXPRESS))
  7690. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  7691. if (tg3_flag(tp, HW_TSO_1) ||
  7692. tg3_flag(tp, HW_TSO_2) ||
  7693. tg3_flag(tp, HW_TSO_3))
  7694. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  7695. if (tg3_flag(tp, 57765_PLUS) ||
  7696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  7698. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  7699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  7700. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  7701. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  7704. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  7705. tg3_flag(tp, 57765_PLUS)) {
  7706. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  7707. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0) {
  7708. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  7709. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  7710. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  7711. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  7712. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  7713. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  7714. }
  7715. tw32(TG3_RDMA_RSRVCTRL_REG,
  7716. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  7717. }
  7718. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7720. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7721. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  7722. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  7723. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  7724. }
  7725. /* Receive/send statistics. */
  7726. if (tg3_flag(tp, 5750_PLUS)) {
  7727. val = tr32(RCVLPC_STATS_ENABLE);
  7728. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  7729. tw32(RCVLPC_STATS_ENABLE, val);
  7730. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  7731. tg3_flag(tp, TSO_CAPABLE)) {
  7732. val = tr32(RCVLPC_STATS_ENABLE);
  7733. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  7734. tw32(RCVLPC_STATS_ENABLE, val);
  7735. } else {
  7736. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  7737. }
  7738. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  7739. tw32(SNDDATAI_STATSENAB, 0xffffff);
  7740. tw32(SNDDATAI_STATSCTRL,
  7741. (SNDDATAI_SCTRL_ENABLE |
  7742. SNDDATAI_SCTRL_FASTUPD));
  7743. /* Setup host coalescing engine. */
  7744. tw32(HOSTCC_MODE, 0);
  7745. for (i = 0; i < 2000; i++) {
  7746. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  7747. break;
  7748. udelay(10);
  7749. }
  7750. __tg3_set_coalesce(tp, &tp->coal);
  7751. if (!tg3_flag(tp, 5705_PLUS)) {
  7752. /* Status/statistics block address. See tg3_timer,
  7753. * the tg3_periodic_fetch_stats call there, and
  7754. * tg3_get_stats to see how this works for 5705/5750 chips.
  7755. */
  7756. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  7757. ((u64) tp->stats_mapping >> 32));
  7758. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  7759. ((u64) tp->stats_mapping & 0xffffffff));
  7760. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  7761. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  7762. /* Clear statistics and status block memory areas */
  7763. for (i = NIC_SRAM_STATS_BLK;
  7764. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  7765. i += sizeof(u32)) {
  7766. tg3_write_mem(tp, i, 0);
  7767. udelay(40);
  7768. }
  7769. }
  7770. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  7771. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  7772. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  7773. if (!tg3_flag(tp, 5705_PLUS))
  7774. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  7775. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  7776. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  7777. /* reset to prevent losing 1st rx packet intermittently */
  7778. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7779. udelay(10);
  7780. }
  7781. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  7782. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE |
  7783. MAC_MODE_FHDE_ENABLE;
  7784. if (tg3_flag(tp, ENABLE_APE))
  7785. tp->mac_mode |= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  7786. if (!tg3_flag(tp, 5705_PLUS) &&
  7787. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7788. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  7789. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  7790. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  7791. udelay(40);
  7792. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  7793. * If TG3_FLAG_IS_NIC is zero, we should read the
  7794. * register to preserve the GPIO settings for LOMs. The GPIOs,
  7795. * whether used as inputs or outputs, are set by boot code after
  7796. * reset.
  7797. */
  7798. if (!tg3_flag(tp, IS_NIC)) {
  7799. u32 gpio_mask;
  7800. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  7801. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  7802. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  7803. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  7804. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  7805. GRC_LCLCTRL_GPIO_OUTPUT3;
  7806. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  7807. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  7808. tp->grc_local_ctrl &= ~gpio_mask;
  7809. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  7810. /* GPIO1 must be driven high for eeprom write protect */
  7811. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  7812. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  7813. GRC_LCLCTRL_GPIO_OUTPUT1);
  7814. }
  7815. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7816. udelay(100);
  7817. if (tg3_flag(tp, USING_MSIX)) {
  7818. val = tr32(MSGINT_MODE);
  7819. val |= MSGINT_MODE_ENABLE;
  7820. if (tp->irq_cnt > 1)
  7821. val |= MSGINT_MODE_MULTIVEC_EN;
  7822. if (!tg3_flag(tp, 1SHOT_MSI))
  7823. val |= MSGINT_MODE_ONE_SHOT_DISABLE;
  7824. tw32(MSGINT_MODE, val);
  7825. }
  7826. if (!tg3_flag(tp, 5705_PLUS)) {
  7827. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7828. udelay(40);
  7829. }
  7830. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7831. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7832. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7833. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7834. WDMAC_MODE_LNGREAD_ENAB);
  7835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7836. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7837. if (tg3_flag(tp, TSO_CAPABLE) &&
  7838. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7839. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7840. /* nothing */
  7841. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7842. !tg3_flag(tp, IS_5788)) {
  7843. val |= WDMAC_MODE_RX_ACCEL;
  7844. }
  7845. }
  7846. /* Enable host coalescing bug fix */
  7847. if (tg3_flag(tp, 5755_PLUS))
  7848. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7850. val |= WDMAC_MODE_BURST_ALL_DATA;
  7851. tw32_f(WDMAC_MODE, val);
  7852. udelay(40);
  7853. if (tg3_flag(tp, PCIX_MODE)) {
  7854. u16 pcix_cmd;
  7855. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7856. &pcix_cmd);
  7857. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7858. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7859. pcix_cmd |= PCI_X_CMD_READ_2K;
  7860. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7861. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7862. pcix_cmd |= PCI_X_CMD_READ_2K;
  7863. }
  7864. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7865. pcix_cmd);
  7866. }
  7867. tw32_f(RDMAC_MODE, rdmac_mode);
  7868. udelay(40);
  7869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719) {
  7870. for (i = 0; i < TG3_NUM_RDMA_CHANNELS; i++) {
  7871. if (tr32(TG3_RDMA_LENGTH + (i << 2)) > TG3_MAX_MTU(tp))
  7872. break;
  7873. }
  7874. if (i < TG3_NUM_RDMA_CHANNELS) {
  7875. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  7876. val |= TG3_LSO_RD_DMA_TX_LENGTH_WA;
  7877. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  7878. tg3_flag_set(tp, 5719_RDMA_BUG);
  7879. }
  7880. }
  7881. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7882. if (!tg3_flag(tp, 5705_PLUS))
  7883. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7885. tw32(SNDDATAC_MODE,
  7886. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7887. else
  7888. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7889. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7890. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7891. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7892. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7893. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7894. tw32(RCVDBDI_MODE, val);
  7895. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7896. if (tg3_flag(tp, HW_TSO_1) ||
  7897. tg3_flag(tp, HW_TSO_2) ||
  7898. tg3_flag(tp, HW_TSO_3))
  7899. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7900. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7901. if (tg3_flag(tp, ENABLE_TSS))
  7902. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7903. tw32(SNDBDI_MODE, val);
  7904. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7905. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7906. err = tg3_load_5701_a0_firmware_fix(tp);
  7907. if (err)
  7908. return err;
  7909. }
  7910. if (tg3_flag(tp, TSO_CAPABLE)) {
  7911. err = tg3_load_tso_firmware(tp);
  7912. if (err)
  7913. return err;
  7914. }
  7915. tp->tx_mode = TX_MODE_ENABLE;
  7916. if (tg3_flag(tp, 5755_PLUS) ||
  7917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7918. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7919. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7920. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7921. tp->tx_mode &= ~val;
  7922. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7923. }
  7924. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7925. udelay(100);
  7926. if (tg3_flag(tp, ENABLE_RSS)) {
  7927. tg3_rss_write_indir_tbl(tp);
  7928. /* Setup the "secret" hash key. */
  7929. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7930. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7931. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7932. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7933. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7934. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7935. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7936. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7937. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7938. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7939. }
  7940. tp->rx_mode = RX_MODE_ENABLE;
  7941. if (tg3_flag(tp, 5755_PLUS))
  7942. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7943. if (tg3_flag(tp, ENABLE_RSS))
  7944. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7945. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7946. RX_MODE_RSS_IPV6_HASH_EN |
  7947. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7948. RX_MODE_RSS_IPV4_HASH_EN |
  7949. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7950. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7951. udelay(10);
  7952. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7953. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7954. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7955. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7956. udelay(10);
  7957. }
  7958. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7959. udelay(10);
  7960. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7961. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7962. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7963. /* Set drive transmission level to 1.2V */
  7964. /* only if the signal pre-emphasis bit is not set */
  7965. val = tr32(MAC_SERDES_CFG);
  7966. val &= 0xfffff000;
  7967. val |= 0x880;
  7968. tw32(MAC_SERDES_CFG, val);
  7969. }
  7970. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7971. tw32(MAC_SERDES_CFG, 0x616000);
  7972. }
  7973. /* Prevent chip from dropping frames when flow control
  7974. * is enabled.
  7975. */
  7976. if (tg3_flag(tp, 57765_CLASS))
  7977. val = 1;
  7978. else
  7979. val = 2;
  7980. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7981. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7982. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7983. /* Use hardware link auto-negotiation */
  7984. tg3_flag_set(tp, HW_AUTONEG);
  7985. }
  7986. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7987. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7988. u32 tmp;
  7989. tmp = tr32(SERDES_RX_CTRL);
  7990. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7991. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7992. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7993. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7994. }
  7995. if (!tg3_flag(tp, USE_PHYLIB)) {
  7996. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  7997. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7998. err = tg3_setup_phy(tp, 0);
  7999. if (err)
  8000. return err;
  8001. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8002. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  8003. u32 tmp;
  8004. /* Clear CRC stats. */
  8005. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  8006. tg3_writephy(tp, MII_TG3_TEST1,
  8007. tmp | MII_TG3_TEST1_CRC_EN);
  8008. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  8009. }
  8010. }
  8011. }
  8012. __tg3_set_rx_mode(tp->dev);
  8013. /* Initialize receive rules. */
  8014. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  8015. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8016. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  8017. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  8018. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  8019. limit = 8;
  8020. else
  8021. limit = 16;
  8022. if (tg3_flag(tp, ENABLE_ASF))
  8023. limit -= 4;
  8024. switch (limit) {
  8025. case 16:
  8026. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  8027. case 15:
  8028. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  8029. case 14:
  8030. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  8031. case 13:
  8032. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  8033. case 12:
  8034. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  8035. case 11:
  8036. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  8037. case 10:
  8038. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  8039. case 9:
  8040. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  8041. case 8:
  8042. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  8043. case 7:
  8044. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  8045. case 6:
  8046. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  8047. case 5:
  8048. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  8049. case 4:
  8050. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  8051. case 3:
  8052. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  8053. case 2:
  8054. case 1:
  8055. default:
  8056. break;
  8057. }
  8058. if (tg3_flag(tp, ENABLE_APE))
  8059. /* Write our heartbeat update interval to APE. */
  8060. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  8061. APE_HOST_HEARTBEAT_INT_DISABLE);
  8062. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  8063. return 0;
  8064. }
  8065. /* Called at device open time to get the chip ready for
  8066. * packet processing. Invoked with tp->lock held.
  8067. */
  8068. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  8069. {
  8070. tg3_switch_clocks(tp);
  8071. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  8072. return tg3_reset_hw(tp, reset_phy);
  8073. }
  8074. static void tg3_sd_scan_scratchpad(struct tg3 *tp, struct tg3_ocir *ocir)
  8075. {
  8076. int i;
  8077. for (i = 0; i < TG3_SD_NUM_RECS; i++, ocir++) {
  8078. u32 off = i * TG3_OCIR_LEN, len = TG3_OCIR_LEN;
  8079. tg3_ape_scratchpad_read(tp, (u32 *) ocir, off, len);
  8080. off += len;
  8081. if (ocir->signature != TG3_OCIR_SIG_MAGIC ||
  8082. !(ocir->version_flags & TG3_OCIR_FLAG_ACTIVE))
  8083. memset(ocir, 0, TG3_OCIR_LEN);
  8084. }
  8085. }
  8086. /* sysfs attributes for hwmon */
  8087. static ssize_t tg3_show_temp(struct device *dev,
  8088. struct device_attribute *devattr, char *buf)
  8089. {
  8090. struct pci_dev *pdev = to_pci_dev(dev);
  8091. struct net_device *netdev = pci_get_drvdata(pdev);
  8092. struct tg3 *tp = netdev_priv(netdev);
  8093. struct sensor_device_attribute *attr = to_sensor_dev_attr(devattr);
  8094. u32 temperature;
  8095. spin_lock_bh(&tp->lock);
  8096. tg3_ape_scratchpad_read(tp, &temperature, attr->index,
  8097. sizeof(temperature));
  8098. spin_unlock_bh(&tp->lock);
  8099. return sprintf(buf, "%u\n", temperature);
  8100. }
  8101. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, tg3_show_temp, NULL,
  8102. TG3_TEMP_SENSOR_OFFSET);
  8103. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, tg3_show_temp, NULL,
  8104. TG3_TEMP_CAUTION_OFFSET);
  8105. static SENSOR_DEVICE_ATTR(temp1_max, S_IRUGO, tg3_show_temp, NULL,
  8106. TG3_TEMP_MAX_OFFSET);
  8107. static struct attribute *tg3_attributes[] = {
  8108. &sensor_dev_attr_temp1_input.dev_attr.attr,
  8109. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  8110. &sensor_dev_attr_temp1_max.dev_attr.attr,
  8111. NULL
  8112. };
  8113. static const struct attribute_group tg3_group = {
  8114. .attrs = tg3_attributes,
  8115. };
  8116. static void tg3_hwmon_close(struct tg3 *tp)
  8117. {
  8118. if (tp->hwmon_dev) {
  8119. hwmon_device_unregister(tp->hwmon_dev);
  8120. tp->hwmon_dev = NULL;
  8121. sysfs_remove_group(&tp->pdev->dev.kobj, &tg3_group);
  8122. }
  8123. }
  8124. static void tg3_hwmon_open(struct tg3 *tp)
  8125. {
  8126. int i, err;
  8127. u32 size = 0;
  8128. struct pci_dev *pdev = tp->pdev;
  8129. struct tg3_ocir ocirs[TG3_SD_NUM_RECS];
  8130. tg3_sd_scan_scratchpad(tp, ocirs);
  8131. for (i = 0; i < TG3_SD_NUM_RECS; i++) {
  8132. if (!ocirs[i].src_data_length)
  8133. continue;
  8134. size += ocirs[i].src_hdr_length;
  8135. size += ocirs[i].src_data_length;
  8136. }
  8137. if (!size)
  8138. return;
  8139. /* Register hwmon sysfs hooks */
  8140. err = sysfs_create_group(&pdev->dev.kobj, &tg3_group);
  8141. if (err) {
  8142. dev_err(&pdev->dev, "Cannot create sysfs group, aborting\n");
  8143. return;
  8144. }
  8145. tp->hwmon_dev = hwmon_device_register(&pdev->dev);
  8146. if (IS_ERR(tp->hwmon_dev)) {
  8147. tp->hwmon_dev = NULL;
  8148. dev_err(&pdev->dev, "Cannot register hwmon device, aborting\n");
  8149. sysfs_remove_group(&pdev->dev.kobj, &tg3_group);
  8150. }
  8151. }
  8152. #define TG3_STAT_ADD32(PSTAT, REG) \
  8153. do { u32 __val = tr32(REG); \
  8154. (PSTAT)->low += __val; \
  8155. if ((PSTAT)->low < __val) \
  8156. (PSTAT)->high += 1; \
  8157. } while (0)
  8158. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  8159. {
  8160. struct tg3_hw_stats *sp = tp->hw_stats;
  8161. if (!tp->link_up)
  8162. return;
  8163. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  8164. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  8165. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  8166. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  8167. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  8168. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  8169. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  8170. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  8171. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  8172. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  8173. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  8174. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  8175. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  8176. if (unlikely(tg3_flag(tp, 5719_RDMA_BUG) &&
  8177. (sp->tx_ucast_packets.low + sp->tx_mcast_packets.low +
  8178. sp->tx_bcast_packets.low) > TG3_NUM_RDMA_CHANNELS)) {
  8179. u32 val;
  8180. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  8181. val &= ~TG3_LSO_RD_DMA_TX_LENGTH_WA;
  8182. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val);
  8183. tg3_flag_clear(tp, 5719_RDMA_BUG);
  8184. }
  8185. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  8186. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  8187. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  8188. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  8189. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  8190. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  8191. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  8192. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  8193. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  8194. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  8195. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  8196. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  8197. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  8198. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  8199. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  8200. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8201. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  8202. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  8203. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  8204. } else {
  8205. u32 val = tr32(HOSTCC_FLOW_ATTN);
  8206. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  8207. if (val) {
  8208. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  8209. sp->rx_discards.low += val;
  8210. if (sp->rx_discards.low < val)
  8211. sp->rx_discards.high += 1;
  8212. }
  8213. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  8214. }
  8215. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  8216. }
  8217. static void tg3_chk_missed_msi(struct tg3 *tp)
  8218. {
  8219. u32 i;
  8220. for (i = 0; i < tp->irq_cnt; i++) {
  8221. struct tg3_napi *tnapi = &tp->napi[i];
  8222. if (tg3_has_work(tnapi)) {
  8223. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  8224. tnapi->last_tx_cons == tnapi->tx_cons) {
  8225. if (tnapi->chk_msi_cnt < 1) {
  8226. tnapi->chk_msi_cnt++;
  8227. return;
  8228. }
  8229. tg3_msi(0, tnapi);
  8230. }
  8231. }
  8232. tnapi->chk_msi_cnt = 0;
  8233. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  8234. tnapi->last_tx_cons = tnapi->tx_cons;
  8235. }
  8236. }
  8237. static void tg3_timer(unsigned long __opaque)
  8238. {
  8239. struct tg3 *tp = (struct tg3 *) __opaque;
  8240. if (tp->irq_sync || tg3_flag(tp, RESET_TASK_PENDING))
  8241. goto restart_timer;
  8242. spin_lock(&tp->lock);
  8243. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  8244. tg3_flag(tp, 57765_CLASS))
  8245. tg3_chk_missed_msi(tp);
  8246. if (!tg3_flag(tp, TAGGED_STATUS)) {
  8247. /* All of this garbage is because when using non-tagged
  8248. * IRQ status the mailbox/status_block protocol the chip
  8249. * uses with the cpu is race prone.
  8250. */
  8251. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  8252. tw32(GRC_LOCAL_CTRL,
  8253. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  8254. } else {
  8255. tw32(HOSTCC_MODE, tp->coalesce_mode |
  8256. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  8257. }
  8258. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  8259. spin_unlock(&tp->lock);
  8260. tg3_reset_task_schedule(tp);
  8261. goto restart_timer;
  8262. }
  8263. }
  8264. /* This part only runs once per second. */
  8265. if (!--tp->timer_counter) {
  8266. if (tg3_flag(tp, 5705_PLUS))
  8267. tg3_periodic_fetch_stats(tp);
  8268. if (tp->setlpicnt && !--tp->setlpicnt)
  8269. tg3_phy_eee_enable(tp);
  8270. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  8271. u32 mac_stat;
  8272. int phy_event;
  8273. mac_stat = tr32(MAC_STATUS);
  8274. phy_event = 0;
  8275. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  8276. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  8277. phy_event = 1;
  8278. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  8279. phy_event = 1;
  8280. if (phy_event)
  8281. tg3_setup_phy(tp, 0);
  8282. } else if (tg3_flag(tp, POLL_SERDES)) {
  8283. u32 mac_stat = tr32(MAC_STATUS);
  8284. int need_setup = 0;
  8285. if (tp->link_up &&
  8286. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  8287. need_setup = 1;
  8288. }
  8289. if (!tp->link_up &&
  8290. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  8291. MAC_STATUS_SIGNAL_DET))) {
  8292. need_setup = 1;
  8293. }
  8294. if (need_setup) {
  8295. if (!tp->serdes_counter) {
  8296. tw32_f(MAC_MODE,
  8297. (tp->mac_mode &
  8298. ~MAC_MODE_PORT_MODE_MASK));
  8299. udelay(40);
  8300. tw32_f(MAC_MODE, tp->mac_mode);
  8301. udelay(40);
  8302. }
  8303. tg3_setup_phy(tp, 0);
  8304. }
  8305. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  8306. tg3_flag(tp, 5780_CLASS)) {
  8307. tg3_serdes_parallel_detect(tp);
  8308. }
  8309. tp->timer_counter = tp->timer_multiplier;
  8310. }
  8311. /* Heartbeat is only sent once every 2 seconds.
  8312. *
  8313. * The heartbeat is to tell the ASF firmware that the host
  8314. * driver is still alive. In the event that the OS crashes,
  8315. * ASF needs to reset the hardware to free up the FIFO space
  8316. * that may be filled with rx packets destined for the host.
  8317. * If the FIFO is full, ASF will no longer function properly.
  8318. *
  8319. * Unintended resets have been reported on real time kernels
  8320. * where the timer doesn't run on time. Netpoll will also have
  8321. * same problem.
  8322. *
  8323. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  8324. * to check the ring condition when the heartbeat is expiring
  8325. * before doing the reset. This will prevent most unintended
  8326. * resets.
  8327. */
  8328. if (!--tp->asf_counter) {
  8329. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  8330. tg3_wait_for_event_ack(tp);
  8331. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  8332. FWCMD_NICDRV_ALIVE3);
  8333. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  8334. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  8335. TG3_FW_UPDATE_TIMEOUT_SEC);
  8336. tg3_generate_fw_event(tp);
  8337. }
  8338. tp->asf_counter = tp->asf_multiplier;
  8339. }
  8340. spin_unlock(&tp->lock);
  8341. restart_timer:
  8342. tp->timer.expires = jiffies + tp->timer_offset;
  8343. add_timer(&tp->timer);
  8344. }
  8345. static void tg3_timer_init(struct tg3 *tp)
  8346. {
  8347. if (tg3_flag(tp, TAGGED_STATUS) &&
  8348. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  8349. !tg3_flag(tp, 57765_CLASS))
  8350. tp->timer_offset = HZ;
  8351. else
  8352. tp->timer_offset = HZ / 10;
  8353. BUG_ON(tp->timer_offset > HZ);
  8354. tp->timer_multiplier = (HZ / tp->timer_offset);
  8355. tp->asf_multiplier = (HZ / tp->timer_offset) *
  8356. TG3_FW_UPDATE_FREQ_SEC;
  8357. init_timer(&tp->timer);
  8358. tp->timer.data = (unsigned long) tp;
  8359. tp->timer.function = tg3_timer;
  8360. }
  8361. static void tg3_timer_start(struct tg3 *tp)
  8362. {
  8363. tp->asf_counter = tp->asf_multiplier;
  8364. tp->timer_counter = tp->timer_multiplier;
  8365. tp->timer.expires = jiffies + tp->timer_offset;
  8366. add_timer(&tp->timer);
  8367. }
  8368. static void tg3_timer_stop(struct tg3 *tp)
  8369. {
  8370. del_timer_sync(&tp->timer);
  8371. }
  8372. /* Restart hardware after configuration changes, self-test, etc.
  8373. * Invoked with tp->lock held.
  8374. */
  8375. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  8376. __releases(tp->lock)
  8377. __acquires(tp->lock)
  8378. {
  8379. int err;
  8380. err = tg3_init_hw(tp, reset_phy);
  8381. if (err) {
  8382. netdev_err(tp->dev,
  8383. "Failed to re-initialize device, aborting\n");
  8384. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8385. tg3_full_unlock(tp);
  8386. tg3_timer_stop(tp);
  8387. tp->irq_sync = 0;
  8388. tg3_napi_enable(tp);
  8389. dev_close(tp->dev);
  8390. tg3_full_lock(tp, 0);
  8391. }
  8392. return err;
  8393. }
  8394. static void tg3_reset_task(struct work_struct *work)
  8395. {
  8396. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  8397. int err;
  8398. tg3_full_lock(tp, 0);
  8399. if (!netif_running(tp->dev)) {
  8400. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8401. tg3_full_unlock(tp);
  8402. return;
  8403. }
  8404. tg3_full_unlock(tp);
  8405. tg3_phy_stop(tp);
  8406. tg3_netif_stop(tp);
  8407. tg3_full_lock(tp, 1);
  8408. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  8409. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  8410. tp->write32_rx_mbox = tg3_write_flush_reg32;
  8411. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  8412. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  8413. }
  8414. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  8415. err = tg3_init_hw(tp, 1);
  8416. if (err)
  8417. goto out;
  8418. tg3_netif_start(tp);
  8419. out:
  8420. tg3_full_unlock(tp);
  8421. if (!err)
  8422. tg3_phy_start(tp);
  8423. tg3_flag_clear(tp, RESET_TASK_PENDING);
  8424. }
  8425. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  8426. {
  8427. irq_handler_t fn;
  8428. unsigned long flags;
  8429. char *name;
  8430. struct tg3_napi *tnapi = &tp->napi[irq_num];
  8431. if (tp->irq_cnt == 1)
  8432. name = tp->dev->name;
  8433. else {
  8434. name = &tnapi->irq_lbl[0];
  8435. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  8436. name[IFNAMSIZ-1] = 0;
  8437. }
  8438. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8439. fn = tg3_msi;
  8440. if (tg3_flag(tp, 1SHOT_MSI))
  8441. fn = tg3_msi_1shot;
  8442. flags = 0;
  8443. } else {
  8444. fn = tg3_interrupt;
  8445. if (tg3_flag(tp, TAGGED_STATUS))
  8446. fn = tg3_interrupt_tagged;
  8447. flags = IRQF_SHARED;
  8448. }
  8449. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  8450. }
  8451. static int tg3_test_interrupt(struct tg3 *tp)
  8452. {
  8453. struct tg3_napi *tnapi = &tp->napi[0];
  8454. struct net_device *dev = tp->dev;
  8455. int err, i, intr_ok = 0;
  8456. u32 val;
  8457. if (!netif_running(dev))
  8458. return -ENODEV;
  8459. tg3_disable_ints(tp);
  8460. free_irq(tnapi->irq_vec, tnapi);
  8461. /*
  8462. * Turn off MSI one shot mode. Otherwise this test has no
  8463. * observable way to know whether the interrupt was delivered.
  8464. */
  8465. if (tg3_flag(tp, 57765_PLUS)) {
  8466. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  8467. tw32(MSGINT_MODE, val);
  8468. }
  8469. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  8470. IRQF_SHARED, dev->name, tnapi);
  8471. if (err)
  8472. return err;
  8473. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  8474. tg3_enable_ints(tp);
  8475. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8476. tnapi->coal_now);
  8477. for (i = 0; i < 5; i++) {
  8478. u32 int_mbox, misc_host_ctrl;
  8479. int_mbox = tr32_mailbox(tnapi->int_mbox);
  8480. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  8481. if ((int_mbox != 0) ||
  8482. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  8483. intr_ok = 1;
  8484. break;
  8485. }
  8486. if (tg3_flag(tp, 57765_PLUS) &&
  8487. tnapi->hw_status->status_tag != tnapi->last_tag)
  8488. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  8489. msleep(10);
  8490. }
  8491. tg3_disable_ints(tp);
  8492. free_irq(tnapi->irq_vec, tnapi);
  8493. err = tg3_request_irq(tp, 0);
  8494. if (err)
  8495. return err;
  8496. if (intr_ok) {
  8497. /* Reenable MSI one shot mode. */
  8498. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, 1SHOT_MSI)) {
  8499. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  8500. tw32(MSGINT_MODE, val);
  8501. }
  8502. return 0;
  8503. }
  8504. return -EIO;
  8505. }
  8506. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  8507. * successfully restored
  8508. */
  8509. static int tg3_test_msi(struct tg3 *tp)
  8510. {
  8511. int err;
  8512. u16 pci_cmd;
  8513. if (!tg3_flag(tp, USING_MSI))
  8514. return 0;
  8515. /* Turn off SERR reporting in case MSI terminates with Master
  8516. * Abort.
  8517. */
  8518. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  8519. pci_write_config_word(tp->pdev, PCI_COMMAND,
  8520. pci_cmd & ~PCI_COMMAND_SERR);
  8521. err = tg3_test_interrupt(tp);
  8522. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  8523. if (!err)
  8524. return 0;
  8525. /* other failures */
  8526. if (err != -EIO)
  8527. return err;
  8528. /* MSI test failed, go back to INTx mode */
  8529. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  8530. "to INTx mode. Please report this failure to the PCI "
  8531. "maintainer and include system chipset information\n");
  8532. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8533. pci_disable_msi(tp->pdev);
  8534. tg3_flag_clear(tp, USING_MSI);
  8535. tp->napi[0].irq_vec = tp->pdev->irq;
  8536. err = tg3_request_irq(tp, 0);
  8537. if (err)
  8538. return err;
  8539. /* Need to reset the chip because the MSI cycle may have terminated
  8540. * with Master Abort.
  8541. */
  8542. tg3_full_lock(tp, 1);
  8543. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8544. err = tg3_init_hw(tp, 1);
  8545. tg3_full_unlock(tp);
  8546. if (err)
  8547. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  8548. return err;
  8549. }
  8550. static int tg3_request_firmware(struct tg3 *tp)
  8551. {
  8552. const __be32 *fw_data;
  8553. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  8554. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  8555. tp->fw_needed);
  8556. return -ENOENT;
  8557. }
  8558. fw_data = (void *)tp->fw->data;
  8559. /* Firmware blob starts with version numbers, followed by
  8560. * start address and _full_ length including BSS sections
  8561. * (which must be longer than the actual data, of course
  8562. */
  8563. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  8564. if (tp->fw_len < (tp->fw->size - 12)) {
  8565. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  8566. tp->fw_len, tp->fw_needed);
  8567. release_firmware(tp->fw);
  8568. tp->fw = NULL;
  8569. return -EINVAL;
  8570. }
  8571. /* We no longer need firmware; we have it. */
  8572. tp->fw_needed = NULL;
  8573. return 0;
  8574. }
  8575. static u32 tg3_irq_count(struct tg3 *tp)
  8576. {
  8577. u32 irq_cnt = max(tp->rxq_cnt, tp->txq_cnt);
  8578. if (irq_cnt > 1) {
  8579. /* We want as many rx rings enabled as there are cpus.
  8580. * In multiqueue MSI-X mode, the first MSI-X vector
  8581. * only deals with link interrupts, etc, so we add
  8582. * one to the number of vectors we are requesting.
  8583. */
  8584. irq_cnt = min_t(unsigned, irq_cnt + 1, tp->irq_max);
  8585. }
  8586. return irq_cnt;
  8587. }
  8588. static bool tg3_enable_msix(struct tg3 *tp)
  8589. {
  8590. int i, rc;
  8591. struct msix_entry msix_ent[TG3_IRQ_MAX_VECS];
  8592. tp->txq_cnt = tp->txq_req;
  8593. tp->rxq_cnt = tp->rxq_req;
  8594. if (!tp->rxq_cnt)
  8595. tp->rxq_cnt = netif_get_num_default_rss_queues();
  8596. if (tp->rxq_cnt > tp->rxq_max)
  8597. tp->rxq_cnt = tp->rxq_max;
  8598. /* Disable multiple TX rings by default. Simple round-robin hardware
  8599. * scheduling of the TX rings can cause starvation of rings with
  8600. * small packets when other rings have TSO or jumbo packets.
  8601. */
  8602. if (!tp->txq_req)
  8603. tp->txq_cnt = 1;
  8604. tp->irq_cnt = tg3_irq_count(tp);
  8605. for (i = 0; i < tp->irq_max; i++) {
  8606. msix_ent[i].entry = i;
  8607. msix_ent[i].vector = 0;
  8608. }
  8609. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  8610. if (rc < 0) {
  8611. return false;
  8612. } else if (rc != 0) {
  8613. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  8614. return false;
  8615. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  8616. tp->irq_cnt, rc);
  8617. tp->irq_cnt = rc;
  8618. tp->rxq_cnt = max(rc - 1, 1);
  8619. if (tp->txq_cnt)
  8620. tp->txq_cnt = min(tp->rxq_cnt, tp->txq_max);
  8621. }
  8622. for (i = 0; i < tp->irq_max; i++)
  8623. tp->napi[i].irq_vec = msix_ent[i].vector;
  8624. if (netif_set_real_num_rx_queues(tp->dev, tp->rxq_cnt)) {
  8625. pci_disable_msix(tp->pdev);
  8626. return false;
  8627. }
  8628. if (tp->irq_cnt == 1)
  8629. return true;
  8630. tg3_flag_set(tp, ENABLE_RSS);
  8631. if (tp->txq_cnt > 1)
  8632. tg3_flag_set(tp, ENABLE_TSS);
  8633. netif_set_real_num_tx_queues(tp->dev, tp->txq_cnt);
  8634. return true;
  8635. }
  8636. static void tg3_ints_init(struct tg3 *tp)
  8637. {
  8638. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  8639. !tg3_flag(tp, TAGGED_STATUS)) {
  8640. /* All MSI supporting chips should support tagged
  8641. * status. Assert that this is the case.
  8642. */
  8643. netdev_warn(tp->dev,
  8644. "MSI without TAGGED_STATUS? Not using MSI\n");
  8645. goto defcfg;
  8646. }
  8647. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  8648. tg3_flag_set(tp, USING_MSIX);
  8649. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  8650. tg3_flag_set(tp, USING_MSI);
  8651. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  8652. u32 msi_mode = tr32(MSGINT_MODE);
  8653. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  8654. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  8655. if (!tg3_flag(tp, 1SHOT_MSI))
  8656. msi_mode |= MSGINT_MODE_ONE_SHOT_DISABLE;
  8657. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  8658. }
  8659. defcfg:
  8660. if (!tg3_flag(tp, USING_MSIX)) {
  8661. tp->irq_cnt = 1;
  8662. tp->napi[0].irq_vec = tp->pdev->irq;
  8663. }
  8664. if (tp->irq_cnt == 1) {
  8665. tp->txq_cnt = 1;
  8666. tp->rxq_cnt = 1;
  8667. netif_set_real_num_tx_queues(tp->dev, 1);
  8668. netif_set_real_num_rx_queues(tp->dev, 1);
  8669. }
  8670. }
  8671. static void tg3_ints_fini(struct tg3 *tp)
  8672. {
  8673. if (tg3_flag(tp, USING_MSIX))
  8674. pci_disable_msix(tp->pdev);
  8675. else if (tg3_flag(tp, USING_MSI))
  8676. pci_disable_msi(tp->pdev);
  8677. tg3_flag_clear(tp, USING_MSI);
  8678. tg3_flag_clear(tp, USING_MSIX);
  8679. tg3_flag_clear(tp, ENABLE_RSS);
  8680. tg3_flag_clear(tp, ENABLE_TSS);
  8681. }
  8682. static int tg3_start(struct tg3 *tp, bool reset_phy, bool test_irq,
  8683. bool init)
  8684. {
  8685. struct net_device *dev = tp->dev;
  8686. int i, err;
  8687. /*
  8688. * Setup interrupts first so we know how
  8689. * many NAPI resources to allocate
  8690. */
  8691. tg3_ints_init(tp);
  8692. tg3_rss_check_indir_tbl(tp);
  8693. /* The placement of this call is tied
  8694. * to the setup and use of Host TX descriptors.
  8695. */
  8696. err = tg3_alloc_consistent(tp);
  8697. if (err)
  8698. goto err_out1;
  8699. tg3_napi_init(tp);
  8700. tg3_napi_enable(tp);
  8701. for (i = 0; i < tp->irq_cnt; i++) {
  8702. struct tg3_napi *tnapi = &tp->napi[i];
  8703. err = tg3_request_irq(tp, i);
  8704. if (err) {
  8705. for (i--; i >= 0; i--) {
  8706. tnapi = &tp->napi[i];
  8707. free_irq(tnapi->irq_vec, tnapi);
  8708. }
  8709. goto err_out2;
  8710. }
  8711. }
  8712. tg3_full_lock(tp, 0);
  8713. err = tg3_init_hw(tp, reset_phy);
  8714. if (err) {
  8715. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8716. tg3_free_rings(tp);
  8717. }
  8718. tg3_full_unlock(tp);
  8719. if (err)
  8720. goto err_out3;
  8721. if (test_irq && tg3_flag(tp, USING_MSI)) {
  8722. err = tg3_test_msi(tp);
  8723. if (err) {
  8724. tg3_full_lock(tp, 0);
  8725. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8726. tg3_free_rings(tp);
  8727. tg3_full_unlock(tp);
  8728. goto err_out2;
  8729. }
  8730. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  8731. u32 val = tr32(PCIE_TRANSACTION_CFG);
  8732. tw32(PCIE_TRANSACTION_CFG,
  8733. val | PCIE_TRANS_CFG_1SHOT_MSI);
  8734. }
  8735. }
  8736. tg3_phy_start(tp);
  8737. tg3_hwmon_open(tp);
  8738. tg3_full_lock(tp, 0);
  8739. tg3_timer_start(tp);
  8740. tg3_flag_set(tp, INIT_COMPLETE);
  8741. tg3_enable_ints(tp);
  8742. if (init)
  8743. tg3_ptp_init(tp);
  8744. else
  8745. tg3_ptp_resume(tp);
  8746. tg3_full_unlock(tp);
  8747. netif_tx_start_all_queues(dev);
  8748. /*
  8749. * Reset loopback feature if it was turned on while the device was down
  8750. * make sure that it's installed properly now.
  8751. */
  8752. if (dev->features & NETIF_F_LOOPBACK)
  8753. tg3_set_loopback(dev, dev->features);
  8754. return 0;
  8755. err_out3:
  8756. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8757. struct tg3_napi *tnapi = &tp->napi[i];
  8758. free_irq(tnapi->irq_vec, tnapi);
  8759. }
  8760. err_out2:
  8761. tg3_napi_disable(tp);
  8762. tg3_napi_fini(tp);
  8763. tg3_free_consistent(tp);
  8764. err_out1:
  8765. tg3_ints_fini(tp);
  8766. return err;
  8767. }
  8768. static void tg3_stop(struct tg3 *tp)
  8769. {
  8770. int i;
  8771. tg3_reset_task_cancel(tp);
  8772. tg3_netif_stop(tp);
  8773. tg3_timer_stop(tp);
  8774. tg3_hwmon_close(tp);
  8775. tg3_phy_stop(tp);
  8776. tg3_full_lock(tp, 1);
  8777. tg3_disable_ints(tp);
  8778. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8779. tg3_free_rings(tp);
  8780. tg3_flag_clear(tp, INIT_COMPLETE);
  8781. tg3_full_unlock(tp);
  8782. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  8783. struct tg3_napi *tnapi = &tp->napi[i];
  8784. free_irq(tnapi->irq_vec, tnapi);
  8785. }
  8786. tg3_ints_fini(tp);
  8787. tg3_napi_fini(tp);
  8788. tg3_free_consistent(tp);
  8789. }
  8790. static int tg3_open(struct net_device *dev)
  8791. {
  8792. struct tg3 *tp = netdev_priv(dev);
  8793. int err;
  8794. if (tp->fw_needed) {
  8795. err = tg3_request_firmware(tp);
  8796. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  8797. if (err)
  8798. return err;
  8799. } else if (err) {
  8800. netdev_warn(tp->dev, "TSO capability disabled\n");
  8801. tg3_flag_clear(tp, TSO_CAPABLE);
  8802. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  8803. netdev_notice(tp->dev, "TSO capability restored\n");
  8804. tg3_flag_set(tp, TSO_CAPABLE);
  8805. }
  8806. }
  8807. tg3_carrier_off(tp);
  8808. err = tg3_power_up(tp);
  8809. if (err)
  8810. return err;
  8811. tg3_full_lock(tp, 0);
  8812. tg3_disable_ints(tp);
  8813. tg3_flag_clear(tp, INIT_COMPLETE);
  8814. tg3_full_unlock(tp);
  8815. err = tg3_start(tp, true, true, true);
  8816. if (err) {
  8817. tg3_frob_aux_power(tp, false);
  8818. pci_set_power_state(tp->pdev, PCI_D3hot);
  8819. }
  8820. if (tg3_flag(tp, PTP_CAPABLE)) {
  8821. tp->ptp_clock = ptp_clock_register(&tp->ptp_info,
  8822. &tp->pdev->dev);
  8823. if (IS_ERR(tp->ptp_clock))
  8824. tp->ptp_clock = NULL;
  8825. }
  8826. return err;
  8827. }
  8828. static int tg3_close(struct net_device *dev)
  8829. {
  8830. struct tg3 *tp = netdev_priv(dev);
  8831. tg3_ptp_fini(tp);
  8832. tg3_stop(tp);
  8833. /* Clear stats across close / open calls */
  8834. memset(&tp->net_stats_prev, 0, sizeof(tp->net_stats_prev));
  8835. memset(&tp->estats_prev, 0, sizeof(tp->estats_prev));
  8836. tg3_power_down(tp);
  8837. tg3_carrier_off(tp);
  8838. return 0;
  8839. }
  8840. static inline u64 get_stat64(tg3_stat64_t *val)
  8841. {
  8842. return ((u64)val->high << 32) | ((u64)val->low);
  8843. }
  8844. static u64 tg3_calc_crc_errors(struct tg3 *tp)
  8845. {
  8846. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8847. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  8848. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8849. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  8850. u32 val;
  8851. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  8852. tg3_writephy(tp, MII_TG3_TEST1,
  8853. val | MII_TG3_TEST1_CRC_EN);
  8854. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  8855. } else
  8856. val = 0;
  8857. tp->phy_crc_errors += val;
  8858. return tp->phy_crc_errors;
  8859. }
  8860. return get_stat64(&hw_stats->rx_fcs_errors);
  8861. }
  8862. #define ESTAT_ADD(member) \
  8863. estats->member = old_estats->member + \
  8864. get_stat64(&hw_stats->member)
  8865. static void tg3_get_estats(struct tg3 *tp, struct tg3_ethtool_stats *estats)
  8866. {
  8867. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  8868. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8869. ESTAT_ADD(rx_octets);
  8870. ESTAT_ADD(rx_fragments);
  8871. ESTAT_ADD(rx_ucast_packets);
  8872. ESTAT_ADD(rx_mcast_packets);
  8873. ESTAT_ADD(rx_bcast_packets);
  8874. ESTAT_ADD(rx_fcs_errors);
  8875. ESTAT_ADD(rx_align_errors);
  8876. ESTAT_ADD(rx_xon_pause_rcvd);
  8877. ESTAT_ADD(rx_xoff_pause_rcvd);
  8878. ESTAT_ADD(rx_mac_ctrl_rcvd);
  8879. ESTAT_ADD(rx_xoff_entered);
  8880. ESTAT_ADD(rx_frame_too_long_errors);
  8881. ESTAT_ADD(rx_jabbers);
  8882. ESTAT_ADD(rx_undersize_packets);
  8883. ESTAT_ADD(rx_in_length_errors);
  8884. ESTAT_ADD(rx_out_length_errors);
  8885. ESTAT_ADD(rx_64_or_less_octet_packets);
  8886. ESTAT_ADD(rx_65_to_127_octet_packets);
  8887. ESTAT_ADD(rx_128_to_255_octet_packets);
  8888. ESTAT_ADD(rx_256_to_511_octet_packets);
  8889. ESTAT_ADD(rx_512_to_1023_octet_packets);
  8890. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  8891. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  8892. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  8893. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  8894. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  8895. ESTAT_ADD(tx_octets);
  8896. ESTAT_ADD(tx_collisions);
  8897. ESTAT_ADD(tx_xon_sent);
  8898. ESTAT_ADD(tx_xoff_sent);
  8899. ESTAT_ADD(tx_flow_control);
  8900. ESTAT_ADD(tx_mac_errors);
  8901. ESTAT_ADD(tx_single_collisions);
  8902. ESTAT_ADD(tx_mult_collisions);
  8903. ESTAT_ADD(tx_deferred);
  8904. ESTAT_ADD(tx_excessive_collisions);
  8905. ESTAT_ADD(tx_late_collisions);
  8906. ESTAT_ADD(tx_collide_2times);
  8907. ESTAT_ADD(tx_collide_3times);
  8908. ESTAT_ADD(tx_collide_4times);
  8909. ESTAT_ADD(tx_collide_5times);
  8910. ESTAT_ADD(tx_collide_6times);
  8911. ESTAT_ADD(tx_collide_7times);
  8912. ESTAT_ADD(tx_collide_8times);
  8913. ESTAT_ADD(tx_collide_9times);
  8914. ESTAT_ADD(tx_collide_10times);
  8915. ESTAT_ADD(tx_collide_11times);
  8916. ESTAT_ADD(tx_collide_12times);
  8917. ESTAT_ADD(tx_collide_13times);
  8918. ESTAT_ADD(tx_collide_14times);
  8919. ESTAT_ADD(tx_collide_15times);
  8920. ESTAT_ADD(tx_ucast_packets);
  8921. ESTAT_ADD(tx_mcast_packets);
  8922. ESTAT_ADD(tx_bcast_packets);
  8923. ESTAT_ADD(tx_carrier_sense_errors);
  8924. ESTAT_ADD(tx_discards);
  8925. ESTAT_ADD(tx_errors);
  8926. ESTAT_ADD(dma_writeq_full);
  8927. ESTAT_ADD(dma_write_prioq_full);
  8928. ESTAT_ADD(rxbds_empty);
  8929. ESTAT_ADD(rx_discards);
  8930. ESTAT_ADD(rx_errors);
  8931. ESTAT_ADD(rx_threshold_hit);
  8932. ESTAT_ADD(dma_readq_full);
  8933. ESTAT_ADD(dma_read_prioq_full);
  8934. ESTAT_ADD(tx_comp_queue_full);
  8935. ESTAT_ADD(ring_set_send_prod_index);
  8936. ESTAT_ADD(ring_status_update);
  8937. ESTAT_ADD(nic_irqs);
  8938. ESTAT_ADD(nic_avoided_irqs);
  8939. ESTAT_ADD(nic_tx_threshold_hit);
  8940. ESTAT_ADD(mbuf_lwm_thresh_hit);
  8941. }
  8942. static void tg3_get_nstats(struct tg3 *tp, struct rtnl_link_stats64 *stats)
  8943. {
  8944. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  8945. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  8946. stats->rx_packets = old_stats->rx_packets +
  8947. get_stat64(&hw_stats->rx_ucast_packets) +
  8948. get_stat64(&hw_stats->rx_mcast_packets) +
  8949. get_stat64(&hw_stats->rx_bcast_packets);
  8950. stats->tx_packets = old_stats->tx_packets +
  8951. get_stat64(&hw_stats->tx_ucast_packets) +
  8952. get_stat64(&hw_stats->tx_mcast_packets) +
  8953. get_stat64(&hw_stats->tx_bcast_packets);
  8954. stats->rx_bytes = old_stats->rx_bytes +
  8955. get_stat64(&hw_stats->rx_octets);
  8956. stats->tx_bytes = old_stats->tx_bytes +
  8957. get_stat64(&hw_stats->tx_octets);
  8958. stats->rx_errors = old_stats->rx_errors +
  8959. get_stat64(&hw_stats->rx_errors);
  8960. stats->tx_errors = old_stats->tx_errors +
  8961. get_stat64(&hw_stats->tx_errors) +
  8962. get_stat64(&hw_stats->tx_mac_errors) +
  8963. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  8964. get_stat64(&hw_stats->tx_discards);
  8965. stats->multicast = old_stats->multicast +
  8966. get_stat64(&hw_stats->rx_mcast_packets);
  8967. stats->collisions = old_stats->collisions +
  8968. get_stat64(&hw_stats->tx_collisions);
  8969. stats->rx_length_errors = old_stats->rx_length_errors +
  8970. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  8971. get_stat64(&hw_stats->rx_undersize_packets);
  8972. stats->rx_over_errors = old_stats->rx_over_errors +
  8973. get_stat64(&hw_stats->rxbds_empty);
  8974. stats->rx_frame_errors = old_stats->rx_frame_errors +
  8975. get_stat64(&hw_stats->rx_align_errors);
  8976. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  8977. get_stat64(&hw_stats->tx_discards);
  8978. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  8979. get_stat64(&hw_stats->tx_carrier_sense_errors);
  8980. stats->rx_crc_errors = old_stats->rx_crc_errors +
  8981. tg3_calc_crc_errors(tp);
  8982. stats->rx_missed_errors = old_stats->rx_missed_errors +
  8983. get_stat64(&hw_stats->rx_discards);
  8984. stats->rx_dropped = tp->rx_dropped;
  8985. stats->tx_dropped = tp->tx_dropped;
  8986. }
  8987. static int tg3_get_regs_len(struct net_device *dev)
  8988. {
  8989. return TG3_REG_BLK_SIZE;
  8990. }
  8991. static void tg3_get_regs(struct net_device *dev,
  8992. struct ethtool_regs *regs, void *_p)
  8993. {
  8994. struct tg3 *tp = netdev_priv(dev);
  8995. regs->version = 0;
  8996. memset(_p, 0, TG3_REG_BLK_SIZE);
  8997. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8998. return;
  8999. tg3_full_lock(tp, 0);
  9000. tg3_dump_legacy_regs(tp, (u32 *)_p);
  9001. tg3_full_unlock(tp);
  9002. }
  9003. static int tg3_get_eeprom_len(struct net_device *dev)
  9004. {
  9005. struct tg3 *tp = netdev_priv(dev);
  9006. return tp->nvram_size;
  9007. }
  9008. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9009. {
  9010. struct tg3 *tp = netdev_priv(dev);
  9011. int ret;
  9012. u8 *pd;
  9013. u32 i, offset, len, b_offset, b_count;
  9014. __be32 val;
  9015. if (tg3_flag(tp, NO_NVRAM))
  9016. return -EINVAL;
  9017. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9018. return -EAGAIN;
  9019. offset = eeprom->offset;
  9020. len = eeprom->len;
  9021. eeprom->len = 0;
  9022. eeprom->magic = TG3_EEPROM_MAGIC;
  9023. if (offset & 3) {
  9024. /* adjustments to start on required 4 byte boundary */
  9025. b_offset = offset & 3;
  9026. b_count = 4 - b_offset;
  9027. if (b_count > len) {
  9028. /* i.e. offset=1 len=2 */
  9029. b_count = len;
  9030. }
  9031. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  9032. if (ret)
  9033. return ret;
  9034. memcpy(data, ((char *)&val) + b_offset, b_count);
  9035. len -= b_count;
  9036. offset += b_count;
  9037. eeprom->len += b_count;
  9038. }
  9039. /* read bytes up to the last 4 byte boundary */
  9040. pd = &data[eeprom->len];
  9041. for (i = 0; i < (len - (len & 3)); i += 4) {
  9042. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  9043. if (ret) {
  9044. eeprom->len += i;
  9045. return ret;
  9046. }
  9047. memcpy(pd + i, &val, 4);
  9048. }
  9049. eeprom->len += i;
  9050. if (len & 3) {
  9051. /* read last bytes not ending on 4 byte boundary */
  9052. pd = &data[eeprom->len];
  9053. b_count = len & 3;
  9054. b_offset = offset + len - b_count;
  9055. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  9056. if (ret)
  9057. return ret;
  9058. memcpy(pd, &val, b_count);
  9059. eeprom->len += b_count;
  9060. }
  9061. return 0;
  9062. }
  9063. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  9064. {
  9065. struct tg3 *tp = netdev_priv(dev);
  9066. int ret;
  9067. u32 offset, len, b_offset, odd_len;
  9068. u8 *buf;
  9069. __be32 start, end;
  9070. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9071. return -EAGAIN;
  9072. if (tg3_flag(tp, NO_NVRAM) ||
  9073. eeprom->magic != TG3_EEPROM_MAGIC)
  9074. return -EINVAL;
  9075. offset = eeprom->offset;
  9076. len = eeprom->len;
  9077. if ((b_offset = (offset & 3))) {
  9078. /* adjustments to start on required 4 byte boundary */
  9079. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  9080. if (ret)
  9081. return ret;
  9082. len += b_offset;
  9083. offset &= ~3;
  9084. if (len < 4)
  9085. len = 4;
  9086. }
  9087. odd_len = 0;
  9088. if (len & 3) {
  9089. /* adjustments to end on required 4 byte boundary */
  9090. odd_len = 1;
  9091. len = (len + 3) & ~3;
  9092. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  9093. if (ret)
  9094. return ret;
  9095. }
  9096. buf = data;
  9097. if (b_offset || odd_len) {
  9098. buf = kmalloc(len, GFP_KERNEL);
  9099. if (!buf)
  9100. return -ENOMEM;
  9101. if (b_offset)
  9102. memcpy(buf, &start, 4);
  9103. if (odd_len)
  9104. memcpy(buf+len-4, &end, 4);
  9105. memcpy(buf + b_offset, data, eeprom->len);
  9106. }
  9107. ret = tg3_nvram_write_block(tp, offset, len, buf);
  9108. if (buf != data)
  9109. kfree(buf);
  9110. return ret;
  9111. }
  9112. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9113. {
  9114. struct tg3 *tp = netdev_priv(dev);
  9115. if (tg3_flag(tp, USE_PHYLIB)) {
  9116. struct phy_device *phydev;
  9117. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9118. return -EAGAIN;
  9119. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9120. return phy_ethtool_gset(phydev, cmd);
  9121. }
  9122. cmd->supported = (SUPPORTED_Autoneg);
  9123. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9124. cmd->supported |= (SUPPORTED_1000baseT_Half |
  9125. SUPPORTED_1000baseT_Full);
  9126. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9127. cmd->supported |= (SUPPORTED_100baseT_Half |
  9128. SUPPORTED_100baseT_Full |
  9129. SUPPORTED_10baseT_Half |
  9130. SUPPORTED_10baseT_Full |
  9131. SUPPORTED_TP);
  9132. cmd->port = PORT_TP;
  9133. } else {
  9134. cmd->supported |= SUPPORTED_FIBRE;
  9135. cmd->port = PORT_FIBRE;
  9136. }
  9137. cmd->advertising = tp->link_config.advertising;
  9138. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  9139. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  9140. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9141. cmd->advertising |= ADVERTISED_Pause;
  9142. } else {
  9143. cmd->advertising |= ADVERTISED_Pause |
  9144. ADVERTISED_Asym_Pause;
  9145. }
  9146. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  9147. cmd->advertising |= ADVERTISED_Asym_Pause;
  9148. }
  9149. }
  9150. if (netif_running(dev) && tp->link_up) {
  9151. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  9152. cmd->duplex = tp->link_config.active_duplex;
  9153. cmd->lp_advertising = tp->link_config.rmt_adv;
  9154. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  9155. if (tp->phy_flags & TG3_PHYFLG_MDIX_STATE)
  9156. cmd->eth_tp_mdix = ETH_TP_MDI_X;
  9157. else
  9158. cmd->eth_tp_mdix = ETH_TP_MDI;
  9159. }
  9160. } else {
  9161. ethtool_cmd_speed_set(cmd, SPEED_UNKNOWN);
  9162. cmd->duplex = DUPLEX_UNKNOWN;
  9163. cmd->eth_tp_mdix = ETH_TP_MDI_INVALID;
  9164. }
  9165. cmd->phy_address = tp->phy_addr;
  9166. cmd->transceiver = XCVR_INTERNAL;
  9167. cmd->autoneg = tp->link_config.autoneg;
  9168. cmd->maxtxpkt = 0;
  9169. cmd->maxrxpkt = 0;
  9170. return 0;
  9171. }
  9172. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  9173. {
  9174. struct tg3 *tp = netdev_priv(dev);
  9175. u32 speed = ethtool_cmd_speed(cmd);
  9176. if (tg3_flag(tp, USE_PHYLIB)) {
  9177. struct phy_device *phydev;
  9178. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9179. return -EAGAIN;
  9180. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9181. return phy_ethtool_sset(phydev, cmd);
  9182. }
  9183. if (cmd->autoneg != AUTONEG_ENABLE &&
  9184. cmd->autoneg != AUTONEG_DISABLE)
  9185. return -EINVAL;
  9186. if (cmd->autoneg == AUTONEG_DISABLE &&
  9187. cmd->duplex != DUPLEX_FULL &&
  9188. cmd->duplex != DUPLEX_HALF)
  9189. return -EINVAL;
  9190. if (cmd->autoneg == AUTONEG_ENABLE) {
  9191. u32 mask = ADVERTISED_Autoneg |
  9192. ADVERTISED_Pause |
  9193. ADVERTISED_Asym_Pause;
  9194. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  9195. mask |= ADVERTISED_1000baseT_Half |
  9196. ADVERTISED_1000baseT_Full;
  9197. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  9198. mask |= ADVERTISED_100baseT_Half |
  9199. ADVERTISED_100baseT_Full |
  9200. ADVERTISED_10baseT_Half |
  9201. ADVERTISED_10baseT_Full |
  9202. ADVERTISED_TP;
  9203. else
  9204. mask |= ADVERTISED_FIBRE;
  9205. if (cmd->advertising & ~mask)
  9206. return -EINVAL;
  9207. mask &= (ADVERTISED_1000baseT_Half |
  9208. ADVERTISED_1000baseT_Full |
  9209. ADVERTISED_100baseT_Half |
  9210. ADVERTISED_100baseT_Full |
  9211. ADVERTISED_10baseT_Half |
  9212. ADVERTISED_10baseT_Full);
  9213. cmd->advertising &= mask;
  9214. } else {
  9215. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  9216. if (speed != SPEED_1000)
  9217. return -EINVAL;
  9218. if (cmd->duplex != DUPLEX_FULL)
  9219. return -EINVAL;
  9220. } else {
  9221. if (speed != SPEED_100 &&
  9222. speed != SPEED_10)
  9223. return -EINVAL;
  9224. }
  9225. }
  9226. tg3_full_lock(tp, 0);
  9227. tp->link_config.autoneg = cmd->autoneg;
  9228. if (cmd->autoneg == AUTONEG_ENABLE) {
  9229. tp->link_config.advertising = (cmd->advertising |
  9230. ADVERTISED_Autoneg);
  9231. tp->link_config.speed = SPEED_UNKNOWN;
  9232. tp->link_config.duplex = DUPLEX_UNKNOWN;
  9233. } else {
  9234. tp->link_config.advertising = 0;
  9235. tp->link_config.speed = speed;
  9236. tp->link_config.duplex = cmd->duplex;
  9237. }
  9238. if (netif_running(dev))
  9239. tg3_setup_phy(tp, 1);
  9240. tg3_full_unlock(tp);
  9241. return 0;
  9242. }
  9243. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  9244. {
  9245. struct tg3 *tp = netdev_priv(dev);
  9246. strlcpy(info->driver, DRV_MODULE_NAME, sizeof(info->driver));
  9247. strlcpy(info->version, DRV_MODULE_VERSION, sizeof(info->version));
  9248. strlcpy(info->fw_version, tp->fw_ver, sizeof(info->fw_version));
  9249. strlcpy(info->bus_info, pci_name(tp->pdev), sizeof(info->bus_info));
  9250. }
  9251. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9252. {
  9253. struct tg3 *tp = netdev_priv(dev);
  9254. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  9255. wol->supported = WAKE_MAGIC;
  9256. else
  9257. wol->supported = 0;
  9258. wol->wolopts = 0;
  9259. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  9260. wol->wolopts = WAKE_MAGIC;
  9261. memset(&wol->sopass, 0, sizeof(wol->sopass));
  9262. }
  9263. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  9264. {
  9265. struct tg3 *tp = netdev_priv(dev);
  9266. struct device *dp = &tp->pdev->dev;
  9267. if (wol->wolopts & ~WAKE_MAGIC)
  9268. return -EINVAL;
  9269. if ((wol->wolopts & WAKE_MAGIC) &&
  9270. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  9271. return -EINVAL;
  9272. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  9273. spin_lock_bh(&tp->lock);
  9274. if (device_may_wakeup(dp))
  9275. tg3_flag_set(tp, WOL_ENABLE);
  9276. else
  9277. tg3_flag_clear(tp, WOL_ENABLE);
  9278. spin_unlock_bh(&tp->lock);
  9279. return 0;
  9280. }
  9281. static u32 tg3_get_msglevel(struct net_device *dev)
  9282. {
  9283. struct tg3 *tp = netdev_priv(dev);
  9284. return tp->msg_enable;
  9285. }
  9286. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  9287. {
  9288. struct tg3 *tp = netdev_priv(dev);
  9289. tp->msg_enable = value;
  9290. }
  9291. static int tg3_nway_reset(struct net_device *dev)
  9292. {
  9293. struct tg3 *tp = netdev_priv(dev);
  9294. int r;
  9295. if (!netif_running(dev))
  9296. return -EAGAIN;
  9297. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9298. return -EINVAL;
  9299. if (tg3_flag(tp, USE_PHYLIB)) {
  9300. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9301. return -EAGAIN;
  9302. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  9303. } else {
  9304. u32 bmcr;
  9305. spin_lock_bh(&tp->lock);
  9306. r = -EINVAL;
  9307. tg3_readphy(tp, MII_BMCR, &bmcr);
  9308. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  9309. ((bmcr & BMCR_ANENABLE) ||
  9310. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  9311. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  9312. BMCR_ANENABLE);
  9313. r = 0;
  9314. }
  9315. spin_unlock_bh(&tp->lock);
  9316. }
  9317. return r;
  9318. }
  9319. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9320. {
  9321. struct tg3 *tp = netdev_priv(dev);
  9322. ering->rx_max_pending = tp->rx_std_ring_mask;
  9323. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9324. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  9325. else
  9326. ering->rx_jumbo_max_pending = 0;
  9327. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  9328. ering->rx_pending = tp->rx_pending;
  9329. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  9330. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  9331. else
  9332. ering->rx_jumbo_pending = 0;
  9333. ering->tx_pending = tp->napi[0].tx_pending;
  9334. }
  9335. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  9336. {
  9337. struct tg3 *tp = netdev_priv(dev);
  9338. int i, irq_sync = 0, err = 0;
  9339. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  9340. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  9341. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  9342. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  9343. (tg3_flag(tp, TSO_BUG) &&
  9344. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  9345. return -EINVAL;
  9346. if (netif_running(dev)) {
  9347. tg3_phy_stop(tp);
  9348. tg3_netif_stop(tp);
  9349. irq_sync = 1;
  9350. }
  9351. tg3_full_lock(tp, irq_sync);
  9352. tp->rx_pending = ering->rx_pending;
  9353. if (tg3_flag(tp, MAX_RXPEND_64) &&
  9354. tp->rx_pending > 63)
  9355. tp->rx_pending = 63;
  9356. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  9357. for (i = 0; i < tp->irq_max; i++)
  9358. tp->napi[i].tx_pending = ering->tx_pending;
  9359. if (netif_running(dev)) {
  9360. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9361. err = tg3_restart_hw(tp, 1);
  9362. if (!err)
  9363. tg3_netif_start(tp);
  9364. }
  9365. tg3_full_unlock(tp);
  9366. if (irq_sync && !err)
  9367. tg3_phy_start(tp);
  9368. return err;
  9369. }
  9370. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9371. {
  9372. struct tg3 *tp = netdev_priv(dev);
  9373. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  9374. if (tp->link_config.flowctrl & FLOW_CTRL_RX)
  9375. epause->rx_pause = 1;
  9376. else
  9377. epause->rx_pause = 0;
  9378. if (tp->link_config.flowctrl & FLOW_CTRL_TX)
  9379. epause->tx_pause = 1;
  9380. else
  9381. epause->tx_pause = 0;
  9382. }
  9383. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  9384. {
  9385. struct tg3 *tp = netdev_priv(dev);
  9386. int err = 0;
  9387. if (tg3_flag(tp, USE_PHYLIB)) {
  9388. u32 newadv;
  9389. struct phy_device *phydev;
  9390. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9391. if (!(phydev->supported & SUPPORTED_Pause) ||
  9392. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  9393. (epause->rx_pause != epause->tx_pause)))
  9394. return -EINVAL;
  9395. tp->link_config.flowctrl = 0;
  9396. if (epause->rx_pause) {
  9397. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9398. if (epause->tx_pause) {
  9399. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9400. newadv = ADVERTISED_Pause;
  9401. } else
  9402. newadv = ADVERTISED_Pause |
  9403. ADVERTISED_Asym_Pause;
  9404. } else if (epause->tx_pause) {
  9405. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9406. newadv = ADVERTISED_Asym_Pause;
  9407. } else
  9408. newadv = 0;
  9409. if (epause->autoneg)
  9410. tg3_flag_set(tp, PAUSE_AUTONEG);
  9411. else
  9412. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9413. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  9414. u32 oldadv = phydev->advertising &
  9415. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  9416. if (oldadv != newadv) {
  9417. phydev->advertising &=
  9418. ~(ADVERTISED_Pause |
  9419. ADVERTISED_Asym_Pause);
  9420. phydev->advertising |= newadv;
  9421. if (phydev->autoneg) {
  9422. /*
  9423. * Always renegotiate the link to
  9424. * inform our link partner of our
  9425. * flow control settings, even if the
  9426. * flow control is forced. Let
  9427. * tg3_adjust_link() do the final
  9428. * flow control setup.
  9429. */
  9430. return phy_start_aneg(phydev);
  9431. }
  9432. }
  9433. if (!epause->autoneg)
  9434. tg3_setup_flow_control(tp, 0, 0);
  9435. } else {
  9436. tp->link_config.advertising &=
  9437. ~(ADVERTISED_Pause |
  9438. ADVERTISED_Asym_Pause);
  9439. tp->link_config.advertising |= newadv;
  9440. }
  9441. } else {
  9442. int irq_sync = 0;
  9443. if (netif_running(dev)) {
  9444. tg3_netif_stop(tp);
  9445. irq_sync = 1;
  9446. }
  9447. tg3_full_lock(tp, irq_sync);
  9448. if (epause->autoneg)
  9449. tg3_flag_set(tp, PAUSE_AUTONEG);
  9450. else
  9451. tg3_flag_clear(tp, PAUSE_AUTONEG);
  9452. if (epause->rx_pause)
  9453. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  9454. else
  9455. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  9456. if (epause->tx_pause)
  9457. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  9458. else
  9459. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  9460. if (netif_running(dev)) {
  9461. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9462. err = tg3_restart_hw(tp, 1);
  9463. if (!err)
  9464. tg3_netif_start(tp);
  9465. }
  9466. tg3_full_unlock(tp);
  9467. }
  9468. return err;
  9469. }
  9470. static int tg3_get_sset_count(struct net_device *dev, int sset)
  9471. {
  9472. switch (sset) {
  9473. case ETH_SS_TEST:
  9474. return TG3_NUM_TEST;
  9475. case ETH_SS_STATS:
  9476. return TG3_NUM_STATS;
  9477. default:
  9478. return -EOPNOTSUPP;
  9479. }
  9480. }
  9481. static int tg3_get_rxnfc(struct net_device *dev, struct ethtool_rxnfc *info,
  9482. u32 *rules __always_unused)
  9483. {
  9484. struct tg3 *tp = netdev_priv(dev);
  9485. if (!tg3_flag(tp, SUPPORT_MSIX))
  9486. return -EOPNOTSUPP;
  9487. switch (info->cmd) {
  9488. case ETHTOOL_GRXRINGS:
  9489. if (netif_running(tp->dev))
  9490. info->data = tp->rxq_cnt;
  9491. else {
  9492. info->data = num_online_cpus();
  9493. if (info->data > TG3_RSS_MAX_NUM_QS)
  9494. info->data = TG3_RSS_MAX_NUM_QS;
  9495. }
  9496. /* The first interrupt vector only
  9497. * handles link interrupts.
  9498. */
  9499. info->data -= 1;
  9500. return 0;
  9501. default:
  9502. return -EOPNOTSUPP;
  9503. }
  9504. }
  9505. static u32 tg3_get_rxfh_indir_size(struct net_device *dev)
  9506. {
  9507. u32 size = 0;
  9508. struct tg3 *tp = netdev_priv(dev);
  9509. if (tg3_flag(tp, SUPPORT_MSIX))
  9510. size = TG3_RSS_INDIR_TBL_SIZE;
  9511. return size;
  9512. }
  9513. static int tg3_get_rxfh_indir(struct net_device *dev, u32 *indir)
  9514. {
  9515. struct tg3 *tp = netdev_priv(dev);
  9516. int i;
  9517. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9518. indir[i] = tp->rss_ind_tbl[i];
  9519. return 0;
  9520. }
  9521. static int tg3_set_rxfh_indir(struct net_device *dev, const u32 *indir)
  9522. {
  9523. struct tg3 *tp = netdev_priv(dev);
  9524. size_t i;
  9525. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++)
  9526. tp->rss_ind_tbl[i] = indir[i];
  9527. if (!netif_running(dev) || !tg3_flag(tp, ENABLE_RSS))
  9528. return 0;
  9529. /* It is legal to write the indirection
  9530. * table while the device is running.
  9531. */
  9532. tg3_full_lock(tp, 0);
  9533. tg3_rss_write_indir_tbl(tp);
  9534. tg3_full_unlock(tp);
  9535. return 0;
  9536. }
  9537. static void tg3_get_channels(struct net_device *dev,
  9538. struct ethtool_channels *channel)
  9539. {
  9540. struct tg3 *tp = netdev_priv(dev);
  9541. u32 deflt_qs = netif_get_num_default_rss_queues();
  9542. channel->max_rx = tp->rxq_max;
  9543. channel->max_tx = tp->txq_max;
  9544. if (netif_running(dev)) {
  9545. channel->rx_count = tp->rxq_cnt;
  9546. channel->tx_count = tp->txq_cnt;
  9547. } else {
  9548. if (tp->rxq_req)
  9549. channel->rx_count = tp->rxq_req;
  9550. else
  9551. channel->rx_count = min(deflt_qs, tp->rxq_max);
  9552. if (tp->txq_req)
  9553. channel->tx_count = tp->txq_req;
  9554. else
  9555. channel->tx_count = min(deflt_qs, tp->txq_max);
  9556. }
  9557. }
  9558. static int tg3_set_channels(struct net_device *dev,
  9559. struct ethtool_channels *channel)
  9560. {
  9561. struct tg3 *tp = netdev_priv(dev);
  9562. if (!tg3_flag(tp, SUPPORT_MSIX))
  9563. return -EOPNOTSUPP;
  9564. if (channel->rx_count > tp->rxq_max ||
  9565. channel->tx_count > tp->txq_max)
  9566. return -EINVAL;
  9567. tp->rxq_req = channel->rx_count;
  9568. tp->txq_req = channel->tx_count;
  9569. if (!netif_running(dev))
  9570. return 0;
  9571. tg3_stop(tp);
  9572. tg3_carrier_off(tp);
  9573. tg3_start(tp, true, false, false);
  9574. return 0;
  9575. }
  9576. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  9577. {
  9578. switch (stringset) {
  9579. case ETH_SS_STATS:
  9580. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  9581. break;
  9582. case ETH_SS_TEST:
  9583. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  9584. break;
  9585. default:
  9586. WARN_ON(1); /* we need a WARN() */
  9587. break;
  9588. }
  9589. }
  9590. static int tg3_set_phys_id(struct net_device *dev,
  9591. enum ethtool_phys_id_state state)
  9592. {
  9593. struct tg3 *tp = netdev_priv(dev);
  9594. if (!netif_running(tp->dev))
  9595. return -EAGAIN;
  9596. switch (state) {
  9597. case ETHTOOL_ID_ACTIVE:
  9598. return 1; /* cycle on/off once per second */
  9599. case ETHTOOL_ID_ON:
  9600. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9601. LED_CTRL_1000MBPS_ON |
  9602. LED_CTRL_100MBPS_ON |
  9603. LED_CTRL_10MBPS_ON |
  9604. LED_CTRL_TRAFFIC_OVERRIDE |
  9605. LED_CTRL_TRAFFIC_BLINK |
  9606. LED_CTRL_TRAFFIC_LED);
  9607. break;
  9608. case ETHTOOL_ID_OFF:
  9609. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  9610. LED_CTRL_TRAFFIC_OVERRIDE);
  9611. break;
  9612. case ETHTOOL_ID_INACTIVE:
  9613. tw32(MAC_LED_CTRL, tp->led_ctrl);
  9614. break;
  9615. }
  9616. return 0;
  9617. }
  9618. static void tg3_get_ethtool_stats(struct net_device *dev,
  9619. struct ethtool_stats *estats, u64 *tmp_stats)
  9620. {
  9621. struct tg3 *tp = netdev_priv(dev);
  9622. if (tp->hw_stats)
  9623. tg3_get_estats(tp, (struct tg3_ethtool_stats *)tmp_stats);
  9624. else
  9625. memset(tmp_stats, 0, sizeof(struct tg3_ethtool_stats));
  9626. }
  9627. static __be32 *tg3_vpd_readblock(struct tg3 *tp, u32 *vpdlen)
  9628. {
  9629. int i;
  9630. __be32 *buf;
  9631. u32 offset = 0, len = 0;
  9632. u32 magic, val;
  9633. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  9634. return NULL;
  9635. if (magic == TG3_EEPROM_MAGIC) {
  9636. for (offset = TG3_NVM_DIR_START;
  9637. offset < TG3_NVM_DIR_END;
  9638. offset += TG3_NVM_DIRENT_SIZE) {
  9639. if (tg3_nvram_read(tp, offset, &val))
  9640. return NULL;
  9641. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  9642. TG3_NVM_DIRTYPE_EXTVPD)
  9643. break;
  9644. }
  9645. if (offset != TG3_NVM_DIR_END) {
  9646. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  9647. if (tg3_nvram_read(tp, offset + 4, &offset))
  9648. return NULL;
  9649. offset = tg3_nvram_logical_addr(tp, offset);
  9650. }
  9651. }
  9652. if (!offset || !len) {
  9653. offset = TG3_NVM_VPD_OFF;
  9654. len = TG3_NVM_VPD_LEN;
  9655. }
  9656. buf = kmalloc(len, GFP_KERNEL);
  9657. if (buf == NULL)
  9658. return NULL;
  9659. if (magic == TG3_EEPROM_MAGIC) {
  9660. for (i = 0; i < len; i += 4) {
  9661. /* The data is in little-endian format in NVRAM.
  9662. * Use the big-endian read routines to preserve
  9663. * the byte order as it exists in NVRAM.
  9664. */
  9665. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  9666. goto error;
  9667. }
  9668. } else {
  9669. u8 *ptr;
  9670. ssize_t cnt;
  9671. unsigned int pos = 0;
  9672. ptr = (u8 *)&buf[0];
  9673. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  9674. cnt = pci_read_vpd(tp->pdev, pos,
  9675. len - pos, ptr);
  9676. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  9677. cnt = 0;
  9678. else if (cnt < 0)
  9679. goto error;
  9680. }
  9681. if (pos != len)
  9682. goto error;
  9683. }
  9684. *vpdlen = len;
  9685. return buf;
  9686. error:
  9687. kfree(buf);
  9688. return NULL;
  9689. }
  9690. #define NVRAM_TEST_SIZE 0x100
  9691. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  9692. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  9693. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  9694. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  9695. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  9696. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x50
  9697. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  9698. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  9699. static int tg3_test_nvram(struct tg3 *tp)
  9700. {
  9701. u32 csum, magic, len;
  9702. __be32 *buf;
  9703. int i, j, k, err = 0, size;
  9704. if (tg3_flag(tp, NO_NVRAM))
  9705. return 0;
  9706. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9707. return -EIO;
  9708. if (magic == TG3_EEPROM_MAGIC)
  9709. size = NVRAM_TEST_SIZE;
  9710. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  9711. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  9712. TG3_EEPROM_SB_FORMAT_1) {
  9713. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  9714. case TG3_EEPROM_SB_REVISION_0:
  9715. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  9716. break;
  9717. case TG3_EEPROM_SB_REVISION_2:
  9718. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  9719. break;
  9720. case TG3_EEPROM_SB_REVISION_3:
  9721. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  9722. break;
  9723. case TG3_EEPROM_SB_REVISION_4:
  9724. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  9725. break;
  9726. case TG3_EEPROM_SB_REVISION_5:
  9727. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  9728. break;
  9729. case TG3_EEPROM_SB_REVISION_6:
  9730. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  9731. break;
  9732. default:
  9733. return -EIO;
  9734. }
  9735. } else
  9736. return 0;
  9737. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  9738. size = NVRAM_SELFBOOT_HW_SIZE;
  9739. else
  9740. return -EIO;
  9741. buf = kmalloc(size, GFP_KERNEL);
  9742. if (buf == NULL)
  9743. return -ENOMEM;
  9744. err = -EIO;
  9745. for (i = 0, j = 0; i < size; i += 4, j++) {
  9746. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  9747. if (err)
  9748. break;
  9749. }
  9750. if (i < size)
  9751. goto out;
  9752. /* Selfboot format */
  9753. magic = be32_to_cpu(buf[0]);
  9754. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  9755. TG3_EEPROM_MAGIC_FW) {
  9756. u8 *buf8 = (u8 *) buf, csum8 = 0;
  9757. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  9758. TG3_EEPROM_SB_REVISION_2) {
  9759. /* For rev 2, the csum doesn't include the MBA. */
  9760. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  9761. csum8 += buf8[i];
  9762. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  9763. csum8 += buf8[i];
  9764. } else {
  9765. for (i = 0; i < size; i++)
  9766. csum8 += buf8[i];
  9767. }
  9768. if (csum8 == 0) {
  9769. err = 0;
  9770. goto out;
  9771. }
  9772. err = -EIO;
  9773. goto out;
  9774. }
  9775. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  9776. TG3_EEPROM_MAGIC_HW) {
  9777. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  9778. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  9779. u8 *buf8 = (u8 *) buf;
  9780. /* Separate the parity bits and the data bytes. */
  9781. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  9782. if ((i == 0) || (i == 8)) {
  9783. int l;
  9784. u8 msk;
  9785. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  9786. parity[k++] = buf8[i] & msk;
  9787. i++;
  9788. } else if (i == 16) {
  9789. int l;
  9790. u8 msk;
  9791. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  9792. parity[k++] = buf8[i] & msk;
  9793. i++;
  9794. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  9795. parity[k++] = buf8[i] & msk;
  9796. i++;
  9797. }
  9798. data[j++] = buf8[i];
  9799. }
  9800. err = -EIO;
  9801. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  9802. u8 hw8 = hweight8(data[i]);
  9803. if ((hw8 & 0x1) && parity[i])
  9804. goto out;
  9805. else if (!(hw8 & 0x1) && !parity[i])
  9806. goto out;
  9807. }
  9808. err = 0;
  9809. goto out;
  9810. }
  9811. err = -EIO;
  9812. /* Bootstrap checksum at offset 0x10 */
  9813. csum = calc_crc((unsigned char *) buf, 0x10);
  9814. if (csum != le32_to_cpu(buf[0x10/4]))
  9815. goto out;
  9816. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  9817. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  9818. if (csum != le32_to_cpu(buf[0xfc/4]))
  9819. goto out;
  9820. kfree(buf);
  9821. buf = tg3_vpd_readblock(tp, &len);
  9822. if (!buf)
  9823. return -ENOMEM;
  9824. i = pci_vpd_find_tag((u8 *)buf, 0, len, PCI_VPD_LRDT_RO_DATA);
  9825. if (i > 0) {
  9826. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  9827. if (j < 0)
  9828. goto out;
  9829. if (i + PCI_VPD_LRDT_TAG_SIZE + j > len)
  9830. goto out;
  9831. i += PCI_VPD_LRDT_TAG_SIZE;
  9832. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  9833. PCI_VPD_RO_KEYWORD_CHKSUM);
  9834. if (j > 0) {
  9835. u8 csum8 = 0;
  9836. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  9837. for (i = 0; i <= j; i++)
  9838. csum8 += ((u8 *)buf)[i];
  9839. if (csum8)
  9840. goto out;
  9841. }
  9842. }
  9843. err = 0;
  9844. out:
  9845. kfree(buf);
  9846. return err;
  9847. }
  9848. #define TG3_SERDES_TIMEOUT_SEC 2
  9849. #define TG3_COPPER_TIMEOUT_SEC 6
  9850. static int tg3_test_link(struct tg3 *tp)
  9851. {
  9852. int i, max;
  9853. if (!netif_running(tp->dev))
  9854. return -ENODEV;
  9855. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  9856. max = TG3_SERDES_TIMEOUT_SEC;
  9857. else
  9858. max = TG3_COPPER_TIMEOUT_SEC;
  9859. for (i = 0; i < max; i++) {
  9860. if (tp->link_up)
  9861. return 0;
  9862. if (msleep_interruptible(1000))
  9863. break;
  9864. }
  9865. return -EIO;
  9866. }
  9867. /* Only test the commonly used registers */
  9868. static int tg3_test_registers(struct tg3 *tp)
  9869. {
  9870. int i, is_5705, is_5750;
  9871. u32 offset, read_mask, write_mask, val, save_val, read_val;
  9872. static struct {
  9873. u16 offset;
  9874. u16 flags;
  9875. #define TG3_FL_5705 0x1
  9876. #define TG3_FL_NOT_5705 0x2
  9877. #define TG3_FL_NOT_5788 0x4
  9878. #define TG3_FL_NOT_5750 0x8
  9879. u32 read_mask;
  9880. u32 write_mask;
  9881. } reg_tbl[] = {
  9882. /* MAC Control Registers */
  9883. { MAC_MODE, TG3_FL_NOT_5705,
  9884. 0x00000000, 0x00ef6f8c },
  9885. { MAC_MODE, TG3_FL_5705,
  9886. 0x00000000, 0x01ef6b8c },
  9887. { MAC_STATUS, TG3_FL_NOT_5705,
  9888. 0x03800107, 0x00000000 },
  9889. { MAC_STATUS, TG3_FL_5705,
  9890. 0x03800100, 0x00000000 },
  9891. { MAC_ADDR_0_HIGH, 0x0000,
  9892. 0x00000000, 0x0000ffff },
  9893. { MAC_ADDR_0_LOW, 0x0000,
  9894. 0x00000000, 0xffffffff },
  9895. { MAC_RX_MTU_SIZE, 0x0000,
  9896. 0x00000000, 0x0000ffff },
  9897. { MAC_TX_MODE, 0x0000,
  9898. 0x00000000, 0x00000070 },
  9899. { MAC_TX_LENGTHS, 0x0000,
  9900. 0x00000000, 0x00003fff },
  9901. { MAC_RX_MODE, TG3_FL_NOT_5705,
  9902. 0x00000000, 0x000007fc },
  9903. { MAC_RX_MODE, TG3_FL_5705,
  9904. 0x00000000, 0x000007dc },
  9905. { MAC_HASH_REG_0, 0x0000,
  9906. 0x00000000, 0xffffffff },
  9907. { MAC_HASH_REG_1, 0x0000,
  9908. 0x00000000, 0xffffffff },
  9909. { MAC_HASH_REG_2, 0x0000,
  9910. 0x00000000, 0xffffffff },
  9911. { MAC_HASH_REG_3, 0x0000,
  9912. 0x00000000, 0xffffffff },
  9913. /* Receive Data and Receive BD Initiator Control Registers. */
  9914. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  9915. 0x00000000, 0xffffffff },
  9916. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  9917. 0x00000000, 0xffffffff },
  9918. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  9919. 0x00000000, 0x00000003 },
  9920. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  9921. 0x00000000, 0xffffffff },
  9922. { RCVDBDI_STD_BD+0, 0x0000,
  9923. 0x00000000, 0xffffffff },
  9924. { RCVDBDI_STD_BD+4, 0x0000,
  9925. 0x00000000, 0xffffffff },
  9926. { RCVDBDI_STD_BD+8, 0x0000,
  9927. 0x00000000, 0xffff0002 },
  9928. { RCVDBDI_STD_BD+0xc, 0x0000,
  9929. 0x00000000, 0xffffffff },
  9930. /* Receive BD Initiator Control Registers. */
  9931. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  9932. 0x00000000, 0xffffffff },
  9933. { RCVBDI_STD_THRESH, TG3_FL_5705,
  9934. 0x00000000, 0x000003ff },
  9935. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  9936. 0x00000000, 0xffffffff },
  9937. /* Host Coalescing Control Registers. */
  9938. { HOSTCC_MODE, TG3_FL_NOT_5705,
  9939. 0x00000000, 0x00000004 },
  9940. { HOSTCC_MODE, TG3_FL_5705,
  9941. 0x00000000, 0x000000f6 },
  9942. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  9943. 0x00000000, 0xffffffff },
  9944. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  9945. 0x00000000, 0x000003ff },
  9946. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  9947. 0x00000000, 0xffffffff },
  9948. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  9949. 0x00000000, 0x000003ff },
  9950. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  9951. 0x00000000, 0xffffffff },
  9952. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9953. 0x00000000, 0x000000ff },
  9954. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  9955. 0x00000000, 0xffffffff },
  9956. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  9957. 0x00000000, 0x000000ff },
  9958. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9959. 0x00000000, 0xffffffff },
  9960. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  9961. 0x00000000, 0xffffffff },
  9962. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9963. 0x00000000, 0xffffffff },
  9964. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9965. 0x00000000, 0x000000ff },
  9966. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  9967. 0x00000000, 0xffffffff },
  9968. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  9969. 0x00000000, 0x000000ff },
  9970. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  9971. 0x00000000, 0xffffffff },
  9972. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  9973. 0x00000000, 0xffffffff },
  9974. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  9975. 0x00000000, 0xffffffff },
  9976. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  9977. 0x00000000, 0xffffffff },
  9978. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  9979. 0x00000000, 0xffffffff },
  9980. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  9981. 0xffffffff, 0x00000000 },
  9982. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  9983. 0xffffffff, 0x00000000 },
  9984. /* Buffer Manager Control Registers. */
  9985. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  9986. 0x00000000, 0x007fff80 },
  9987. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  9988. 0x00000000, 0x007fffff },
  9989. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  9990. 0x00000000, 0x0000003f },
  9991. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  9992. 0x00000000, 0x000001ff },
  9993. { BUFMGR_MB_HIGH_WATER, 0x0000,
  9994. 0x00000000, 0x000001ff },
  9995. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  9996. 0xffffffff, 0x00000000 },
  9997. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  9998. 0xffffffff, 0x00000000 },
  9999. /* Mailbox Registers */
  10000. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  10001. 0x00000000, 0x000001ff },
  10002. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  10003. 0x00000000, 0x000001ff },
  10004. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  10005. 0x00000000, 0x000007ff },
  10006. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  10007. 0x00000000, 0x000001ff },
  10008. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  10009. };
  10010. is_5705 = is_5750 = 0;
  10011. if (tg3_flag(tp, 5705_PLUS)) {
  10012. is_5705 = 1;
  10013. if (tg3_flag(tp, 5750_PLUS))
  10014. is_5750 = 1;
  10015. }
  10016. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  10017. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  10018. continue;
  10019. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  10020. continue;
  10021. if (tg3_flag(tp, IS_5788) &&
  10022. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  10023. continue;
  10024. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  10025. continue;
  10026. offset = (u32) reg_tbl[i].offset;
  10027. read_mask = reg_tbl[i].read_mask;
  10028. write_mask = reg_tbl[i].write_mask;
  10029. /* Save the original register content */
  10030. save_val = tr32(offset);
  10031. /* Determine the read-only value. */
  10032. read_val = save_val & read_mask;
  10033. /* Write zero to the register, then make sure the read-only bits
  10034. * are not changed and the read/write bits are all zeros.
  10035. */
  10036. tw32(offset, 0);
  10037. val = tr32(offset);
  10038. /* Test the read-only and read/write bits. */
  10039. if (((val & read_mask) != read_val) || (val & write_mask))
  10040. goto out;
  10041. /* Write ones to all the bits defined by RdMask and WrMask, then
  10042. * make sure the read-only bits are not changed and the
  10043. * read/write bits are all ones.
  10044. */
  10045. tw32(offset, read_mask | write_mask);
  10046. val = tr32(offset);
  10047. /* Test the read-only bits. */
  10048. if ((val & read_mask) != read_val)
  10049. goto out;
  10050. /* Test the read/write bits. */
  10051. if ((val & write_mask) != write_mask)
  10052. goto out;
  10053. tw32(offset, save_val);
  10054. }
  10055. return 0;
  10056. out:
  10057. if (netif_msg_hw(tp))
  10058. netdev_err(tp->dev,
  10059. "Register test failed at offset %x\n", offset);
  10060. tw32(offset, save_val);
  10061. return -EIO;
  10062. }
  10063. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  10064. {
  10065. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  10066. int i;
  10067. u32 j;
  10068. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  10069. for (j = 0; j < len; j += 4) {
  10070. u32 val;
  10071. tg3_write_mem(tp, offset + j, test_pattern[i]);
  10072. tg3_read_mem(tp, offset + j, &val);
  10073. if (val != test_pattern[i])
  10074. return -EIO;
  10075. }
  10076. }
  10077. return 0;
  10078. }
  10079. static int tg3_test_memory(struct tg3 *tp)
  10080. {
  10081. static struct mem_entry {
  10082. u32 offset;
  10083. u32 len;
  10084. } mem_tbl_570x[] = {
  10085. { 0x00000000, 0x00b50},
  10086. { 0x00002000, 0x1c000},
  10087. { 0xffffffff, 0x00000}
  10088. }, mem_tbl_5705[] = {
  10089. { 0x00000100, 0x0000c},
  10090. { 0x00000200, 0x00008},
  10091. { 0x00004000, 0x00800},
  10092. { 0x00006000, 0x01000},
  10093. { 0x00008000, 0x02000},
  10094. { 0x00010000, 0x0e000},
  10095. { 0xffffffff, 0x00000}
  10096. }, mem_tbl_5755[] = {
  10097. { 0x00000200, 0x00008},
  10098. { 0x00004000, 0x00800},
  10099. { 0x00006000, 0x00800},
  10100. { 0x00008000, 0x02000},
  10101. { 0x00010000, 0x0c000},
  10102. { 0xffffffff, 0x00000}
  10103. }, mem_tbl_5906[] = {
  10104. { 0x00000200, 0x00008},
  10105. { 0x00004000, 0x00400},
  10106. { 0x00006000, 0x00400},
  10107. { 0x00008000, 0x01000},
  10108. { 0x00010000, 0x01000},
  10109. { 0xffffffff, 0x00000}
  10110. }, mem_tbl_5717[] = {
  10111. { 0x00000200, 0x00008},
  10112. { 0x00010000, 0x0a000},
  10113. { 0x00020000, 0x13c00},
  10114. { 0xffffffff, 0x00000}
  10115. }, mem_tbl_57765[] = {
  10116. { 0x00000200, 0x00008},
  10117. { 0x00004000, 0x00800},
  10118. { 0x00006000, 0x09800},
  10119. { 0x00010000, 0x0a000},
  10120. { 0xffffffff, 0x00000}
  10121. };
  10122. struct mem_entry *mem_tbl;
  10123. int err = 0;
  10124. int i;
  10125. if (tg3_flag(tp, 5717_PLUS))
  10126. mem_tbl = mem_tbl_5717;
  10127. else if (tg3_flag(tp, 57765_CLASS))
  10128. mem_tbl = mem_tbl_57765;
  10129. else if (tg3_flag(tp, 5755_PLUS))
  10130. mem_tbl = mem_tbl_5755;
  10131. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10132. mem_tbl = mem_tbl_5906;
  10133. else if (tg3_flag(tp, 5705_PLUS))
  10134. mem_tbl = mem_tbl_5705;
  10135. else
  10136. mem_tbl = mem_tbl_570x;
  10137. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  10138. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  10139. if (err)
  10140. break;
  10141. }
  10142. return err;
  10143. }
  10144. #define TG3_TSO_MSS 500
  10145. #define TG3_TSO_IP_HDR_LEN 20
  10146. #define TG3_TSO_TCP_HDR_LEN 20
  10147. #define TG3_TSO_TCP_OPT_LEN 12
  10148. static const u8 tg3_tso_header[] = {
  10149. 0x08, 0x00,
  10150. 0x45, 0x00, 0x00, 0x00,
  10151. 0x00, 0x00, 0x40, 0x00,
  10152. 0x40, 0x06, 0x00, 0x00,
  10153. 0x0a, 0x00, 0x00, 0x01,
  10154. 0x0a, 0x00, 0x00, 0x02,
  10155. 0x0d, 0x00, 0xe0, 0x00,
  10156. 0x00, 0x00, 0x01, 0x00,
  10157. 0x00, 0x00, 0x02, 0x00,
  10158. 0x80, 0x10, 0x10, 0x00,
  10159. 0x14, 0x09, 0x00, 0x00,
  10160. 0x01, 0x01, 0x08, 0x0a,
  10161. 0x11, 0x11, 0x11, 0x11,
  10162. 0x11, 0x11, 0x11, 0x11,
  10163. };
  10164. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, bool tso_loopback)
  10165. {
  10166. u32 rx_start_idx, rx_idx, tx_idx, opaque_key;
  10167. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  10168. u32 budget;
  10169. struct sk_buff *skb;
  10170. u8 *tx_data, *rx_data;
  10171. dma_addr_t map;
  10172. int num_pkts, tx_len, rx_len, i, err;
  10173. struct tg3_rx_buffer_desc *desc;
  10174. struct tg3_napi *tnapi, *rnapi;
  10175. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  10176. tnapi = &tp->napi[0];
  10177. rnapi = &tp->napi[0];
  10178. if (tp->irq_cnt > 1) {
  10179. if (tg3_flag(tp, ENABLE_RSS))
  10180. rnapi = &tp->napi[1];
  10181. if (tg3_flag(tp, ENABLE_TSS))
  10182. tnapi = &tp->napi[1];
  10183. }
  10184. coal_now = tnapi->coal_now | rnapi->coal_now;
  10185. err = -EIO;
  10186. tx_len = pktsz;
  10187. skb = netdev_alloc_skb(tp->dev, tx_len);
  10188. if (!skb)
  10189. return -ENOMEM;
  10190. tx_data = skb_put(skb, tx_len);
  10191. memcpy(tx_data, tp->dev->dev_addr, 6);
  10192. memset(tx_data + 6, 0x0, 8);
  10193. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  10194. if (tso_loopback) {
  10195. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  10196. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  10197. TG3_TSO_TCP_OPT_LEN;
  10198. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  10199. sizeof(tg3_tso_header));
  10200. mss = TG3_TSO_MSS;
  10201. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  10202. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  10203. /* Set the total length field in the IP header */
  10204. iph->tot_len = htons((u16)(mss + hdr_len));
  10205. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  10206. TXD_FLAG_CPU_POST_DMA);
  10207. if (tg3_flag(tp, HW_TSO_1) ||
  10208. tg3_flag(tp, HW_TSO_2) ||
  10209. tg3_flag(tp, HW_TSO_3)) {
  10210. struct tcphdr *th;
  10211. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  10212. th = (struct tcphdr *)&tx_data[val];
  10213. th->check = 0;
  10214. } else
  10215. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  10216. if (tg3_flag(tp, HW_TSO_3)) {
  10217. mss |= (hdr_len & 0xc) << 12;
  10218. if (hdr_len & 0x10)
  10219. base_flags |= 0x00000010;
  10220. base_flags |= (hdr_len & 0x3e0) << 5;
  10221. } else if (tg3_flag(tp, HW_TSO_2))
  10222. mss |= hdr_len << 9;
  10223. else if (tg3_flag(tp, HW_TSO_1) ||
  10224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  10225. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  10226. } else {
  10227. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  10228. }
  10229. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  10230. } else {
  10231. num_pkts = 1;
  10232. data_off = ETH_HLEN;
  10233. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  10234. tx_len > VLAN_ETH_FRAME_LEN)
  10235. base_flags |= TXD_FLAG_JMB_PKT;
  10236. }
  10237. for (i = data_off; i < tx_len; i++)
  10238. tx_data[i] = (u8) (i & 0xff);
  10239. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  10240. if (pci_dma_mapping_error(tp->pdev, map)) {
  10241. dev_kfree_skb(skb);
  10242. return -EIO;
  10243. }
  10244. val = tnapi->tx_prod;
  10245. tnapi->tx_buffers[val].skb = skb;
  10246. dma_unmap_addr_set(&tnapi->tx_buffers[val], mapping, map);
  10247. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10248. rnapi->coal_now);
  10249. udelay(10);
  10250. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  10251. budget = tg3_tx_avail(tnapi);
  10252. if (tg3_tx_frag_set(tnapi, &val, &budget, map, tx_len,
  10253. base_flags | TXD_FLAG_END, mss, 0)) {
  10254. tnapi->tx_buffers[val].skb = NULL;
  10255. dev_kfree_skb(skb);
  10256. return -EIO;
  10257. }
  10258. tnapi->tx_prod++;
  10259. /* Sync BD data before updating mailbox */
  10260. wmb();
  10261. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  10262. tr32_mailbox(tnapi->prodmbox);
  10263. udelay(10);
  10264. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  10265. for (i = 0; i < 35; i++) {
  10266. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  10267. coal_now);
  10268. udelay(10);
  10269. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  10270. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  10271. if ((tx_idx == tnapi->tx_prod) &&
  10272. (rx_idx == (rx_start_idx + num_pkts)))
  10273. break;
  10274. }
  10275. tg3_tx_skb_unmap(tnapi, tnapi->tx_prod - 1, -1);
  10276. dev_kfree_skb(skb);
  10277. if (tx_idx != tnapi->tx_prod)
  10278. goto out;
  10279. if (rx_idx != rx_start_idx + num_pkts)
  10280. goto out;
  10281. val = data_off;
  10282. while (rx_idx != rx_start_idx) {
  10283. desc = &rnapi->rx_rcb[rx_start_idx++];
  10284. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  10285. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  10286. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  10287. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  10288. goto out;
  10289. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  10290. - ETH_FCS_LEN;
  10291. if (!tso_loopback) {
  10292. if (rx_len != tx_len)
  10293. goto out;
  10294. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  10295. if (opaque_key != RXD_OPAQUE_RING_STD)
  10296. goto out;
  10297. } else {
  10298. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  10299. goto out;
  10300. }
  10301. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  10302. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  10303. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  10304. goto out;
  10305. }
  10306. if (opaque_key == RXD_OPAQUE_RING_STD) {
  10307. rx_data = tpr->rx_std_buffers[desc_idx].data;
  10308. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  10309. mapping);
  10310. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  10311. rx_data = tpr->rx_jmb_buffers[desc_idx].data;
  10312. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  10313. mapping);
  10314. } else
  10315. goto out;
  10316. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  10317. PCI_DMA_FROMDEVICE);
  10318. rx_data += TG3_RX_OFFSET(tp);
  10319. for (i = data_off; i < rx_len; i++, val++) {
  10320. if (*(rx_data + i) != (u8) (val & 0xff))
  10321. goto out;
  10322. }
  10323. }
  10324. err = 0;
  10325. /* tg3_free_rings will unmap and free the rx_data */
  10326. out:
  10327. return err;
  10328. }
  10329. #define TG3_STD_LOOPBACK_FAILED 1
  10330. #define TG3_JMB_LOOPBACK_FAILED 2
  10331. #define TG3_TSO_LOOPBACK_FAILED 4
  10332. #define TG3_LOOPBACK_FAILED \
  10333. (TG3_STD_LOOPBACK_FAILED | \
  10334. TG3_JMB_LOOPBACK_FAILED | \
  10335. TG3_TSO_LOOPBACK_FAILED)
  10336. static int tg3_test_loopback(struct tg3 *tp, u64 *data, bool do_extlpbk)
  10337. {
  10338. int err = -EIO;
  10339. u32 eee_cap;
  10340. u32 jmb_pkt_sz = 9000;
  10341. if (tp->dma_limit)
  10342. jmb_pkt_sz = tp->dma_limit - ETH_HLEN;
  10343. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  10344. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  10345. if (!netif_running(tp->dev)) {
  10346. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10347. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10348. if (do_extlpbk)
  10349. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10350. goto done;
  10351. }
  10352. err = tg3_reset_hw(tp, 1);
  10353. if (err) {
  10354. data[TG3_MAC_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10355. data[TG3_PHY_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10356. if (do_extlpbk)
  10357. data[TG3_EXT_LOOPB_TEST] = TG3_LOOPBACK_FAILED;
  10358. goto done;
  10359. }
  10360. if (tg3_flag(tp, ENABLE_RSS)) {
  10361. int i;
  10362. /* Reroute all rx packets to the 1st queue */
  10363. for (i = MAC_RSS_INDIR_TBL_0;
  10364. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  10365. tw32(i, 0x0);
  10366. }
  10367. /* HW errata - mac loopback fails in some cases on 5780.
  10368. * Normal traffic and PHY loopback are not affected by
  10369. * errata. Also, the MAC loopback test is deprecated for
  10370. * all newer ASIC revisions.
  10371. */
  10372. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  10373. !tg3_flag(tp, CPMU_PRESENT)) {
  10374. tg3_mac_loopback(tp, true);
  10375. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10376. data[TG3_MAC_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10377. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10378. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10379. data[TG3_MAC_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10380. tg3_mac_loopback(tp, false);
  10381. }
  10382. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  10383. !tg3_flag(tp, USE_PHYLIB)) {
  10384. int i;
  10385. tg3_phy_lpbk_set(tp, 0, false);
  10386. /* Wait for link */
  10387. for (i = 0; i < 100; i++) {
  10388. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  10389. break;
  10390. mdelay(1);
  10391. }
  10392. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10393. data[TG3_PHY_LOOPB_TEST] |= TG3_STD_LOOPBACK_FAILED;
  10394. if (tg3_flag(tp, TSO_CAPABLE) &&
  10395. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10396. data[TG3_PHY_LOOPB_TEST] |= TG3_TSO_LOOPBACK_FAILED;
  10397. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10398. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10399. data[TG3_PHY_LOOPB_TEST] |= TG3_JMB_LOOPBACK_FAILED;
  10400. if (do_extlpbk) {
  10401. tg3_phy_lpbk_set(tp, 0, true);
  10402. /* All link indications report up, but the hardware
  10403. * isn't really ready for about 20 msec. Double it
  10404. * to be sure.
  10405. */
  10406. mdelay(40);
  10407. if (tg3_run_loopback(tp, ETH_FRAME_LEN, false))
  10408. data[TG3_EXT_LOOPB_TEST] |=
  10409. TG3_STD_LOOPBACK_FAILED;
  10410. if (tg3_flag(tp, TSO_CAPABLE) &&
  10411. tg3_run_loopback(tp, ETH_FRAME_LEN, true))
  10412. data[TG3_EXT_LOOPB_TEST] |=
  10413. TG3_TSO_LOOPBACK_FAILED;
  10414. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  10415. tg3_run_loopback(tp, jmb_pkt_sz + ETH_HLEN, false))
  10416. data[TG3_EXT_LOOPB_TEST] |=
  10417. TG3_JMB_LOOPBACK_FAILED;
  10418. }
  10419. /* Re-enable gphy autopowerdown. */
  10420. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  10421. tg3_phy_toggle_apd(tp, true);
  10422. }
  10423. err = (data[TG3_MAC_LOOPB_TEST] | data[TG3_PHY_LOOPB_TEST] |
  10424. data[TG3_EXT_LOOPB_TEST]) ? -EIO : 0;
  10425. done:
  10426. tp->phy_flags |= eee_cap;
  10427. return err;
  10428. }
  10429. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  10430. u64 *data)
  10431. {
  10432. struct tg3 *tp = netdev_priv(dev);
  10433. bool doextlpbk = etest->flags & ETH_TEST_FL_EXTERNAL_LB;
  10434. if ((tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) &&
  10435. tg3_power_up(tp)) {
  10436. etest->flags |= ETH_TEST_FL_FAILED;
  10437. memset(data, 1, sizeof(u64) * TG3_NUM_TEST);
  10438. return;
  10439. }
  10440. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  10441. if (tg3_test_nvram(tp) != 0) {
  10442. etest->flags |= ETH_TEST_FL_FAILED;
  10443. data[TG3_NVRAM_TEST] = 1;
  10444. }
  10445. if (!doextlpbk && tg3_test_link(tp)) {
  10446. etest->flags |= ETH_TEST_FL_FAILED;
  10447. data[TG3_LINK_TEST] = 1;
  10448. }
  10449. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  10450. int err, err2 = 0, irq_sync = 0;
  10451. if (netif_running(dev)) {
  10452. tg3_phy_stop(tp);
  10453. tg3_netif_stop(tp);
  10454. irq_sync = 1;
  10455. }
  10456. tg3_full_lock(tp, irq_sync);
  10457. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  10458. err = tg3_nvram_lock(tp);
  10459. tg3_halt_cpu(tp, RX_CPU_BASE);
  10460. if (!tg3_flag(tp, 5705_PLUS))
  10461. tg3_halt_cpu(tp, TX_CPU_BASE);
  10462. if (!err)
  10463. tg3_nvram_unlock(tp);
  10464. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  10465. tg3_phy_reset(tp);
  10466. if (tg3_test_registers(tp) != 0) {
  10467. etest->flags |= ETH_TEST_FL_FAILED;
  10468. data[TG3_REGISTER_TEST] = 1;
  10469. }
  10470. if (tg3_test_memory(tp) != 0) {
  10471. etest->flags |= ETH_TEST_FL_FAILED;
  10472. data[TG3_MEMORY_TEST] = 1;
  10473. }
  10474. if (doextlpbk)
  10475. etest->flags |= ETH_TEST_FL_EXTERNAL_LB_DONE;
  10476. if (tg3_test_loopback(tp, data, doextlpbk))
  10477. etest->flags |= ETH_TEST_FL_FAILED;
  10478. tg3_full_unlock(tp);
  10479. if (tg3_test_interrupt(tp) != 0) {
  10480. etest->flags |= ETH_TEST_FL_FAILED;
  10481. data[TG3_INTERRUPT_TEST] = 1;
  10482. }
  10483. tg3_full_lock(tp, 0);
  10484. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10485. if (netif_running(dev)) {
  10486. tg3_flag_set(tp, INIT_COMPLETE);
  10487. err2 = tg3_restart_hw(tp, 1);
  10488. if (!err2)
  10489. tg3_netif_start(tp);
  10490. }
  10491. tg3_full_unlock(tp);
  10492. if (irq_sync && !err2)
  10493. tg3_phy_start(tp);
  10494. }
  10495. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  10496. tg3_power_down(tp);
  10497. }
  10498. static int tg3_hwtstamp_ioctl(struct net_device *dev,
  10499. struct ifreq *ifr, int cmd)
  10500. {
  10501. struct tg3 *tp = netdev_priv(dev);
  10502. struct hwtstamp_config stmpconf;
  10503. if (!tg3_flag(tp, PTP_CAPABLE))
  10504. return -EINVAL;
  10505. if (copy_from_user(&stmpconf, ifr->ifr_data, sizeof(stmpconf)))
  10506. return -EFAULT;
  10507. if (stmpconf.flags)
  10508. return -EINVAL;
  10509. switch (stmpconf.tx_type) {
  10510. case HWTSTAMP_TX_ON:
  10511. tg3_flag_set(tp, TX_TSTAMP_EN);
  10512. break;
  10513. case HWTSTAMP_TX_OFF:
  10514. tg3_flag_clear(tp, TX_TSTAMP_EN);
  10515. break;
  10516. default:
  10517. return -ERANGE;
  10518. }
  10519. switch (stmpconf.rx_filter) {
  10520. case HWTSTAMP_FILTER_NONE:
  10521. tp->rxptpctl = 0;
  10522. break;
  10523. case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
  10524. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10525. TG3_RX_PTP_CTL_ALL_V1_EVENTS;
  10526. break;
  10527. case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
  10528. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10529. TG3_RX_PTP_CTL_SYNC_EVNT;
  10530. break;
  10531. case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
  10532. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V1_EN |
  10533. TG3_RX_PTP_CTL_DELAY_REQ;
  10534. break;
  10535. case HWTSTAMP_FILTER_PTP_V2_EVENT:
  10536. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10537. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10538. break;
  10539. case HWTSTAMP_FILTER_PTP_V2_L2_EVENT:
  10540. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10541. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10542. break;
  10543. case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
  10544. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10545. TG3_RX_PTP_CTL_ALL_V2_EVENTS;
  10546. break;
  10547. case HWTSTAMP_FILTER_PTP_V2_SYNC:
  10548. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10549. TG3_RX_PTP_CTL_SYNC_EVNT;
  10550. break;
  10551. case HWTSTAMP_FILTER_PTP_V2_L2_SYNC:
  10552. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10553. TG3_RX_PTP_CTL_SYNC_EVNT;
  10554. break;
  10555. case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
  10556. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10557. TG3_RX_PTP_CTL_SYNC_EVNT;
  10558. break;
  10559. case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
  10560. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_EN |
  10561. TG3_RX_PTP_CTL_DELAY_REQ;
  10562. break;
  10563. case HWTSTAMP_FILTER_PTP_V2_L2_DELAY_REQ:
  10564. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L2_EN |
  10565. TG3_RX_PTP_CTL_DELAY_REQ;
  10566. break;
  10567. case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
  10568. tp->rxptpctl = TG3_RX_PTP_CTL_RX_PTP_V2_L4_EN |
  10569. TG3_RX_PTP_CTL_DELAY_REQ;
  10570. break;
  10571. default:
  10572. return -ERANGE;
  10573. }
  10574. if (netif_running(dev) && tp->rxptpctl)
  10575. tw32(TG3_RX_PTP_CTL,
  10576. tp->rxptpctl | TG3_RX_PTP_CTL_HWTS_INTERLOCK);
  10577. return copy_to_user(ifr->ifr_data, &stmpconf, sizeof(stmpconf)) ?
  10578. -EFAULT : 0;
  10579. }
  10580. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  10581. {
  10582. struct mii_ioctl_data *data = if_mii(ifr);
  10583. struct tg3 *tp = netdev_priv(dev);
  10584. int err;
  10585. if (tg3_flag(tp, USE_PHYLIB)) {
  10586. struct phy_device *phydev;
  10587. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  10588. return -EAGAIN;
  10589. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  10590. return phy_mii_ioctl(phydev, ifr, cmd);
  10591. }
  10592. switch (cmd) {
  10593. case SIOCGMIIPHY:
  10594. data->phy_id = tp->phy_addr;
  10595. /* fallthru */
  10596. case SIOCGMIIREG: {
  10597. u32 mii_regval;
  10598. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10599. break; /* We have no PHY */
  10600. if (!netif_running(dev))
  10601. return -EAGAIN;
  10602. spin_lock_bh(&tp->lock);
  10603. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  10604. spin_unlock_bh(&tp->lock);
  10605. data->val_out = mii_regval;
  10606. return err;
  10607. }
  10608. case SIOCSMIIREG:
  10609. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  10610. break; /* We have no PHY */
  10611. if (!netif_running(dev))
  10612. return -EAGAIN;
  10613. spin_lock_bh(&tp->lock);
  10614. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  10615. spin_unlock_bh(&tp->lock);
  10616. return err;
  10617. case SIOCSHWTSTAMP:
  10618. return tg3_hwtstamp_ioctl(dev, ifr, cmd);
  10619. default:
  10620. /* do nothing */
  10621. break;
  10622. }
  10623. return -EOPNOTSUPP;
  10624. }
  10625. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10626. {
  10627. struct tg3 *tp = netdev_priv(dev);
  10628. memcpy(ec, &tp->coal, sizeof(*ec));
  10629. return 0;
  10630. }
  10631. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  10632. {
  10633. struct tg3 *tp = netdev_priv(dev);
  10634. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  10635. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  10636. if (!tg3_flag(tp, 5705_PLUS)) {
  10637. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  10638. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  10639. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  10640. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  10641. }
  10642. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  10643. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  10644. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  10645. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  10646. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  10647. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  10648. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  10649. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  10650. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  10651. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  10652. return -EINVAL;
  10653. /* No rx interrupts will be generated if both are zero */
  10654. if ((ec->rx_coalesce_usecs == 0) &&
  10655. (ec->rx_max_coalesced_frames == 0))
  10656. return -EINVAL;
  10657. /* No tx interrupts will be generated if both are zero */
  10658. if ((ec->tx_coalesce_usecs == 0) &&
  10659. (ec->tx_max_coalesced_frames == 0))
  10660. return -EINVAL;
  10661. /* Only copy relevant parameters, ignore all others. */
  10662. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  10663. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  10664. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  10665. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  10666. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  10667. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  10668. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  10669. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  10670. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  10671. if (netif_running(dev)) {
  10672. tg3_full_lock(tp, 0);
  10673. __tg3_set_coalesce(tp, &tp->coal);
  10674. tg3_full_unlock(tp);
  10675. }
  10676. return 0;
  10677. }
  10678. static const struct ethtool_ops tg3_ethtool_ops = {
  10679. .get_settings = tg3_get_settings,
  10680. .set_settings = tg3_set_settings,
  10681. .get_drvinfo = tg3_get_drvinfo,
  10682. .get_regs_len = tg3_get_regs_len,
  10683. .get_regs = tg3_get_regs,
  10684. .get_wol = tg3_get_wol,
  10685. .set_wol = tg3_set_wol,
  10686. .get_msglevel = tg3_get_msglevel,
  10687. .set_msglevel = tg3_set_msglevel,
  10688. .nway_reset = tg3_nway_reset,
  10689. .get_link = ethtool_op_get_link,
  10690. .get_eeprom_len = tg3_get_eeprom_len,
  10691. .get_eeprom = tg3_get_eeprom,
  10692. .set_eeprom = tg3_set_eeprom,
  10693. .get_ringparam = tg3_get_ringparam,
  10694. .set_ringparam = tg3_set_ringparam,
  10695. .get_pauseparam = tg3_get_pauseparam,
  10696. .set_pauseparam = tg3_set_pauseparam,
  10697. .self_test = tg3_self_test,
  10698. .get_strings = tg3_get_strings,
  10699. .set_phys_id = tg3_set_phys_id,
  10700. .get_ethtool_stats = tg3_get_ethtool_stats,
  10701. .get_coalesce = tg3_get_coalesce,
  10702. .set_coalesce = tg3_set_coalesce,
  10703. .get_sset_count = tg3_get_sset_count,
  10704. .get_rxnfc = tg3_get_rxnfc,
  10705. .get_rxfh_indir_size = tg3_get_rxfh_indir_size,
  10706. .get_rxfh_indir = tg3_get_rxfh_indir,
  10707. .set_rxfh_indir = tg3_set_rxfh_indir,
  10708. .get_channels = tg3_get_channels,
  10709. .set_channels = tg3_set_channels,
  10710. .get_ts_info = tg3_get_ts_info,
  10711. };
  10712. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  10713. struct rtnl_link_stats64 *stats)
  10714. {
  10715. struct tg3 *tp = netdev_priv(dev);
  10716. spin_lock_bh(&tp->lock);
  10717. if (!tp->hw_stats) {
  10718. spin_unlock_bh(&tp->lock);
  10719. return &tp->net_stats_prev;
  10720. }
  10721. tg3_get_nstats(tp, stats);
  10722. spin_unlock_bh(&tp->lock);
  10723. return stats;
  10724. }
  10725. static void tg3_set_rx_mode(struct net_device *dev)
  10726. {
  10727. struct tg3 *tp = netdev_priv(dev);
  10728. if (!netif_running(dev))
  10729. return;
  10730. tg3_full_lock(tp, 0);
  10731. __tg3_set_rx_mode(dev);
  10732. tg3_full_unlock(tp);
  10733. }
  10734. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  10735. int new_mtu)
  10736. {
  10737. dev->mtu = new_mtu;
  10738. if (new_mtu > ETH_DATA_LEN) {
  10739. if (tg3_flag(tp, 5780_CLASS)) {
  10740. netdev_update_features(dev);
  10741. tg3_flag_clear(tp, TSO_CAPABLE);
  10742. } else {
  10743. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  10744. }
  10745. } else {
  10746. if (tg3_flag(tp, 5780_CLASS)) {
  10747. tg3_flag_set(tp, TSO_CAPABLE);
  10748. netdev_update_features(dev);
  10749. }
  10750. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  10751. }
  10752. }
  10753. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  10754. {
  10755. struct tg3 *tp = netdev_priv(dev);
  10756. int err, reset_phy = 0;
  10757. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  10758. return -EINVAL;
  10759. if (!netif_running(dev)) {
  10760. /* We'll just catch it later when the
  10761. * device is up'd.
  10762. */
  10763. tg3_set_mtu(dev, tp, new_mtu);
  10764. return 0;
  10765. }
  10766. tg3_phy_stop(tp);
  10767. tg3_netif_stop(tp);
  10768. tg3_full_lock(tp, 1);
  10769. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10770. tg3_set_mtu(dev, tp, new_mtu);
  10771. /* Reset PHY, otherwise the read DMA engine will be in a mode that
  10772. * breaks all requests to 256 bytes.
  10773. */
  10774. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  10775. reset_phy = 1;
  10776. err = tg3_restart_hw(tp, reset_phy);
  10777. if (!err)
  10778. tg3_netif_start(tp);
  10779. tg3_full_unlock(tp);
  10780. if (!err)
  10781. tg3_phy_start(tp);
  10782. return err;
  10783. }
  10784. static const struct net_device_ops tg3_netdev_ops = {
  10785. .ndo_open = tg3_open,
  10786. .ndo_stop = tg3_close,
  10787. .ndo_start_xmit = tg3_start_xmit,
  10788. .ndo_get_stats64 = tg3_get_stats64,
  10789. .ndo_validate_addr = eth_validate_addr,
  10790. .ndo_set_rx_mode = tg3_set_rx_mode,
  10791. .ndo_set_mac_address = tg3_set_mac_addr,
  10792. .ndo_do_ioctl = tg3_ioctl,
  10793. .ndo_tx_timeout = tg3_tx_timeout,
  10794. .ndo_change_mtu = tg3_change_mtu,
  10795. .ndo_fix_features = tg3_fix_features,
  10796. .ndo_set_features = tg3_set_features,
  10797. #ifdef CONFIG_NET_POLL_CONTROLLER
  10798. .ndo_poll_controller = tg3_poll_controller,
  10799. #endif
  10800. };
  10801. static void tg3_get_eeprom_size(struct tg3 *tp)
  10802. {
  10803. u32 cursize, val, magic;
  10804. tp->nvram_size = EEPROM_CHIP_SIZE;
  10805. if (tg3_nvram_read(tp, 0, &magic) != 0)
  10806. return;
  10807. if ((magic != TG3_EEPROM_MAGIC) &&
  10808. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  10809. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  10810. return;
  10811. /*
  10812. * Size the chip by reading offsets at increasing powers of two.
  10813. * When we encounter our validation signature, we know the addressing
  10814. * has wrapped around, and thus have our chip size.
  10815. */
  10816. cursize = 0x10;
  10817. while (cursize < tp->nvram_size) {
  10818. if (tg3_nvram_read(tp, cursize, &val) != 0)
  10819. return;
  10820. if (val == magic)
  10821. break;
  10822. cursize <<= 1;
  10823. }
  10824. tp->nvram_size = cursize;
  10825. }
  10826. static void tg3_get_nvram_size(struct tg3 *tp)
  10827. {
  10828. u32 val;
  10829. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  10830. return;
  10831. /* Selfboot format */
  10832. if (val != TG3_EEPROM_MAGIC) {
  10833. tg3_get_eeprom_size(tp);
  10834. return;
  10835. }
  10836. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  10837. if (val != 0) {
  10838. /* This is confusing. We want to operate on the
  10839. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  10840. * call will read from NVRAM and byteswap the data
  10841. * according to the byteswapping settings for all
  10842. * other register accesses. This ensures the data we
  10843. * want will always reside in the lower 16-bits.
  10844. * However, the data in NVRAM is in LE format, which
  10845. * means the data from the NVRAM read will always be
  10846. * opposite the endianness of the CPU. The 16-bit
  10847. * byteswap then brings the data to CPU endianness.
  10848. */
  10849. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  10850. return;
  10851. }
  10852. }
  10853. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10854. }
  10855. static void tg3_get_nvram_info(struct tg3 *tp)
  10856. {
  10857. u32 nvcfg1;
  10858. nvcfg1 = tr32(NVRAM_CFG1);
  10859. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  10860. tg3_flag_set(tp, FLASH);
  10861. } else {
  10862. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10863. tw32(NVRAM_CFG1, nvcfg1);
  10864. }
  10865. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10866. tg3_flag(tp, 5780_CLASS)) {
  10867. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  10868. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  10869. tp->nvram_jedecnum = JEDEC_ATMEL;
  10870. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10871. tg3_flag_set(tp, NVRAM_BUFFERED);
  10872. break;
  10873. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  10874. tp->nvram_jedecnum = JEDEC_ATMEL;
  10875. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  10876. break;
  10877. case FLASH_VENDOR_ATMEL_EEPROM:
  10878. tp->nvram_jedecnum = JEDEC_ATMEL;
  10879. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10880. tg3_flag_set(tp, NVRAM_BUFFERED);
  10881. break;
  10882. case FLASH_VENDOR_ST:
  10883. tp->nvram_jedecnum = JEDEC_ST;
  10884. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  10885. tg3_flag_set(tp, NVRAM_BUFFERED);
  10886. break;
  10887. case FLASH_VENDOR_SAIFUN:
  10888. tp->nvram_jedecnum = JEDEC_SAIFUN;
  10889. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  10890. break;
  10891. case FLASH_VENDOR_SST_SMALL:
  10892. case FLASH_VENDOR_SST_LARGE:
  10893. tp->nvram_jedecnum = JEDEC_SST;
  10894. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  10895. break;
  10896. }
  10897. } else {
  10898. tp->nvram_jedecnum = JEDEC_ATMEL;
  10899. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  10900. tg3_flag_set(tp, NVRAM_BUFFERED);
  10901. }
  10902. }
  10903. static void tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  10904. {
  10905. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  10906. case FLASH_5752PAGE_SIZE_256:
  10907. tp->nvram_pagesize = 256;
  10908. break;
  10909. case FLASH_5752PAGE_SIZE_512:
  10910. tp->nvram_pagesize = 512;
  10911. break;
  10912. case FLASH_5752PAGE_SIZE_1K:
  10913. tp->nvram_pagesize = 1024;
  10914. break;
  10915. case FLASH_5752PAGE_SIZE_2K:
  10916. tp->nvram_pagesize = 2048;
  10917. break;
  10918. case FLASH_5752PAGE_SIZE_4K:
  10919. tp->nvram_pagesize = 4096;
  10920. break;
  10921. case FLASH_5752PAGE_SIZE_264:
  10922. tp->nvram_pagesize = 264;
  10923. break;
  10924. case FLASH_5752PAGE_SIZE_528:
  10925. tp->nvram_pagesize = 528;
  10926. break;
  10927. }
  10928. }
  10929. static void tg3_get_5752_nvram_info(struct tg3 *tp)
  10930. {
  10931. u32 nvcfg1;
  10932. nvcfg1 = tr32(NVRAM_CFG1);
  10933. /* NVRAM protection for TPM */
  10934. if (nvcfg1 & (1 << 27))
  10935. tg3_flag_set(tp, PROTECTED_NVRAM);
  10936. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10937. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  10938. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  10939. tp->nvram_jedecnum = JEDEC_ATMEL;
  10940. tg3_flag_set(tp, NVRAM_BUFFERED);
  10941. break;
  10942. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  10943. tp->nvram_jedecnum = JEDEC_ATMEL;
  10944. tg3_flag_set(tp, NVRAM_BUFFERED);
  10945. tg3_flag_set(tp, FLASH);
  10946. break;
  10947. case FLASH_5752VENDOR_ST_M45PE10:
  10948. case FLASH_5752VENDOR_ST_M45PE20:
  10949. case FLASH_5752VENDOR_ST_M45PE40:
  10950. tp->nvram_jedecnum = JEDEC_ST;
  10951. tg3_flag_set(tp, NVRAM_BUFFERED);
  10952. tg3_flag_set(tp, FLASH);
  10953. break;
  10954. }
  10955. if (tg3_flag(tp, FLASH)) {
  10956. tg3_nvram_get_pagesize(tp, nvcfg1);
  10957. } else {
  10958. /* For eeprom, set pagesize to maximum eeprom size */
  10959. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10960. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10961. tw32(NVRAM_CFG1, nvcfg1);
  10962. }
  10963. }
  10964. static void tg3_get_5755_nvram_info(struct tg3 *tp)
  10965. {
  10966. u32 nvcfg1, protect = 0;
  10967. nvcfg1 = tr32(NVRAM_CFG1);
  10968. /* NVRAM protection for TPM */
  10969. if (nvcfg1 & (1 << 27)) {
  10970. tg3_flag_set(tp, PROTECTED_NVRAM);
  10971. protect = 1;
  10972. }
  10973. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  10974. switch (nvcfg1) {
  10975. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  10976. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  10977. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  10978. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  10979. tp->nvram_jedecnum = JEDEC_ATMEL;
  10980. tg3_flag_set(tp, NVRAM_BUFFERED);
  10981. tg3_flag_set(tp, FLASH);
  10982. tp->nvram_pagesize = 264;
  10983. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  10984. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  10985. tp->nvram_size = (protect ? 0x3e200 :
  10986. TG3_NVRAM_SIZE_512KB);
  10987. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  10988. tp->nvram_size = (protect ? 0x1f200 :
  10989. TG3_NVRAM_SIZE_256KB);
  10990. else
  10991. tp->nvram_size = (protect ? 0x1f200 :
  10992. TG3_NVRAM_SIZE_128KB);
  10993. break;
  10994. case FLASH_5752VENDOR_ST_M45PE10:
  10995. case FLASH_5752VENDOR_ST_M45PE20:
  10996. case FLASH_5752VENDOR_ST_M45PE40:
  10997. tp->nvram_jedecnum = JEDEC_ST;
  10998. tg3_flag_set(tp, NVRAM_BUFFERED);
  10999. tg3_flag_set(tp, FLASH);
  11000. tp->nvram_pagesize = 256;
  11001. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  11002. tp->nvram_size = (protect ?
  11003. TG3_NVRAM_SIZE_64KB :
  11004. TG3_NVRAM_SIZE_128KB);
  11005. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  11006. tp->nvram_size = (protect ?
  11007. TG3_NVRAM_SIZE_64KB :
  11008. TG3_NVRAM_SIZE_256KB);
  11009. else
  11010. tp->nvram_size = (protect ?
  11011. TG3_NVRAM_SIZE_128KB :
  11012. TG3_NVRAM_SIZE_512KB);
  11013. break;
  11014. }
  11015. }
  11016. static void tg3_get_5787_nvram_info(struct tg3 *tp)
  11017. {
  11018. u32 nvcfg1;
  11019. nvcfg1 = tr32(NVRAM_CFG1);
  11020. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11021. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  11022. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11023. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  11024. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11025. tp->nvram_jedecnum = JEDEC_ATMEL;
  11026. tg3_flag_set(tp, NVRAM_BUFFERED);
  11027. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11028. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11029. tw32(NVRAM_CFG1, nvcfg1);
  11030. break;
  11031. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11032. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  11033. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  11034. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  11035. tp->nvram_jedecnum = JEDEC_ATMEL;
  11036. tg3_flag_set(tp, NVRAM_BUFFERED);
  11037. tg3_flag_set(tp, FLASH);
  11038. tp->nvram_pagesize = 264;
  11039. break;
  11040. case FLASH_5752VENDOR_ST_M45PE10:
  11041. case FLASH_5752VENDOR_ST_M45PE20:
  11042. case FLASH_5752VENDOR_ST_M45PE40:
  11043. tp->nvram_jedecnum = JEDEC_ST;
  11044. tg3_flag_set(tp, NVRAM_BUFFERED);
  11045. tg3_flag_set(tp, FLASH);
  11046. tp->nvram_pagesize = 256;
  11047. break;
  11048. }
  11049. }
  11050. static void tg3_get_5761_nvram_info(struct tg3 *tp)
  11051. {
  11052. u32 nvcfg1, protect = 0;
  11053. nvcfg1 = tr32(NVRAM_CFG1);
  11054. /* NVRAM protection for TPM */
  11055. if (nvcfg1 & (1 << 27)) {
  11056. tg3_flag_set(tp, PROTECTED_NVRAM);
  11057. protect = 1;
  11058. }
  11059. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  11060. switch (nvcfg1) {
  11061. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11062. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11063. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11064. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11065. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11066. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11067. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11068. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11069. tp->nvram_jedecnum = JEDEC_ATMEL;
  11070. tg3_flag_set(tp, NVRAM_BUFFERED);
  11071. tg3_flag_set(tp, FLASH);
  11072. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11073. tp->nvram_pagesize = 256;
  11074. break;
  11075. case FLASH_5761VENDOR_ST_A_M45PE20:
  11076. case FLASH_5761VENDOR_ST_A_M45PE40:
  11077. case FLASH_5761VENDOR_ST_A_M45PE80:
  11078. case FLASH_5761VENDOR_ST_A_M45PE16:
  11079. case FLASH_5761VENDOR_ST_M_M45PE20:
  11080. case FLASH_5761VENDOR_ST_M_M45PE40:
  11081. case FLASH_5761VENDOR_ST_M_M45PE80:
  11082. case FLASH_5761VENDOR_ST_M_M45PE16:
  11083. tp->nvram_jedecnum = JEDEC_ST;
  11084. tg3_flag_set(tp, NVRAM_BUFFERED);
  11085. tg3_flag_set(tp, FLASH);
  11086. tp->nvram_pagesize = 256;
  11087. break;
  11088. }
  11089. if (protect) {
  11090. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  11091. } else {
  11092. switch (nvcfg1) {
  11093. case FLASH_5761VENDOR_ATMEL_ADB161D:
  11094. case FLASH_5761VENDOR_ATMEL_MDB161D:
  11095. case FLASH_5761VENDOR_ST_A_M45PE16:
  11096. case FLASH_5761VENDOR_ST_M_M45PE16:
  11097. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  11098. break;
  11099. case FLASH_5761VENDOR_ATMEL_ADB081D:
  11100. case FLASH_5761VENDOR_ATMEL_MDB081D:
  11101. case FLASH_5761VENDOR_ST_A_M45PE80:
  11102. case FLASH_5761VENDOR_ST_M_M45PE80:
  11103. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11104. break;
  11105. case FLASH_5761VENDOR_ATMEL_ADB041D:
  11106. case FLASH_5761VENDOR_ATMEL_MDB041D:
  11107. case FLASH_5761VENDOR_ST_A_M45PE40:
  11108. case FLASH_5761VENDOR_ST_M_M45PE40:
  11109. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11110. break;
  11111. case FLASH_5761VENDOR_ATMEL_ADB021D:
  11112. case FLASH_5761VENDOR_ATMEL_MDB021D:
  11113. case FLASH_5761VENDOR_ST_A_M45PE20:
  11114. case FLASH_5761VENDOR_ST_M_M45PE20:
  11115. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11116. break;
  11117. }
  11118. }
  11119. }
  11120. static void tg3_get_5906_nvram_info(struct tg3 *tp)
  11121. {
  11122. tp->nvram_jedecnum = JEDEC_ATMEL;
  11123. tg3_flag_set(tp, NVRAM_BUFFERED);
  11124. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11125. }
  11126. static void tg3_get_57780_nvram_info(struct tg3 *tp)
  11127. {
  11128. u32 nvcfg1;
  11129. nvcfg1 = tr32(NVRAM_CFG1);
  11130. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11131. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  11132. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  11133. tp->nvram_jedecnum = JEDEC_ATMEL;
  11134. tg3_flag_set(tp, NVRAM_BUFFERED);
  11135. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11136. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11137. tw32(NVRAM_CFG1, nvcfg1);
  11138. return;
  11139. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11140. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11141. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11142. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11143. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11144. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11145. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11146. tp->nvram_jedecnum = JEDEC_ATMEL;
  11147. tg3_flag_set(tp, NVRAM_BUFFERED);
  11148. tg3_flag_set(tp, FLASH);
  11149. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11150. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  11151. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  11152. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  11153. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11154. break;
  11155. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  11156. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  11157. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11158. break;
  11159. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  11160. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  11161. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11162. break;
  11163. }
  11164. break;
  11165. case FLASH_5752VENDOR_ST_M45PE10:
  11166. case FLASH_5752VENDOR_ST_M45PE20:
  11167. case FLASH_5752VENDOR_ST_M45PE40:
  11168. tp->nvram_jedecnum = JEDEC_ST;
  11169. tg3_flag_set(tp, NVRAM_BUFFERED);
  11170. tg3_flag_set(tp, FLASH);
  11171. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11172. case FLASH_5752VENDOR_ST_M45PE10:
  11173. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11174. break;
  11175. case FLASH_5752VENDOR_ST_M45PE20:
  11176. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11177. break;
  11178. case FLASH_5752VENDOR_ST_M45PE40:
  11179. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11180. break;
  11181. }
  11182. break;
  11183. default:
  11184. tg3_flag_set(tp, NO_NVRAM);
  11185. return;
  11186. }
  11187. tg3_nvram_get_pagesize(tp, nvcfg1);
  11188. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11189. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11190. }
  11191. static void tg3_get_5717_nvram_info(struct tg3 *tp)
  11192. {
  11193. u32 nvcfg1;
  11194. nvcfg1 = tr32(NVRAM_CFG1);
  11195. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11196. case FLASH_5717VENDOR_ATMEL_EEPROM:
  11197. case FLASH_5717VENDOR_MICRO_EEPROM:
  11198. tp->nvram_jedecnum = JEDEC_ATMEL;
  11199. tg3_flag_set(tp, NVRAM_BUFFERED);
  11200. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11201. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11202. tw32(NVRAM_CFG1, nvcfg1);
  11203. return;
  11204. case FLASH_5717VENDOR_ATMEL_MDB011D:
  11205. case FLASH_5717VENDOR_ATMEL_ADB011B:
  11206. case FLASH_5717VENDOR_ATMEL_ADB011D:
  11207. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11208. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11209. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11210. case FLASH_5717VENDOR_ATMEL_45USPT:
  11211. tp->nvram_jedecnum = JEDEC_ATMEL;
  11212. tg3_flag_set(tp, NVRAM_BUFFERED);
  11213. tg3_flag_set(tp, FLASH);
  11214. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11215. case FLASH_5717VENDOR_ATMEL_MDB021D:
  11216. /* Detect size with tg3_nvram_get_size() */
  11217. break;
  11218. case FLASH_5717VENDOR_ATMEL_ADB021B:
  11219. case FLASH_5717VENDOR_ATMEL_ADB021D:
  11220. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11221. break;
  11222. default:
  11223. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11224. break;
  11225. }
  11226. break;
  11227. case FLASH_5717VENDOR_ST_M_M25PE10:
  11228. case FLASH_5717VENDOR_ST_A_M25PE10:
  11229. case FLASH_5717VENDOR_ST_M_M45PE10:
  11230. case FLASH_5717VENDOR_ST_A_M45PE10:
  11231. case FLASH_5717VENDOR_ST_M_M25PE20:
  11232. case FLASH_5717VENDOR_ST_A_M25PE20:
  11233. case FLASH_5717VENDOR_ST_M_M45PE20:
  11234. case FLASH_5717VENDOR_ST_A_M45PE20:
  11235. case FLASH_5717VENDOR_ST_25USPT:
  11236. case FLASH_5717VENDOR_ST_45USPT:
  11237. tp->nvram_jedecnum = JEDEC_ST;
  11238. tg3_flag_set(tp, NVRAM_BUFFERED);
  11239. tg3_flag_set(tp, FLASH);
  11240. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  11241. case FLASH_5717VENDOR_ST_M_M25PE20:
  11242. case FLASH_5717VENDOR_ST_M_M45PE20:
  11243. /* Detect size with tg3_nvram_get_size() */
  11244. break;
  11245. case FLASH_5717VENDOR_ST_A_M25PE20:
  11246. case FLASH_5717VENDOR_ST_A_M45PE20:
  11247. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11248. break;
  11249. default:
  11250. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11251. break;
  11252. }
  11253. break;
  11254. default:
  11255. tg3_flag_set(tp, NO_NVRAM);
  11256. return;
  11257. }
  11258. tg3_nvram_get_pagesize(tp, nvcfg1);
  11259. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11260. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11261. }
  11262. static void tg3_get_5720_nvram_info(struct tg3 *tp)
  11263. {
  11264. u32 nvcfg1, nvmpinstrp;
  11265. nvcfg1 = tr32(NVRAM_CFG1);
  11266. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  11267. switch (nvmpinstrp) {
  11268. case FLASH_5720_EEPROM_HD:
  11269. case FLASH_5720_EEPROM_LD:
  11270. tp->nvram_jedecnum = JEDEC_ATMEL;
  11271. tg3_flag_set(tp, NVRAM_BUFFERED);
  11272. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  11273. tw32(NVRAM_CFG1, nvcfg1);
  11274. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  11275. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  11276. else
  11277. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  11278. return;
  11279. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  11280. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  11281. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  11282. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11283. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11284. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11285. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11286. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11287. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11288. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11289. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11290. case FLASH_5720VENDOR_ATMEL_45USPT:
  11291. tp->nvram_jedecnum = JEDEC_ATMEL;
  11292. tg3_flag_set(tp, NVRAM_BUFFERED);
  11293. tg3_flag_set(tp, FLASH);
  11294. switch (nvmpinstrp) {
  11295. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  11296. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  11297. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  11298. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11299. break;
  11300. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  11301. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  11302. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  11303. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11304. break;
  11305. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  11306. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  11307. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11308. break;
  11309. default:
  11310. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11311. break;
  11312. }
  11313. break;
  11314. case FLASH_5720VENDOR_M_ST_M25PE10:
  11315. case FLASH_5720VENDOR_M_ST_M45PE10:
  11316. case FLASH_5720VENDOR_A_ST_M25PE10:
  11317. case FLASH_5720VENDOR_A_ST_M45PE10:
  11318. case FLASH_5720VENDOR_M_ST_M25PE20:
  11319. case FLASH_5720VENDOR_M_ST_M45PE20:
  11320. case FLASH_5720VENDOR_A_ST_M25PE20:
  11321. case FLASH_5720VENDOR_A_ST_M45PE20:
  11322. case FLASH_5720VENDOR_M_ST_M25PE40:
  11323. case FLASH_5720VENDOR_M_ST_M45PE40:
  11324. case FLASH_5720VENDOR_A_ST_M25PE40:
  11325. case FLASH_5720VENDOR_A_ST_M45PE40:
  11326. case FLASH_5720VENDOR_M_ST_M25PE80:
  11327. case FLASH_5720VENDOR_M_ST_M45PE80:
  11328. case FLASH_5720VENDOR_A_ST_M25PE80:
  11329. case FLASH_5720VENDOR_A_ST_M45PE80:
  11330. case FLASH_5720VENDOR_ST_25USPT:
  11331. case FLASH_5720VENDOR_ST_45USPT:
  11332. tp->nvram_jedecnum = JEDEC_ST;
  11333. tg3_flag_set(tp, NVRAM_BUFFERED);
  11334. tg3_flag_set(tp, FLASH);
  11335. switch (nvmpinstrp) {
  11336. case FLASH_5720VENDOR_M_ST_M25PE20:
  11337. case FLASH_5720VENDOR_M_ST_M45PE20:
  11338. case FLASH_5720VENDOR_A_ST_M25PE20:
  11339. case FLASH_5720VENDOR_A_ST_M45PE20:
  11340. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  11341. break;
  11342. case FLASH_5720VENDOR_M_ST_M25PE40:
  11343. case FLASH_5720VENDOR_M_ST_M45PE40:
  11344. case FLASH_5720VENDOR_A_ST_M25PE40:
  11345. case FLASH_5720VENDOR_A_ST_M45PE40:
  11346. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  11347. break;
  11348. case FLASH_5720VENDOR_M_ST_M25PE80:
  11349. case FLASH_5720VENDOR_M_ST_M45PE80:
  11350. case FLASH_5720VENDOR_A_ST_M25PE80:
  11351. case FLASH_5720VENDOR_A_ST_M45PE80:
  11352. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  11353. break;
  11354. default:
  11355. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  11356. break;
  11357. }
  11358. break;
  11359. default:
  11360. tg3_flag_set(tp, NO_NVRAM);
  11361. return;
  11362. }
  11363. tg3_nvram_get_pagesize(tp, nvcfg1);
  11364. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  11365. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  11366. }
  11367. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  11368. static void tg3_nvram_init(struct tg3 *tp)
  11369. {
  11370. tw32_f(GRC_EEPROM_ADDR,
  11371. (EEPROM_ADDR_FSM_RESET |
  11372. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  11373. EEPROM_ADDR_CLKPERD_SHIFT)));
  11374. msleep(1);
  11375. /* Enable seeprom accesses. */
  11376. tw32_f(GRC_LOCAL_CTRL,
  11377. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  11378. udelay(100);
  11379. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11380. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  11381. tg3_flag_set(tp, NVRAM);
  11382. if (tg3_nvram_lock(tp)) {
  11383. netdev_warn(tp->dev,
  11384. "Cannot get nvram lock, %s failed\n",
  11385. __func__);
  11386. return;
  11387. }
  11388. tg3_enable_nvram_access(tp);
  11389. tp->nvram_size = 0;
  11390. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11391. tg3_get_5752_nvram_info(tp);
  11392. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11393. tg3_get_5755_nvram_info(tp);
  11394. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11395. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11396. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11397. tg3_get_5787_nvram_info(tp);
  11398. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  11399. tg3_get_5761_nvram_info(tp);
  11400. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11401. tg3_get_5906_nvram_info(tp);
  11402. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11403. tg3_flag(tp, 57765_CLASS))
  11404. tg3_get_57780_nvram_info(tp);
  11405. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11406. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11407. tg3_get_5717_nvram_info(tp);
  11408. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11409. tg3_get_5720_nvram_info(tp);
  11410. else
  11411. tg3_get_nvram_info(tp);
  11412. if (tp->nvram_size == 0)
  11413. tg3_get_nvram_size(tp);
  11414. tg3_disable_nvram_access(tp);
  11415. tg3_nvram_unlock(tp);
  11416. } else {
  11417. tg3_flag_clear(tp, NVRAM);
  11418. tg3_flag_clear(tp, NVRAM_BUFFERED);
  11419. tg3_get_eeprom_size(tp);
  11420. }
  11421. }
  11422. struct subsys_tbl_ent {
  11423. u16 subsys_vendor, subsys_devid;
  11424. u32 phy_id;
  11425. };
  11426. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  11427. /* Broadcom boards. */
  11428. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11429. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  11430. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11431. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  11432. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11433. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  11434. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11435. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  11436. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11437. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  11438. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11439. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  11440. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11441. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  11442. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11443. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  11444. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11445. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  11446. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11447. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  11448. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  11449. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  11450. /* 3com boards. */
  11451. { TG3PCI_SUBVENDOR_ID_3COM,
  11452. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  11453. { TG3PCI_SUBVENDOR_ID_3COM,
  11454. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  11455. { TG3PCI_SUBVENDOR_ID_3COM,
  11456. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  11457. { TG3PCI_SUBVENDOR_ID_3COM,
  11458. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  11459. { TG3PCI_SUBVENDOR_ID_3COM,
  11460. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  11461. /* DELL boards. */
  11462. { TG3PCI_SUBVENDOR_ID_DELL,
  11463. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  11464. { TG3PCI_SUBVENDOR_ID_DELL,
  11465. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  11466. { TG3PCI_SUBVENDOR_ID_DELL,
  11467. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  11468. { TG3PCI_SUBVENDOR_ID_DELL,
  11469. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  11470. /* Compaq boards. */
  11471. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11472. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  11473. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11474. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  11475. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11476. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  11477. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11478. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  11479. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  11480. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  11481. /* IBM boards. */
  11482. { TG3PCI_SUBVENDOR_ID_IBM,
  11483. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  11484. };
  11485. static struct subsys_tbl_ent *tg3_lookup_by_subsys(struct tg3 *tp)
  11486. {
  11487. int i;
  11488. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  11489. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  11490. tp->pdev->subsystem_vendor) &&
  11491. (subsys_id_to_phy_id[i].subsys_devid ==
  11492. tp->pdev->subsystem_device))
  11493. return &subsys_id_to_phy_id[i];
  11494. }
  11495. return NULL;
  11496. }
  11497. static void tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  11498. {
  11499. u32 val;
  11500. tp->phy_id = TG3_PHY_ID_INVALID;
  11501. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11502. /* Assume an onboard device and WOL capable by default. */
  11503. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11504. tg3_flag_set(tp, WOL_CAP);
  11505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11506. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  11507. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11508. tg3_flag_set(tp, IS_NIC);
  11509. }
  11510. val = tr32(VCPU_CFGSHDW);
  11511. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  11512. tg3_flag_set(tp, ASPM_WORKAROUND);
  11513. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  11514. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  11515. tg3_flag_set(tp, WOL_ENABLE);
  11516. device_set_wakeup_enable(&tp->pdev->dev, true);
  11517. }
  11518. goto done;
  11519. }
  11520. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  11521. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  11522. u32 nic_cfg, led_cfg;
  11523. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  11524. int eeprom_phy_serdes = 0;
  11525. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  11526. tp->nic_sram_data_cfg = nic_cfg;
  11527. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  11528. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  11529. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11530. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11531. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  11532. (ver > 0) && (ver < 0x100))
  11533. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  11534. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11535. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  11536. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  11537. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  11538. eeprom_phy_serdes = 1;
  11539. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  11540. if (nic_phy_id != 0) {
  11541. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  11542. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  11543. eeprom_phy_id = (id1 >> 16) << 10;
  11544. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  11545. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  11546. } else
  11547. eeprom_phy_id = 0;
  11548. tp->phy_id = eeprom_phy_id;
  11549. if (eeprom_phy_serdes) {
  11550. if (!tg3_flag(tp, 5705_PLUS))
  11551. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11552. else
  11553. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  11554. }
  11555. if (tg3_flag(tp, 5750_PLUS))
  11556. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  11557. SHASTA_EXT_LED_MODE_MASK);
  11558. else
  11559. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  11560. switch (led_cfg) {
  11561. default:
  11562. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  11563. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11564. break;
  11565. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  11566. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11567. break;
  11568. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  11569. tp->led_ctrl = LED_CTRL_MODE_MAC;
  11570. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  11571. * read on some older 5700/5701 bootcode.
  11572. */
  11573. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11574. ASIC_REV_5700 ||
  11575. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11576. ASIC_REV_5701)
  11577. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11578. break;
  11579. case SHASTA_EXT_LED_SHARED:
  11580. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  11581. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  11582. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  11583. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11584. LED_CTRL_MODE_PHY_2);
  11585. break;
  11586. case SHASTA_EXT_LED_MAC:
  11587. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  11588. break;
  11589. case SHASTA_EXT_LED_COMBO:
  11590. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  11591. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  11592. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  11593. LED_CTRL_MODE_PHY_2);
  11594. break;
  11595. }
  11596. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11597. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  11598. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  11599. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  11600. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  11601. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  11602. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  11603. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  11604. if ((tp->pdev->subsystem_vendor ==
  11605. PCI_VENDOR_ID_ARIMA) &&
  11606. (tp->pdev->subsystem_device == 0x205a ||
  11607. tp->pdev->subsystem_device == 0x2063))
  11608. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11609. } else {
  11610. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  11611. tg3_flag_set(tp, IS_NIC);
  11612. }
  11613. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  11614. tg3_flag_set(tp, ENABLE_ASF);
  11615. if (tg3_flag(tp, 5750_PLUS))
  11616. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  11617. }
  11618. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  11619. tg3_flag(tp, 5750_PLUS))
  11620. tg3_flag_set(tp, ENABLE_APE);
  11621. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  11622. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  11623. tg3_flag_clear(tp, WOL_CAP);
  11624. if (tg3_flag(tp, WOL_CAP) &&
  11625. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  11626. tg3_flag_set(tp, WOL_ENABLE);
  11627. device_set_wakeup_enable(&tp->pdev->dev, true);
  11628. }
  11629. if (cfg2 & (1 << 17))
  11630. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  11631. /* serdes signal pre-emphasis in register 0x590 set by */
  11632. /* bootcode if bit 18 is set */
  11633. if (cfg2 & (1 << 18))
  11634. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  11635. if ((tg3_flag(tp, 57765_PLUS) ||
  11636. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11637. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  11638. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  11639. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  11640. if (tg3_flag(tp, PCI_EXPRESS) &&
  11641. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11642. !tg3_flag(tp, 57765_PLUS)) {
  11643. u32 cfg3;
  11644. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  11645. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  11646. tg3_flag_set(tp, ASPM_WORKAROUND);
  11647. }
  11648. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  11649. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  11650. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  11651. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  11652. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  11653. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  11654. }
  11655. done:
  11656. if (tg3_flag(tp, WOL_CAP))
  11657. device_set_wakeup_enable(&tp->pdev->dev,
  11658. tg3_flag(tp, WOL_ENABLE));
  11659. else
  11660. device_set_wakeup_capable(&tp->pdev->dev, false);
  11661. }
  11662. static int tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  11663. {
  11664. int i;
  11665. u32 val;
  11666. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  11667. tw32(OTP_CTRL, cmd);
  11668. /* Wait for up to 1 ms for command to execute. */
  11669. for (i = 0; i < 100; i++) {
  11670. val = tr32(OTP_STATUS);
  11671. if (val & OTP_STATUS_CMD_DONE)
  11672. break;
  11673. udelay(10);
  11674. }
  11675. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  11676. }
  11677. /* Read the gphy configuration from the OTP region of the chip. The gphy
  11678. * configuration is a 32-bit value that straddles the alignment boundary.
  11679. * We do two 32-bit reads and then shift and merge the results.
  11680. */
  11681. static u32 tg3_read_otp_phycfg(struct tg3 *tp)
  11682. {
  11683. u32 bhalf_otp, thalf_otp;
  11684. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  11685. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  11686. return 0;
  11687. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  11688. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11689. return 0;
  11690. thalf_otp = tr32(OTP_READ_DATA);
  11691. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  11692. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  11693. return 0;
  11694. bhalf_otp = tr32(OTP_READ_DATA);
  11695. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  11696. }
  11697. static void tg3_phy_init_link_config(struct tg3 *tp)
  11698. {
  11699. u32 adv = ADVERTISED_Autoneg;
  11700. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  11701. adv |= ADVERTISED_1000baseT_Half |
  11702. ADVERTISED_1000baseT_Full;
  11703. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11704. adv |= ADVERTISED_100baseT_Half |
  11705. ADVERTISED_100baseT_Full |
  11706. ADVERTISED_10baseT_Half |
  11707. ADVERTISED_10baseT_Full |
  11708. ADVERTISED_TP;
  11709. else
  11710. adv |= ADVERTISED_FIBRE;
  11711. tp->link_config.advertising = adv;
  11712. tp->link_config.speed = SPEED_UNKNOWN;
  11713. tp->link_config.duplex = DUPLEX_UNKNOWN;
  11714. tp->link_config.autoneg = AUTONEG_ENABLE;
  11715. tp->link_config.active_speed = SPEED_UNKNOWN;
  11716. tp->link_config.active_duplex = DUPLEX_UNKNOWN;
  11717. tp->old_link = -1;
  11718. }
  11719. static int tg3_phy_probe(struct tg3 *tp)
  11720. {
  11721. u32 hw_phy_id_1, hw_phy_id_2;
  11722. u32 hw_phy_id, hw_phy_id_masked;
  11723. int err;
  11724. /* flow control autonegotiation is default behavior */
  11725. tg3_flag_set(tp, PAUSE_AUTONEG);
  11726. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  11727. if (tg3_flag(tp, ENABLE_APE)) {
  11728. switch (tp->pci_fn) {
  11729. case 0:
  11730. tp->phy_ape_lock = TG3_APE_LOCK_PHY0;
  11731. break;
  11732. case 1:
  11733. tp->phy_ape_lock = TG3_APE_LOCK_PHY1;
  11734. break;
  11735. case 2:
  11736. tp->phy_ape_lock = TG3_APE_LOCK_PHY2;
  11737. break;
  11738. case 3:
  11739. tp->phy_ape_lock = TG3_APE_LOCK_PHY3;
  11740. break;
  11741. }
  11742. }
  11743. if (tg3_flag(tp, USE_PHYLIB))
  11744. return tg3_phy_init(tp);
  11745. /* Reading the PHY ID register can conflict with ASF
  11746. * firmware access to the PHY hardware.
  11747. */
  11748. err = 0;
  11749. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  11750. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  11751. } else {
  11752. /* Now read the physical PHY_ID from the chip and verify
  11753. * that it is sane. If it doesn't look good, we fall back
  11754. * to either the hard-coded table based PHY_ID and failing
  11755. * that the value found in the eeprom area.
  11756. */
  11757. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  11758. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  11759. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  11760. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  11761. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  11762. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  11763. }
  11764. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  11765. tp->phy_id = hw_phy_id;
  11766. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  11767. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11768. else
  11769. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  11770. } else {
  11771. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  11772. /* Do nothing, phy ID already set up in
  11773. * tg3_get_eeprom_hw_cfg().
  11774. */
  11775. } else {
  11776. struct subsys_tbl_ent *p;
  11777. /* No eeprom signature? Try the hardcoded
  11778. * subsys device table.
  11779. */
  11780. p = tg3_lookup_by_subsys(tp);
  11781. if (!p)
  11782. return -ENODEV;
  11783. tp->phy_id = p->phy_id;
  11784. if (!tp->phy_id ||
  11785. tp->phy_id == TG3_PHY_ID_BCM8002)
  11786. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  11787. }
  11788. }
  11789. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11790. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720 ||
  11792. (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  11793. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  11794. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  11795. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  11796. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  11797. tg3_phy_init_link_config(tp);
  11798. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  11799. !tg3_flag(tp, ENABLE_APE) &&
  11800. !tg3_flag(tp, ENABLE_ASF)) {
  11801. u32 bmsr, dummy;
  11802. tg3_readphy(tp, MII_BMSR, &bmsr);
  11803. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  11804. (bmsr & BMSR_LSTATUS))
  11805. goto skip_phy_reset;
  11806. err = tg3_phy_reset(tp);
  11807. if (err)
  11808. return err;
  11809. tg3_phy_set_wirespeed(tp);
  11810. if (!tg3_phy_copper_an_config_ok(tp, &dummy)) {
  11811. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  11812. tp->link_config.flowctrl);
  11813. tg3_writephy(tp, MII_BMCR,
  11814. BMCR_ANENABLE | BMCR_ANRESTART);
  11815. }
  11816. }
  11817. skip_phy_reset:
  11818. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  11819. err = tg3_init_5401phy_dsp(tp);
  11820. if (err)
  11821. return err;
  11822. err = tg3_init_5401phy_dsp(tp);
  11823. }
  11824. return err;
  11825. }
  11826. static void tg3_read_vpd(struct tg3 *tp)
  11827. {
  11828. u8 *vpd_data;
  11829. unsigned int block_end, rosize, len;
  11830. u32 vpdlen;
  11831. int j, i = 0;
  11832. vpd_data = (u8 *)tg3_vpd_readblock(tp, &vpdlen);
  11833. if (!vpd_data)
  11834. goto out_no_vpd;
  11835. i = pci_vpd_find_tag(vpd_data, 0, vpdlen, PCI_VPD_LRDT_RO_DATA);
  11836. if (i < 0)
  11837. goto out_not_found;
  11838. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  11839. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  11840. i += PCI_VPD_LRDT_TAG_SIZE;
  11841. if (block_end > vpdlen)
  11842. goto out_not_found;
  11843. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11844. PCI_VPD_RO_KEYWORD_MFR_ID);
  11845. if (j > 0) {
  11846. len = pci_vpd_info_field_size(&vpd_data[j]);
  11847. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11848. if (j + len > block_end || len != 4 ||
  11849. memcmp(&vpd_data[j], "1028", 4))
  11850. goto partno;
  11851. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11852. PCI_VPD_RO_KEYWORD_VENDOR0);
  11853. if (j < 0)
  11854. goto partno;
  11855. len = pci_vpd_info_field_size(&vpd_data[j]);
  11856. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  11857. if (j + len > block_end)
  11858. goto partno;
  11859. memcpy(tp->fw_ver, &vpd_data[j], len);
  11860. strncat(tp->fw_ver, " bc ", vpdlen - len - 1);
  11861. }
  11862. partno:
  11863. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  11864. PCI_VPD_RO_KEYWORD_PARTNO);
  11865. if (i < 0)
  11866. goto out_not_found;
  11867. len = pci_vpd_info_field_size(&vpd_data[i]);
  11868. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  11869. if (len > TG3_BPN_SIZE ||
  11870. (len + i) > vpdlen)
  11871. goto out_not_found;
  11872. memcpy(tp->board_part_number, &vpd_data[i], len);
  11873. out_not_found:
  11874. kfree(vpd_data);
  11875. if (tp->board_part_number[0])
  11876. return;
  11877. out_no_vpd:
  11878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  11879. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11880. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C)
  11881. strcpy(tp->board_part_number, "BCM5717");
  11882. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  11883. strcpy(tp->board_part_number, "BCM5718");
  11884. else
  11885. goto nomatch;
  11886. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  11887. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  11888. strcpy(tp->board_part_number, "BCM57780");
  11889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  11890. strcpy(tp->board_part_number, "BCM57760");
  11891. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  11892. strcpy(tp->board_part_number, "BCM57790");
  11893. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  11894. strcpy(tp->board_part_number, "BCM57788");
  11895. else
  11896. goto nomatch;
  11897. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  11898. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  11899. strcpy(tp->board_part_number, "BCM57761");
  11900. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  11901. strcpy(tp->board_part_number, "BCM57765");
  11902. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  11903. strcpy(tp->board_part_number, "BCM57781");
  11904. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  11905. strcpy(tp->board_part_number, "BCM57785");
  11906. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  11907. strcpy(tp->board_part_number, "BCM57791");
  11908. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11909. strcpy(tp->board_part_number, "BCM57795");
  11910. else
  11911. goto nomatch;
  11912. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766) {
  11913. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762)
  11914. strcpy(tp->board_part_number, "BCM57762");
  11915. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766)
  11916. strcpy(tp->board_part_number, "BCM57766");
  11917. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782)
  11918. strcpy(tp->board_part_number, "BCM57782");
  11919. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  11920. strcpy(tp->board_part_number, "BCM57786");
  11921. else
  11922. goto nomatch;
  11923. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11924. strcpy(tp->board_part_number, "BCM95906");
  11925. } else {
  11926. nomatch:
  11927. strcpy(tp->board_part_number, "none");
  11928. }
  11929. }
  11930. static int tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  11931. {
  11932. u32 val;
  11933. if (tg3_nvram_read(tp, offset, &val) ||
  11934. (val & 0xfc000000) != 0x0c000000 ||
  11935. tg3_nvram_read(tp, offset + 4, &val) ||
  11936. val != 0)
  11937. return 0;
  11938. return 1;
  11939. }
  11940. static void tg3_read_bc_ver(struct tg3 *tp)
  11941. {
  11942. u32 val, offset, start, ver_offset;
  11943. int i, dst_off;
  11944. bool newver = false;
  11945. if (tg3_nvram_read(tp, 0xc, &offset) ||
  11946. tg3_nvram_read(tp, 0x4, &start))
  11947. return;
  11948. offset = tg3_nvram_logical_addr(tp, offset);
  11949. if (tg3_nvram_read(tp, offset, &val))
  11950. return;
  11951. if ((val & 0xfc000000) == 0x0c000000) {
  11952. if (tg3_nvram_read(tp, offset + 4, &val))
  11953. return;
  11954. if (val == 0)
  11955. newver = true;
  11956. }
  11957. dst_off = strlen(tp->fw_ver);
  11958. if (newver) {
  11959. if (TG3_VER_SIZE - dst_off < 16 ||
  11960. tg3_nvram_read(tp, offset + 8, &ver_offset))
  11961. return;
  11962. offset = offset + ver_offset - start;
  11963. for (i = 0; i < 16; i += 4) {
  11964. __be32 v;
  11965. if (tg3_nvram_read_be32(tp, offset + i, &v))
  11966. return;
  11967. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  11968. }
  11969. } else {
  11970. u32 major, minor;
  11971. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  11972. return;
  11973. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  11974. TG3_NVM_BCVER_MAJSFT;
  11975. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  11976. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  11977. "v%d.%02d", major, minor);
  11978. }
  11979. }
  11980. static void tg3_read_hwsb_ver(struct tg3 *tp)
  11981. {
  11982. u32 val, major, minor;
  11983. /* Use native endian representation */
  11984. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  11985. return;
  11986. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  11987. TG3_NVM_HWSB_CFG1_MAJSFT;
  11988. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  11989. TG3_NVM_HWSB_CFG1_MINSFT;
  11990. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  11991. }
  11992. static void tg3_read_sb_ver(struct tg3 *tp, u32 val)
  11993. {
  11994. u32 offset, major, minor, build;
  11995. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  11996. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  11997. return;
  11998. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  11999. case TG3_EEPROM_SB_REVISION_0:
  12000. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  12001. break;
  12002. case TG3_EEPROM_SB_REVISION_2:
  12003. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  12004. break;
  12005. case TG3_EEPROM_SB_REVISION_3:
  12006. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  12007. break;
  12008. case TG3_EEPROM_SB_REVISION_4:
  12009. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  12010. break;
  12011. case TG3_EEPROM_SB_REVISION_5:
  12012. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  12013. break;
  12014. case TG3_EEPROM_SB_REVISION_6:
  12015. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  12016. break;
  12017. default:
  12018. return;
  12019. }
  12020. if (tg3_nvram_read(tp, offset, &val))
  12021. return;
  12022. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  12023. TG3_EEPROM_SB_EDH_BLD_SHFT;
  12024. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  12025. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  12026. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  12027. if (minor > 99 || build > 26)
  12028. return;
  12029. offset = strlen(tp->fw_ver);
  12030. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  12031. " v%d.%02d", major, minor);
  12032. if (build > 0) {
  12033. offset = strlen(tp->fw_ver);
  12034. if (offset < TG3_VER_SIZE - 1)
  12035. tp->fw_ver[offset] = 'a' + build - 1;
  12036. }
  12037. }
  12038. static void tg3_read_mgmtfw_ver(struct tg3 *tp)
  12039. {
  12040. u32 val, offset, start;
  12041. int i, vlen;
  12042. for (offset = TG3_NVM_DIR_START;
  12043. offset < TG3_NVM_DIR_END;
  12044. offset += TG3_NVM_DIRENT_SIZE) {
  12045. if (tg3_nvram_read(tp, offset, &val))
  12046. return;
  12047. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  12048. break;
  12049. }
  12050. if (offset == TG3_NVM_DIR_END)
  12051. return;
  12052. if (!tg3_flag(tp, 5705_PLUS))
  12053. start = 0x08000000;
  12054. else if (tg3_nvram_read(tp, offset - 4, &start))
  12055. return;
  12056. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  12057. !tg3_fw_img_is_valid(tp, offset) ||
  12058. tg3_nvram_read(tp, offset + 8, &val))
  12059. return;
  12060. offset += val - start;
  12061. vlen = strlen(tp->fw_ver);
  12062. tp->fw_ver[vlen++] = ',';
  12063. tp->fw_ver[vlen++] = ' ';
  12064. for (i = 0; i < 4; i++) {
  12065. __be32 v;
  12066. if (tg3_nvram_read_be32(tp, offset, &v))
  12067. return;
  12068. offset += sizeof(v);
  12069. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  12070. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  12071. break;
  12072. }
  12073. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  12074. vlen += sizeof(v);
  12075. }
  12076. }
  12077. static void tg3_probe_ncsi(struct tg3 *tp)
  12078. {
  12079. u32 apedata;
  12080. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  12081. if (apedata != APE_SEG_SIG_MAGIC)
  12082. return;
  12083. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  12084. if (!(apedata & APE_FW_STATUS_READY))
  12085. return;
  12086. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI)
  12087. tg3_flag_set(tp, APE_HAS_NCSI);
  12088. }
  12089. static void tg3_read_dash_ver(struct tg3 *tp)
  12090. {
  12091. int vlen;
  12092. u32 apedata;
  12093. char *fwtype;
  12094. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  12095. if (tg3_flag(tp, APE_HAS_NCSI))
  12096. fwtype = "NCSI";
  12097. else
  12098. fwtype = "DASH";
  12099. vlen = strlen(tp->fw_ver);
  12100. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  12101. fwtype,
  12102. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  12103. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  12104. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  12105. (apedata & APE_FW_VERSION_BLDMSK));
  12106. }
  12107. static void tg3_read_fw_ver(struct tg3 *tp)
  12108. {
  12109. u32 val;
  12110. bool vpd_vers = false;
  12111. if (tp->fw_ver[0] != 0)
  12112. vpd_vers = true;
  12113. if (tg3_flag(tp, NO_NVRAM)) {
  12114. strcat(tp->fw_ver, "sb");
  12115. return;
  12116. }
  12117. if (tg3_nvram_read(tp, 0, &val))
  12118. return;
  12119. if (val == TG3_EEPROM_MAGIC)
  12120. tg3_read_bc_ver(tp);
  12121. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  12122. tg3_read_sb_ver(tp, val);
  12123. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  12124. tg3_read_hwsb_ver(tp);
  12125. if (tg3_flag(tp, ENABLE_ASF)) {
  12126. if (tg3_flag(tp, ENABLE_APE)) {
  12127. tg3_probe_ncsi(tp);
  12128. if (!vpd_vers)
  12129. tg3_read_dash_ver(tp);
  12130. } else if (!vpd_vers) {
  12131. tg3_read_mgmtfw_ver(tp);
  12132. }
  12133. }
  12134. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  12135. }
  12136. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  12137. {
  12138. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  12139. return TG3_RX_RET_MAX_SIZE_5717;
  12140. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  12141. return TG3_RX_RET_MAX_SIZE_5700;
  12142. else
  12143. return TG3_RX_RET_MAX_SIZE_5705;
  12144. }
  12145. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  12146. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  12147. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  12148. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  12149. { },
  12150. };
  12151. static struct pci_dev *tg3_find_peer(struct tg3 *tp)
  12152. {
  12153. struct pci_dev *peer;
  12154. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12155. for (func = 0; func < 8; func++) {
  12156. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12157. if (peer && peer != tp->pdev)
  12158. break;
  12159. pci_dev_put(peer);
  12160. }
  12161. /* 5704 can be configured in single-port mode, set peer to
  12162. * tp->pdev in that case.
  12163. */
  12164. if (!peer) {
  12165. peer = tp->pdev;
  12166. return peer;
  12167. }
  12168. /*
  12169. * We don't need to keep the refcount elevated; there's no way
  12170. * to remove one half of this device without removing the other
  12171. */
  12172. pci_dev_put(peer);
  12173. return peer;
  12174. }
  12175. static void tg3_detect_asic_rev(struct tg3 *tp, u32 misc_ctrl_reg)
  12176. {
  12177. tp->pci_chip_rev_id = misc_ctrl_reg >> MISC_HOST_CTRL_CHIPREV_SHIFT;
  12178. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  12179. u32 reg;
  12180. /* All devices that use the alternate
  12181. * ASIC REV location have a CPMU.
  12182. */
  12183. tg3_flag_set(tp, CPMU_PRESENT);
  12184. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  12185. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  12186. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  12187. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  12188. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  12189. reg = TG3PCI_GEN2_PRODID_ASICREV;
  12190. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  12191. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  12192. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  12193. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  12194. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  12195. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  12196. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57762 ||
  12197. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57766 ||
  12198. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57782 ||
  12199. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57786)
  12200. reg = TG3PCI_GEN15_PRODID_ASICREV;
  12201. else
  12202. reg = TG3PCI_PRODID_ASICREV;
  12203. pci_read_config_dword(tp->pdev, reg, &tp->pci_chip_rev_id);
  12204. }
  12205. /* Wrong chip ID in 5752 A0. This code can be removed later
  12206. * as A0 is not in production.
  12207. */
  12208. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  12209. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  12210. if (tp->pci_chip_rev_id == CHIPREV_ID_5717_C0)
  12211. tp->pci_chip_rev_id = CHIPREV_ID_5720_A0;
  12212. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12213. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12214. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12215. tg3_flag_set(tp, 5717_PLUS);
  12216. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  12217. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57766)
  12218. tg3_flag_set(tp, 57765_CLASS);
  12219. if (tg3_flag(tp, 57765_CLASS) || tg3_flag(tp, 5717_PLUS))
  12220. tg3_flag_set(tp, 57765_PLUS);
  12221. /* Intentionally exclude ASIC_REV_5906 */
  12222. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12223. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12224. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12225. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12226. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12227. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12228. tg3_flag(tp, 57765_PLUS))
  12229. tg3_flag_set(tp, 5755_PLUS);
  12230. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  12231. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12232. tg3_flag_set(tp, 5780_CLASS);
  12233. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12234. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12235. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  12236. tg3_flag(tp, 5755_PLUS) ||
  12237. tg3_flag(tp, 5780_CLASS))
  12238. tg3_flag_set(tp, 5750_PLUS);
  12239. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12240. tg3_flag(tp, 5750_PLUS))
  12241. tg3_flag_set(tp, 5705_PLUS);
  12242. }
  12243. static bool tg3_10_100_only_device(struct tg3 *tp,
  12244. const struct pci_device_id *ent)
  12245. {
  12246. u32 grc_misc_cfg = tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK;
  12247. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12248. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  12249. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  12250. return true;
  12251. if (ent->driver_data & TG3_DRV_DATA_FLAG_10_100_ONLY) {
  12252. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  12253. if (ent->driver_data & TG3_DRV_DATA_FLAG_5705_10_100)
  12254. return true;
  12255. } else {
  12256. return true;
  12257. }
  12258. }
  12259. return false;
  12260. }
  12261. static int tg3_get_invariants(struct tg3 *tp,
  12262. const struct pci_device_id *ent)
  12263. {
  12264. u32 misc_ctrl_reg;
  12265. u32 pci_state_reg, grc_misc_cfg;
  12266. u32 val;
  12267. u16 pci_cmd;
  12268. int err;
  12269. /* Force memory write invalidate off. If we leave it on,
  12270. * then on 5700_BX chips we have to enable a workaround.
  12271. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  12272. * to match the cacheline size. The Broadcom driver have this
  12273. * workaround but turns MWI off all the times so never uses
  12274. * it. This seems to suggest that the workaround is insufficient.
  12275. */
  12276. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12277. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  12278. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12279. /* Important! -- Make sure register accesses are byteswapped
  12280. * correctly. Also, for those chips that require it, make
  12281. * sure that indirect register accesses are enabled before
  12282. * the first operation.
  12283. */
  12284. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12285. &misc_ctrl_reg);
  12286. tp->misc_host_ctrl |= (misc_ctrl_reg &
  12287. MISC_HOST_CTRL_CHIPREV);
  12288. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12289. tp->misc_host_ctrl);
  12290. tg3_detect_asic_rev(tp, misc_ctrl_reg);
  12291. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  12292. * we need to disable memory and use config. cycles
  12293. * only to access all registers. The 5702/03 chips
  12294. * can mistakenly decode the special cycles from the
  12295. * ICH chipsets as memory write cycles, causing corruption
  12296. * of register and memory space. Only certain ICH bridges
  12297. * will drive special cycles with non-zero data during the
  12298. * address phase which can fall within the 5703's address
  12299. * range. This is not an ICH bug as the PCI spec allows
  12300. * non-zero address during special cycles. However, only
  12301. * these ICH bridges are known to drive non-zero addresses
  12302. * during special cycles.
  12303. *
  12304. * Since special cycles do not cross PCI bridges, we only
  12305. * enable this workaround if the 5703 is on the secondary
  12306. * bus of these ICH bridges.
  12307. */
  12308. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  12309. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  12310. static struct tg3_dev_id {
  12311. u32 vendor;
  12312. u32 device;
  12313. u32 rev;
  12314. } ich_chipsets[] = {
  12315. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  12316. PCI_ANY_ID },
  12317. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  12318. PCI_ANY_ID },
  12319. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  12320. 0xa },
  12321. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  12322. PCI_ANY_ID },
  12323. { },
  12324. };
  12325. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  12326. struct pci_dev *bridge = NULL;
  12327. while (pci_id->vendor != 0) {
  12328. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  12329. bridge);
  12330. if (!bridge) {
  12331. pci_id++;
  12332. continue;
  12333. }
  12334. if (pci_id->rev != PCI_ANY_ID) {
  12335. if (bridge->revision > pci_id->rev)
  12336. continue;
  12337. }
  12338. if (bridge->subordinate &&
  12339. (bridge->subordinate->number ==
  12340. tp->pdev->bus->number)) {
  12341. tg3_flag_set(tp, ICH_WORKAROUND);
  12342. pci_dev_put(bridge);
  12343. break;
  12344. }
  12345. }
  12346. }
  12347. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12348. static struct tg3_dev_id {
  12349. u32 vendor;
  12350. u32 device;
  12351. } bridge_chipsets[] = {
  12352. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  12353. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  12354. { },
  12355. };
  12356. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  12357. struct pci_dev *bridge = NULL;
  12358. while (pci_id->vendor != 0) {
  12359. bridge = pci_get_device(pci_id->vendor,
  12360. pci_id->device,
  12361. bridge);
  12362. if (!bridge) {
  12363. pci_id++;
  12364. continue;
  12365. }
  12366. if (bridge->subordinate &&
  12367. (bridge->subordinate->number <=
  12368. tp->pdev->bus->number) &&
  12369. (bridge->subordinate->busn_res.end >=
  12370. tp->pdev->bus->number)) {
  12371. tg3_flag_set(tp, 5701_DMA_BUG);
  12372. pci_dev_put(bridge);
  12373. break;
  12374. }
  12375. }
  12376. }
  12377. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  12378. * DMA addresses > 40-bit. This bridge may have other additional
  12379. * 57xx devices behind it in some 4-port NIC designs for example.
  12380. * Any tg3 device found behind the bridge will also need the 40-bit
  12381. * DMA workaround.
  12382. */
  12383. if (tg3_flag(tp, 5780_CLASS)) {
  12384. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12385. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  12386. } else {
  12387. struct pci_dev *bridge = NULL;
  12388. do {
  12389. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  12390. PCI_DEVICE_ID_SERVERWORKS_EPB,
  12391. bridge);
  12392. if (bridge && bridge->subordinate &&
  12393. (bridge->subordinate->number <=
  12394. tp->pdev->bus->number) &&
  12395. (bridge->subordinate->busn_res.end >=
  12396. tp->pdev->bus->number)) {
  12397. tg3_flag_set(tp, 40BIT_DMA_BUG);
  12398. pci_dev_put(bridge);
  12399. break;
  12400. }
  12401. } while (bridge);
  12402. }
  12403. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12404. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)
  12405. tp->pdev_peer = tg3_find_peer(tp);
  12406. /* Determine TSO capabilities */
  12407. if (tp->pci_chip_rev_id == CHIPREV_ID_5719_A0)
  12408. ; /* Do nothing. HW bug. */
  12409. else if (tg3_flag(tp, 57765_PLUS))
  12410. tg3_flag_set(tp, HW_TSO_3);
  12411. else if (tg3_flag(tp, 5755_PLUS) ||
  12412. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12413. tg3_flag_set(tp, HW_TSO_2);
  12414. else if (tg3_flag(tp, 5750_PLUS)) {
  12415. tg3_flag_set(tp, HW_TSO_1);
  12416. tg3_flag_set(tp, TSO_BUG);
  12417. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  12418. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  12419. tg3_flag_clear(tp, TSO_BUG);
  12420. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12421. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  12422. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  12423. tg3_flag_set(tp, TSO_BUG);
  12424. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  12425. tp->fw_needed = FIRMWARE_TG3TSO5;
  12426. else
  12427. tp->fw_needed = FIRMWARE_TG3TSO;
  12428. }
  12429. /* Selectively allow TSO based on operating conditions */
  12430. if (tg3_flag(tp, HW_TSO_1) ||
  12431. tg3_flag(tp, HW_TSO_2) ||
  12432. tg3_flag(tp, HW_TSO_3) ||
  12433. tp->fw_needed) {
  12434. /* For firmware TSO, assume ASF is disabled.
  12435. * We'll disable TSO later if we discover ASF
  12436. * is enabled in tg3_get_eeprom_hw_cfg().
  12437. */
  12438. tg3_flag_set(tp, TSO_CAPABLE);
  12439. } else {
  12440. tg3_flag_clear(tp, TSO_CAPABLE);
  12441. tg3_flag_clear(tp, TSO_BUG);
  12442. tp->fw_needed = NULL;
  12443. }
  12444. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  12445. tp->fw_needed = FIRMWARE_TG3;
  12446. tp->irq_max = 1;
  12447. if (tg3_flag(tp, 5750_PLUS)) {
  12448. tg3_flag_set(tp, SUPPORT_MSI);
  12449. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  12450. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  12451. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  12452. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  12453. tp->pdev_peer == tp->pdev))
  12454. tg3_flag_clear(tp, SUPPORT_MSI);
  12455. if (tg3_flag(tp, 5755_PLUS) ||
  12456. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12457. tg3_flag_set(tp, 1SHOT_MSI);
  12458. }
  12459. if (tg3_flag(tp, 57765_PLUS)) {
  12460. tg3_flag_set(tp, SUPPORT_MSIX);
  12461. tp->irq_max = TG3_IRQ_MAX_VECS;
  12462. }
  12463. }
  12464. tp->txq_max = 1;
  12465. tp->rxq_max = 1;
  12466. if (tp->irq_max > 1) {
  12467. tp->rxq_max = TG3_RSS_MAX_NUM_QS;
  12468. tg3_rss_init_dflt_indir_tbl(tp, TG3_RSS_MAX_NUM_QS);
  12469. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12470. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12471. tp->txq_max = tp->irq_max - 1;
  12472. }
  12473. if (tg3_flag(tp, 5755_PLUS) ||
  12474. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12475. tg3_flag_set(tp, SHORT_DMA_BUG);
  12476. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  12477. tp->dma_limit = TG3_TX_BD_DMA_MAX_4K;
  12478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12479. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12480. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12481. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  12482. if (tg3_flag(tp, 57765_PLUS) &&
  12483. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0)
  12484. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  12485. if (!tg3_flag(tp, 5705_PLUS) ||
  12486. tg3_flag(tp, 5780_CLASS) ||
  12487. tg3_flag(tp, USE_JUMBO_BDFLAG))
  12488. tg3_flag_set(tp, JUMBO_CAPABLE);
  12489. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12490. &pci_state_reg);
  12491. if (pci_is_pcie(tp->pdev)) {
  12492. u16 lnkctl;
  12493. tg3_flag_set(tp, PCI_EXPRESS);
  12494. pcie_capability_read_word(tp->pdev, PCI_EXP_LNKCTL, &lnkctl);
  12495. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  12496. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  12497. ASIC_REV_5906) {
  12498. tg3_flag_clear(tp, HW_TSO_2);
  12499. tg3_flag_clear(tp, TSO_CAPABLE);
  12500. }
  12501. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12502. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12503. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  12504. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  12505. tg3_flag_set(tp, CLKREQ_BUG);
  12506. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  12507. tg3_flag_set(tp, L1PLLPD_EN);
  12508. }
  12509. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  12510. /* BCM5785 devices are effectively PCIe devices, and should
  12511. * follow PCIe codepaths, but do not have a PCIe capabilities
  12512. * section.
  12513. */
  12514. tg3_flag_set(tp, PCI_EXPRESS);
  12515. } else if (!tg3_flag(tp, 5705_PLUS) ||
  12516. tg3_flag(tp, 5780_CLASS)) {
  12517. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  12518. if (!tp->pcix_cap) {
  12519. dev_err(&tp->pdev->dev,
  12520. "Cannot find PCI-X capability, aborting\n");
  12521. return -EIO;
  12522. }
  12523. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  12524. tg3_flag_set(tp, PCIX_MODE);
  12525. }
  12526. /* If we have an AMD 762 or VIA K8T800 chipset, write
  12527. * reordering to the mailbox registers done by the host
  12528. * controller can cause major troubles. We read back from
  12529. * every mailbox register write to force the writes to be
  12530. * posted to the chip in order.
  12531. */
  12532. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  12533. !tg3_flag(tp, PCI_EXPRESS))
  12534. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  12535. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  12536. &tp->pci_cacheline_sz);
  12537. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12538. &tp->pci_lat_timer);
  12539. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  12540. tp->pci_lat_timer < 64) {
  12541. tp->pci_lat_timer = 64;
  12542. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  12543. tp->pci_lat_timer);
  12544. }
  12545. /* Important! -- It is critical that the PCI-X hw workaround
  12546. * situation is decided before the first MMIO register access.
  12547. */
  12548. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  12549. /* 5700 BX chips need to have their TX producer index
  12550. * mailboxes written twice to workaround a bug.
  12551. */
  12552. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  12553. /* If we are in PCI-X mode, enable register write workaround.
  12554. *
  12555. * The workaround is to use indirect register accesses
  12556. * for all chip writes not to mailbox registers.
  12557. */
  12558. if (tg3_flag(tp, PCIX_MODE)) {
  12559. u32 pm_reg;
  12560. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12561. /* The chip can have it's power management PCI config
  12562. * space registers clobbered due to this bug.
  12563. * So explicitly force the chip into D0 here.
  12564. */
  12565. pci_read_config_dword(tp->pdev,
  12566. tp->pm_cap + PCI_PM_CTRL,
  12567. &pm_reg);
  12568. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  12569. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  12570. pci_write_config_dword(tp->pdev,
  12571. tp->pm_cap + PCI_PM_CTRL,
  12572. pm_reg);
  12573. /* Also, force SERR#/PERR# in PCI command. */
  12574. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12575. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  12576. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12577. }
  12578. }
  12579. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  12580. tg3_flag_set(tp, PCI_HIGH_SPEED);
  12581. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  12582. tg3_flag_set(tp, PCI_32BIT);
  12583. /* Chip-specific fixup from Broadcom driver */
  12584. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  12585. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  12586. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  12587. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  12588. }
  12589. /* Default fast path register access methods */
  12590. tp->read32 = tg3_read32;
  12591. tp->write32 = tg3_write32;
  12592. tp->read32_mbox = tg3_read32;
  12593. tp->write32_mbox = tg3_write32;
  12594. tp->write32_tx_mbox = tg3_write32;
  12595. tp->write32_rx_mbox = tg3_write32;
  12596. /* Various workaround register access methods */
  12597. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  12598. tp->write32 = tg3_write_indirect_reg32;
  12599. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  12600. (tg3_flag(tp, PCI_EXPRESS) &&
  12601. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  12602. /*
  12603. * Back to back register writes can cause problems on these
  12604. * chips, the workaround is to read back all reg writes
  12605. * except those to mailbox regs.
  12606. *
  12607. * See tg3_write_indirect_reg32().
  12608. */
  12609. tp->write32 = tg3_write_flush_reg32;
  12610. }
  12611. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  12612. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  12613. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  12614. tp->write32_rx_mbox = tg3_write_flush_reg32;
  12615. }
  12616. if (tg3_flag(tp, ICH_WORKAROUND)) {
  12617. tp->read32 = tg3_read_indirect_reg32;
  12618. tp->write32 = tg3_write_indirect_reg32;
  12619. tp->read32_mbox = tg3_read_indirect_mbox;
  12620. tp->write32_mbox = tg3_write_indirect_mbox;
  12621. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  12622. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  12623. iounmap(tp->regs);
  12624. tp->regs = NULL;
  12625. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  12626. pci_cmd &= ~PCI_COMMAND_MEMORY;
  12627. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  12628. }
  12629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12630. tp->read32_mbox = tg3_read32_mbox_5906;
  12631. tp->write32_mbox = tg3_write32_mbox_5906;
  12632. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  12633. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  12634. }
  12635. if (tp->write32 == tg3_write_indirect_reg32 ||
  12636. (tg3_flag(tp, PCIX_MODE) &&
  12637. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12638. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  12639. tg3_flag_set(tp, SRAM_USE_CONFIG);
  12640. /* The memory arbiter has to be enabled in order for SRAM accesses
  12641. * to succeed. Normally on powerup the tg3 chip firmware will make
  12642. * sure it is enabled, but other entities such as system netboot
  12643. * code might disable it.
  12644. */
  12645. val = tr32(MEMARB_MODE);
  12646. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  12647. tp->pci_fn = PCI_FUNC(tp->pdev->devfn) & 3;
  12648. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12649. tg3_flag(tp, 5780_CLASS)) {
  12650. if (tg3_flag(tp, PCIX_MODE)) {
  12651. pci_read_config_dword(tp->pdev,
  12652. tp->pcix_cap + PCI_X_STATUS,
  12653. &val);
  12654. tp->pci_fn = val & 0x7;
  12655. }
  12656. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  12657. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12658. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12659. NIC_SRAM_CPMUSTAT_SIG) {
  12660. tp->pci_fn = val & TG3_CPMU_STATUS_FMSK_5717;
  12661. tp->pci_fn = tp->pci_fn ? 1 : 0;
  12662. }
  12663. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  12664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  12665. tg3_read_mem(tp, NIC_SRAM_CPMU_STATUS, &val);
  12666. if ((val & NIC_SRAM_CPMUSTAT_SIG_MSK) ==
  12667. NIC_SRAM_CPMUSTAT_SIG) {
  12668. tp->pci_fn = (val & TG3_CPMU_STATUS_FMSK_5719) >>
  12669. TG3_CPMU_STATUS_FSHFT_5719;
  12670. }
  12671. }
  12672. /* Get eeprom hw config before calling tg3_set_power_state().
  12673. * In particular, the TG3_FLAG_IS_NIC flag must be
  12674. * determined before calling tg3_set_power_state() so that
  12675. * we know whether or not to switch out of Vaux power.
  12676. * When the flag is set, it means that GPIO1 is used for eeprom
  12677. * write protect and also implies that it is a LOM where GPIOs
  12678. * are not used to switch power.
  12679. */
  12680. tg3_get_eeprom_hw_cfg(tp);
  12681. if (tp->fw_needed && tg3_flag(tp, ENABLE_ASF)) {
  12682. tg3_flag_clear(tp, TSO_CAPABLE);
  12683. tg3_flag_clear(tp, TSO_BUG);
  12684. tp->fw_needed = NULL;
  12685. }
  12686. if (tg3_flag(tp, ENABLE_APE)) {
  12687. /* Allow reads and writes to the
  12688. * APE register and memory space.
  12689. */
  12690. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  12691. PCISTATE_ALLOW_APE_SHMEM_WR |
  12692. PCISTATE_ALLOW_APE_PSPACE_WR;
  12693. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12694. pci_state_reg);
  12695. tg3_ape_lock_init(tp);
  12696. }
  12697. /* Set up tp->grc_local_ctrl before calling
  12698. * tg3_pwrsrc_switch_to_vmain(). GPIO1 driven high
  12699. * will bring 5700's external PHY out of reset.
  12700. * It is also used as eeprom write protect on LOMs.
  12701. */
  12702. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  12703. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12704. tg3_flag(tp, EEPROM_WRITE_PROT))
  12705. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  12706. GRC_LCLCTRL_GPIO_OUTPUT1);
  12707. /* Unused GPIO3 must be driven as output on 5752 because there
  12708. * are no pull-up resistors on unused GPIO pins.
  12709. */
  12710. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  12711. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  12712. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12713. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  12714. tg3_flag(tp, 57765_CLASS))
  12715. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12716. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  12717. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  12718. /* Turn off the debug UART. */
  12719. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  12720. if (tg3_flag(tp, IS_NIC))
  12721. /* Keep VMain power. */
  12722. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  12723. GRC_LCLCTRL_GPIO_OUTPUT0;
  12724. }
  12725. /* Switch out of Vaux if it is a NIC */
  12726. tg3_pwrsrc_switch_to_vmain(tp);
  12727. /* Derive initial jumbo mode from MTU assigned in
  12728. * ether_setup() via the alloc_etherdev() call
  12729. */
  12730. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  12731. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  12732. /* Determine WakeOnLan speed to use. */
  12733. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12734. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  12735. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  12736. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  12737. tg3_flag_clear(tp, WOL_SPEED_100MB);
  12738. } else {
  12739. tg3_flag_set(tp, WOL_SPEED_100MB);
  12740. }
  12741. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12742. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  12743. /* A few boards don't want Ethernet@WireSpeed phy feature */
  12744. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12745. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12746. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  12747. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  12748. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  12749. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  12750. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  12751. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  12752. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  12753. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  12754. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  12755. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  12756. if (tg3_flag(tp, 5705_PLUS) &&
  12757. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  12758. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  12759. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  12760. !tg3_flag(tp, 57765_PLUS)) {
  12761. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  12762. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  12763. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  12764. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  12765. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  12766. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  12767. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  12768. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  12769. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  12770. } else
  12771. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  12772. }
  12773. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12774. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  12775. tp->phy_otp = tg3_read_otp_phycfg(tp);
  12776. if (tp->phy_otp == 0)
  12777. tp->phy_otp = TG3_OTP_DEFAULT;
  12778. }
  12779. if (tg3_flag(tp, CPMU_PRESENT))
  12780. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  12781. else
  12782. tp->mi_mode = MAC_MI_MODE_BASE;
  12783. tp->coalesce_mode = 0;
  12784. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  12785. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  12786. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  12787. /* Set these bits to enable statistics workaround. */
  12788. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  12789. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  12790. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  12791. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  12792. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  12793. }
  12794. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12796. tg3_flag_set(tp, USE_PHYLIB);
  12797. err = tg3_mdio_init(tp);
  12798. if (err)
  12799. return err;
  12800. /* Initialize data/descriptor byte/word swapping. */
  12801. val = tr32(GRC_MODE);
  12802. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  12803. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  12804. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  12805. GRC_MODE_B2HRX_ENABLE |
  12806. GRC_MODE_HTX2B_ENABLE |
  12807. GRC_MODE_HOST_STACKUP);
  12808. else
  12809. val &= GRC_MODE_HOST_STACKUP;
  12810. tw32(GRC_MODE, val | tp->grc_mode);
  12811. tg3_switch_clocks(tp);
  12812. /* Clear this out for sanity. */
  12813. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12814. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  12815. &pci_state_reg);
  12816. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  12817. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  12818. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  12819. if (chiprevid == CHIPREV_ID_5701_A0 ||
  12820. chiprevid == CHIPREV_ID_5701_B0 ||
  12821. chiprevid == CHIPREV_ID_5701_B2 ||
  12822. chiprevid == CHIPREV_ID_5701_B5) {
  12823. void __iomem *sram_base;
  12824. /* Write some dummy words into the SRAM status block
  12825. * area, see if it reads back correctly. If the return
  12826. * value is bad, force enable the PCIX workaround.
  12827. */
  12828. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  12829. writel(0x00000000, sram_base);
  12830. writel(0x00000000, sram_base + 4);
  12831. writel(0xffffffff, sram_base + 4);
  12832. if (readl(sram_base) != 0x00000000)
  12833. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  12834. }
  12835. }
  12836. udelay(50);
  12837. tg3_nvram_init(tp);
  12838. grc_misc_cfg = tr32(GRC_MISC_CFG);
  12839. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  12840. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  12841. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  12842. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  12843. tg3_flag_set(tp, IS_5788);
  12844. if (!tg3_flag(tp, IS_5788) &&
  12845. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  12846. tg3_flag_set(tp, TAGGED_STATUS);
  12847. if (tg3_flag(tp, TAGGED_STATUS)) {
  12848. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  12849. HOSTCC_MODE_CLRTICK_TXBD);
  12850. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  12851. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  12852. tp->misc_host_ctrl);
  12853. }
  12854. /* Preserve the APE MAC_MODE bits */
  12855. if (tg3_flag(tp, ENABLE_APE))
  12856. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  12857. else
  12858. tp->mac_mode = 0;
  12859. if (tg3_10_100_only_device(tp, ent))
  12860. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  12861. err = tg3_phy_probe(tp);
  12862. if (err) {
  12863. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  12864. /* ... but do not return immediately ... */
  12865. tg3_mdio_fini(tp);
  12866. }
  12867. tg3_read_vpd(tp);
  12868. tg3_read_fw_ver(tp);
  12869. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  12870. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12871. } else {
  12872. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12873. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12874. else
  12875. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  12876. }
  12877. /* 5700 {AX,BX} chips have a broken status block link
  12878. * change bit implementation, so we must use the
  12879. * status register in those cases.
  12880. */
  12881. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  12882. tg3_flag_set(tp, USE_LINKCHG_REG);
  12883. else
  12884. tg3_flag_clear(tp, USE_LINKCHG_REG);
  12885. /* The led_ctrl is set during tg3_phy_probe, here we might
  12886. * have to force the link status polling mechanism based
  12887. * upon subsystem IDs.
  12888. */
  12889. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  12890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12891. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  12892. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  12893. tg3_flag_set(tp, USE_LINKCHG_REG);
  12894. }
  12895. /* For all SERDES we poll the MAC status register. */
  12896. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  12897. tg3_flag_set(tp, POLL_SERDES);
  12898. else
  12899. tg3_flag_clear(tp, POLL_SERDES);
  12900. tp->rx_offset = NET_SKB_PAD + NET_IP_ALIGN;
  12901. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  12902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  12903. tg3_flag(tp, PCIX_MODE)) {
  12904. tp->rx_offset = NET_SKB_PAD;
  12905. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  12906. tp->rx_copy_thresh = ~(u16)0;
  12907. #endif
  12908. }
  12909. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  12910. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  12911. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  12912. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  12913. /* Increment the rx prod index on the rx std ring by at most
  12914. * 8 for these chips to workaround hw errata.
  12915. */
  12916. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  12917. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  12918. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  12919. tp->rx_std_max_post = 8;
  12920. if (tg3_flag(tp, ASPM_WORKAROUND))
  12921. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  12922. PCIE_PWR_MGMT_L1_THRESH_MSK;
  12923. return err;
  12924. }
  12925. #ifdef CONFIG_SPARC
  12926. static int tg3_get_macaddr_sparc(struct tg3 *tp)
  12927. {
  12928. struct net_device *dev = tp->dev;
  12929. struct pci_dev *pdev = tp->pdev;
  12930. struct device_node *dp = pci_device_to_OF_node(pdev);
  12931. const unsigned char *addr;
  12932. int len;
  12933. addr = of_get_property(dp, "local-mac-address", &len);
  12934. if (addr && len == 6) {
  12935. memcpy(dev->dev_addr, addr, 6);
  12936. memcpy(dev->perm_addr, dev->dev_addr, 6);
  12937. return 0;
  12938. }
  12939. return -ENODEV;
  12940. }
  12941. static int tg3_get_default_macaddr_sparc(struct tg3 *tp)
  12942. {
  12943. struct net_device *dev = tp->dev;
  12944. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  12945. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  12946. return 0;
  12947. }
  12948. #endif
  12949. static int tg3_get_device_address(struct tg3 *tp)
  12950. {
  12951. struct net_device *dev = tp->dev;
  12952. u32 hi, lo, mac_offset;
  12953. int addr_ok = 0;
  12954. #ifdef CONFIG_SPARC
  12955. if (!tg3_get_macaddr_sparc(tp))
  12956. return 0;
  12957. #endif
  12958. mac_offset = 0x7c;
  12959. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  12960. tg3_flag(tp, 5780_CLASS)) {
  12961. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  12962. mac_offset = 0xcc;
  12963. if (tg3_nvram_lock(tp))
  12964. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  12965. else
  12966. tg3_nvram_unlock(tp);
  12967. } else if (tg3_flag(tp, 5717_PLUS)) {
  12968. if (tp->pci_fn & 1)
  12969. mac_offset = 0xcc;
  12970. if (tp->pci_fn > 1)
  12971. mac_offset += 0x18c;
  12972. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  12973. mac_offset = 0x10;
  12974. /* First try to get it from MAC address mailbox. */
  12975. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  12976. if ((hi >> 16) == 0x484b) {
  12977. dev->dev_addr[0] = (hi >> 8) & 0xff;
  12978. dev->dev_addr[1] = (hi >> 0) & 0xff;
  12979. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  12980. dev->dev_addr[2] = (lo >> 24) & 0xff;
  12981. dev->dev_addr[3] = (lo >> 16) & 0xff;
  12982. dev->dev_addr[4] = (lo >> 8) & 0xff;
  12983. dev->dev_addr[5] = (lo >> 0) & 0xff;
  12984. /* Some old bootcode may report a 0 MAC address in SRAM */
  12985. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  12986. }
  12987. if (!addr_ok) {
  12988. /* Next, try NVRAM. */
  12989. if (!tg3_flag(tp, NO_NVRAM) &&
  12990. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  12991. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  12992. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  12993. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  12994. }
  12995. /* Finally just fetch it out of the MAC control regs. */
  12996. else {
  12997. hi = tr32(MAC_ADDR_0_HIGH);
  12998. lo = tr32(MAC_ADDR_0_LOW);
  12999. dev->dev_addr[5] = lo & 0xff;
  13000. dev->dev_addr[4] = (lo >> 8) & 0xff;
  13001. dev->dev_addr[3] = (lo >> 16) & 0xff;
  13002. dev->dev_addr[2] = (lo >> 24) & 0xff;
  13003. dev->dev_addr[1] = hi & 0xff;
  13004. dev->dev_addr[0] = (hi >> 8) & 0xff;
  13005. }
  13006. }
  13007. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  13008. #ifdef CONFIG_SPARC
  13009. if (!tg3_get_default_macaddr_sparc(tp))
  13010. return 0;
  13011. #endif
  13012. return -EINVAL;
  13013. }
  13014. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  13015. return 0;
  13016. }
  13017. #define BOUNDARY_SINGLE_CACHELINE 1
  13018. #define BOUNDARY_MULTI_CACHELINE 2
  13019. static u32 tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  13020. {
  13021. int cacheline_size;
  13022. u8 byte;
  13023. int goal;
  13024. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  13025. if (byte == 0)
  13026. cacheline_size = 1024;
  13027. else
  13028. cacheline_size = (int) byte * 4;
  13029. /* On 5703 and later chips, the boundary bits have no
  13030. * effect.
  13031. */
  13032. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13033. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  13034. !tg3_flag(tp, PCI_EXPRESS))
  13035. goto out;
  13036. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  13037. goal = BOUNDARY_MULTI_CACHELINE;
  13038. #else
  13039. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  13040. goal = BOUNDARY_SINGLE_CACHELINE;
  13041. #else
  13042. goal = 0;
  13043. #endif
  13044. #endif
  13045. if (tg3_flag(tp, 57765_PLUS)) {
  13046. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  13047. goto out;
  13048. }
  13049. if (!goal)
  13050. goto out;
  13051. /* PCI controllers on most RISC systems tend to disconnect
  13052. * when a device tries to burst across a cache-line boundary.
  13053. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  13054. *
  13055. * Unfortunately, for PCI-E there are only limited
  13056. * write-side controls for this, and thus for reads
  13057. * we will still get the disconnects. We'll also waste
  13058. * these PCI cycles for both read and write for chips
  13059. * other than 5700 and 5701 which do not implement the
  13060. * boundary bits.
  13061. */
  13062. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  13063. switch (cacheline_size) {
  13064. case 16:
  13065. case 32:
  13066. case 64:
  13067. case 128:
  13068. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13069. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  13070. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  13071. } else {
  13072. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13073. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13074. }
  13075. break;
  13076. case 256:
  13077. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  13078. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  13079. break;
  13080. default:
  13081. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  13082. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  13083. break;
  13084. }
  13085. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  13086. switch (cacheline_size) {
  13087. case 16:
  13088. case 32:
  13089. case 64:
  13090. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13091. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13092. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  13093. break;
  13094. }
  13095. /* fallthrough */
  13096. case 128:
  13097. default:
  13098. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  13099. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  13100. break;
  13101. }
  13102. } else {
  13103. switch (cacheline_size) {
  13104. case 16:
  13105. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13106. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  13107. DMA_RWCTRL_WRITE_BNDRY_16);
  13108. break;
  13109. }
  13110. /* fallthrough */
  13111. case 32:
  13112. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13113. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  13114. DMA_RWCTRL_WRITE_BNDRY_32);
  13115. break;
  13116. }
  13117. /* fallthrough */
  13118. case 64:
  13119. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13120. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  13121. DMA_RWCTRL_WRITE_BNDRY_64);
  13122. break;
  13123. }
  13124. /* fallthrough */
  13125. case 128:
  13126. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  13127. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  13128. DMA_RWCTRL_WRITE_BNDRY_128);
  13129. break;
  13130. }
  13131. /* fallthrough */
  13132. case 256:
  13133. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  13134. DMA_RWCTRL_WRITE_BNDRY_256);
  13135. break;
  13136. case 512:
  13137. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  13138. DMA_RWCTRL_WRITE_BNDRY_512);
  13139. break;
  13140. case 1024:
  13141. default:
  13142. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  13143. DMA_RWCTRL_WRITE_BNDRY_1024);
  13144. break;
  13145. }
  13146. }
  13147. out:
  13148. return val;
  13149. }
  13150. static int tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma,
  13151. int size, int to_device)
  13152. {
  13153. struct tg3_internal_buffer_desc test_desc;
  13154. u32 sram_dma_descs;
  13155. int i, ret;
  13156. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  13157. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  13158. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  13159. tw32(RDMAC_STATUS, 0);
  13160. tw32(WDMAC_STATUS, 0);
  13161. tw32(BUFMGR_MODE, 0);
  13162. tw32(FTQ_RESET, 0);
  13163. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  13164. test_desc.addr_lo = buf_dma & 0xffffffff;
  13165. test_desc.nic_mbuf = 0x00002100;
  13166. test_desc.len = size;
  13167. /*
  13168. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  13169. * the *second* time the tg3 driver was getting loaded after an
  13170. * initial scan.
  13171. *
  13172. * Broadcom tells me:
  13173. * ...the DMA engine is connected to the GRC block and a DMA
  13174. * reset may affect the GRC block in some unpredictable way...
  13175. * The behavior of resets to individual blocks has not been tested.
  13176. *
  13177. * Broadcom noted the GRC reset will also reset all sub-components.
  13178. */
  13179. if (to_device) {
  13180. test_desc.cqid_sqid = (13 << 8) | 2;
  13181. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  13182. udelay(40);
  13183. } else {
  13184. test_desc.cqid_sqid = (16 << 8) | 7;
  13185. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  13186. udelay(40);
  13187. }
  13188. test_desc.flags = 0x00000005;
  13189. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  13190. u32 val;
  13191. val = *(((u32 *)&test_desc) + i);
  13192. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  13193. sram_dma_descs + (i * sizeof(u32)));
  13194. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  13195. }
  13196. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  13197. if (to_device)
  13198. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  13199. else
  13200. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  13201. ret = -ENODEV;
  13202. for (i = 0; i < 40; i++) {
  13203. u32 val;
  13204. if (to_device)
  13205. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  13206. else
  13207. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  13208. if ((val & 0xffff) == sram_dma_descs) {
  13209. ret = 0;
  13210. break;
  13211. }
  13212. udelay(100);
  13213. }
  13214. return ret;
  13215. }
  13216. #define TEST_BUFFER_SIZE 0x2000
  13217. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  13218. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  13219. { },
  13220. };
  13221. static int tg3_test_dma(struct tg3 *tp)
  13222. {
  13223. dma_addr_t buf_dma;
  13224. u32 *buf, saved_dma_rwctrl;
  13225. int ret = 0;
  13226. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  13227. &buf_dma, GFP_KERNEL);
  13228. if (!buf) {
  13229. ret = -ENOMEM;
  13230. goto out_nofree;
  13231. }
  13232. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  13233. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  13234. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  13235. if (tg3_flag(tp, 57765_PLUS))
  13236. goto out;
  13237. if (tg3_flag(tp, PCI_EXPRESS)) {
  13238. /* DMA read watermark not used on PCIE */
  13239. tp->dma_rwctrl |= 0x00180000;
  13240. } else if (!tg3_flag(tp, PCIX_MODE)) {
  13241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  13242. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  13243. tp->dma_rwctrl |= 0x003f0000;
  13244. else
  13245. tp->dma_rwctrl |= 0x003f000f;
  13246. } else {
  13247. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13248. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  13249. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  13250. u32 read_water = 0x7;
  13251. /* If the 5704 is behind the EPB bridge, we can
  13252. * do the less restrictive ONE_DMA workaround for
  13253. * better performance.
  13254. */
  13255. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  13256. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13257. tp->dma_rwctrl |= 0x8000;
  13258. else if (ccval == 0x6 || ccval == 0x7)
  13259. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  13260. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  13261. read_water = 4;
  13262. /* Set bit 23 to enable PCIX hw bug fix */
  13263. tp->dma_rwctrl |=
  13264. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  13265. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  13266. (1 << 23);
  13267. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  13268. /* 5780 always in PCIX mode */
  13269. tp->dma_rwctrl |= 0x00144000;
  13270. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  13271. /* 5714 always in PCIX mode */
  13272. tp->dma_rwctrl |= 0x00148000;
  13273. } else {
  13274. tp->dma_rwctrl |= 0x001b000f;
  13275. }
  13276. }
  13277. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  13278. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  13279. tp->dma_rwctrl &= 0xfffffff0;
  13280. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  13281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  13282. /* Remove this if it causes problems for some boards. */
  13283. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  13284. /* On 5700/5701 chips, we need to set this bit.
  13285. * Otherwise the chip will issue cacheline transactions
  13286. * to streamable DMA memory with not all the byte
  13287. * enables turned on. This is an error on several
  13288. * RISC PCI controllers, in particular sparc64.
  13289. *
  13290. * On 5703/5704 chips, this bit has been reassigned
  13291. * a different meaning. In particular, it is used
  13292. * on those chips to enable a PCI-X workaround.
  13293. */
  13294. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  13295. }
  13296. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13297. #if 0
  13298. /* Unneeded, already done by tg3_get_invariants. */
  13299. tg3_switch_clocks(tp);
  13300. #endif
  13301. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  13302. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  13303. goto out;
  13304. /* It is best to perform DMA test with maximum write burst size
  13305. * to expose the 5700/5701 write DMA bug.
  13306. */
  13307. saved_dma_rwctrl = tp->dma_rwctrl;
  13308. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13309. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13310. while (1) {
  13311. u32 *p = buf, i;
  13312. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  13313. p[i] = i;
  13314. /* Send the buffer to the chip. */
  13315. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  13316. if (ret) {
  13317. dev_err(&tp->pdev->dev,
  13318. "%s: Buffer write failed. err = %d\n",
  13319. __func__, ret);
  13320. break;
  13321. }
  13322. #if 0
  13323. /* validate data reached card RAM correctly. */
  13324. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13325. u32 val;
  13326. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  13327. if (le32_to_cpu(val) != p[i]) {
  13328. dev_err(&tp->pdev->dev,
  13329. "%s: Buffer corrupted on device! "
  13330. "(%d != %d)\n", __func__, val, i);
  13331. /* ret = -ENODEV here? */
  13332. }
  13333. p[i] = 0;
  13334. }
  13335. #endif
  13336. /* Now read it back. */
  13337. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  13338. if (ret) {
  13339. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  13340. "err = %d\n", __func__, ret);
  13341. break;
  13342. }
  13343. /* Verify it. */
  13344. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  13345. if (p[i] == i)
  13346. continue;
  13347. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13348. DMA_RWCTRL_WRITE_BNDRY_16) {
  13349. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13350. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13351. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13352. break;
  13353. } else {
  13354. dev_err(&tp->pdev->dev,
  13355. "%s: Buffer corrupted on read back! "
  13356. "(%d != %d)\n", __func__, p[i], i);
  13357. ret = -ENODEV;
  13358. goto out;
  13359. }
  13360. }
  13361. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  13362. /* Success. */
  13363. ret = 0;
  13364. break;
  13365. }
  13366. }
  13367. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  13368. DMA_RWCTRL_WRITE_BNDRY_16) {
  13369. /* DMA test passed without adjusting DMA boundary,
  13370. * now look for chipsets that are known to expose the
  13371. * DMA bug without failing the test.
  13372. */
  13373. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  13374. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  13375. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  13376. } else {
  13377. /* Safe to use the calculated DMA boundary. */
  13378. tp->dma_rwctrl = saved_dma_rwctrl;
  13379. }
  13380. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  13381. }
  13382. out:
  13383. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  13384. out_nofree:
  13385. return ret;
  13386. }
  13387. static void tg3_init_bufmgr_config(struct tg3 *tp)
  13388. {
  13389. if (tg3_flag(tp, 57765_PLUS)) {
  13390. tp->bufmgr_config.mbuf_read_dma_low_water =
  13391. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13392. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13393. DEFAULT_MB_MACRX_LOW_WATER_57765;
  13394. tp->bufmgr_config.mbuf_high_water =
  13395. DEFAULT_MB_HIGH_WATER_57765;
  13396. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13397. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13398. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13399. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  13400. tp->bufmgr_config.mbuf_high_water_jumbo =
  13401. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  13402. } else if (tg3_flag(tp, 5705_PLUS)) {
  13403. tp->bufmgr_config.mbuf_read_dma_low_water =
  13404. DEFAULT_MB_RDMA_LOW_WATER_5705;
  13405. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13406. DEFAULT_MB_MACRX_LOW_WATER_5705;
  13407. tp->bufmgr_config.mbuf_high_water =
  13408. DEFAULT_MB_HIGH_WATER_5705;
  13409. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  13410. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13411. DEFAULT_MB_MACRX_LOW_WATER_5906;
  13412. tp->bufmgr_config.mbuf_high_water =
  13413. DEFAULT_MB_HIGH_WATER_5906;
  13414. }
  13415. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13416. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  13417. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13418. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  13419. tp->bufmgr_config.mbuf_high_water_jumbo =
  13420. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  13421. } else {
  13422. tp->bufmgr_config.mbuf_read_dma_low_water =
  13423. DEFAULT_MB_RDMA_LOW_WATER;
  13424. tp->bufmgr_config.mbuf_mac_rx_low_water =
  13425. DEFAULT_MB_MACRX_LOW_WATER;
  13426. tp->bufmgr_config.mbuf_high_water =
  13427. DEFAULT_MB_HIGH_WATER;
  13428. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  13429. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  13430. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  13431. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  13432. tp->bufmgr_config.mbuf_high_water_jumbo =
  13433. DEFAULT_MB_HIGH_WATER_JUMBO;
  13434. }
  13435. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  13436. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  13437. }
  13438. static char *tg3_phy_string(struct tg3 *tp)
  13439. {
  13440. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  13441. case TG3_PHY_ID_BCM5400: return "5400";
  13442. case TG3_PHY_ID_BCM5401: return "5401";
  13443. case TG3_PHY_ID_BCM5411: return "5411";
  13444. case TG3_PHY_ID_BCM5701: return "5701";
  13445. case TG3_PHY_ID_BCM5703: return "5703";
  13446. case TG3_PHY_ID_BCM5704: return "5704";
  13447. case TG3_PHY_ID_BCM5705: return "5705";
  13448. case TG3_PHY_ID_BCM5750: return "5750";
  13449. case TG3_PHY_ID_BCM5752: return "5752";
  13450. case TG3_PHY_ID_BCM5714: return "5714";
  13451. case TG3_PHY_ID_BCM5780: return "5780";
  13452. case TG3_PHY_ID_BCM5755: return "5755";
  13453. case TG3_PHY_ID_BCM5787: return "5787";
  13454. case TG3_PHY_ID_BCM5784: return "5784";
  13455. case TG3_PHY_ID_BCM5756: return "5722/5756";
  13456. case TG3_PHY_ID_BCM5906: return "5906";
  13457. case TG3_PHY_ID_BCM5761: return "5761";
  13458. case TG3_PHY_ID_BCM5718C: return "5718C";
  13459. case TG3_PHY_ID_BCM5718S: return "5718S";
  13460. case TG3_PHY_ID_BCM57765: return "57765";
  13461. case TG3_PHY_ID_BCM5719C: return "5719C";
  13462. case TG3_PHY_ID_BCM5720C: return "5720C";
  13463. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  13464. case 0: return "serdes";
  13465. default: return "unknown";
  13466. }
  13467. }
  13468. static char *tg3_bus_string(struct tg3 *tp, char *str)
  13469. {
  13470. if (tg3_flag(tp, PCI_EXPRESS)) {
  13471. strcpy(str, "PCI Express");
  13472. return str;
  13473. } else if (tg3_flag(tp, PCIX_MODE)) {
  13474. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  13475. strcpy(str, "PCIX:");
  13476. if ((clock_ctrl == 7) ||
  13477. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  13478. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  13479. strcat(str, "133MHz");
  13480. else if (clock_ctrl == 0)
  13481. strcat(str, "33MHz");
  13482. else if (clock_ctrl == 2)
  13483. strcat(str, "50MHz");
  13484. else if (clock_ctrl == 4)
  13485. strcat(str, "66MHz");
  13486. else if (clock_ctrl == 6)
  13487. strcat(str, "100MHz");
  13488. } else {
  13489. strcpy(str, "PCI:");
  13490. if (tg3_flag(tp, PCI_HIGH_SPEED))
  13491. strcat(str, "66MHz");
  13492. else
  13493. strcat(str, "33MHz");
  13494. }
  13495. if (tg3_flag(tp, PCI_32BIT))
  13496. strcat(str, ":32-bit");
  13497. else
  13498. strcat(str, ":64-bit");
  13499. return str;
  13500. }
  13501. static void tg3_init_coal(struct tg3 *tp)
  13502. {
  13503. struct ethtool_coalesce *ec = &tp->coal;
  13504. memset(ec, 0, sizeof(*ec));
  13505. ec->cmd = ETHTOOL_GCOALESCE;
  13506. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  13507. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  13508. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  13509. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  13510. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  13511. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  13512. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  13513. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  13514. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  13515. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  13516. HOSTCC_MODE_CLRTICK_TXBD)) {
  13517. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  13518. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  13519. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  13520. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  13521. }
  13522. if (tg3_flag(tp, 5705_PLUS)) {
  13523. ec->rx_coalesce_usecs_irq = 0;
  13524. ec->tx_coalesce_usecs_irq = 0;
  13525. ec->stats_block_coalesce_usecs = 0;
  13526. }
  13527. }
  13528. static int tg3_init_one(struct pci_dev *pdev,
  13529. const struct pci_device_id *ent)
  13530. {
  13531. struct net_device *dev;
  13532. struct tg3 *tp;
  13533. int i, err, pm_cap;
  13534. u32 sndmbx, rcvmbx, intmbx;
  13535. char str[40];
  13536. u64 dma_mask, persist_dma_mask;
  13537. netdev_features_t features = 0;
  13538. printk_once(KERN_INFO "%s\n", version);
  13539. err = pci_enable_device(pdev);
  13540. if (err) {
  13541. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  13542. return err;
  13543. }
  13544. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  13545. if (err) {
  13546. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  13547. goto err_out_disable_pdev;
  13548. }
  13549. pci_set_master(pdev);
  13550. /* Find power-management capability. */
  13551. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  13552. if (pm_cap == 0) {
  13553. dev_err(&pdev->dev,
  13554. "Cannot find Power Management capability, aborting\n");
  13555. err = -EIO;
  13556. goto err_out_free_res;
  13557. }
  13558. err = pci_set_power_state(pdev, PCI_D0);
  13559. if (err) {
  13560. dev_err(&pdev->dev, "Transition to D0 failed, aborting\n");
  13561. goto err_out_free_res;
  13562. }
  13563. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  13564. if (!dev) {
  13565. err = -ENOMEM;
  13566. goto err_out_power_down;
  13567. }
  13568. SET_NETDEV_DEV(dev, &pdev->dev);
  13569. tp = netdev_priv(dev);
  13570. tp->pdev = pdev;
  13571. tp->dev = dev;
  13572. tp->pm_cap = pm_cap;
  13573. tp->rx_mode = TG3_DEF_RX_MODE;
  13574. tp->tx_mode = TG3_DEF_TX_MODE;
  13575. if (tg3_debug > 0)
  13576. tp->msg_enable = tg3_debug;
  13577. else
  13578. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  13579. /* The word/byte swap controls here control register access byte
  13580. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  13581. * setting below.
  13582. */
  13583. tp->misc_host_ctrl =
  13584. MISC_HOST_CTRL_MASK_PCI_INT |
  13585. MISC_HOST_CTRL_WORD_SWAP |
  13586. MISC_HOST_CTRL_INDIR_ACCESS |
  13587. MISC_HOST_CTRL_PCISTATE_RW;
  13588. /* The NONFRM (non-frame) byte/word swap controls take effect
  13589. * on descriptor entries, anything which isn't packet data.
  13590. *
  13591. * The StrongARM chips on the board (one for tx, one for rx)
  13592. * are running in big-endian mode.
  13593. */
  13594. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  13595. GRC_MODE_WSWAP_NONFRM_DATA);
  13596. #ifdef __BIG_ENDIAN
  13597. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  13598. #endif
  13599. spin_lock_init(&tp->lock);
  13600. spin_lock_init(&tp->indirect_lock);
  13601. INIT_WORK(&tp->reset_task, tg3_reset_task);
  13602. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  13603. if (!tp->regs) {
  13604. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  13605. err = -ENOMEM;
  13606. goto err_out_free_dev;
  13607. }
  13608. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  13609. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761E ||
  13610. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S ||
  13611. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761SE ||
  13612. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  13613. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717_C ||
  13614. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  13615. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  13616. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720) {
  13617. tg3_flag_set(tp, ENABLE_APE);
  13618. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  13619. if (!tp->aperegs) {
  13620. dev_err(&pdev->dev,
  13621. "Cannot map APE registers, aborting\n");
  13622. err = -ENOMEM;
  13623. goto err_out_iounmap;
  13624. }
  13625. }
  13626. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  13627. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  13628. dev->ethtool_ops = &tg3_ethtool_ops;
  13629. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  13630. dev->netdev_ops = &tg3_netdev_ops;
  13631. dev->irq = pdev->irq;
  13632. err = tg3_get_invariants(tp, ent);
  13633. if (err) {
  13634. dev_err(&pdev->dev,
  13635. "Problem fetching invariants of chip, aborting\n");
  13636. goto err_out_apeunmap;
  13637. }
  13638. /* The EPB bridge inside 5714, 5715, and 5780 and any
  13639. * device behind the EPB cannot support DMA addresses > 40-bit.
  13640. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  13641. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  13642. * do DMA address check in tg3_start_xmit().
  13643. */
  13644. if (tg3_flag(tp, IS_5788))
  13645. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  13646. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  13647. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  13648. #ifdef CONFIG_HIGHMEM
  13649. dma_mask = DMA_BIT_MASK(64);
  13650. #endif
  13651. } else
  13652. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  13653. /* Configure DMA attributes. */
  13654. if (dma_mask > DMA_BIT_MASK(32)) {
  13655. err = pci_set_dma_mask(pdev, dma_mask);
  13656. if (!err) {
  13657. features |= NETIF_F_HIGHDMA;
  13658. err = pci_set_consistent_dma_mask(pdev,
  13659. persist_dma_mask);
  13660. if (err < 0) {
  13661. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  13662. "DMA for consistent allocations\n");
  13663. goto err_out_apeunmap;
  13664. }
  13665. }
  13666. }
  13667. if (err || dma_mask == DMA_BIT_MASK(32)) {
  13668. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  13669. if (err) {
  13670. dev_err(&pdev->dev,
  13671. "No usable DMA configuration, aborting\n");
  13672. goto err_out_apeunmap;
  13673. }
  13674. }
  13675. tg3_init_bufmgr_config(tp);
  13676. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  13677. /* 5700 B0 chips do not support checksumming correctly due
  13678. * to hardware bugs.
  13679. */
  13680. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  13681. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  13682. if (tg3_flag(tp, 5755_PLUS))
  13683. features |= NETIF_F_IPV6_CSUM;
  13684. }
  13685. /* TSO is on by default on chips that support hardware TSO.
  13686. * Firmware TSO on older chips gives lower performance, so it
  13687. * is off by default, but can be enabled using ethtool.
  13688. */
  13689. if ((tg3_flag(tp, HW_TSO_1) ||
  13690. tg3_flag(tp, HW_TSO_2) ||
  13691. tg3_flag(tp, HW_TSO_3)) &&
  13692. (features & NETIF_F_IP_CSUM))
  13693. features |= NETIF_F_TSO;
  13694. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  13695. if (features & NETIF_F_IPV6_CSUM)
  13696. features |= NETIF_F_TSO6;
  13697. if (tg3_flag(tp, HW_TSO_3) ||
  13698. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  13699. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  13700. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  13701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  13702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  13703. features |= NETIF_F_TSO_ECN;
  13704. }
  13705. dev->features |= features;
  13706. dev->vlan_features |= features;
  13707. /*
  13708. * Add loopback capability only for a subset of devices that support
  13709. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  13710. * loopback for the remaining devices.
  13711. */
  13712. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  13713. !tg3_flag(tp, CPMU_PRESENT))
  13714. /* Add the loopback capability */
  13715. features |= NETIF_F_LOOPBACK;
  13716. dev->hw_features |= features;
  13717. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  13718. !tg3_flag(tp, TSO_CAPABLE) &&
  13719. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  13720. tg3_flag_set(tp, MAX_RXPEND_64);
  13721. tp->rx_pending = 63;
  13722. }
  13723. err = tg3_get_device_address(tp);
  13724. if (err) {
  13725. dev_err(&pdev->dev,
  13726. "Could not obtain valid ethernet address, aborting\n");
  13727. goto err_out_apeunmap;
  13728. }
  13729. /*
  13730. * Reset chip in case UNDI or EFI driver did not shutdown
  13731. * DMA self test will enable WDMAC and we'll see (spurious)
  13732. * pending DMA on the PCI bus at that point.
  13733. */
  13734. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  13735. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  13736. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  13737. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13738. }
  13739. err = tg3_test_dma(tp);
  13740. if (err) {
  13741. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  13742. goto err_out_apeunmap;
  13743. }
  13744. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  13745. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  13746. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  13747. for (i = 0; i < tp->irq_max; i++) {
  13748. struct tg3_napi *tnapi = &tp->napi[i];
  13749. tnapi->tp = tp;
  13750. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  13751. tnapi->int_mbox = intmbx;
  13752. if (i <= 4)
  13753. intmbx += 0x8;
  13754. else
  13755. intmbx += 0x4;
  13756. tnapi->consmbox = rcvmbx;
  13757. tnapi->prodmbox = sndmbx;
  13758. if (i)
  13759. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  13760. else
  13761. tnapi->coal_now = HOSTCC_MODE_NOW;
  13762. if (!tg3_flag(tp, SUPPORT_MSIX))
  13763. break;
  13764. /*
  13765. * If we support MSIX, we'll be using RSS. If we're using
  13766. * RSS, the first vector only handles link interrupts and the
  13767. * remaining vectors handle rx and tx interrupts. Reuse the
  13768. * mailbox values for the next iteration. The values we setup
  13769. * above are still useful for the single vectored mode.
  13770. */
  13771. if (!i)
  13772. continue;
  13773. rcvmbx += 0x8;
  13774. if (sndmbx & 0x4)
  13775. sndmbx -= 0x4;
  13776. else
  13777. sndmbx += 0xc;
  13778. }
  13779. tg3_init_coal(tp);
  13780. pci_set_drvdata(pdev, dev);
  13781. if (tg3_flag(tp, 5717_PLUS)) {
  13782. /* Resume a low-power mode */
  13783. tg3_frob_aux_power(tp, false);
  13784. }
  13785. tg3_timer_init(tp);
  13786. err = register_netdev(dev);
  13787. if (err) {
  13788. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  13789. goto err_out_apeunmap;
  13790. }
  13791. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  13792. tp->board_part_number,
  13793. tp->pci_chip_rev_id,
  13794. tg3_bus_string(tp, str),
  13795. dev->dev_addr);
  13796. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  13797. struct phy_device *phydev;
  13798. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  13799. netdev_info(dev,
  13800. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  13801. phydev->drv->name, dev_name(&phydev->dev));
  13802. } else {
  13803. char *ethtype;
  13804. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  13805. ethtype = "10/100Base-TX";
  13806. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  13807. ethtype = "1000Base-SX";
  13808. else
  13809. ethtype = "10/100/1000Base-T";
  13810. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  13811. "(WireSpeed[%d], EEE[%d])\n",
  13812. tg3_phy_string(tp), ethtype,
  13813. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  13814. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  13815. }
  13816. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  13817. (dev->features & NETIF_F_RXCSUM) != 0,
  13818. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  13819. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  13820. tg3_flag(tp, ENABLE_ASF) != 0,
  13821. tg3_flag(tp, TSO_CAPABLE) != 0);
  13822. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  13823. tp->dma_rwctrl,
  13824. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  13825. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  13826. pci_save_state(pdev);
  13827. return 0;
  13828. err_out_apeunmap:
  13829. if (tp->aperegs) {
  13830. iounmap(tp->aperegs);
  13831. tp->aperegs = NULL;
  13832. }
  13833. err_out_iounmap:
  13834. if (tp->regs) {
  13835. iounmap(tp->regs);
  13836. tp->regs = NULL;
  13837. }
  13838. err_out_free_dev:
  13839. free_netdev(dev);
  13840. err_out_power_down:
  13841. pci_set_power_state(pdev, PCI_D3hot);
  13842. err_out_free_res:
  13843. pci_release_regions(pdev);
  13844. err_out_disable_pdev:
  13845. pci_disable_device(pdev);
  13846. pci_set_drvdata(pdev, NULL);
  13847. return err;
  13848. }
  13849. static void tg3_remove_one(struct pci_dev *pdev)
  13850. {
  13851. struct net_device *dev = pci_get_drvdata(pdev);
  13852. if (dev) {
  13853. struct tg3 *tp = netdev_priv(dev);
  13854. release_firmware(tp->fw);
  13855. tg3_reset_task_cancel(tp);
  13856. if (tg3_flag(tp, USE_PHYLIB)) {
  13857. tg3_phy_fini(tp);
  13858. tg3_mdio_fini(tp);
  13859. }
  13860. unregister_netdev(dev);
  13861. if (tp->aperegs) {
  13862. iounmap(tp->aperegs);
  13863. tp->aperegs = NULL;
  13864. }
  13865. if (tp->regs) {
  13866. iounmap(tp->regs);
  13867. tp->regs = NULL;
  13868. }
  13869. free_netdev(dev);
  13870. pci_release_regions(pdev);
  13871. pci_disable_device(pdev);
  13872. pci_set_drvdata(pdev, NULL);
  13873. }
  13874. }
  13875. #ifdef CONFIG_PM_SLEEP
  13876. static int tg3_suspend(struct device *device)
  13877. {
  13878. struct pci_dev *pdev = to_pci_dev(device);
  13879. struct net_device *dev = pci_get_drvdata(pdev);
  13880. struct tg3 *tp = netdev_priv(dev);
  13881. int err;
  13882. if (!netif_running(dev))
  13883. return 0;
  13884. tg3_reset_task_cancel(tp);
  13885. tg3_phy_stop(tp);
  13886. tg3_netif_stop(tp);
  13887. tg3_timer_stop(tp);
  13888. tg3_full_lock(tp, 1);
  13889. tg3_disable_ints(tp);
  13890. tg3_full_unlock(tp);
  13891. netif_device_detach(dev);
  13892. tg3_full_lock(tp, 0);
  13893. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  13894. tg3_flag_clear(tp, INIT_COMPLETE);
  13895. tg3_full_unlock(tp);
  13896. err = tg3_power_down_prepare(tp);
  13897. if (err) {
  13898. int err2;
  13899. tg3_full_lock(tp, 0);
  13900. tg3_flag_set(tp, INIT_COMPLETE);
  13901. err2 = tg3_restart_hw(tp, 1);
  13902. if (err2)
  13903. goto out;
  13904. tg3_timer_start(tp);
  13905. netif_device_attach(dev);
  13906. tg3_netif_start(tp);
  13907. out:
  13908. tg3_full_unlock(tp);
  13909. if (!err2)
  13910. tg3_phy_start(tp);
  13911. }
  13912. return err;
  13913. }
  13914. static int tg3_resume(struct device *device)
  13915. {
  13916. struct pci_dev *pdev = to_pci_dev(device);
  13917. struct net_device *dev = pci_get_drvdata(pdev);
  13918. struct tg3 *tp = netdev_priv(dev);
  13919. int err;
  13920. if (!netif_running(dev))
  13921. return 0;
  13922. netif_device_attach(dev);
  13923. tg3_full_lock(tp, 0);
  13924. tg3_flag_set(tp, INIT_COMPLETE);
  13925. err = tg3_restart_hw(tp, 1);
  13926. if (err)
  13927. goto out;
  13928. tg3_timer_start(tp);
  13929. tg3_netif_start(tp);
  13930. out:
  13931. tg3_full_unlock(tp);
  13932. if (!err)
  13933. tg3_phy_start(tp);
  13934. return err;
  13935. }
  13936. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  13937. #define TG3_PM_OPS (&tg3_pm_ops)
  13938. #else
  13939. #define TG3_PM_OPS NULL
  13940. #endif /* CONFIG_PM_SLEEP */
  13941. /**
  13942. * tg3_io_error_detected - called when PCI error is detected
  13943. * @pdev: Pointer to PCI device
  13944. * @state: The current pci connection state
  13945. *
  13946. * This function is called after a PCI bus error affecting
  13947. * this device has been detected.
  13948. */
  13949. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  13950. pci_channel_state_t state)
  13951. {
  13952. struct net_device *netdev = pci_get_drvdata(pdev);
  13953. struct tg3 *tp = netdev_priv(netdev);
  13954. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  13955. netdev_info(netdev, "PCI I/O error detected\n");
  13956. rtnl_lock();
  13957. if (!netif_running(netdev))
  13958. goto done;
  13959. tg3_phy_stop(tp);
  13960. tg3_netif_stop(tp);
  13961. tg3_timer_stop(tp);
  13962. /* Want to make sure that the reset task doesn't run */
  13963. tg3_reset_task_cancel(tp);
  13964. netif_device_detach(netdev);
  13965. /* Clean up software state, even if MMIO is blocked */
  13966. tg3_full_lock(tp, 0);
  13967. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  13968. tg3_full_unlock(tp);
  13969. done:
  13970. if (state == pci_channel_io_perm_failure)
  13971. err = PCI_ERS_RESULT_DISCONNECT;
  13972. else
  13973. pci_disable_device(pdev);
  13974. rtnl_unlock();
  13975. return err;
  13976. }
  13977. /**
  13978. * tg3_io_slot_reset - called after the pci bus has been reset.
  13979. * @pdev: Pointer to PCI device
  13980. *
  13981. * Restart the card from scratch, as if from a cold-boot.
  13982. * At this point, the card has exprienced a hard reset,
  13983. * followed by fixups by BIOS, and has its config space
  13984. * set up identically to what it was at cold boot.
  13985. */
  13986. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  13987. {
  13988. struct net_device *netdev = pci_get_drvdata(pdev);
  13989. struct tg3 *tp = netdev_priv(netdev);
  13990. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  13991. int err;
  13992. rtnl_lock();
  13993. if (pci_enable_device(pdev)) {
  13994. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  13995. goto done;
  13996. }
  13997. pci_set_master(pdev);
  13998. pci_restore_state(pdev);
  13999. pci_save_state(pdev);
  14000. if (!netif_running(netdev)) {
  14001. rc = PCI_ERS_RESULT_RECOVERED;
  14002. goto done;
  14003. }
  14004. err = tg3_power_up(tp);
  14005. if (err)
  14006. goto done;
  14007. rc = PCI_ERS_RESULT_RECOVERED;
  14008. done:
  14009. rtnl_unlock();
  14010. return rc;
  14011. }
  14012. /**
  14013. * tg3_io_resume - called when traffic can start flowing again.
  14014. * @pdev: Pointer to PCI device
  14015. *
  14016. * This callback is called when the error recovery driver tells
  14017. * us that its OK to resume normal operation.
  14018. */
  14019. static void tg3_io_resume(struct pci_dev *pdev)
  14020. {
  14021. struct net_device *netdev = pci_get_drvdata(pdev);
  14022. struct tg3 *tp = netdev_priv(netdev);
  14023. int err;
  14024. rtnl_lock();
  14025. if (!netif_running(netdev))
  14026. goto done;
  14027. tg3_full_lock(tp, 0);
  14028. tg3_flag_set(tp, INIT_COMPLETE);
  14029. err = tg3_restart_hw(tp, 1);
  14030. if (err) {
  14031. tg3_full_unlock(tp);
  14032. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  14033. goto done;
  14034. }
  14035. netif_device_attach(netdev);
  14036. tg3_timer_start(tp);
  14037. tg3_netif_start(tp);
  14038. tg3_full_unlock(tp);
  14039. tg3_phy_start(tp);
  14040. done:
  14041. rtnl_unlock();
  14042. }
  14043. static const struct pci_error_handlers tg3_err_handler = {
  14044. .error_detected = tg3_io_error_detected,
  14045. .slot_reset = tg3_io_slot_reset,
  14046. .resume = tg3_io_resume
  14047. };
  14048. static struct pci_driver tg3_driver = {
  14049. .name = DRV_MODULE_NAME,
  14050. .id_table = tg3_pci_tbl,
  14051. .probe = tg3_init_one,
  14052. .remove = tg3_remove_one,
  14053. .err_handler = &tg3_err_handler,
  14054. .driver.pm = TG3_PM_OPS,
  14055. };
  14056. static int __init tg3_init(void)
  14057. {
  14058. return pci_register_driver(&tg3_driver);
  14059. }
  14060. static void __exit tg3_cleanup(void)
  14061. {
  14062. pci_unregister_driver(&tg3_driver);
  14063. }
  14064. module_init(tg3_init);
  14065. module_exit(tg3_cleanup);