ata_piix.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below, going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. * ICH7 errata #16 - MWDMA1 timings are incorrect
  76. *
  77. * Should have been BIOS fixed:
  78. * 450NX: errata #19 - DMA hangs on old 450NX
  79. * 450NX: errata #20 - DMA hangs on old 450NX
  80. * 450NX: errata #25 - Corruption with DMA on old 450NX
  81. * ICH3 errata #15 - IDE deadlock under high load
  82. * (BIOS must set dev 31 fn 0 bit 23)
  83. * ICH3 errata #18 - Don't use native mode
  84. */
  85. #include <linux/kernel.h>
  86. #include <linux/module.h>
  87. #include <linux/pci.h>
  88. #include <linux/init.h>
  89. #include <linux/blkdev.h>
  90. #include <linux/delay.h>
  91. #include <linux/device.h>
  92. #include <scsi/scsi_host.h>
  93. #include <linux/libata.h>
  94. #include <linux/dmi.h>
  95. #define DRV_NAME "ata_piix"
  96. #define DRV_VERSION "2.13"
  97. enum {
  98. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  99. ICH5_PMR = 0x90, /* port mapping register */
  100. ICH5_PCS = 0x92, /* port control and status */
  101. PIIX_SIDPR_BAR = 5,
  102. PIIX_SIDPR_LEN = 16,
  103. PIIX_SIDPR_IDX = 0,
  104. PIIX_SIDPR_DATA = 4,
  105. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  106. PIIX_FLAG_SIDPR = (1 << 29), /* SATA idx/data pair regs */
  107. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS,
  108. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR,
  109. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  110. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  111. /* constants for mapping table */
  112. P0 = 0, /* port 0 */
  113. P1 = 1, /* port 1 */
  114. P2 = 2, /* port 2 */
  115. P3 = 3, /* port 3 */
  116. IDE = -1, /* IDE */
  117. NA = -2, /* not avaliable */
  118. RV = -3, /* reserved */
  119. PIIX_AHCI_DEVICE = 6,
  120. /* host->flags bits */
  121. PIIX_HOST_BROKEN_SUSPEND = (1 << 24),
  122. };
  123. enum piix_controller_ids {
  124. /* controller IDs */
  125. piix_pata_mwdma, /* PIIX3 MWDMA only */
  126. piix_pata_33, /* PIIX4 at 33Mhz */
  127. ich_pata_33, /* ICH up to UDMA 33 only */
  128. ich_pata_66, /* ICH up to 66 Mhz */
  129. ich_pata_100, /* ICH up to UDMA 100 */
  130. ich_pata_100_nomwdma1, /* ICH up to UDMA 100 but with no MWDMA1*/
  131. ich5_sata,
  132. ich6_sata,
  133. ich6m_sata,
  134. ich8_sata,
  135. ich8_2port_sata,
  136. ich8m_apple_sata, /* locks up on second port enable */
  137. tolapai_sata,
  138. piix_pata_vmw, /* PIIX4 for VMware, spurious DMA_ERR */
  139. };
  140. struct piix_map_db {
  141. const u32 mask;
  142. const u16 port_enable;
  143. const int map[][4];
  144. };
  145. struct piix_host_priv {
  146. const int *map;
  147. u32 saved_iocfg;
  148. void __iomem *sidpr;
  149. };
  150. static int piix_init_one(struct pci_dev *pdev,
  151. const struct pci_device_id *ent);
  152. static void piix_remove_one(struct pci_dev *pdev);
  153. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline);
  154. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev);
  155. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  156. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev);
  157. static int ich_pata_cable_detect(struct ata_port *ap);
  158. static u8 piix_vmw_bmdma_status(struct ata_port *ap);
  159. static int piix_sidpr_scr_read(struct ata_link *link,
  160. unsigned int reg, u32 *val);
  161. static int piix_sidpr_scr_write(struct ata_link *link,
  162. unsigned int reg, u32 val);
  163. #ifdef CONFIG_PM
  164. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  165. static int piix_pci_device_resume(struct pci_dev *pdev);
  166. #endif
  167. static unsigned int in_module_init = 1;
  168. static const struct pci_device_id piix_pci_tbl[] = {
  169. /* Intel PIIX3 for the 430HX etc */
  170. { 0x8086, 0x7010, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_mwdma },
  171. /* VMware ICH4 */
  172. { 0x8086, 0x7111, 0x15ad, 0x1976, 0, 0, piix_pata_vmw },
  173. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  174. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  175. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  176. /* Intel PIIX4 */
  177. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  178. /* Intel PIIX4 */
  179. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  180. /* Intel PIIX */
  181. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  182. /* Intel ICH (i810, i815, i840) UDMA 66*/
  183. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  184. /* Intel ICH0 : UDMA 33*/
  185. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  186. /* Intel ICH2M */
  187. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  188. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  189. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  190. /* Intel ICH3M */
  191. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  192. /* Intel ICH3 (E7500/1) UDMA 100 */
  193. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  195. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  196. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  197. /* Intel ICH5 */
  198. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  199. /* C-ICH (i810E2) */
  200. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  201. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  202. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  203. /* ICH6 (and 6) (i915) UDMA 100 */
  204. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  205. /* ICH7/7-R (i945, i975) UDMA 100*/
  206. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  207. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100_nomwdma1 },
  208. /* ICH8 Mobile PATA Controller */
  209. { 0x8086, 0x2850, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  210. /* SATA ports */
  211. /* 82801EB (ICH5) */
  212. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  213. /* 82801EB (ICH5) */
  214. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  215. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  216. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  217. /* 6300ESB pretending RAID */
  218. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  219. /* 82801FB/FW (ICH6/ICH6W) */
  220. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  221. /* 82801FR/FRW (ICH6R/ICH6RW) */
  222. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  223. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented).
  224. * Attach iff the controller is in IDE mode. */
  225. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID,
  226. PCI_CLASS_STORAGE_IDE << 8, 0xffff00, ich6m_sata },
  227. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  228. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  229. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  230. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata },
  231. /* Enterprise Southbridge 2 (631xESB/632xESB) */
  232. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  233. /* SATA Controller 1 IDE (ICH8) */
  234. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  235. /* SATA Controller 2 IDE (ICH8) */
  236. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  237. /* Mobile SATA Controller IDE (ICH8M), Apple */
  238. { 0x8086, 0x2828, 0x106b, 0x00a0, 0, 0, ich8m_apple_sata },
  239. { 0x8086, 0x2828, 0x106b, 0x00a1, 0, 0, ich8m_apple_sata },
  240. { 0x8086, 0x2828, 0x106b, 0x00a3, 0, 0, ich8m_apple_sata },
  241. /* Mobile SATA Controller IDE (ICH8M) */
  242. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  243. /* SATA Controller IDE (ICH9) */
  244. { 0x8086, 0x2920, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  245. /* SATA Controller IDE (ICH9) */
  246. { 0x8086, 0x2921, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  247. /* SATA Controller IDE (ICH9) */
  248. { 0x8086, 0x2926, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  249. /* SATA Controller IDE (ICH9M) */
  250. { 0x8086, 0x2928, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  251. /* SATA Controller IDE (ICH9M) */
  252. { 0x8086, 0x292d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  253. /* SATA Controller IDE (ICH9M) */
  254. { 0x8086, 0x292e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  255. /* SATA Controller IDE (Tolapai) */
  256. { 0x8086, 0x5028, PCI_ANY_ID, PCI_ANY_ID, 0, 0, tolapai_sata },
  257. /* SATA Controller IDE (ICH10) */
  258. { 0x8086, 0x3a00, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  259. /* SATA Controller IDE (ICH10) */
  260. { 0x8086, 0x3a06, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  261. /* SATA Controller IDE (ICH10) */
  262. { 0x8086, 0x3a20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  263. /* SATA Controller IDE (ICH10) */
  264. { 0x8086, 0x3a26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  265. /* SATA Controller IDE (PCH) */
  266. { 0x8086, 0x3b20, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  267. /* SATA Controller IDE (PCH) */
  268. { 0x8086, 0x3b21, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  269. /* SATA Controller IDE (PCH) */
  270. { 0x8086, 0x3b26, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  271. /* SATA Controller IDE (PCH) */
  272. { 0x8086, 0x3b28, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  273. /* SATA Controller IDE (PCH) */
  274. { 0x8086, 0x3b2d, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_2port_sata },
  275. /* SATA Controller IDE (PCH) */
  276. { 0x8086, 0x3b2e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata },
  277. { } /* terminate list */
  278. };
  279. static struct pci_driver piix_pci_driver = {
  280. .name = DRV_NAME,
  281. .id_table = piix_pci_tbl,
  282. .probe = piix_init_one,
  283. .remove = piix_remove_one,
  284. #ifdef CONFIG_PM
  285. .suspend = piix_pci_device_suspend,
  286. .resume = piix_pci_device_resume,
  287. #endif
  288. };
  289. static struct scsi_host_template piix_sht = {
  290. ATA_BMDMA_SHT(DRV_NAME),
  291. };
  292. static struct ata_port_operations piix_pata_ops = {
  293. .inherits = &ata_bmdma32_port_ops,
  294. .cable_detect = ata_cable_40wire,
  295. .set_piomode = piix_set_piomode,
  296. .set_dmamode = piix_set_dmamode,
  297. .prereset = piix_pata_prereset,
  298. };
  299. static struct ata_port_operations piix_vmw_ops = {
  300. .inherits = &piix_pata_ops,
  301. .bmdma_status = piix_vmw_bmdma_status,
  302. };
  303. static struct ata_port_operations ich_pata_ops = {
  304. .inherits = &piix_pata_ops,
  305. .cable_detect = ich_pata_cable_detect,
  306. .set_dmamode = ich_set_dmamode,
  307. };
  308. static struct ata_port_operations piix_sata_ops = {
  309. .inherits = &ata_bmdma_port_ops,
  310. };
  311. static struct ata_port_operations piix_sidpr_sata_ops = {
  312. .inherits = &piix_sata_ops,
  313. .hardreset = sata_std_hardreset,
  314. .scr_read = piix_sidpr_scr_read,
  315. .scr_write = piix_sidpr_scr_write,
  316. };
  317. static const struct piix_map_db ich5_map_db = {
  318. .mask = 0x7,
  319. .port_enable = 0x3,
  320. .map = {
  321. /* PM PS SM SS MAP */
  322. { P0, NA, P1, NA }, /* 000b */
  323. { P1, NA, P0, NA }, /* 001b */
  324. { RV, RV, RV, RV },
  325. { RV, RV, RV, RV },
  326. { P0, P1, IDE, IDE }, /* 100b */
  327. { P1, P0, IDE, IDE }, /* 101b */
  328. { IDE, IDE, P0, P1 }, /* 110b */
  329. { IDE, IDE, P1, P0 }, /* 111b */
  330. },
  331. };
  332. static const struct piix_map_db ich6_map_db = {
  333. .mask = 0x3,
  334. .port_enable = 0xf,
  335. .map = {
  336. /* PM PS SM SS MAP */
  337. { P0, P2, P1, P3 }, /* 00b */
  338. { IDE, IDE, P1, P3 }, /* 01b */
  339. { P0, P2, IDE, IDE }, /* 10b */
  340. { RV, RV, RV, RV },
  341. },
  342. };
  343. static const struct piix_map_db ich6m_map_db = {
  344. .mask = 0x3,
  345. .port_enable = 0x5,
  346. /* Map 01b isn't specified in the doc but some notebooks use
  347. * it anyway. MAP 01b have been spotted on both ICH6M and
  348. * ICH7M.
  349. */
  350. .map = {
  351. /* PM PS SM SS MAP */
  352. { P0, P2, NA, NA }, /* 00b */
  353. { IDE, IDE, P1, P3 }, /* 01b */
  354. { P0, P2, IDE, IDE }, /* 10b */
  355. { RV, RV, RV, RV },
  356. },
  357. };
  358. static const struct piix_map_db ich8_map_db = {
  359. .mask = 0x3,
  360. .port_enable = 0xf,
  361. .map = {
  362. /* PM PS SM SS MAP */
  363. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  364. { RV, RV, RV, RV },
  365. { P0, P2, IDE, IDE }, /* 10b (IDE mode) */
  366. { RV, RV, RV, RV },
  367. },
  368. };
  369. static const struct piix_map_db ich8_2port_map_db = {
  370. .mask = 0x3,
  371. .port_enable = 0x3,
  372. .map = {
  373. /* PM PS SM SS MAP */
  374. { P0, NA, P1, NA }, /* 00b */
  375. { RV, RV, RV, RV }, /* 01b */
  376. { RV, RV, RV, RV }, /* 10b */
  377. { RV, RV, RV, RV },
  378. },
  379. };
  380. static const struct piix_map_db ich8m_apple_map_db = {
  381. .mask = 0x3,
  382. .port_enable = 0x1,
  383. .map = {
  384. /* PM PS SM SS MAP */
  385. { P0, NA, NA, NA }, /* 00b */
  386. { RV, RV, RV, RV },
  387. { P0, P2, IDE, IDE }, /* 10b */
  388. { RV, RV, RV, RV },
  389. },
  390. };
  391. static const struct piix_map_db tolapai_map_db = {
  392. .mask = 0x3,
  393. .port_enable = 0x3,
  394. .map = {
  395. /* PM PS SM SS MAP */
  396. { P0, NA, P1, NA }, /* 00b */
  397. { RV, RV, RV, RV }, /* 01b */
  398. { RV, RV, RV, RV }, /* 10b */
  399. { RV, RV, RV, RV },
  400. },
  401. };
  402. static const struct piix_map_db *piix_map_db_table[] = {
  403. [ich5_sata] = &ich5_map_db,
  404. [ich6_sata] = &ich6_map_db,
  405. [ich6m_sata] = &ich6m_map_db,
  406. [ich8_sata] = &ich8_map_db,
  407. [ich8_2port_sata] = &ich8_2port_map_db,
  408. [ich8m_apple_sata] = &ich8m_apple_map_db,
  409. [tolapai_sata] = &tolapai_map_db,
  410. };
  411. static struct ata_port_info piix_port_info[] = {
  412. [piix_pata_mwdma] = /* PIIX3 MWDMA only */
  413. {
  414. .flags = PIIX_PATA_FLAGS,
  415. .pio_mask = ATA_PIO4,
  416. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  417. .port_ops = &piix_pata_ops,
  418. },
  419. [piix_pata_33] = /* PIIX4 at 33MHz */
  420. {
  421. .flags = PIIX_PATA_FLAGS,
  422. .pio_mask = ATA_PIO4,
  423. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  424. .udma_mask = ATA_UDMA2,
  425. .port_ops = &piix_pata_ops,
  426. },
  427. [ich_pata_33] = /* ICH0 - ICH at 33Mhz*/
  428. {
  429. .flags = PIIX_PATA_FLAGS,
  430. .pio_mask = ATA_PIO4,
  431. .mwdma_mask = ATA_MWDMA12_ONLY, /* Check: maybe MWDMA0 is ok */
  432. .udma_mask = ATA_UDMA2,
  433. .port_ops = &ich_pata_ops,
  434. },
  435. [ich_pata_66] = /* ICH controllers up to 66MHz */
  436. {
  437. .flags = PIIX_PATA_FLAGS,
  438. .pio_mask = ATA_PIO4,
  439. .mwdma_mask = ATA_MWDMA12_ONLY, /* MWDMA0 is broken on chip */
  440. .udma_mask = ATA_UDMA4,
  441. .port_ops = &ich_pata_ops,
  442. },
  443. [ich_pata_100] =
  444. {
  445. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  446. .pio_mask = ATA_PIO4,
  447. .mwdma_mask = ATA_MWDMA12_ONLY,
  448. .udma_mask = ATA_UDMA5,
  449. .port_ops = &ich_pata_ops,
  450. },
  451. [ich_pata_100_nomwdma1] =
  452. {
  453. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  454. .pio_mask = ATA_PIO4,
  455. .mwdma_mask = ATA_MWDMA2_ONLY,
  456. .udma_mask = ATA_UDMA5,
  457. .port_ops = &ich_pata_ops,
  458. },
  459. [ich5_sata] =
  460. {
  461. .flags = PIIX_SATA_FLAGS,
  462. .pio_mask = ATA_PIO4,
  463. .mwdma_mask = ATA_MWDMA2,
  464. .udma_mask = ATA_UDMA6,
  465. .port_ops = &piix_sata_ops,
  466. },
  467. [ich6_sata] =
  468. {
  469. .flags = PIIX_SATA_FLAGS,
  470. .pio_mask = ATA_PIO4,
  471. .mwdma_mask = ATA_MWDMA2,
  472. .udma_mask = ATA_UDMA6,
  473. .port_ops = &piix_sata_ops,
  474. },
  475. [ich6m_sata] =
  476. {
  477. .flags = PIIX_SATA_FLAGS,
  478. .pio_mask = ATA_PIO4,
  479. .mwdma_mask = ATA_MWDMA2,
  480. .udma_mask = ATA_UDMA6,
  481. .port_ops = &piix_sata_ops,
  482. },
  483. [ich8_sata] =
  484. {
  485. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  486. .pio_mask = ATA_PIO4,
  487. .mwdma_mask = ATA_MWDMA2,
  488. .udma_mask = ATA_UDMA6,
  489. .port_ops = &piix_sata_ops,
  490. },
  491. [ich8_2port_sata] =
  492. {
  493. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SIDPR,
  494. .pio_mask = ATA_PIO4,
  495. .mwdma_mask = ATA_MWDMA2,
  496. .udma_mask = ATA_UDMA6,
  497. .port_ops = &piix_sata_ops,
  498. },
  499. [tolapai_sata] =
  500. {
  501. .flags = PIIX_SATA_FLAGS,
  502. .pio_mask = ATA_PIO4,
  503. .mwdma_mask = ATA_MWDMA2,
  504. .udma_mask = ATA_UDMA6,
  505. .port_ops = &piix_sata_ops,
  506. },
  507. [ich8m_apple_sata] =
  508. {
  509. .flags = PIIX_SATA_FLAGS,
  510. .pio_mask = ATA_PIO4,
  511. .mwdma_mask = ATA_MWDMA2,
  512. .udma_mask = ATA_UDMA6,
  513. .port_ops = &piix_sata_ops,
  514. },
  515. [piix_pata_vmw] =
  516. {
  517. .flags = PIIX_PATA_FLAGS,
  518. .pio_mask = ATA_PIO4,
  519. .mwdma_mask = ATA_MWDMA12_ONLY, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  520. .udma_mask = ATA_UDMA2,
  521. .port_ops = &piix_vmw_ops,
  522. },
  523. };
  524. static struct pci_bits piix_enable_bits[] = {
  525. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  526. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  527. };
  528. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  529. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  530. MODULE_LICENSE("GPL");
  531. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  532. MODULE_VERSION(DRV_VERSION);
  533. struct ich_laptop {
  534. u16 device;
  535. u16 subvendor;
  536. u16 subdevice;
  537. };
  538. /*
  539. * List of laptops that use short cables rather than 80 wire
  540. */
  541. static const struct ich_laptop ich_laptop[] = {
  542. /* devid, subvendor, subdev */
  543. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  544. { 0x27DF, 0x1025, 0x0102 }, /* ICH7 on Acer 5602aWLMi */
  545. { 0x27DF, 0x1025, 0x0110 }, /* ICH7 on Acer 3682WLMi */
  546. { 0x27DF, 0x1028, 0x02b0 }, /* ICH7 on unknown Dell */
  547. { 0x27DF, 0x1043, 0x1267 }, /* ICH7 on Asus W5F */
  548. { 0x27DF, 0x103C, 0x30A1 }, /* ICH7 on HP Compaq nc2400 */
  549. { 0x27DF, 0x103C, 0x361a }, /* ICH7 on unkown HP */
  550. { 0x27DF, 0x1071, 0xD221 }, /* ICH7 on Hercules EC-900 */
  551. { 0x27DF, 0x152D, 0x0778 }, /* ICH7 on unknown Intel */
  552. { 0x24CA, 0x1025, 0x0061 }, /* ICH4 on ACER Aspire 2023WLMi */
  553. { 0x24CA, 0x1025, 0x003d }, /* ICH4 on ACER TM290 */
  554. { 0x266F, 0x1025, 0x0066 }, /* ICH6 on ACER Aspire 1694WLMi */
  555. { 0x2653, 0x1043, 0x82D8 }, /* ICH6M on Asus Eee 701 */
  556. { 0x27df, 0x104d, 0x900e }, /* ICH7 on Sony TZ-90 */
  557. /* end marker */
  558. { 0, }
  559. };
  560. /**
  561. * ich_pata_cable_detect - Probe host controller cable detect info
  562. * @ap: Port for which cable detect info is desired
  563. *
  564. * Read 80c cable indicator from ATA PCI device's PCI config
  565. * register. This register is normally set by firmware (BIOS).
  566. *
  567. * LOCKING:
  568. * None (inherited from caller).
  569. */
  570. static int ich_pata_cable_detect(struct ata_port *ap)
  571. {
  572. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  573. struct piix_host_priv *hpriv = ap->host->private_data;
  574. const struct ich_laptop *lap = &ich_laptop[0];
  575. u8 mask;
  576. /* Check for specials - Acer Aspire 5602WLMi */
  577. while (lap->device) {
  578. if (lap->device == pdev->device &&
  579. lap->subvendor == pdev->subsystem_vendor &&
  580. lap->subdevice == pdev->subsystem_device)
  581. return ATA_CBL_PATA40_SHORT;
  582. lap++;
  583. }
  584. /* check BIOS cable detect results */
  585. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  586. if ((hpriv->saved_iocfg & mask) == 0)
  587. return ATA_CBL_PATA40;
  588. return ATA_CBL_PATA80;
  589. }
  590. /**
  591. * piix_pata_prereset - prereset for PATA host controller
  592. * @link: Target link
  593. * @deadline: deadline jiffies for the operation
  594. *
  595. * LOCKING:
  596. * None (inherited from caller).
  597. */
  598. static int piix_pata_prereset(struct ata_link *link, unsigned long deadline)
  599. {
  600. struct ata_port *ap = link->ap;
  601. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  602. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  603. return -ENOENT;
  604. return ata_sff_prereset(link, deadline);
  605. }
  606. /**
  607. * piix_set_piomode - Initialize host controller PATA PIO timings
  608. * @ap: Port whose timings we are configuring
  609. * @adev: um
  610. *
  611. * Set PIO mode for device, in host controller PCI config space.
  612. *
  613. * LOCKING:
  614. * None (inherited from caller).
  615. */
  616. static void piix_set_piomode(struct ata_port *ap, struct ata_device *adev)
  617. {
  618. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  619. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  620. unsigned int is_slave = (adev->devno != 0);
  621. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  622. unsigned int slave_port = 0x44;
  623. u16 master_data;
  624. u8 slave_data;
  625. u8 udma_enable;
  626. int control = 0;
  627. /*
  628. * See Intel Document 298600-004 for the timing programing rules
  629. * for ICH controllers.
  630. */
  631. static const /* ISP RTC */
  632. u8 timings[][2] = { { 0, 0 },
  633. { 0, 0 },
  634. { 1, 0 },
  635. { 2, 1 },
  636. { 2, 3 }, };
  637. if (pio >= 2)
  638. control |= 1; /* TIME1 enable */
  639. if (ata_pio_need_iordy(adev))
  640. control |= 2; /* IE enable */
  641. /* Intel specifies that the PPE functionality is for disk only */
  642. if (adev->class == ATA_DEV_ATA)
  643. control |= 4; /* PPE enable */
  644. /* PIO configuration clears DTE unconditionally. It will be
  645. * programmed in set_dmamode which is guaranteed to be called
  646. * after set_piomode if any DMA mode is available.
  647. */
  648. pci_read_config_word(dev, master_port, &master_data);
  649. if (is_slave) {
  650. /* clear TIME1|IE1|PPE1|DTE1 */
  651. master_data &= 0xff0f;
  652. /* Enable SITRE (separate slave timing register) */
  653. master_data |= 0x4000;
  654. /* enable PPE1, IE1 and TIME1 as needed */
  655. master_data |= (control << 4);
  656. pci_read_config_byte(dev, slave_port, &slave_data);
  657. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  658. /* Load the timing nibble for this slave */
  659. slave_data |= ((timings[pio][0] << 2) | timings[pio][1])
  660. << (ap->port_no ? 4 : 0);
  661. } else {
  662. /* clear ISP|RCT|TIME0|IE0|PPE0|DTE0 */
  663. master_data &= 0xccf0;
  664. /* Enable PPE, IE and TIME as appropriate */
  665. master_data |= control;
  666. /* load ISP and RCT */
  667. master_data |=
  668. (timings[pio][0] << 12) |
  669. (timings[pio][1] << 8);
  670. }
  671. pci_write_config_word(dev, master_port, master_data);
  672. if (is_slave)
  673. pci_write_config_byte(dev, slave_port, slave_data);
  674. /* Ensure the UDMA bit is off - it will be turned back on if
  675. UDMA is selected */
  676. if (ap->udma_mask) {
  677. pci_read_config_byte(dev, 0x48, &udma_enable);
  678. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  679. pci_write_config_byte(dev, 0x48, udma_enable);
  680. }
  681. }
  682. /**
  683. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  684. * @ap: Port whose timings we are configuring
  685. * @adev: Drive in question
  686. * @isich: set if the chip is an ICH device
  687. *
  688. * Set UDMA mode for device, in host controller PCI config space.
  689. *
  690. * LOCKING:
  691. * None (inherited from caller).
  692. */
  693. static void do_pata_set_dmamode(struct ata_port *ap, struct ata_device *adev, int isich)
  694. {
  695. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  696. u8 master_port = ap->port_no ? 0x42 : 0x40;
  697. u16 master_data;
  698. u8 speed = adev->dma_mode;
  699. int devid = adev->devno + 2 * ap->port_no;
  700. u8 udma_enable = 0;
  701. static const /* ISP RTC */
  702. u8 timings[][2] = { { 0, 0 },
  703. { 0, 0 },
  704. { 1, 0 },
  705. { 2, 1 },
  706. { 2, 3 }, };
  707. pci_read_config_word(dev, master_port, &master_data);
  708. if (ap->udma_mask)
  709. pci_read_config_byte(dev, 0x48, &udma_enable);
  710. if (speed >= XFER_UDMA_0) {
  711. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  712. u16 udma_timing;
  713. u16 ideconf;
  714. int u_clock, u_speed;
  715. /*
  716. * UDMA is handled by a combination of clock switching and
  717. * selection of dividers
  718. *
  719. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  720. * except UDMA0 which is 00
  721. */
  722. u_speed = min(2 - (udma & 1), udma);
  723. if (udma == 5)
  724. u_clock = 0x1000; /* 100Mhz */
  725. else if (udma > 2)
  726. u_clock = 1; /* 66Mhz */
  727. else
  728. u_clock = 0; /* 33Mhz */
  729. udma_enable |= (1 << devid);
  730. /* Load the CT/RP selection */
  731. pci_read_config_word(dev, 0x4A, &udma_timing);
  732. udma_timing &= ~(3 << (4 * devid));
  733. udma_timing |= u_speed << (4 * devid);
  734. pci_write_config_word(dev, 0x4A, udma_timing);
  735. if (isich) {
  736. /* Select a 33/66/100Mhz clock */
  737. pci_read_config_word(dev, 0x54, &ideconf);
  738. ideconf &= ~(0x1001 << devid);
  739. ideconf |= u_clock << devid;
  740. /* For ICH or later we should set bit 10 for better
  741. performance (WR_PingPong_En) */
  742. pci_write_config_word(dev, 0x54, ideconf);
  743. }
  744. } else {
  745. /*
  746. * MWDMA is driven by the PIO timings. We must also enable
  747. * IORDY unconditionally along with TIME1. PPE has already
  748. * been set when the PIO timing was set.
  749. */
  750. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  751. unsigned int control;
  752. u8 slave_data;
  753. const unsigned int needed_pio[3] = {
  754. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  755. };
  756. int pio = needed_pio[mwdma] - XFER_PIO_0;
  757. control = 3; /* IORDY|TIME1 */
  758. /* If the drive MWDMA is faster than it can do PIO then
  759. we must force PIO into PIO0 */
  760. if (adev->pio_mode < needed_pio[mwdma])
  761. /* Enable DMA timing only */
  762. control |= 8; /* PIO cycles in PIO0 */
  763. if (adev->devno) { /* Slave */
  764. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  765. master_data |= control << 4;
  766. pci_read_config_byte(dev, 0x44, &slave_data);
  767. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  768. /* Load the matching timing */
  769. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  770. pci_write_config_byte(dev, 0x44, slave_data);
  771. } else { /* Master */
  772. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  773. and master timing bits */
  774. master_data |= control;
  775. master_data |=
  776. (timings[pio][0] << 12) |
  777. (timings[pio][1] << 8);
  778. }
  779. if (ap->udma_mask) {
  780. udma_enable &= ~(1 << devid);
  781. pci_write_config_word(dev, master_port, master_data);
  782. }
  783. }
  784. /* Don't scribble on 0x48 if the controller does not support UDMA */
  785. if (ap->udma_mask)
  786. pci_write_config_byte(dev, 0x48, udma_enable);
  787. }
  788. /**
  789. * piix_set_dmamode - Initialize host controller PATA DMA timings
  790. * @ap: Port whose timings we are configuring
  791. * @adev: um
  792. *
  793. * Set MW/UDMA mode for device, in host controller PCI config space.
  794. *
  795. * LOCKING:
  796. * None (inherited from caller).
  797. */
  798. static void piix_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  799. {
  800. do_pata_set_dmamode(ap, adev, 0);
  801. }
  802. /**
  803. * ich_set_dmamode - Initialize host controller PATA DMA timings
  804. * @ap: Port whose timings we are configuring
  805. * @adev: um
  806. *
  807. * Set MW/UDMA mode for device, in host controller PCI config space.
  808. *
  809. * LOCKING:
  810. * None (inherited from caller).
  811. */
  812. static void ich_set_dmamode(struct ata_port *ap, struct ata_device *adev)
  813. {
  814. do_pata_set_dmamode(ap, adev, 1);
  815. }
  816. /*
  817. * Serial ATA Index/Data Pair Superset Registers access
  818. *
  819. * Beginning from ICH8, there's a sane way to access SCRs using index
  820. * and data register pair located at BAR5 which means that we have
  821. * separate SCRs for master and slave. This is handled using libata
  822. * slave_link facility.
  823. */
  824. static const int piix_sidx_map[] = {
  825. [SCR_STATUS] = 0,
  826. [SCR_ERROR] = 2,
  827. [SCR_CONTROL] = 1,
  828. };
  829. static void piix_sidpr_sel(struct ata_link *link, unsigned int reg)
  830. {
  831. struct ata_port *ap = link->ap;
  832. struct piix_host_priv *hpriv = ap->host->private_data;
  833. iowrite32(((ap->port_no * 2 + link->pmp) << 8) | piix_sidx_map[reg],
  834. hpriv->sidpr + PIIX_SIDPR_IDX);
  835. }
  836. static int piix_sidpr_scr_read(struct ata_link *link,
  837. unsigned int reg, u32 *val)
  838. {
  839. struct piix_host_priv *hpriv = link->ap->host->private_data;
  840. if (reg >= ARRAY_SIZE(piix_sidx_map))
  841. return -EINVAL;
  842. piix_sidpr_sel(link, reg);
  843. *val = ioread32(hpriv->sidpr + PIIX_SIDPR_DATA);
  844. return 0;
  845. }
  846. static int piix_sidpr_scr_write(struct ata_link *link,
  847. unsigned int reg, u32 val)
  848. {
  849. struct piix_host_priv *hpriv = link->ap->host->private_data;
  850. if (reg >= ARRAY_SIZE(piix_sidx_map))
  851. return -EINVAL;
  852. piix_sidpr_sel(link, reg);
  853. iowrite32(val, hpriv->sidpr + PIIX_SIDPR_DATA);
  854. return 0;
  855. }
  856. #ifdef CONFIG_PM
  857. static int piix_broken_suspend(void)
  858. {
  859. static const struct dmi_system_id sysids[] = {
  860. {
  861. .ident = "TECRA M3",
  862. .matches = {
  863. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  864. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M3"),
  865. },
  866. },
  867. {
  868. .ident = "TECRA M3",
  869. .matches = {
  870. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  871. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M3"),
  872. },
  873. },
  874. {
  875. .ident = "TECRA M4",
  876. .matches = {
  877. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  878. DMI_MATCH(DMI_PRODUCT_NAME, "Tecra M4"),
  879. },
  880. },
  881. {
  882. .ident = "TECRA M4",
  883. .matches = {
  884. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  885. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M4"),
  886. },
  887. },
  888. {
  889. .ident = "TECRA M5",
  890. .matches = {
  891. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  892. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M5"),
  893. },
  894. },
  895. {
  896. .ident = "TECRA M6",
  897. .matches = {
  898. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  899. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M6"),
  900. },
  901. },
  902. {
  903. .ident = "TECRA M7",
  904. .matches = {
  905. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  906. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA M7"),
  907. },
  908. },
  909. {
  910. .ident = "TECRA A8",
  911. .matches = {
  912. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  913. DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A8"),
  914. },
  915. },
  916. {
  917. .ident = "Satellite R20",
  918. .matches = {
  919. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  920. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R20"),
  921. },
  922. },
  923. {
  924. .ident = "Satellite R25",
  925. .matches = {
  926. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  927. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite R25"),
  928. },
  929. },
  930. {
  931. .ident = "Satellite U200",
  932. .matches = {
  933. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  934. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U200"),
  935. },
  936. },
  937. {
  938. .ident = "Satellite U200",
  939. .matches = {
  940. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  941. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U200"),
  942. },
  943. },
  944. {
  945. .ident = "Satellite Pro U200",
  946. .matches = {
  947. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  948. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE PRO U200"),
  949. },
  950. },
  951. {
  952. .ident = "Satellite U205",
  953. .matches = {
  954. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  955. DMI_MATCH(DMI_PRODUCT_NAME, "Satellite U205"),
  956. },
  957. },
  958. {
  959. .ident = "SATELLITE U205",
  960. .matches = {
  961. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  962. DMI_MATCH(DMI_PRODUCT_NAME, "SATELLITE U205"),
  963. },
  964. },
  965. {
  966. .ident = "Portege M500",
  967. .matches = {
  968. DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"),
  969. DMI_MATCH(DMI_PRODUCT_NAME, "PORTEGE M500"),
  970. },
  971. },
  972. {
  973. .ident = "VGN-BX297XP",
  974. .matches = {
  975. DMI_MATCH(DMI_SYS_VENDOR, "Sony Corporation"),
  976. DMI_MATCH(DMI_PRODUCT_NAME, "VGN-BX297XP"),
  977. },
  978. },
  979. { } /* terminate list */
  980. };
  981. static const char *oemstrs[] = {
  982. "Tecra M3,",
  983. };
  984. int i;
  985. if (dmi_check_system(sysids))
  986. return 1;
  987. for (i = 0; i < ARRAY_SIZE(oemstrs); i++)
  988. if (dmi_find_device(DMI_DEV_TYPE_OEM_STRING, oemstrs[i], NULL))
  989. return 1;
  990. /* TECRA M4 sometimes forgets its identify and reports bogus
  991. * DMI information. As the bogus information is a bit
  992. * generic, match as many entries as possible. This manual
  993. * matching is necessary because dmi_system_id.matches is
  994. * limited to four entries.
  995. */
  996. if (dmi_match(DMI_SYS_VENDOR, "TOSHIBA") &&
  997. dmi_match(DMI_PRODUCT_NAME, "000000") &&
  998. dmi_match(DMI_PRODUCT_VERSION, "000000") &&
  999. dmi_match(DMI_PRODUCT_SERIAL, "000000") &&
  1000. dmi_match(DMI_BOARD_VENDOR, "TOSHIBA") &&
  1001. dmi_match(DMI_BOARD_NAME, "Portable PC") &&
  1002. dmi_match(DMI_BOARD_VERSION, "Version A0"))
  1003. return 1;
  1004. return 0;
  1005. }
  1006. static int piix_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1007. {
  1008. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1009. unsigned long flags;
  1010. int rc = 0;
  1011. rc = ata_host_suspend(host, mesg);
  1012. if (rc)
  1013. return rc;
  1014. /* Some braindamaged ACPI suspend implementations expect the
  1015. * controller to be awake on entry; otherwise, it burns cpu
  1016. * cycles and power trying to do something to the sleeping
  1017. * beauty.
  1018. */
  1019. if (piix_broken_suspend() && (mesg.event & PM_EVENT_SLEEP)) {
  1020. pci_save_state(pdev);
  1021. /* mark its power state as "unknown", since we don't
  1022. * know if e.g. the BIOS will change its device state
  1023. * when we suspend.
  1024. */
  1025. if (pdev->current_state == PCI_D0)
  1026. pdev->current_state = PCI_UNKNOWN;
  1027. /* tell resume that it's waking up from broken suspend */
  1028. spin_lock_irqsave(&host->lock, flags);
  1029. host->flags |= PIIX_HOST_BROKEN_SUSPEND;
  1030. spin_unlock_irqrestore(&host->lock, flags);
  1031. } else
  1032. ata_pci_device_do_suspend(pdev, mesg);
  1033. return 0;
  1034. }
  1035. static int piix_pci_device_resume(struct pci_dev *pdev)
  1036. {
  1037. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1038. unsigned long flags;
  1039. int rc;
  1040. if (host->flags & PIIX_HOST_BROKEN_SUSPEND) {
  1041. spin_lock_irqsave(&host->lock, flags);
  1042. host->flags &= ~PIIX_HOST_BROKEN_SUSPEND;
  1043. spin_unlock_irqrestore(&host->lock, flags);
  1044. pci_set_power_state(pdev, PCI_D0);
  1045. pci_restore_state(pdev);
  1046. /* PCI device wasn't disabled during suspend. Use
  1047. * pci_reenable_device() to avoid affecting the enable
  1048. * count.
  1049. */
  1050. rc = pci_reenable_device(pdev);
  1051. if (rc)
  1052. dev_printk(KERN_ERR, &pdev->dev, "failed to enable "
  1053. "device after resume (%d)\n", rc);
  1054. } else
  1055. rc = ata_pci_device_do_resume(pdev);
  1056. if (rc == 0)
  1057. ata_host_resume(host);
  1058. return rc;
  1059. }
  1060. #endif
  1061. static u8 piix_vmw_bmdma_status(struct ata_port *ap)
  1062. {
  1063. return ata_bmdma_status(ap) & ~ATA_DMA_ERR;
  1064. }
  1065. #define AHCI_PCI_BAR 5
  1066. #define AHCI_GLOBAL_CTL 0x04
  1067. #define AHCI_ENABLE (1 << 31)
  1068. static int piix_disable_ahci(struct pci_dev *pdev)
  1069. {
  1070. void __iomem *mmio;
  1071. u32 tmp;
  1072. int rc = 0;
  1073. /* BUG: pci_enable_device has not yet been called. This
  1074. * works because this device is usually set up by BIOS.
  1075. */
  1076. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  1077. !pci_resource_len(pdev, AHCI_PCI_BAR))
  1078. return 0;
  1079. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  1080. if (!mmio)
  1081. return -ENOMEM;
  1082. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1083. if (tmp & AHCI_ENABLE) {
  1084. tmp &= ~AHCI_ENABLE;
  1085. iowrite32(tmp, mmio + AHCI_GLOBAL_CTL);
  1086. tmp = ioread32(mmio + AHCI_GLOBAL_CTL);
  1087. if (tmp & AHCI_ENABLE)
  1088. rc = -EIO;
  1089. }
  1090. pci_iounmap(pdev, mmio);
  1091. return rc;
  1092. }
  1093. /**
  1094. * piix_check_450nx_errata - Check for problem 450NX setup
  1095. * @ata_dev: the PCI device to check
  1096. *
  1097. * Check for the present of 450NX errata #19 and errata #25. If
  1098. * they are found return an error code so we can turn off DMA
  1099. */
  1100. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  1101. {
  1102. struct pci_dev *pdev = NULL;
  1103. u16 cfg;
  1104. int no_piix_dma = 0;
  1105. while ((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL) {
  1106. /* Look for 450NX PXB. Check for problem configurations
  1107. A PCI quirk checks bit 6 already */
  1108. pci_read_config_word(pdev, 0x41, &cfg);
  1109. /* Only on the original revision: IDE DMA can hang */
  1110. if (pdev->revision == 0x00)
  1111. no_piix_dma = 1;
  1112. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  1113. else if (cfg & (1<<14) && pdev->revision < 5)
  1114. no_piix_dma = 2;
  1115. }
  1116. if (no_piix_dma)
  1117. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  1118. if (no_piix_dma == 2)
  1119. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  1120. return no_piix_dma;
  1121. }
  1122. static void __devinit piix_init_pcs(struct ata_host *host,
  1123. const struct piix_map_db *map_db)
  1124. {
  1125. struct pci_dev *pdev = to_pci_dev(host->dev);
  1126. u16 pcs, new_pcs;
  1127. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  1128. new_pcs = pcs | map_db->port_enable;
  1129. if (new_pcs != pcs) {
  1130. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  1131. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  1132. msleep(150);
  1133. }
  1134. }
  1135. static const int *__devinit piix_init_sata_map(struct pci_dev *pdev,
  1136. struct ata_port_info *pinfo,
  1137. const struct piix_map_db *map_db)
  1138. {
  1139. const int *map;
  1140. int i, invalid_map = 0;
  1141. u8 map_value;
  1142. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  1143. map = map_db->map[map_value & map_db->mask];
  1144. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  1145. for (i = 0; i < 4; i++) {
  1146. switch (map[i]) {
  1147. case RV:
  1148. invalid_map = 1;
  1149. printk(" XX");
  1150. break;
  1151. case NA:
  1152. printk(" --");
  1153. break;
  1154. case IDE:
  1155. WARN_ON((i & 1) || map[i + 1] != IDE);
  1156. pinfo[i / 2] = piix_port_info[ich_pata_100];
  1157. i++;
  1158. printk(" IDE IDE");
  1159. break;
  1160. default:
  1161. printk(" P%d", map[i]);
  1162. if (i & 1)
  1163. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  1164. break;
  1165. }
  1166. }
  1167. printk(" ]\n");
  1168. if (invalid_map)
  1169. dev_printk(KERN_ERR, &pdev->dev,
  1170. "invalid MAP value %u\n", map_value);
  1171. return map;
  1172. }
  1173. static bool piix_no_sidpr(struct ata_host *host)
  1174. {
  1175. struct pci_dev *pdev = to_pci_dev(host->dev);
  1176. /*
  1177. * Samsung DB-P70 only has three ATA ports exposed and
  1178. * curiously the unconnected first port reports link online
  1179. * while not responding to SRST protocol causing excessive
  1180. * detection delay.
  1181. *
  1182. * Unfortunately, the system doesn't carry enough DMI
  1183. * information to identify the machine but does have subsystem
  1184. * vendor and device set. As it's unclear whether the
  1185. * subsystem vendor/device is used only for this specific
  1186. * board, the port can't be disabled solely with the
  1187. * information; however, turning off SIDPR access works around
  1188. * the problem. Turn it off.
  1189. *
  1190. * This problem is reported in bnc#441240.
  1191. *
  1192. * https://bugzilla.novell.com/show_bug.cgi?id=441420
  1193. */
  1194. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2920 &&
  1195. pdev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG &&
  1196. pdev->subsystem_device == 0xb049) {
  1197. dev_printk(KERN_WARNING, host->dev,
  1198. "Samsung DB-P70 detected, disabling SIDPR\n");
  1199. return true;
  1200. }
  1201. return false;
  1202. }
  1203. static int __devinit piix_init_sidpr(struct ata_host *host)
  1204. {
  1205. struct pci_dev *pdev = to_pci_dev(host->dev);
  1206. struct piix_host_priv *hpriv = host->private_data;
  1207. struct ata_link *link0 = &host->ports[0]->link;
  1208. u32 scontrol;
  1209. int i, rc;
  1210. /* check for availability */
  1211. for (i = 0; i < 4; i++)
  1212. if (hpriv->map[i] == IDE)
  1213. return 0;
  1214. /* is it blacklisted? */
  1215. if (piix_no_sidpr(host))
  1216. return 0;
  1217. if (!(host->ports[0]->flags & PIIX_FLAG_SIDPR))
  1218. return 0;
  1219. if (pci_resource_start(pdev, PIIX_SIDPR_BAR) == 0 ||
  1220. pci_resource_len(pdev, PIIX_SIDPR_BAR) != PIIX_SIDPR_LEN)
  1221. return 0;
  1222. if (pcim_iomap_regions(pdev, 1 << PIIX_SIDPR_BAR, DRV_NAME))
  1223. return 0;
  1224. hpriv->sidpr = pcim_iomap_table(pdev)[PIIX_SIDPR_BAR];
  1225. /* SCR access via SIDPR doesn't work on some configurations.
  1226. * Give it a test drive by inhibiting power save modes which
  1227. * we'll do anyway.
  1228. */
  1229. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1230. /* if IPM is already 3, SCR access is probably working. Don't
  1231. * un-inhibit power save modes as BIOS might have inhibited
  1232. * them for a reason.
  1233. */
  1234. if ((scontrol & 0xf00) != 0x300) {
  1235. scontrol |= 0x300;
  1236. piix_sidpr_scr_write(link0, SCR_CONTROL, scontrol);
  1237. piix_sidpr_scr_read(link0, SCR_CONTROL, &scontrol);
  1238. if ((scontrol & 0xf00) != 0x300) {
  1239. dev_printk(KERN_INFO, host->dev, "SCR access via "
  1240. "SIDPR is available but doesn't work\n");
  1241. return 0;
  1242. }
  1243. }
  1244. /* okay, SCRs available, set ops and ask libata for slave_link */
  1245. for (i = 0; i < 2; i++) {
  1246. struct ata_port *ap = host->ports[i];
  1247. ap->ops = &piix_sidpr_sata_ops;
  1248. if (ap->flags & ATA_FLAG_SLAVE_POSS) {
  1249. rc = ata_slave_link_init(ap);
  1250. if (rc)
  1251. return rc;
  1252. }
  1253. }
  1254. return 0;
  1255. }
  1256. static void piix_iocfg_bit18_quirk(struct ata_host *host)
  1257. {
  1258. static const struct dmi_system_id sysids[] = {
  1259. {
  1260. /* Clevo M570U sets IOCFG bit 18 if the cdrom
  1261. * isn't used to boot the system which
  1262. * disables the channel.
  1263. */
  1264. .ident = "M570U",
  1265. .matches = {
  1266. DMI_MATCH(DMI_SYS_VENDOR, "Clevo Co."),
  1267. DMI_MATCH(DMI_PRODUCT_NAME, "M570U"),
  1268. },
  1269. },
  1270. { } /* terminate list */
  1271. };
  1272. struct pci_dev *pdev = to_pci_dev(host->dev);
  1273. struct piix_host_priv *hpriv = host->private_data;
  1274. if (!dmi_check_system(sysids))
  1275. return;
  1276. /* The datasheet says that bit 18 is NOOP but certain systems
  1277. * seem to use it to disable a channel. Clear the bit on the
  1278. * affected systems.
  1279. */
  1280. if (hpriv->saved_iocfg & (1 << 18)) {
  1281. dev_printk(KERN_INFO, &pdev->dev,
  1282. "applying IOCFG bit18 quirk\n");
  1283. pci_write_config_dword(pdev, PIIX_IOCFG,
  1284. hpriv->saved_iocfg & ~(1 << 18));
  1285. }
  1286. }
  1287. static bool piix_broken_system_poweroff(struct pci_dev *pdev)
  1288. {
  1289. static const struct dmi_system_id broken_systems[] = {
  1290. {
  1291. .ident = "HP Compaq 2510p",
  1292. .matches = {
  1293. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1294. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq 2510p"),
  1295. },
  1296. /* PCI slot number of the controller */
  1297. .driver_data = (void *)0x1FUL,
  1298. },
  1299. {
  1300. .ident = "HP Compaq nc6000",
  1301. .matches = {
  1302. DMI_MATCH(DMI_SYS_VENDOR, "Hewlett-Packard"),
  1303. DMI_MATCH(DMI_PRODUCT_NAME, "HP Compaq nc6000"),
  1304. },
  1305. /* PCI slot number of the controller */
  1306. .driver_data = (void *)0x1FUL,
  1307. },
  1308. { } /* terminate list */
  1309. };
  1310. const struct dmi_system_id *dmi = dmi_first_match(broken_systems);
  1311. if (dmi) {
  1312. unsigned long slot = (unsigned long)dmi->driver_data;
  1313. /* apply the quirk only to on-board controllers */
  1314. return slot == PCI_SLOT(pdev->devfn);
  1315. }
  1316. return false;
  1317. }
  1318. /**
  1319. * piix_init_one - Register PIIX ATA PCI device with kernel services
  1320. * @pdev: PCI device to register
  1321. * @ent: Entry in piix_pci_tbl matching with @pdev
  1322. *
  1323. * Called from kernel PCI layer. We probe for combined mode (sigh),
  1324. * and then hand over control to libata, for it to do the rest.
  1325. *
  1326. * LOCKING:
  1327. * Inherited from PCI layer (may sleep).
  1328. *
  1329. * RETURNS:
  1330. * Zero on success, or -ERRNO value.
  1331. */
  1332. static int __devinit piix_init_one(struct pci_dev *pdev,
  1333. const struct pci_device_id *ent)
  1334. {
  1335. static int printed_version;
  1336. struct device *dev = &pdev->dev;
  1337. struct ata_port_info port_info[2];
  1338. const struct ata_port_info *ppi[] = { &port_info[0], &port_info[1] };
  1339. unsigned long port_flags;
  1340. struct ata_host *host;
  1341. struct piix_host_priv *hpriv;
  1342. int rc;
  1343. if (!printed_version++)
  1344. dev_printk(KERN_DEBUG, &pdev->dev,
  1345. "version " DRV_VERSION "\n");
  1346. /* no hotplugging support for later devices (FIXME) */
  1347. if (!in_module_init && ent->driver_data >= ich5_sata)
  1348. return -ENODEV;
  1349. if (piix_broken_system_poweroff(pdev)) {
  1350. piix_port_info[ent->driver_data].flags |=
  1351. ATA_FLAG_NO_POWEROFF_SPINDOWN |
  1352. ATA_FLAG_NO_HIBERNATE_SPINDOWN;
  1353. dev_info(&pdev->dev, "quirky BIOS, skipping spindown "
  1354. "on poweroff and hibernation\n");
  1355. }
  1356. port_info[0] = piix_port_info[ent->driver_data];
  1357. port_info[1] = piix_port_info[ent->driver_data];
  1358. port_flags = port_info[0].flags;
  1359. /* enable device and prepare host */
  1360. rc = pcim_enable_device(pdev);
  1361. if (rc)
  1362. return rc;
  1363. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1364. if (!hpriv)
  1365. return -ENOMEM;
  1366. /* Save IOCFG, this will be used for cable detection, quirk
  1367. * detection and restoration on detach. This is necessary
  1368. * because some ACPI implementations mess up cable related
  1369. * bits on _STM. Reported on kernel bz#11879.
  1370. */
  1371. pci_read_config_dword(pdev, PIIX_IOCFG, &hpriv->saved_iocfg);
  1372. /* ICH6R may be driven by either ata_piix or ahci driver
  1373. * regardless of BIOS configuration. Make sure AHCI mode is
  1374. * off.
  1375. */
  1376. if (pdev->vendor == PCI_VENDOR_ID_INTEL && pdev->device == 0x2652) {
  1377. rc = piix_disable_ahci(pdev);
  1378. if (rc)
  1379. return rc;
  1380. }
  1381. /* SATA map init can change port_info, do it before prepping host */
  1382. if (port_flags & ATA_FLAG_SATA)
  1383. hpriv->map = piix_init_sata_map(pdev, port_info,
  1384. piix_map_db_table[ent->driver_data]);
  1385. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  1386. if (rc)
  1387. return rc;
  1388. host->private_data = hpriv;
  1389. /* initialize controller */
  1390. if (port_flags & ATA_FLAG_SATA) {
  1391. piix_init_pcs(host, piix_map_db_table[ent->driver_data]);
  1392. rc = piix_init_sidpr(host);
  1393. if (rc)
  1394. return rc;
  1395. }
  1396. /* apply IOCFG bit18 quirk */
  1397. piix_iocfg_bit18_quirk(host);
  1398. /* On ICH5, some BIOSen disable the interrupt using the
  1399. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  1400. * On ICH6, this bit has the same effect, but only when
  1401. * MSI is disabled (and it is disabled, as we don't use
  1402. * message-signalled interrupts currently).
  1403. */
  1404. if (port_flags & PIIX_FLAG_CHECKINTR)
  1405. pci_intx(pdev, 1);
  1406. if (piix_check_450nx_errata(pdev)) {
  1407. /* This writes into the master table but it does not
  1408. really matter for this errata as we will apply it to
  1409. all the PIIX devices on the board */
  1410. host->ports[0]->mwdma_mask = 0;
  1411. host->ports[0]->udma_mask = 0;
  1412. host->ports[1]->mwdma_mask = 0;
  1413. host->ports[1]->udma_mask = 0;
  1414. }
  1415. host->flags |= ATA_HOST_PARALLEL_SCAN;
  1416. pci_set_master(pdev);
  1417. return ata_pci_sff_activate_host(host, ata_sff_interrupt, &piix_sht);
  1418. }
  1419. static void piix_remove_one(struct pci_dev *pdev)
  1420. {
  1421. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1422. struct piix_host_priv *hpriv = host->private_data;
  1423. pci_write_config_dword(pdev, PIIX_IOCFG, hpriv->saved_iocfg);
  1424. ata_pci_remove_one(pdev);
  1425. }
  1426. static int __init piix_init(void)
  1427. {
  1428. int rc;
  1429. DPRINTK("pci_register_driver\n");
  1430. rc = pci_register_driver(&piix_pci_driver);
  1431. if (rc)
  1432. return rc;
  1433. in_module_init = 0;
  1434. DPRINTK("done\n");
  1435. return 0;
  1436. }
  1437. static void __exit piix_exit(void)
  1438. {
  1439. pci_unregister_driver(&piix_pci_driver);
  1440. }
  1441. module_init(piix_init);
  1442. module_exit(piix_exit);