common.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336
  1. /*
  2. * arch/arm/mach-orion5x/common.c
  3. *
  4. * Core functions for Marvell Orion 5x SoCs
  5. *
  6. * Maintainer: Tzachi Perelstein <tzachi@marvell.com>
  7. *
  8. * This file is licensed under the terms of the GNU General Public
  9. * License version 2. This program is licensed "as is" without any
  10. * warranty of any kind, whether express or implied.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/serial_8250.h>
  17. #include <linux/mv643xx_i2c.h>
  18. #include <linux/ata_platform.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk-provider.h>
  21. #include <net/dsa.h>
  22. #include <asm/page.h>
  23. #include <asm/setup.h>
  24. #include <asm/system_misc.h>
  25. #include <asm/timex.h>
  26. #include <asm/mach/arch.h>
  27. #include <asm/mach/map.h>
  28. #include <asm/mach/time.h>
  29. #include <mach/bridge-regs.h>
  30. #include <mach/hardware.h>
  31. #include <mach/orion5x.h>
  32. #include <plat/orion_nand.h>
  33. #include <plat/ehci-orion.h>
  34. #include <plat/time.h>
  35. #include <plat/common.h>
  36. #include <plat/addr-map.h>
  37. #include "common.h"
  38. /*****************************************************************************
  39. * I/O Address Mapping
  40. ****************************************************************************/
  41. static struct map_desc orion5x_io_desc[] __initdata = {
  42. {
  43. .virtual = ORION5X_REGS_VIRT_BASE,
  44. .pfn = __phys_to_pfn(ORION5X_REGS_PHYS_BASE),
  45. .length = ORION5X_REGS_SIZE,
  46. .type = MT_DEVICE,
  47. }, {
  48. .virtual = ORION5X_PCIE_WA_VIRT_BASE,
  49. .pfn = __phys_to_pfn(ORION5X_PCIE_WA_PHYS_BASE),
  50. .length = ORION5X_PCIE_WA_SIZE,
  51. .type = MT_DEVICE,
  52. },
  53. };
  54. void __init orion5x_map_io(void)
  55. {
  56. iotable_init(orion5x_io_desc, ARRAY_SIZE(orion5x_io_desc));
  57. }
  58. /*****************************************************************************
  59. * CLK tree
  60. ****************************************************************************/
  61. static struct clk *tclk;
  62. static void __init clk_init(void)
  63. {
  64. tclk = clk_register_fixed_rate(NULL, "tclk", NULL, CLK_IS_ROOT,
  65. orion5x_tclk);
  66. orion_clkdev_init(tclk);
  67. }
  68. /*****************************************************************************
  69. * EHCI0
  70. ****************************************************************************/
  71. void __init orion5x_ehci0_init(void)
  72. {
  73. orion_ehci_init(ORION5X_USB0_PHYS_BASE, IRQ_ORION5X_USB0_CTRL,
  74. EHCI_PHY_ORION);
  75. }
  76. /*****************************************************************************
  77. * EHCI1
  78. ****************************************************************************/
  79. void __init orion5x_ehci1_init(void)
  80. {
  81. orion_ehci_1_init(ORION5X_USB1_PHYS_BASE, IRQ_ORION5X_USB1_CTRL);
  82. }
  83. /*****************************************************************************
  84. * GE00
  85. ****************************************************************************/
  86. void __init orion5x_eth_init(struct mv643xx_eth_platform_data *eth_data)
  87. {
  88. orion_ge00_init(eth_data,
  89. ORION5X_ETH_PHYS_BASE, IRQ_ORION5X_ETH_SUM,
  90. IRQ_ORION5X_ETH_ERR);
  91. }
  92. /*****************************************************************************
  93. * Ethernet switch
  94. ****************************************************************************/
  95. void __init orion5x_eth_switch_init(struct dsa_platform_data *d, int irq)
  96. {
  97. orion_ge00_switch_init(d, irq);
  98. }
  99. /*****************************************************************************
  100. * I2C
  101. ****************************************************************************/
  102. void __init orion5x_i2c_init(void)
  103. {
  104. orion_i2c_init(I2C_PHYS_BASE, IRQ_ORION5X_I2C, 8);
  105. }
  106. /*****************************************************************************
  107. * SATA
  108. ****************************************************************************/
  109. void __init orion5x_sata_init(struct mv_sata_platform_data *sata_data)
  110. {
  111. orion_sata_init(sata_data, ORION5X_SATA_PHYS_BASE, IRQ_ORION5X_SATA);
  112. }
  113. /*****************************************************************************
  114. * SPI
  115. ****************************************************************************/
  116. void __init orion5x_spi_init()
  117. {
  118. orion_spi_init(SPI_PHYS_BASE);
  119. }
  120. /*****************************************************************************
  121. * UART0
  122. ****************************************************************************/
  123. void __init orion5x_uart0_init(void)
  124. {
  125. orion_uart0_init(UART0_VIRT_BASE, UART0_PHYS_BASE,
  126. IRQ_ORION5X_UART0, tclk);
  127. }
  128. /*****************************************************************************
  129. * UART1
  130. ****************************************************************************/
  131. void __init orion5x_uart1_init(void)
  132. {
  133. orion_uart1_init(UART1_VIRT_BASE, UART1_PHYS_BASE,
  134. IRQ_ORION5X_UART1, tclk);
  135. }
  136. /*****************************************************************************
  137. * XOR engine
  138. ****************************************************************************/
  139. void __init orion5x_xor_init(void)
  140. {
  141. orion_xor0_init(ORION5X_XOR_PHYS_BASE,
  142. ORION5X_XOR_PHYS_BASE + 0x200,
  143. IRQ_ORION5X_XOR0, IRQ_ORION5X_XOR1);
  144. }
  145. /*****************************************************************************
  146. * Cryptographic Engines and Security Accelerator (CESA)
  147. ****************************************************************************/
  148. static void __init orion5x_crypto_init(void)
  149. {
  150. orion5x_setup_sram_win();
  151. orion_crypto_init(ORION5X_CRYPTO_PHYS_BASE, ORION5X_SRAM_PHYS_BASE,
  152. SZ_8K, IRQ_ORION5X_CESA);
  153. }
  154. /*****************************************************************************
  155. * Watchdog
  156. ****************************************************************************/
  157. void __init orion5x_wdt_init(void)
  158. {
  159. orion_wdt_init();
  160. }
  161. /*****************************************************************************
  162. * Time handling
  163. ****************************************************************************/
  164. void __init orion5x_init_early(void)
  165. {
  166. orion_time_set_base(TIMER_VIRT_BASE);
  167. }
  168. int orion5x_tclk;
  169. int __init orion5x_find_tclk(void)
  170. {
  171. u32 dev, rev;
  172. orion5x_pcie_id(&dev, &rev);
  173. if (dev == MV88F6183_DEV_ID &&
  174. (readl(MPP_RESET_SAMPLE) & 0x00000200) == 0)
  175. return 133333333;
  176. return 166666667;
  177. }
  178. static void __init orion5x_timer_init(void)
  179. {
  180. orion5x_tclk = orion5x_find_tclk();
  181. orion_time_init(ORION5X_BRIDGE_VIRT_BASE, BRIDGE_INT_TIMER1_CLR,
  182. IRQ_ORION5X_BRIDGE, orion5x_tclk);
  183. }
  184. struct sys_timer orion5x_timer = {
  185. .init = orion5x_timer_init,
  186. };
  187. /*****************************************************************************
  188. * General
  189. ****************************************************************************/
  190. /*
  191. * Identify device ID and rev from PCIe configuration header space '0'.
  192. */
  193. static void __init orion5x_id(u32 *dev, u32 *rev, char **dev_name)
  194. {
  195. orion5x_pcie_id(dev, rev);
  196. if (*dev == MV88F5281_DEV_ID) {
  197. if (*rev == MV88F5281_REV_D2) {
  198. *dev_name = "MV88F5281-D2";
  199. } else if (*rev == MV88F5281_REV_D1) {
  200. *dev_name = "MV88F5281-D1";
  201. } else if (*rev == MV88F5281_REV_D0) {
  202. *dev_name = "MV88F5281-D0";
  203. } else {
  204. *dev_name = "MV88F5281-Rev-Unsupported";
  205. }
  206. } else if (*dev == MV88F5182_DEV_ID) {
  207. if (*rev == MV88F5182_REV_A2) {
  208. *dev_name = "MV88F5182-A2";
  209. } else {
  210. *dev_name = "MV88F5182-Rev-Unsupported";
  211. }
  212. } else if (*dev == MV88F5181_DEV_ID) {
  213. if (*rev == MV88F5181_REV_B1) {
  214. *dev_name = "MV88F5181-Rev-B1";
  215. } else if (*rev == MV88F5181L_REV_A1) {
  216. *dev_name = "MV88F5181L-Rev-A1";
  217. } else {
  218. *dev_name = "MV88F5181(L)-Rev-Unsupported";
  219. }
  220. } else if (*dev == MV88F6183_DEV_ID) {
  221. if (*rev == MV88F6183_REV_B0) {
  222. *dev_name = "MV88F6183-Rev-B0";
  223. } else {
  224. *dev_name = "MV88F6183-Rev-Unsupported";
  225. }
  226. } else {
  227. *dev_name = "Device-Unknown";
  228. }
  229. }
  230. void __init orion5x_init(void)
  231. {
  232. char *dev_name;
  233. u32 dev, rev;
  234. orion5x_id(&dev, &rev, &dev_name);
  235. printk(KERN_INFO "Orion ID: %s. TCLK=%d.\n", dev_name, orion5x_tclk);
  236. /*
  237. * Setup Orion address map
  238. */
  239. orion5x_setup_cpu_mbus_bridge();
  240. /* Setup root of clk tree */
  241. clk_init();
  242. /*
  243. * Don't issue "Wait for Interrupt" instruction if we are
  244. * running on D0 5281 silicon.
  245. */
  246. if (dev == MV88F5281_DEV_ID && rev == MV88F5281_REV_D0) {
  247. printk(KERN_INFO "Orion: Applying 5281 D0 WFI workaround.\n");
  248. disable_hlt();
  249. }
  250. /*
  251. * The 5082/5181l/5182/6082/6082l/6183 have crypto
  252. * while 5180n/5181/5281 don't have crypto.
  253. */
  254. if ((dev == MV88F5181_DEV_ID && rev >= MV88F5181L_REV_A0) ||
  255. dev == MV88F5182_DEV_ID || dev == MV88F6183_DEV_ID)
  256. orion5x_crypto_init();
  257. /*
  258. * Register watchdog driver
  259. */
  260. orion5x_wdt_init();
  261. }
  262. void orion5x_restart(char mode, const char *cmd)
  263. {
  264. /*
  265. * Enable and issue soft reset
  266. */
  267. orion5x_setbits(RSTOUTn_MASK, (1 << 2));
  268. orion5x_setbits(CPU_SOFT_RESET, 1);
  269. mdelay(200);
  270. orion5x_clrbits(CPU_SOFT_RESET, 1);
  271. }
  272. /*
  273. * Many orion-based systems have buggy bootloader implementations.
  274. * This is a common fixup for bogus memory tags.
  275. */
  276. void __init tag_fixup_mem32(struct tag *t, char **from,
  277. struct meminfo *meminfo)
  278. {
  279. for (; t->hdr.size; t = tag_next(t))
  280. if (t->hdr.tag == ATAG_MEM &&
  281. (!t->u.mem.size || t->u.mem.size & ~PAGE_MASK ||
  282. t->u.mem.start & ~PAGE_MASK)) {
  283. printk(KERN_WARNING
  284. "Clearing invalid memory bank %dKB@0x%08x\n",
  285. t->u.mem.size / 1024, t->u.mem.start);
  286. t->hdr.tag = 0;
  287. }
  288. }