be_main.h 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050
  1. /**
  2. * Copyright (C) 2005 - 2013 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #define DRV_NAME "be2iscsi"
  35. #define BUILD_STR "10.0.467.0"
  36. #define BE_NAME "Emulex OneConnect" \
  37. "Open-iSCSI Driver version" BUILD_STR
  38. #define DRV_DESC BE_NAME " " "Driver"
  39. #define BE_VENDOR_ID 0x19A2
  40. #define ELX_VENDOR_ID 0x10DF
  41. /* DEVICE ID's for BE2 */
  42. #define BE_DEVICE_ID1 0x212
  43. #define OC_DEVICE_ID1 0x702
  44. #define OC_DEVICE_ID2 0x703
  45. /* DEVICE ID's for BE3 */
  46. #define BE_DEVICE_ID2 0x222
  47. #define OC_DEVICE_ID3 0x712
  48. /* DEVICE ID for SKH */
  49. #define OC_SKH_ID1 0x722
  50. #define BE2_IO_DEPTH 1024
  51. #define BE2_MAX_SESSIONS 256
  52. #define BE2_CMDS_PER_CXN 128
  53. #define BE2_TMFS 16
  54. #define BE2_NOPOUT_REQ 16
  55. #define BE2_SGE 32
  56. #define BE2_DEFPDU_HDR_SZ 64
  57. #define BE2_DEFPDU_DATA_SZ 8192
  58. #define MAX_CPUS 64
  59. #define BEISCSI_MAX_NUM_CPUS 7
  60. #define OC_SKH_MAX_NUM_CPUS 31
  61. #define BEISCSI_VER_STRLEN 32
  62. #define BEISCSI_SGLIST_ELEMENTS 30
  63. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  64. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  65. #define BEISCSI_TEMPLATE_HDR_PER_CXN_SIZE 128 /* Template size per cxn */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. #define BE_ADAPTER_UP 0x00000000
  85. #define BE_ADAPTER_LINK_DOWN 0x00000001
  86. /**
  87. * hardware needs the async PDU buffers to be posted in multiples of 8
  88. * So have atleast 8 of them by default
  89. */
  90. #define HWI_GET_ASYNC_PDU_CTX(phwi, ulp_num) \
  91. (phwi->phwi_ctxt->pasync_ctx[ulp_num])
  92. /********* Memory BAR register ************/
  93. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  94. /**
  95. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  96. * Disable" may still globally block interrupts in addition to individual
  97. * interrupt masks; a mechanism for the device driver to block all interrupts
  98. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  99. * with the OS.
  100. */
  101. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  102. /********* ISR0 Register offset **********/
  103. #define CEV_ISR0_OFFSET 0xC18
  104. #define CEV_ISR_SIZE 4
  105. /**
  106. * Macros for reading/writing a protection domain or CSR registers
  107. * in BladeEngine.
  108. */
  109. #define DB_TXULP0_OFFSET 0x40
  110. #define DB_RXULP0_OFFSET 0xA0
  111. /********* Event Q door bell *************/
  112. #define DB_EQ_OFFSET DB_CQ_OFFSET
  113. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  114. /* Clear the interrupt for this eq */
  115. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  116. /* Must be 1 */
  117. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  118. /* Number of event entries processed */
  119. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  120. /* Rearm bit */
  121. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  122. /********* Compl Q door bell *************/
  123. #define DB_CQ_OFFSET 0x120
  124. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  125. /* Number of event entries processed */
  126. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  127. /* Rearm bit */
  128. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  129. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  130. #define HWI_GET_DEF_BUFQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  131. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data[ulp_num].id)
  132. #define HWI_GET_DEF_HDRQ_ID(pc, ulp_num) (((struct hwi_controller *)\
  133. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr[ulp_num].id)
  134. #define PAGES_REQUIRED(x) \
  135. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  136. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  137. #define MEM_DESCR_OFFSET 8
  138. #define BEISCSI_DEFQ_HDR 1
  139. #define BEISCSI_DEFQ_DATA 0
  140. enum be_mem_enum {
  141. HWI_MEM_ADDN_CONTEXT,
  142. HWI_MEM_WRB,
  143. HWI_MEM_WRBH,
  144. HWI_MEM_SGLH,
  145. HWI_MEM_SGE,
  146. HWI_MEM_TEMPLATE_HDR_ULP0,
  147. HWI_MEM_ASYNC_HEADER_BUF_ULP0, /* 6 */
  148. HWI_MEM_ASYNC_DATA_BUF_ULP0,
  149. HWI_MEM_ASYNC_HEADER_RING_ULP0,
  150. HWI_MEM_ASYNC_DATA_RING_ULP0,
  151. HWI_MEM_ASYNC_HEADER_HANDLE_ULP0,
  152. HWI_MEM_ASYNC_DATA_HANDLE_ULP0, /* 11 */
  153. HWI_MEM_ASYNC_PDU_CONTEXT_ULP0,
  154. HWI_MEM_TEMPLATE_HDR_ULP1,
  155. HWI_MEM_ASYNC_HEADER_BUF_ULP1, /* 14 */
  156. HWI_MEM_ASYNC_DATA_BUF_ULP1,
  157. HWI_MEM_ASYNC_HEADER_RING_ULP1,
  158. HWI_MEM_ASYNC_DATA_RING_ULP1,
  159. HWI_MEM_ASYNC_HEADER_HANDLE_ULP1,
  160. HWI_MEM_ASYNC_DATA_HANDLE_ULP1, /* 19 */
  161. HWI_MEM_ASYNC_PDU_CONTEXT_ULP1,
  162. ISCSI_MEM_GLOBAL_HEADER,
  163. SE_MEM_MAX
  164. };
  165. struct be_bus_address32 {
  166. unsigned int address_lo;
  167. unsigned int address_hi;
  168. };
  169. struct be_bus_address64 {
  170. unsigned long long address;
  171. };
  172. struct be_bus_address {
  173. union {
  174. struct be_bus_address32 a32;
  175. struct be_bus_address64 a64;
  176. } u;
  177. };
  178. struct mem_array {
  179. struct be_bus_address bus_address; /* Bus address of location */
  180. void *virtual_address; /* virtual address to the location */
  181. unsigned int size; /* Size required by memory block */
  182. };
  183. struct be_mem_descriptor {
  184. unsigned int index; /* Index of this memory parameter */
  185. unsigned int category; /* type indicates cached/non-cached */
  186. unsigned int num_elements; /* number of elements in this
  187. * descriptor
  188. */
  189. unsigned int alignment_mask; /* Alignment mask for this block */
  190. unsigned int size_in_bytes; /* Size required by memory block */
  191. struct mem_array *mem_array;
  192. };
  193. struct sgl_handle {
  194. unsigned int sgl_index;
  195. unsigned int type;
  196. unsigned int cid;
  197. struct iscsi_task *task;
  198. struct iscsi_sge *pfrag;
  199. };
  200. struct hba_parameters {
  201. unsigned int ios_per_ctrl;
  202. unsigned int cxns_per_ctrl;
  203. unsigned int asyncpdus_per_ctrl;
  204. unsigned int icds_per_ctrl;
  205. unsigned int num_sge_per_io;
  206. unsigned int defpdu_hdr_sz;
  207. unsigned int defpdu_data_sz;
  208. unsigned int num_cq_entries;
  209. unsigned int num_eq_entries;
  210. unsigned int wrbs_per_cxn;
  211. unsigned int crashmode;
  212. unsigned int hba_num;
  213. unsigned int mgmt_ws_sz;
  214. unsigned int hwi_ws_sz;
  215. unsigned int eto;
  216. unsigned int ldto;
  217. unsigned int dbg_flags;
  218. unsigned int num_cxn;
  219. unsigned int eq_timer;
  220. /**
  221. * These are calculated from other params. They're here
  222. * for debug purposes
  223. */
  224. unsigned int num_mcc_pages;
  225. unsigned int num_mcc_cq_pages;
  226. unsigned int num_cq_pages;
  227. unsigned int num_eq_pages;
  228. unsigned int num_async_pdu_buf_pages;
  229. unsigned int num_async_pdu_buf_sgl_pages;
  230. unsigned int num_async_pdu_buf_cq_pages;
  231. unsigned int num_async_pdu_hdr_pages;
  232. unsigned int num_async_pdu_hdr_sgl_pages;
  233. unsigned int num_async_pdu_hdr_cq_pages;
  234. unsigned int num_sge;
  235. };
  236. struct invalidate_command_table {
  237. unsigned short icd;
  238. unsigned short cid;
  239. } __packed;
  240. #define BEISCSI_GET_ULP_FROM_CRI(phwi_ctrlr, cri) \
  241. (phwi_ctrlr->wrb_context[cri].ulp_num)
  242. struct hwi_wrb_context {
  243. struct list_head wrb_handle_list;
  244. struct list_head wrb_handle_drvr_list;
  245. struct wrb_handle **pwrb_handle_base;
  246. struct wrb_handle **pwrb_handle_basestd;
  247. struct iscsi_wrb *plast_wrb;
  248. unsigned short alloc_index;
  249. unsigned short free_index;
  250. unsigned short wrb_handles_available;
  251. unsigned short cid;
  252. uint8_t ulp_num; /* ULP to which CID binded */
  253. uint16_t register_set;
  254. uint16_t doorbell_format;
  255. uint32_t doorbell_offset;
  256. };
  257. struct ulp_cid_info {
  258. unsigned short *cid_array;
  259. unsigned short avlbl_cids;
  260. unsigned short cid_alloc;
  261. unsigned short cid_free;
  262. };
  263. #include "be.h"
  264. #define chip_be2(phba) (phba->generation == BE_GEN2)
  265. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  266. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  267. #define BEISCSI_ULP0 0
  268. #define BEISCSI_ULP1 1
  269. #define BEISCSI_ULP_COUNT 2
  270. #define BEISCSI_ULP0_LOADED 0x01
  271. #define BEISCSI_ULP1_LOADED 0x02
  272. #define BEISCSI_ULP_AVLBL_CID(phba, ulp_num) \
  273. (((struct ulp_cid_info *)phba->cid_array_info[ulp_num])->avlbl_cids)
  274. #define BEISCSI_ULP0_AVLBL_CID(phba) \
  275. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP0)
  276. #define BEISCSI_ULP1_AVLBL_CID(phba) \
  277. BEISCSI_ULP_AVLBL_CID(phba, BEISCSI_ULP1)
  278. struct beiscsi_hba {
  279. struct hba_parameters params;
  280. struct hwi_controller *phwi_ctrlr;
  281. unsigned int mem_req[SE_MEM_MAX];
  282. /* PCI BAR mapped addresses */
  283. u8 __iomem *csr_va; /* CSR */
  284. u8 __iomem *db_va; /* Door Bell */
  285. u8 __iomem *pci_va; /* PCI Config */
  286. struct be_bus_address csr_pa; /* CSR */
  287. struct be_bus_address db_pa; /* CSR */
  288. struct be_bus_address pci_pa; /* CSR */
  289. /* PCI representation of our HBA */
  290. struct pci_dev *pcidev;
  291. unsigned short asic_revision;
  292. unsigned int num_cpus;
  293. unsigned int nxt_cqid;
  294. struct msix_entry msix_entries[MAX_CPUS];
  295. char *msi_name[MAX_CPUS];
  296. bool msix_enabled;
  297. struct be_mem_descriptor *init_mem;
  298. unsigned short io_sgl_alloc_index;
  299. unsigned short io_sgl_free_index;
  300. unsigned short io_sgl_hndl_avbl;
  301. struct sgl_handle **io_sgl_hndl_base;
  302. struct sgl_handle **sgl_hndl_array;
  303. unsigned short eh_sgl_alloc_index;
  304. unsigned short eh_sgl_free_index;
  305. unsigned short eh_sgl_hndl_avbl;
  306. struct sgl_handle **eh_sgl_hndl_base;
  307. spinlock_t io_sgl_lock;
  308. spinlock_t mgmt_sgl_lock;
  309. spinlock_t isr_lock;
  310. spinlock_t async_pdu_lock;
  311. unsigned int age;
  312. struct list_head hba_queue;
  313. #define BE_MAX_SESSION 2048
  314. #define BE_SET_CID_TO_CRI(cri_index, cid) \
  315. (phba->cid_to_cri_map[cid] = cri_index)
  316. #define BE_GET_CRI_FROM_CID(cid) (phba->cid_to_cri_map[cid])
  317. unsigned short cid_to_cri_map[BE_MAX_SESSION];
  318. struct ulp_cid_info *cid_array_info[BEISCSI_ULP_COUNT];
  319. struct iscsi_endpoint **ep_array;
  320. struct beiscsi_conn **conn_table;
  321. struct iscsi_boot_kset *boot_kset;
  322. struct Scsi_Host *shost;
  323. struct iscsi_iface *ipv4_iface;
  324. struct iscsi_iface *ipv6_iface;
  325. struct {
  326. /**
  327. * group together since they are used most frequently
  328. * for cid to cri conversion
  329. */
  330. unsigned int phys_port;
  331. unsigned int iscsi_cid_start[BEISCSI_ULP_COUNT];
  332. #define BEISCSI_GET_CID_COUNT(phba, ulp_num) \
  333. (phba->fw_config.iscsi_cid_count[ulp_num])
  334. unsigned int iscsi_cid_count[BEISCSI_ULP_COUNT];
  335. unsigned int iscsi_icd_count[BEISCSI_ULP_COUNT];
  336. unsigned int iscsi_icd_start[BEISCSI_ULP_COUNT];
  337. unsigned int iscsi_chain_start[BEISCSI_ULP_COUNT];
  338. unsigned int iscsi_chain_count[BEISCSI_ULP_COUNT];
  339. unsigned short iscsi_features;
  340. uint16_t dual_ulp_aware;
  341. unsigned long ulp_supported;
  342. } fw_config;
  343. unsigned int state;
  344. bool fw_timeout;
  345. bool ue_detected;
  346. struct delayed_work beiscsi_hw_check_task;
  347. bool mac_addr_set;
  348. u8 mac_address[ETH_ALEN];
  349. char fw_ver_str[BEISCSI_VER_STRLEN];
  350. char wq_name[20];
  351. struct workqueue_struct *wq; /* The actuak work queue */
  352. struct be_ctrl_info ctrl;
  353. unsigned int generation;
  354. unsigned int interface_handle;
  355. struct mgmt_session_info boot_sess;
  356. struct invalidate_command_table inv_tbl[128];
  357. unsigned int attr_log_enable;
  358. int (*iotask_fn)(struct iscsi_task *,
  359. struct scatterlist *sg,
  360. uint32_t num_sg, uint32_t xferlen,
  361. uint32_t writedir);
  362. };
  363. struct beiscsi_session {
  364. struct pci_pool *bhs_pool;
  365. };
  366. /**
  367. * struct beiscsi_conn - iscsi connection structure
  368. */
  369. struct beiscsi_conn {
  370. struct iscsi_conn *conn;
  371. struct beiscsi_hba *phba;
  372. u32 exp_statsn;
  373. u32 beiscsi_conn_cid;
  374. struct beiscsi_endpoint *ep;
  375. unsigned short login_in_progress;
  376. struct wrb_handle *plogin_wrb_handle;
  377. struct sgl_handle *plogin_sgl_handle;
  378. struct beiscsi_session *beiscsi_sess;
  379. struct iscsi_task *task;
  380. };
  381. /* This structure is used by the chip */
  382. struct pdu_data_out {
  383. u32 dw[12];
  384. };
  385. /**
  386. * Pseudo amap definition in which each bit of the actual structure is defined
  387. * as a byte: used to calculate offset/shift/mask of each field
  388. */
  389. struct amap_pdu_data_out {
  390. u8 opcode[6]; /* opcode */
  391. u8 rsvd0[2]; /* should be 0 */
  392. u8 rsvd1[7];
  393. u8 final_bit; /* F bit */
  394. u8 rsvd2[16];
  395. u8 ahs_length[8]; /* no AHS */
  396. u8 data_len_hi[8];
  397. u8 data_len_lo[16]; /* DataSegmentLength */
  398. u8 lun[64];
  399. u8 itt[32]; /* ITT; initiator task tag */
  400. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  401. u8 rsvd3[32];
  402. u8 exp_stat_sn[32];
  403. u8 rsvd4[32];
  404. u8 data_sn[32];
  405. u8 buffer_offset[32];
  406. u8 rsvd5[32];
  407. };
  408. struct be_cmd_bhs {
  409. struct iscsi_scsi_req iscsi_hdr;
  410. unsigned char pad1[16];
  411. struct pdu_data_out iscsi_data_pdu;
  412. unsigned char pad2[BE_SENSE_INFO_SIZE -
  413. sizeof(struct pdu_data_out)];
  414. };
  415. struct beiscsi_io_task {
  416. struct wrb_handle *pwrb_handle;
  417. struct sgl_handle *psgl_handle;
  418. struct beiscsi_conn *conn;
  419. struct scsi_cmnd *scsi_cmnd;
  420. unsigned int cmd_sn;
  421. unsigned int flags;
  422. unsigned short cid;
  423. unsigned short header_len;
  424. itt_t libiscsi_itt;
  425. struct be_cmd_bhs *cmd_bhs;
  426. struct be_bus_address bhs_pa;
  427. unsigned short bhs_len;
  428. dma_addr_t mtask_addr;
  429. uint32_t mtask_data_count;
  430. uint8_t wrb_type;
  431. };
  432. struct be_nonio_bhs {
  433. struct iscsi_hdr iscsi_hdr;
  434. unsigned char pad1[16];
  435. struct pdu_data_out iscsi_data_pdu;
  436. unsigned char pad2[BE_SENSE_INFO_SIZE -
  437. sizeof(struct pdu_data_out)];
  438. };
  439. struct be_status_bhs {
  440. struct iscsi_scsi_req iscsi_hdr;
  441. unsigned char pad1[16];
  442. /**
  443. * The plus 2 below is to hold the sense info length that gets
  444. * DMA'ed by RxULP
  445. */
  446. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  447. };
  448. struct iscsi_sge {
  449. u32 dw[4];
  450. };
  451. /**
  452. * Pseudo amap definition in which each bit of the actual structure is defined
  453. * as a byte: used to calculate offset/shift/mask of each field
  454. */
  455. struct amap_iscsi_sge {
  456. u8 addr_hi[32];
  457. u8 addr_lo[32];
  458. u8 sge_offset[22]; /* DWORD 2 */
  459. u8 rsvd0[9]; /* DWORD 2 */
  460. u8 last_sge; /* DWORD 2 */
  461. u8 len[17]; /* DWORD 3 */
  462. u8 rsvd1[15]; /* DWORD 3 */
  463. };
  464. struct beiscsi_offload_params {
  465. u32 dw[6];
  466. };
  467. #define OFFLD_PARAMS_ERL 0x00000003
  468. #define OFFLD_PARAMS_DDE 0x00000004
  469. #define OFFLD_PARAMS_HDE 0x00000008
  470. #define OFFLD_PARAMS_IR2T 0x00000010
  471. #define OFFLD_PARAMS_IMD 0x00000020
  472. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  473. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  474. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  475. /**
  476. * Pseudo amap definition in which each bit of the actual structure is defined
  477. * as a byte: used to calculate offset/shift/mask of each field
  478. */
  479. struct amap_beiscsi_offload_params {
  480. u8 max_burst_length[32];
  481. u8 max_send_data_segment_length[32];
  482. u8 first_burst_length[32];
  483. u8 erl[2];
  484. u8 dde[1];
  485. u8 hde[1];
  486. u8 ir2t[1];
  487. u8 imd[1];
  488. u8 data_seq_inorder[1];
  489. u8 pdu_seq_inorder[1];
  490. u8 max_r2t[16];
  491. u8 pad[8];
  492. u8 exp_statsn[32];
  493. u8 max_recv_data_segment_length[32];
  494. };
  495. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  496. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  497. struct async_pdu_handle {
  498. struct list_head link;
  499. struct be_bus_address pa;
  500. void *pbuffer;
  501. unsigned int consumed;
  502. unsigned char index;
  503. unsigned char is_header;
  504. unsigned short cri;
  505. unsigned long buffer_len;
  506. };
  507. struct hwi_async_entry {
  508. struct {
  509. unsigned char hdr_received;
  510. unsigned char hdr_len;
  511. unsigned short bytes_received;
  512. unsigned int bytes_needed;
  513. struct list_head list;
  514. } wait_queue;
  515. struct list_head header_busy_list;
  516. struct list_head data_busy_list;
  517. };
  518. struct hwi_async_pdu_context {
  519. struct {
  520. struct be_bus_address pa_base;
  521. void *va_base;
  522. void *ring_base;
  523. struct async_pdu_handle *handle_base;
  524. unsigned int host_write_ptr;
  525. unsigned int ep_read_ptr;
  526. unsigned int writables;
  527. unsigned int free_entries;
  528. unsigned int busy_entries;
  529. struct list_head free_list;
  530. } async_header;
  531. struct {
  532. struct be_bus_address pa_base;
  533. void *va_base;
  534. void *ring_base;
  535. struct async_pdu_handle *handle_base;
  536. unsigned int host_write_ptr;
  537. unsigned int ep_read_ptr;
  538. unsigned int writables;
  539. unsigned int free_entries;
  540. unsigned int busy_entries;
  541. struct list_head free_list;
  542. } async_data;
  543. unsigned int buffer_size;
  544. unsigned int num_entries;
  545. #define BE_GET_ASYNC_CRI_FROM_CID(cid) (pasync_ctx->cid_to_async_cri_map[cid])
  546. unsigned short cid_to_async_cri_map[BE_MAX_SESSION];
  547. /**
  548. * This is a varying size list! Do not add anything
  549. * after this entry!!
  550. */
  551. struct hwi_async_entry *async_entry;
  552. };
  553. #define PDUCQE_CODE_MASK 0x0000003F
  554. #define PDUCQE_DPL_MASK 0xFFFF0000
  555. #define PDUCQE_INDEX_MASK 0x0000FFFF
  556. struct i_t_dpdu_cqe {
  557. u32 dw[4];
  558. } __packed;
  559. /**
  560. * Pseudo amap definition in which each bit of the actual structure is defined
  561. * as a byte: used to calculate offset/shift/mask of each field
  562. */
  563. struct amap_i_t_dpdu_cqe {
  564. u8 db_addr_hi[32];
  565. u8 db_addr_lo[32];
  566. u8 code[6];
  567. u8 cid[10];
  568. u8 dpl[16];
  569. u8 index[16];
  570. u8 num_cons[10];
  571. u8 rsvd0[4];
  572. u8 final;
  573. u8 valid;
  574. } __packed;
  575. struct amap_i_t_dpdu_cqe_v2 {
  576. u8 db_addr_hi[32]; /* DWORD 0 */
  577. u8 db_addr_lo[32]; /* DWORD 1 */
  578. u8 code[6]; /* DWORD 2 */
  579. u8 num_cons; /* DWORD 2*/
  580. u8 rsvd0[8]; /* DWORD 2 */
  581. u8 dpl[17]; /* DWORD 2 */
  582. u8 index[16]; /* DWORD 3 */
  583. u8 cid[13]; /* DWORD 3 */
  584. u8 rsvd1; /* DWORD 3 */
  585. u8 final; /* DWORD 3 */
  586. u8 valid; /* DWORD 3 */
  587. } __packed;
  588. #define CQE_VALID_MASK 0x80000000
  589. #define CQE_CODE_MASK 0x0000003F
  590. #define CQE_CID_MASK 0x0000FFC0
  591. #define EQE_VALID_MASK 0x00000001
  592. #define EQE_MAJORCODE_MASK 0x0000000E
  593. #define EQE_RESID_MASK 0xFFFF0000
  594. struct be_eq_entry {
  595. u32 dw[1];
  596. } __packed;
  597. /**
  598. * Pseudo amap definition in which each bit of the actual structure is defined
  599. * as a byte: used to calculate offset/shift/mask of each field
  600. */
  601. struct amap_eq_entry {
  602. u8 valid; /* DWORD 0 */
  603. u8 major_code[3]; /* DWORD 0 */
  604. u8 minor_code[12]; /* DWORD 0 */
  605. u8 resource_id[16]; /* DWORD 0 */
  606. } __packed;
  607. struct cq_db {
  608. u32 dw[1];
  609. } __packed;
  610. /**
  611. * Pseudo amap definition in which each bit of the actual structure is defined
  612. * as a byte: used to calculate offset/shift/mask of each field
  613. */
  614. struct amap_cq_db {
  615. u8 qid[10];
  616. u8 event[1];
  617. u8 rsvd0[5];
  618. u8 num_popped[13];
  619. u8 rearm[1];
  620. u8 rsvd1[2];
  621. } __packed;
  622. void beiscsi_process_eq(struct beiscsi_hba *phba);
  623. struct iscsi_wrb {
  624. u32 dw[16];
  625. } __packed;
  626. #define WRB_TYPE_MASK 0xF0000000
  627. #define SKH_WRB_TYPE_OFFSET 27
  628. #define BE_WRB_TYPE_OFFSET 28
  629. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  630. (pwrb->dw[0] |= (wrb_type << type_offset))
  631. /**
  632. * Pseudo amap definition in which each bit of the actual structure is defined
  633. * as a byte: used to calculate offset/shift/mask of each field
  634. */
  635. struct amap_iscsi_wrb {
  636. u8 lun[14]; /* DWORD 0 */
  637. u8 lt; /* DWORD 0 */
  638. u8 invld; /* DWORD 0 */
  639. u8 wrb_idx[8]; /* DWORD 0 */
  640. u8 dsp; /* DWORD 0 */
  641. u8 dmsg; /* DWORD 0 */
  642. u8 undr_run; /* DWORD 0 */
  643. u8 over_run; /* DWORD 0 */
  644. u8 type[4]; /* DWORD 0 */
  645. u8 ptr2nextwrb[8]; /* DWORD 1 */
  646. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  647. u8 sgl_icd_idx[12]; /* DWORD 2 */
  648. u8 rsvd0[20]; /* DWORD 2 */
  649. u8 exp_data_sn[32]; /* DWORD 3 */
  650. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  651. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  652. u8 cmdsn_itt[32]; /* DWORD 6 */
  653. u8 dif_ref_tag[32]; /* DWORD 7 */
  654. u8 sge0_addr_hi[32]; /* DWORD 8 */
  655. u8 sge0_addr_lo[32]; /* DWORD 9 */
  656. u8 sge0_offset[22]; /* DWORD 10 */
  657. u8 pbs; /* DWORD 10 */
  658. u8 dif_mode[2]; /* DWORD 10 */
  659. u8 rsvd1[6]; /* DWORD 10 */
  660. u8 sge0_last; /* DWORD 10 */
  661. u8 sge0_len[17]; /* DWORD 11 */
  662. u8 dif_meta_tag[14]; /* DWORD 11 */
  663. u8 sge0_in_ddr; /* DWORD 11 */
  664. u8 sge1_addr_hi[32]; /* DWORD 12 */
  665. u8 sge1_addr_lo[32]; /* DWORD 13 */
  666. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  667. u8 rsvd2[9]; /* DWORD 14 */
  668. u8 sge1_last; /* DWORD 14 */
  669. u8 sge1_len[17]; /* DWORD 15 */
  670. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  671. u8 rsvd3[2]; /* DWORD 15 */
  672. u8 sge1_in_ddr; /* DWORD 15 */
  673. } __packed;
  674. struct amap_iscsi_wrb_v2 {
  675. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  676. u8 rsvd0[2]; /* DWORD 0*/
  677. u8 type[5]; /* DWORD 0 */
  678. u8 ptr2nextwrb[8]; /* DWORD 1 */
  679. u8 wrb_idx[8]; /* DWORD 1 */
  680. u8 lun[16]; /* DWORD 1 */
  681. u8 sgl_idx[16]; /* DWORD 2 */
  682. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  683. u8 exp_data_sn[32]; /* DWORD 3 */
  684. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  685. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  686. u8 cq_id[16]; /* DWORD 6 */
  687. u8 rsvd1[16]; /* DWORD 6 */
  688. u8 cmdsn_itt[32]; /* DWORD 7 */
  689. u8 sge0_addr_hi[32]; /* DWORD 8 */
  690. u8 sge0_addr_lo[32]; /* DWORD 9 */
  691. u8 sge0_offset[24]; /* DWORD 10 */
  692. u8 rsvd2[7]; /* DWORD 10 */
  693. u8 sge0_last; /* DWORD 10 */
  694. u8 sge0_len[17]; /* DWORD 11 */
  695. u8 rsvd3[7]; /* DWORD 11 */
  696. u8 diff_enbl; /* DWORD 11 */
  697. u8 u_run; /* DWORD 11 */
  698. u8 o_run; /* DWORD 11 */
  699. u8 invalid; /* DWORD 11 */
  700. u8 dsp; /* DWORD 11 */
  701. u8 dmsg; /* DWORD 11 */
  702. u8 rsvd4; /* DWORD 11 */
  703. u8 lt; /* DWORD 11 */
  704. u8 sge1_addr_hi[32]; /* DWORD 12 */
  705. u8 sge1_addr_lo[32]; /* DWORD 13 */
  706. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  707. u8 rsvd5[7]; /* DWORD 14 */
  708. u8 sge1_last; /* DWORD 14 */
  709. u8 sge1_len[17]; /* DWORD 15 */
  710. u8 rsvd6[15]; /* DWORD 15 */
  711. } __packed;
  712. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  713. void
  714. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  715. void beiscsi_process_all_cqs(struct work_struct *work);
  716. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn,
  717. struct iscsi_task *task);
  718. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  719. {
  720. return phba->ue_detected || phba->fw_timeout;
  721. }
  722. struct pdu_nop_out {
  723. u32 dw[12];
  724. };
  725. /**
  726. * Pseudo amap definition in which each bit of the actual structure is defined
  727. * as a byte: used to calculate offset/shift/mask of each field
  728. */
  729. struct amap_pdu_nop_out {
  730. u8 opcode[6]; /* opcode 0x00 */
  731. u8 i_bit; /* I Bit */
  732. u8 x_bit; /* reserved; should be 0 */
  733. u8 fp_bit_filler1[7];
  734. u8 f_bit; /* always 1 */
  735. u8 reserved1[16];
  736. u8 ahs_length[8]; /* no AHS */
  737. u8 data_len_hi[8];
  738. u8 data_len_lo[16]; /* DataSegmentLength */
  739. u8 lun[64];
  740. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  741. u8 ttt[32]; /* target id for ping or 0xffffffff */
  742. u8 cmd_sn[32];
  743. u8 exp_stat_sn[32];
  744. u8 reserved5[128];
  745. };
  746. #define PDUBASE_OPCODE_MASK 0x0000003F
  747. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  748. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  749. struct pdu_base {
  750. u32 dw[16];
  751. } __packed;
  752. /**
  753. * Pseudo amap definition in which each bit of the actual structure is defined
  754. * as a byte: used to calculate offset/shift/mask of each field
  755. */
  756. struct amap_pdu_base {
  757. u8 opcode[6];
  758. u8 i_bit; /* immediate bit */
  759. u8 x_bit; /* reserved, always 0 */
  760. u8 reserved1[24]; /* opcode-specific fields */
  761. u8 ahs_length[8]; /* length units is 4 byte words */
  762. u8 data_len_hi[8];
  763. u8 data_len_lo[16]; /* DatasegmentLength */
  764. u8 lun[64]; /* lun or opcode-specific fields */
  765. u8 itt[32]; /* initiator task tag */
  766. u8 reserved4[224];
  767. };
  768. struct iscsi_target_context_update_wrb {
  769. u32 dw[16];
  770. } __packed;
  771. /**
  772. * Pseudo amap definition in which each bit of the actual structure is defined
  773. * as a byte: used to calculate offset/shift/mask of each field
  774. */
  775. #define BE_TGT_CTX_UPDT_CMD 0x07
  776. struct amap_iscsi_target_context_update_wrb {
  777. u8 lun[14]; /* DWORD 0 */
  778. u8 lt; /* DWORD 0 */
  779. u8 invld; /* DWORD 0 */
  780. u8 wrb_idx[8]; /* DWORD 0 */
  781. u8 dsp; /* DWORD 0 */
  782. u8 dmsg; /* DWORD 0 */
  783. u8 undr_run; /* DWORD 0 */
  784. u8 over_run; /* DWORD 0 */
  785. u8 type[4]; /* DWORD 0 */
  786. u8 ptr2nextwrb[8]; /* DWORD 1 */
  787. u8 max_burst_length[19]; /* DWORD 1 */
  788. u8 rsvd0[5]; /* DWORD 1 */
  789. u8 rsvd1[15]; /* DWORD 2 */
  790. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  791. u8 first_burst_length[14]; /* DWORD 3 */
  792. u8 rsvd2[2]; /* DWORD 3 */
  793. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  794. u8 rsvd3[5]; /* DWORD 3 */
  795. u8 session_state[3]; /* DWORD 3 */
  796. u8 rsvd4[16]; /* DWORD 4 */
  797. u8 tx_jumbo; /* DWORD 4 */
  798. u8 hde; /* DWORD 4 */
  799. u8 dde; /* DWORD 4 */
  800. u8 erl[2]; /* DWORD 4 */
  801. u8 domain_id[5]; /* DWORD 4 */
  802. u8 mode; /* DWORD 4 */
  803. u8 imd; /* DWORD 4 */
  804. u8 ir2t; /* DWORD 4 */
  805. u8 notpredblq[2]; /* DWORD 4 */
  806. u8 compltonack; /* DWORD 4 */
  807. u8 stat_sn[32]; /* DWORD 5 */
  808. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  809. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  810. u8 pad_addr_hi[32]; /* DWORD 8 */
  811. u8 pad_addr_lo[32]; /* DWORD 9 */
  812. u8 rsvd5[32]; /* DWORD 10 */
  813. u8 rsvd6[32]; /* DWORD 11 */
  814. u8 rsvd7[32]; /* DWORD 12 */
  815. u8 rsvd8[32]; /* DWORD 13 */
  816. u8 rsvd9[32]; /* DWORD 14 */
  817. u8 rsvd10[32]; /* DWORD 15 */
  818. } __packed;
  819. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  820. #define BEISCSI_MAX_CXNS 1
  821. struct amap_iscsi_target_context_update_wrb_v2 {
  822. u8 max_burst_length[24]; /* DWORD 0 */
  823. u8 rsvd0[3]; /* DWORD 0 */
  824. u8 type[5]; /* DWORD 0 */
  825. u8 ptr2nextwrb[8]; /* DWORD 1 */
  826. u8 wrb_idx[8]; /* DWORD 1 */
  827. u8 rsvd1[16]; /* DWORD 1 */
  828. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  829. u8 rsvd2[8]; /* DWORD 2 */
  830. u8 first_burst_length[24]; /* DWORD 3 */
  831. u8 rsvd3[8]; /* DOWRD 3 */
  832. u8 max_r2t[16]; /* DWORD 4 */
  833. u8 rsvd4; /* DWORD 4 */
  834. u8 hde; /* DWORD 4 */
  835. u8 dde; /* DWORD 4 */
  836. u8 erl[2]; /* DWORD 4 */
  837. u8 rsvd5[6]; /* DWORD 4 */
  838. u8 imd; /* DWORD 4 */
  839. u8 ir2t; /* DWORD 4 */
  840. u8 rsvd6[3]; /* DWORD 4 */
  841. u8 stat_sn[32]; /* DWORD 5 */
  842. u8 rsvd7[32]; /* DWORD 6 */
  843. u8 rsvd8[32]; /* DWORD 7 */
  844. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  845. u8 rsvd9[8]; /* DWORD 8 */
  846. u8 rsvd10[32]; /* DWORD 9 */
  847. u8 rsvd11[32]; /* DWORD 10 */
  848. u8 max_cxns[16]; /* DWORD 11 */
  849. u8 rsvd12[11]; /* DWORD 11*/
  850. u8 invld; /* DWORD 11 */
  851. u8 rsvd13;/* DWORD 11*/
  852. u8 dmsg; /* DWORD 11 */
  853. u8 data_seq_inorder; /* DWORD 11 */
  854. u8 pdu_seq_inorder; /* DWORD 11 */
  855. u8 rsvd14[32]; /*DWORD 12 */
  856. u8 rsvd15[32]; /* DWORD 13 */
  857. u8 rsvd16[32]; /* DWORD 14 */
  858. u8 rsvd17[32]; /* DWORD 15 */
  859. } __packed;
  860. struct be_ring {
  861. u32 pages; /* queue size in pages */
  862. u32 id; /* queue id assigned by beklib */
  863. u32 num; /* number of elements in queue */
  864. u32 cidx; /* consumer index */
  865. u32 pidx; /* producer index -- not used by most rings */
  866. u32 item_size; /* size in bytes of one object */
  867. u8 ulp_num; /* ULP to which CID binded */
  868. u16 register_set;
  869. u16 doorbell_format;
  870. u32 doorbell_offset;
  871. void *va; /* The virtual address of the ring. This
  872. * should be last to allow 32 & 64 bit debugger
  873. * extensions to work.
  874. */
  875. };
  876. struct hwi_controller {
  877. struct list_head io_sgl_list;
  878. struct list_head eh_sgl_list;
  879. struct sgl_handle *psgl_handle_base;
  880. unsigned int wrb_mem_index;
  881. struct hwi_wrb_context *wrb_context;
  882. struct mcc_wrb *pmcc_wrb_base;
  883. struct be_ring default_pdu_hdr[BEISCSI_ULP_COUNT];
  884. struct be_ring default_pdu_data[BEISCSI_ULP_COUNT];
  885. struct hwi_context_memory *phwi_ctxt;
  886. };
  887. enum hwh_type_enum {
  888. HWH_TYPE_IO = 1,
  889. HWH_TYPE_LOGOUT = 2,
  890. HWH_TYPE_TMF = 3,
  891. HWH_TYPE_NOP = 4,
  892. HWH_TYPE_IO_RD = 5,
  893. HWH_TYPE_LOGIN = 11,
  894. HWH_TYPE_INVALID = 0xFFFFFFFF
  895. };
  896. struct wrb_handle {
  897. enum hwh_type_enum type;
  898. unsigned short wrb_index;
  899. unsigned short nxt_wrb_index;
  900. struct iscsi_task *pio_handle;
  901. struct iscsi_wrb *pwrb;
  902. };
  903. struct hwi_context_memory {
  904. /* Adaptive interrupt coalescing (AIC) info */
  905. u16 min_eqd; /* in usecs */
  906. u16 max_eqd; /* in usecs */
  907. u16 cur_eqd; /* in usecs */
  908. struct be_eq_obj be_eq[MAX_CPUS];
  909. struct be_queue_info be_cq[MAX_CPUS - 1];
  910. struct be_queue_info *be_wrbq;
  911. struct be_queue_info be_def_hdrq[BEISCSI_ULP_COUNT];
  912. struct be_queue_info be_def_dataq[BEISCSI_ULP_COUNT];
  913. struct hwi_async_pdu_context *pasync_ctx[BEISCSI_ULP_COUNT];
  914. };
  915. /* Logging related definitions */
  916. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  917. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  918. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  919. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  920. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  921. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  922. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  923. do { \
  924. uint32_t log_value = phba->attr_log_enable; \
  925. if (((mask) & log_value) || (level[1] <= '3')) \
  926. shost_printk(level, phba->shost, \
  927. fmt, __LINE__, ##arg); \
  928. } while (0)
  929. #endif