i915_drv.c 35 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244
  1. /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
  2. */
  3. /*
  4. *
  5. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  6. * All Rights Reserved.
  7. *
  8. * Permission is hereby granted, free of charge, to any person obtaining a
  9. * copy of this software and associated documentation files (the
  10. * "Software"), to deal in the Software without restriction, including
  11. * without limitation the rights to use, copy, modify, merge, publish,
  12. * distribute, sub license, and/or sell copies of the Software, and to
  13. * permit persons to whom the Software is furnished to do so, subject to
  14. * the following conditions:
  15. *
  16. * The above copyright notice and this permission notice (including the
  17. * next paragraph) shall be included in all copies or substantial portions
  18. * of the Software.
  19. *
  20. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  21. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  22. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  23. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  24. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  25. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  26. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  27. *
  28. */
  29. #include <linux/device.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #include <linux/console.h>
  37. #include <linux/module.h>
  38. #include "drm_crtc_helper.h"
  39. static int i915_modeset __read_mostly = -1;
  40. module_param_named(modeset, i915_modeset, int, 0400);
  41. MODULE_PARM_DESC(modeset,
  42. "Use kernel modesetting [KMS] (0=DRM_I915_KMS from .config, "
  43. "1=on, -1=force vga console preference [default])");
  44. unsigned int i915_fbpercrtc __always_unused = 0;
  45. module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
  46. int i915_panel_ignore_lid __read_mostly = 0;
  47. module_param_named(panel_ignore_lid, i915_panel_ignore_lid, int, 0600);
  48. MODULE_PARM_DESC(panel_ignore_lid,
  49. "Override lid status (0=autodetect [default], 1=lid open, "
  50. "-1=lid closed)");
  51. unsigned int i915_powersave __read_mostly = 1;
  52. module_param_named(powersave, i915_powersave, int, 0600);
  53. MODULE_PARM_DESC(powersave,
  54. "Enable powersavings, fbc, downclocking, etc. (default: true)");
  55. int i915_semaphores __read_mostly = -1;
  56. module_param_named(semaphores, i915_semaphores, int, 0600);
  57. MODULE_PARM_DESC(semaphores,
  58. "Use semaphores for inter-ring sync (default: -1 (use per-chip defaults))");
  59. int i915_enable_rc6 __read_mostly = -1;
  60. module_param_named(i915_enable_rc6, i915_enable_rc6, int, 0400);
  61. MODULE_PARM_DESC(i915_enable_rc6,
  62. "Enable power-saving render C-state 6. "
  63. "Different stages can be selected via bitmask values "
  64. "(0 = disable; 1 = enable rc6; 2 = enable deep rc6; 4 = enable deepest rc6). "
  65. "For example, 3 would enable rc6 and deep rc6, and 7 would enable everything. "
  66. "default: -1 (use per-chip default)");
  67. int i915_enable_fbc __read_mostly = -1;
  68. module_param_named(i915_enable_fbc, i915_enable_fbc, int, 0600);
  69. MODULE_PARM_DESC(i915_enable_fbc,
  70. "Enable frame buffer compression for power savings "
  71. "(default: -1 (use per-chip default))");
  72. unsigned int i915_lvds_downclock __read_mostly = 0;
  73. module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
  74. MODULE_PARM_DESC(lvds_downclock,
  75. "Use panel (LVDS/eDP) downclocking for power savings "
  76. "(default: false)");
  77. int i915_lvds_channel_mode __read_mostly;
  78. module_param_named(lvds_channel_mode, i915_lvds_channel_mode, int, 0600);
  79. MODULE_PARM_DESC(lvds_channel_mode,
  80. "Specify LVDS channel mode "
  81. "(0=probe BIOS [default], 1=single-channel, 2=dual-channel)");
  82. int i915_panel_use_ssc __read_mostly = -1;
  83. module_param_named(lvds_use_ssc, i915_panel_use_ssc, int, 0600);
  84. MODULE_PARM_DESC(lvds_use_ssc,
  85. "Use Spread Spectrum Clock with panels [LVDS/eDP] "
  86. "(default: auto from VBT)");
  87. int i915_vbt_sdvo_panel_type __read_mostly = -1;
  88. module_param_named(vbt_sdvo_panel_type, i915_vbt_sdvo_panel_type, int, 0600);
  89. MODULE_PARM_DESC(vbt_sdvo_panel_type,
  90. "Override/Ignore selection of SDVO panel mode in the VBT "
  91. "(-2=ignore, -1=auto [default], index in VBT BIOS table)");
  92. static bool i915_try_reset __read_mostly = true;
  93. module_param_named(reset, i915_try_reset, bool, 0600);
  94. MODULE_PARM_DESC(reset, "Attempt GPU resets (default: true)");
  95. bool i915_enable_hangcheck __read_mostly = true;
  96. module_param_named(enable_hangcheck, i915_enable_hangcheck, bool, 0644);
  97. MODULE_PARM_DESC(enable_hangcheck,
  98. "Periodically check GPU activity for detecting hangs. "
  99. "WARNING: Disabling this can cause system wide hangs. "
  100. "(default: true)");
  101. int i915_enable_ppgtt __read_mostly = -1;
  102. module_param_named(i915_enable_ppgtt, i915_enable_ppgtt, int, 0600);
  103. MODULE_PARM_DESC(i915_enable_ppgtt,
  104. "Enable PPGTT (default: true)");
  105. unsigned int i915_preliminary_hw_support __read_mostly = 0;
  106. module_param_named(preliminary_hw_support, i915_preliminary_hw_support, int, 0600);
  107. MODULE_PARM_DESC(preliminary_hw_support,
  108. "Enable preliminary hardware support. "
  109. "Enable Haswell and ValleyView Support. "
  110. "(default: false)");
  111. static struct drm_driver driver;
  112. extern int intel_agp_enabled;
  113. #define INTEL_VGA_DEVICE(id, info) { \
  114. .class = PCI_BASE_CLASS_DISPLAY << 16, \
  115. .class_mask = 0xff0000, \
  116. .vendor = 0x8086, \
  117. .device = id, \
  118. .subvendor = PCI_ANY_ID, \
  119. .subdevice = PCI_ANY_ID, \
  120. .driver_data = (unsigned long) info }
  121. static const struct intel_device_info intel_i830_info = {
  122. .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
  123. .has_overlay = 1, .overlay_needs_physical = 1,
  124. };
  125. static const struct intel_device_info intel_845g_info = {
  126. .gen = 2,
  127. .has_overlay = 1, .overlay_needs_physical = 1,
  128. };
  129. static const struct intel_device_info intel_i85x_info = {
  130. .gen = 2, .is_i85x = 1, .is_mobile = 1,
  131. .cursor_needs_physical = 1,
  132. .has_overlay = 1, .overlay_needs_physical = 1,
  133. };
  134. static const struct intel_device_info intel_i865g_info = {
  135. .gen = 2,
  136. .has_overlay = 1, .overlay_needs_physical = 1,
  137. };
  138. static const struct intel_device_info intel_i915g_info = {
  139. .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
  140. .has_overlay = 1, .overlay_needs_physical = 1,
  141. };
  142. static const struct intel_device_info intel_i915gm_info = {
  143. .gen = 3, .is_mobile = 1,
  144. .cursor_needs_physical = 1,
  145. .has_overlay = 1, .overlay_needs_physical = 1,
  146. .supports_tv = 1,
  147. };
  148. static const struct intel_device_info intel_i945g_info = {
  149. .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
  150. .has_overlay = 1, .overlay_needs_physical = 1,
  151. };
  152. static const struct intel_device_info intel_i945gm_info = {
  153. .gen = 3, .is_i945gm = 1, .is_mobile = 1,
  154. .has_hotplug = 1, .cursor_needs_physical = 1,
  155. .has_overlay = 1, .overlay_needs_physical = 1,
  156. .supports_tv = 1,
  157. };
  158. static const struct intel_device_info intel_i965g_info = {
  159. .gen = 4, .is_broadwater = 1,
  160. .has_hotplug = 1,
  161. .has_overlay = 1,
  162. };
  163. static const struct intel_device_info intel_i965gm_info = {
  164. .gen = 4, .is_crestline = 1,
  165. .is_mobile = 1, .has_fbc = 1, .has_hotplug = 1,
  166. .has_overlay = 1,
  167. .supports_tv = 1,
  168. };
  169. static const struct intel_device_info intel_g33_info = {
  170. .gen = 3, .is_g33 = 1,
  171. .need_gfx_hws = 1, .has_hotplug = 1,
  172. .has_overlay = 1,
  173. };
  174. static const struct intel_device_info intel_g45_info = {
  175. .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
  176. .has_pipe_cxsr = 1, .has_hotplug = 1,
  177. .has_bsd_ring = 1,
  178. };
  179. static const struct intel_device_info intel_gm45_info = {
  180. .gen = 4, .is_g4x = 1,
  181. .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1,
  182. .has_pipe_cxsr = 1, .has_hotplug = 1,
  183. .supports_tv = 1,
  184. .has_bsd_ring = 1,
  185. };
  186. static const struct intel_device_info intel_pineview_info = {
  187. .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
  188. .need_gfx_hws = 1, .has_hotplug = 1,
  189. .has_overlay = 1,
  190. };
  191. static const struct intel_device_info intel_ironlake_d_info = {
  192. .gen = 5,
  193. .need_gfx_hws = 1, .has_hotplug = 1,
  194. .has_bsd_ring = 1,
  195. };
  196. static const struct intel_device_info intel_ironlake_m_info = {
  197. .gen = 5, .is_mobile = 1,
  198. .need_gfx_hws = 1, .has_hotplug = 1,
  199. .has_fbc = 1,
  200. .has_bsd_ring = 1,
  201. };
  202. static const struct intel_device_info intel_sandybridge_d_info = {
  203. .gen = 6,
  204. .need_gfx_hws = 1, .has_hotplug = 1,
  205. .has_bsd_ring = 1,
  206. .has_blt_ring = 1,
  207. .has_llc = 1,
  208. .has_force_wake = 1,
  209. };
  210. static const struct intel_device_info intel_sandybridge_m_info = {
  211. .gen = 6, .is_mobile = 1,
  212. .need_gfx_hws = 1, .has_hotplug = 1,
  213. .has_fbc = 1,
  214. .has_bsd_ring = 1,
  215. .has_blt_ring = 1,
  216. .has_llc = 1,
  217. .has_force_wake = 1,
  218. };
  219. static const struct intel_device_info intel_ivybridge_d_info = {
  220. .is_ivybridge = 1, .gen = 7,
  221. .need_gfx_hws = 1, .has_hotplug = 1,
  222. .has_bsd_ring = 1,
  223. .has_blt_ring = 1,
  224. .has_llc = 1,
  225. .has_force_wake = 1,
  226. };
  227. static const struct intel_device_info intel_ivybridge_m_info = {
  228. .is_ivybridge = 1, .gen = 7, .is_mobile = 1,
  229. .need_gfx_hws = 1, .has_hotplug = 1,
  230. .has_fbc = 0, /* FBC is not enabled on Ivybridge mobile yet */
  231. .has_bsd_ring = 1,
  232. .has_blt_ring = 1,
  233. .has_llc = 1,
  234. .has_force_wake = 1,
  235. };
  236. static const struct intel_device_info intel_valleyview_m_info = {
  237. .gen = 7, .is_mobile = 1,
  238. .need_gfx_hws = 1, .has_hotplug = 1,
  239. .has_fbc = 0,
  240. .has_bsd_ring = 1,
  241. .has_blt_ring = 1,
  242. .is_valleyview = 1,
  243. };
  244. static const struct intel_device_info intel_valleyview_d_info = {
  245. .gen = 7,
  246. .need_gfx_hws = 1, .has_hotplug = 1,
  247. .has_fbc = 0,
  248. .has_bsd_ring = 1,
  249. .has_blt_ring = 1,
  250. .is_valleyview = 1,
  251. };
  252. static const struct intel_device_info intel_haswell_d_info = {
  253. .is_haswell = 1, .gen = 7,
  254. .need_gfx_hws = 1, .has_hotplug = 1,
  255. .has_bsd_ring = 1,
  256. .has_blt_ring = 1,
  257. .has_llc = 1,
  258. .has_force_wake = 1,
  259. };
  260. static const struct intel_device_info intel_haswell_m_info = {
  261. .is_haswell = 1, .gen = 7, .is_mobile = 1,
  262. .need_gfx_hws = 1, .has_hotplug = 1,
  263. .has_bsd_ring = 1,
  264. .has_blt_ring = 1,
  265. .has_llc = 1,
  266. .has_force_wake = 1,
  267. };
  268. static const struct pci_device_id pciidlist[] = { /* aka */
  269. INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
  270. INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
  271. INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
  272. INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
  273. INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
  274. INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
  275. INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
  276. INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
  277. INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
  278. INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
  279. INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
  280. INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
  281. INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
  282. INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
  283. INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
  284. INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
  285. INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
  286. INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
  287. INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
  288. INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
  289. INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
  290. INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
  291. INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
  292. INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
  293. INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
  294. INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
  295. INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
  296. INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
  297. INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
  298. INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
  299. INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
  300. INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
  301. INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
  302. INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
  303. INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
  304. INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
  305. INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
  306. INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
  307. INTEL_VGA_DEVICE(0x0156, &intel_ivybridge_m_info), /* GT1 mobile */
  308. INTEL_VGA_DEVICE(0x0166, &intel_ivybridge_m_info), /* GT2 mobile */
  309. INTEL_VGA_DEVICE(0x0152, &intel_ivybridge_d_info), /* GT1 desktop */
  310. INTEL_VGA_DEVICE(0x0162, &intel_ivybridge_d_info), /* GT2 desktop */
  311. INTEL_VGA_DEVICE(0x015a, &intel_ivybridge_d_info), /* GT1 server */
  312. INTEL_VGA_DEVICE(0x016a, &intel_ivybridge_d_info), /* GT2 server */
  313. INTEL_VGA_DEVICE(0x0402, &intel_haswell_d_info), /* GT1 desktop */
  314. INTEL_VGA_DEVICE(0x0412, &intel_haswell_d_info), /* GT2 desktop */
  315. INTEL_VGA_DEVICE(0x0422, &intel_haswell_d_info), /* GT2 desktop */
  316. INTEL_VGA_DEVICE(0x040a, &intel_haswell_d_info), /* GT1 server */
  317. INTEL_VGA_DEVICE(0x041a, &intel_haswell_d_info), /* GT2 server */
  318. INTEL_VGA_DEVICE(0x042a, &intel_haswell_d_info), /* GT2 server */
  319. INTEL_VGA_DEVICE(0x0406, &intel_haswell_m_info), /* GT1 mobile */
  320. INTEL_VGA_DEVICE(0x0416, &intel_haswell_m_info), /* GT2 mobile */
  321. INTEL_VGA_DEVICE(0x0426, &intel_haswell_m_info), /* GT2 mobile */
  322. INTEL_VGA_DEVICE(0x0C02, &intel_haswell_d_info), /* SDV GT1 desktop */
  323. INTEL_VGA_DEVICE(0x0C12, &intel_haswell_d_info), /* SDV GT2 desktop */
  324. INTEL_VGA_DEVICE(0x0C22, &intel_haswell_d_info), /* SDV GT2 desktop */
  325. INTEL_VGA_DEVICE(0x0C0A, &intel_haswell_d_info), /* SDV GT1 server */
  326. INTEL_VGA_DEVICE(0x0C1A, &intel_haswell_d_info), /* SDV GT2 server */
  327. INTEL_VGA_DEVICE(0x0C2A, &intel_haswell_d_info), /* SDV GT2 server */
  328. INTEL_VGA_DEVICE(0x0C06, &intel_haswell_m_info), /* SDV GT1 mobile */
  329. INTEL_VGA_DEVICE(0x0C16, &intel_haswell_m_info), /* SDV GT2 mobile */
  330. INTEL_VGA_DEVICE(0x0C26, &intel_haswell_m_info), /* SDV GT2 mobile */
  331. INTEL_VGA_DEVICE(0x0A02, &intel_haswell_d_info), /* ULT GT1 desktop */
  332. INTEL_VGA_DEVICE(0x0A12, &intel_haswell_d_info), /* ULT GT2 desktop */
  333. INTEL_VGA_DEVICE(0x0A22, &intel_haswell_d_info), /* ULT GT2 desktop */
  334. INTEL_VGA_DEVICE(0x0A0A, &intel_haswell_d_info), /* ULT GT1 server */
  335. INTEL_VGA_DEVICE(0x0A1A, &intel_haswell_d_info), /* ULT GT2 server */
  336. INTEL_VGA_DEVICE(0x0A2A, &intel_haswell_d_info), /* ULT GT2 server */
  337. INTEL_VGA_DEVICE(0x0A06, &intel_haswell_m_info), /* ULT GT1 mobile */
  338. INTEL_VGA_DEVICE(0x0A16, &intel_haswell_m_info), /* ULT GT2 mobile */
  339. INTEL_VGA_DEVICE(0x0A26, &intel_haswell_m_info), /* ULT GT2 mobile */
  340. INTEL_VGA_DEVICE(0x0D12, &intel_haswell_d_info), /* CRW GT1 desktop */
  341. INTEL_VGA_DEVICE(0x0D22, &intel_haswell_d_info), /* CRW GT2 desktop */
  342. INTEL_VGA_DEVICE(0x0D32, &intel_haswell_d_info), /* CRW GT2 desktop */
  343. INTEL_VGA_DEVICE(0x0D1A, &intel_haswell_d_info), /* CRW GT1 server */
  344. INTEL_VGA_DEVICE(0x0D2A, &intel_haswell_d_info), /* CRW GT2 server */
  345. INTEL_VGA_DEVICE(0x0D3A, &intel_haswell_d_info), /* CRW GT2 server */
  346. INTEL_VGA_DEVICE(0x0D16, &intel_haswell_m_info), /* CRW GT1 mobile */
  347. INTEL_VGA_DEVICE(0x0D26, &intel_haswell_m_info), /* CRW GT2 mobile */
  348. INTEL_VGA_DEVICE(0x0D36, &intel_haswell_m_info), /* CRW GT2 mobile */
  349. INTEL_VGA_DEVICE(0x0f30, &intel_valleyview_m_info),
  350. INTEL_VGA_DEVICE(0x0157, &intel_valleyview_m_info),
  351. INTEL_VGA_DEVICE(0x0155, &intel_valleyview_d_info),
  352. {0, 0, 0}
  353. };
  354. #if defined(CONFIG_DRM_I915_KMS)
  355. MODULE_DEVICE_TABLE(pci, pciidlist);
  356. #endif
  357. #define INTEL_PCH_DEVICE_ID_MASK 0xff00
  358. #define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
  359. #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
  360. #define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
  361. #define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
  362. void intel_detect_pch(struct drm_device *dev)
  363. {
  364. struct drm_i915_private *dev_priv = dev->dev_private;
  365. struct pci_dev *pch;
  366. /*
  367. * The reason to probe ISA bridge instead of Dev31:Fun0 is to
  368. * make graphics device passthrough work easy for VMM, that only
  369. * need to expose ISA bridge to let driver know the real hardware
  370. * underneath. This is a requirement from virtualization team.
  371. */
  372. pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
  373. if (pch) {
  374. if (pch->vendor == PCI_VENDOR_ID_INTEL) {
  375. int id;
  376. id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
  377. if (id == INTEL_PCH_IBX_DEVICE_ID_TYPE) {
  378. dev_priv->pch_type = PCH_IBX;
  379. dev_priv->num_pch_pll = 2;
  380. DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
  381. } else if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
  382. dev_priv->pch_type = PCH_CPT;
  383. dev_priv->num_pch_pll = 2;
  384. DRM_DEBUG_KMS("Found CougarPoint PCH\n");
  385. } else if (id == INTEL_PCH_PPT_DEVICE_ID_TYPE) {
  386. /* PantherPoint is CPT compatible */
  387. dev_priv->pch_type = PCH_CPT;
  388. dev_priv->num_pch_pll = 2;
  389. DRM_DEBUG_KMS("Found PatherPoint PCH\n");
  390. } else if (id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
  391. dev_priv->pch_type = PCH_LPT;
  392. dev_priv->num_pch_pll = 0;
  393. DRM_DEBUG_KMS("Found LynxPoint PCH\n");
  394. }
  395. BUG_ON(dev_priv->num_pch_pll > I915_NUM_PLLS);
  396. }
  397. pci_dev_put(pch);
  398. }
  399. }
  400. bool i915_semaphore_is_enabled(struct drm_device *dev)
  401. {
  402. if (INTEL_INFO(dev)->gen < 6)
  403. return 0;
  404. if (i915_semaphores >= 0)
  405. return i915_semaphores;
  406. #ifdef CONFIG_INTEL_IOMMU
  407. /* Enable semaphores on SNB when IO remapping is off */
  408. if (INTEL_INFO(dev)->gen == 6 && intel_iommu_gfx_mapped)
  409. return false;
  410. #endif
  411. return 1;
  412. }
  413. static int i915_drm_freeze(struct drm_device *dev)
  414. {
  415. struct drm_i915_private *dev_priv = dev->dev_private;
  416. drm_kms_helper_poll_disable(dev);
  417. pci_save_state(dev->pdev);
  418. /* If KMS is active, we do the leavevt stuff here */
  419. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  420. int error = i915_gem_idle(dev);
  421. if (error) {
  422. dev_err(&dev->pdev->dev,
  423. "GEM idle failed, resume might fail\n");
  424. return error;
  425. }
  426. intel_modeset_disable(dev);
  427. drm_irq_uninstall(dev);
  428. }
  429. i915_save_state(dev);
  430. intel_opregion_fini(dev);
  431. /* Modeset on resume, not lid events */
  432. dev_priv->modeset_on_lid = 0;
  433. console_lock();
  434. intel_fbdev_set_suspend(dev, 1);
  435. console_unlock();
  436. return 0;
  437. }
  438. int i915_suspend(struct drm_device *dev, pm_message_t state)
  439. {
  440. int error;
  441. if (!dev || !dev->dev_private) {
  442. DRM_ERROR("dev: %p\n", dev);
  443. DRM_ERROR("DRM not initialized, aborting suspend.\n");
  444. return -ENODEV;
  445. }
  446. if (state.event == PM_EVENT_PRETHAW)
  447. return 0;
  448. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  449. return 0;
  450. error = i915_drm_freeze(dev);
  451. if (error)
  452. return error;
  453. if (state.event == PM_EVENT_SUSPEND) {
  454. /* Shut down the device */
  455. pci_disable_device(dev->pdev);
  456. pci_set_power_state(dev->pdev, PCI_D3hot);
  457. }
  458. return 0;
  459. }
  460. static int i915_drm_thaw(struct drm_device *dev)
  461. {
  462. struct drm_i915_private *dev_priv = dev->dev_private;
  463. int error = 0;
  464. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  465. mutex_lock(&dev->struct_mutex);
  466. i915_gem_restore_gtt_mappings(dev);
  467. mutex_unlock(&dev->struct_mutex);
  468. }
  469. i915_restore_state(dev);
  470. intel_opregion_setup(dev);
  471. /* KMS EnterVT equivalent */
  472. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  473. if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
  474. ironlake_init_pch_refclk(dev);
  475. mutex_lock(&dev->struct_mutex);
  476. dev_priv->mm.suspended = 0;
  477. error = i915_gem_init_hw(dev);
  478. mutex_unlock(&dev->struct_mutex);
  479. intel_modeset_init_hw(dev);
  480. intel_modeset_setup_hw_state(dev);
  481. drm_mode_config_reset(dev);
  482. drm_irq_install(dev);
  483. }
  484. intel_opregion_init(dev);
  485. dev_priv->modeset_on_lid = 0;
  486. console_lock();
  487. intel_fbdev_set_suspend(dev, 0);
  488. console_unlock();
  489. return error;
  490. }
  491. int i915_resume(struct drm_device *dev)
  492. {
  493. int ret;
  494. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  495. return 0;
  496. if (pci_enable_device(dev->pdev))
  497. return -EIO;
  498. pci_set_master(dev->pdev);
  499. ret = i915_drm_thaw(dev);
  500. if (ret)
  501. return ret;
  502. drm_kms_helper_poll_enable(dev);
  503. return 0;
  504. }
  505. static int i8xx_do_reset(struct drm_device *dev)
  506. {
  507. struct drm_i915_private *dev_priv = dev->dev_private;
  508. if (IS_I85X(dev))
  509. return -ENODEV;
  510. I915_WRITE(D_STATE, I915_READ(D_STATE) | DSTATE_GFX_RESET_I830);
  511. POSTING_READ(D_STATE);
  512. if (IS_I830(dev) || IS_845G(dev)) {
  513. I915_WRITE(DEBUG_RESET_I830,
  514. DEBUG_RESET_DISPLAY |
  515. DEBUG_RESET_RENDER |
  516. DEBUG_RESET_FULL);
  517. POSTING_READ(DEBUG_RESET_I830);
  518. msleep(1);
  519. I915_WRITE(DEBUG_RESET_I830, 0);
  520. POSTING_READ(DEBUG_RESET_I830);
  521. }
  522. msleep(1);
  523. I915_WRITE(D_STATE, I915_READ(D_STATE) & ~DSTATE_GFX_RESET_I830);
  524. POSTING_READ(D_STATE);
  525. return 0;
  526. }
  527. static int i965_reset_complete(struct drm_device *dev)
  528. {
  529. u8 gdrst;
  530. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  531. return (gdrst & GRDOM_RESET_ENABLE) == 0;
  532. }
  533. static int i965_do_reset(struct drm_device *dev)
  534. {
  535. int ret;
  536. u8 gdrst;
  537. /*
  538. * Set the domains we want to reset (GRDOM/bits 2 and 3) as
  539. * well as the reset bit (GR/bit 0). Setting the GR bit
  540. * triggers the reset; when done, the hardware will clear it.
  541. */
  542. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  543. pci_write_config_byte(dev->pdev, I965_GDRST,
  544. gdrst | GRDOM_RENDER |
  545. GRDOM_RESET_ENABLE);
  546. ret = wait_for(i965_reset_complete(dev), 500);
  547. if (ret)
  548. return ret;
  549. /* We can't reset render&media without also resetting display ... */
  550. pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
  551. pci_write_config_byte(dev->pdev, I965_GDRST,
  552. gdrst | GRDOM_MEDIA |
  553. GRDOM_RESET_ENABLE);
  554. return wait_for(i965_reset_complete(dev), 500);
  555. }
  556. static int ironlake_do_reset(struct drm_device *dev)
  557. {
  558. struct drm_i915_private *dev_priv = dev->dev_private;
  559. u32 gdrst;
  560. int ret;
  561. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  562. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  563. gdrst | GRDOM_RENDER | GRDOM_RESET_ENABLE);
  564. ret = wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  565. if (ret)
  566. return ret;
  567. /* We can't reset render&media without also resetting display ... */
  568. gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
  569. I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR,
  570. gdrst | GRDOM_MEDIA | GRDOM_RESET_ENABLE);
  571. return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
  572. }
  573. static int gen6_do_reset(struct drm_device *dev)
  574. {
  575. struct drm_i915_private *dev_priv = dev->dev_private;
  576. int ret;
  577. unsigned long irqflags;
  578. /* Hold gt_lock across reset to prevent any register access
  579. * with forcewake not set correctly
  580. */
  581. spin_lock_irqsave(&dev_priv->gt_lock, irqflags);
  582. /* Reset the chip */
  583. /* GEN6_GDRST is not in the gt power well, no need to check
  584. * for fifo space for the write or forcewake the chip for
  585. * the read
  586. */
  587. I915_WRITE_NOTRACE(GEN6_GDRST, GEN6_GRDOM_FULL);
  588. /* Spin waiting for the device to ack the reset request */
  589. ret = wait_for((I915_READ_NOTRACE(GEN6_GDRST) & GEN6_GRDOM_FULL) == 0, 500);
  590. /* If reset with a user forcewake, try to restore, otherwise turn it off */
  591. if (dev_priv->forcewake_count)
  592. dev_priv->gt.force_wake_get(dev_priv);
  593. else
  594. dev_priv->gt.force_wake_put(dev_priv);
  595. /* Restore fifo count */
  596. dev_priv->gt_fifo_count = I915_READ_NOTRACE(GT_FIFO_FREE_ENTRIES);
  597. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags);
  598. return ret;
  599. }
  600. int intel_gpu_reset(struct drm_device *dev)
  601. {
  602. struct drm_i915_private *dev_priv = dev->dev_private;
  603. int ret = -ENODEV;
  604. switch (INTEL_INFO(dev)->gen) {
  605. case 7:
  606. case 6:
  607. ret = gen6_do_reset(dev);
  608. break;
  609. case 5:
  610. ret = ironlake_do_reset(dev);
  611. break;
  612. case 4:
  613. ret = i965_do_reset(dev);
  614. break;
  615. case 2:
  616. ret = i8xx_do_reset(dev);
  617. break;
  618. }
  619. /* Also reset the gpu hangman. */
  620. if (dev_priv->stop_rings) {
  621. DRM_DEBUG("Simulated gpu hang, resetting stop_rings\n");
  622. dev_priv->stop_rings = 0;
  623. if (ret == -ENODEV) {
  624. DRM_ERROR("Reset not implemented, but ignoring "
  625. "error for simulated gpu hangs\n");
  626. ret = 0;
  627. }
  628. }
  629. return ret;
  630. }
  631. /**
  632. * i915_reset - reset chip after a hang
  633. * @dev: drm device to reset
  634. *
  635. * Reset the chip. Useful if a hang is detected. Returns zero on successful
  636. * reset or otherwise an error code.
  637. *
  638. * Procedure is fairly simple:
  639. * - reset the chip using the reset reg
  640. * - re-init context state
  641. * - re-init hardware status page
  642. * - re-init ring buffer
  643. * - re-init interrupt state
  644. * - re-init display
  645. */
  646. int i915_reset(struct drm_device *dev)
  647. {
  648. drm_i915_private_t *dev_priv = dev->dev_private;
  649. int ret;
  650. if (!i915_try_reset)
  651. return 0;
  652. mutex_lock(&dev->struct_mutex);
  653. i915_gem_reset(dev);
  654. ret = -ENODEV;
  655. if (get_seconds() - dev_priv->last_gpu_reset < 5)
  656. DRM_ERROR("GPU hanging too fast, declaring wedged!\n");
  657. else
  658. ret = intel_gpu_reset(dev);
  659. dev_priv->last_gpu_reset = get_seconds();
  660. if (ret) {
  661. DRM_ERROR("Failed to reset chip.\n");
  662. mutex_unlock(&dev->struct_mutex);
  663. return ret;
  664. }
  665. /* Ok, now get things going again... */
  666. /*
  667. * Everything depends on having the GTT running, so we need to start
  668. * there. Fortunately we don't need to do this unless we reset the
  669. * chip at a PCI level.
  670. *
  671. * Next we need to restore the context, but we don't use those
  672. * yet either...
  673. *
  674. * Ring buffer needs to be re-initialized in the KMS case, or if X
  675. * was running at the time of the reset (i.e. we weren't VT
  676. * switched away).
  677. */
  678. if (drm_core_check_feature(dev, DRIVER_MODESET) ||
  679. !dev_priv->mm.suspended) {
  680. struct intel_ring_buffer *ring;
  681. int i;
  682. dev_priv->mm.suspended = 0;
  683. i915_gem_init_swizzling(dev);
  684. for_each_ring(ring, dev_priv, i)
  685. ring->init(ring);
  686. i915_gem_context_init(dev);
  687. i915_gem_init_ppgtt(dev);
  688. /*
  689. * It would make sense to re-init all the other hw state, at
  690. * least the rps/rc6/emon init done within modeset_init_hw. For
  691. * some unknown reason, this blows up my ilk, so don't.
  692. */
  693. mutex_unlock(&dev->struct_mutex);
  694. drm_irq_uninstall(dev);
  695. drm_irq_install(dev);
  696. } else {
  697. mutex_unlock(&dev->struct_mutex);
  698. }
  699. return 0;
  700. }
  701. static int __devinit
  702. i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  703. {
  704. struct intel_device_info *intel_info =
  705. (struct intel_device_info *) ent->driver_data;
  706. if (intel_info->is_haswell || intel_info->is_valleyview)
  707. if(!i915_preliminary_hw_support) {
  708. DRM_ERROR("Preliminary hardware support disabled\n");
  709. return -ENODEV;
  710. }
  711. /* Only bind to function 0 of the device. Early generations
  712. * used function 1 as a placeholder for multi-head. This causes
  713. * us confusion instead, especially on the systems where both
  714. * functions have the same PCI-ID!
  715. */
  716. if (PCI_FUNC(pdev->devfn))
  717. return -ENODEV;
  718. /* We've managed to ship a kms-enabled ddx that shipped with an XvMC
  719. * implementation for gen3 (and only gen3) that used legacy drm maps
  720. * (gasp!) to share buffers between X and the client. Hence we need to
  721. * keep around the fake agp stuff for gen3, even when kms is enabled. */
  722. if (intel_info->gen != 3) {
  723. driver.driver_features &=
  724. ~(DRIVER_USE_AGP | DRIVER_REQUIRE_AGP);
  725. } else if (!intel_agp_enabled) {
  726. DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
  727. return -ENODEV;
  728. }
  729. return drm_get_pci_dev(pdev, ent, &driver);
  730. }
  731. static void
  732. i915_pci_remove(struct pci_dev *pdev)
  733. {
  734. struct drm_device *dev = pci_get_drvdata(pdev);
  735. drm_put_dev(dev);
  736. }
  737. static int i915_pm_suspend(struct device *dev)
  738. {
  739. struct pci_dev *pdev = to_pci_dev(dev);
  740. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  741. int error;
  742. if (!drm_dev || !drm_dev->dev_private) {
  743. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  744. return -ENODEV;
  745. }
  746. if (drm_dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  747. return 0;
  748. error = i915_drm_freeze(drm_dev);
  749. if (error)
  750. return error;
  751. pci_disable_device(pdev);
  752. pci_set_power_state(pdev, PCI_D3hot);
  753. return 0;
  754. }
  755. static int i915_pm_resume(struct device *dev)
  756. {
  757. struct pci_dev *pdev = to_pci_dev(dev);
  758. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  759. return i915_resume(drm_dev);
  760. }
  761. static int i915_pm_freeze(struct device *dev)
  762. {
  763. struct pci_dev *pdev = to_pci_dev(dev);
  764. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  765. if (!drm_dev || !drm_dev->dev_private) {
  766. dev_err(dev, "DRM not initialized, aborting suspend.\n");
  767. return -ENODEV;
  768. }
  769. return i915_drm_freeze(drm_dev);
  770. }
  771. static int i915_pm_thaw(struct device *dev)
  772. {
  773. struct pci_dev *pdev = to_pci_dev(dev);
  774. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  775. return i915_drm_thaw(drm_dev);
  776. }
  777. static int i915_pm_poweroff(struct device *dev)
  778. {
  779. struct pci_dev *pdev = to_pci_dev(dev);
  780. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  781. return i915_drm_freeze(drm_dev);
  782. }
  783. static const struct dev_pm_ops i915_pm_ops = {
  784. .suspend = i915_pm_suspend,
  785. .resume = i915_pm_resume,
  786. .freeze = i915_pm_freeze,
  787. .thaw = i915_pm_thaw,
  788. .poweroff = i915_pm_poweroff,
  789. .restore = i915_pm_resume,
  790. };
  791. static const struct vm_operations_struct i915_gem_vm_ops = {
  792. .fault = i915_gem_fault,
  793. .open = drm_gem_vm_open,
  794. .close = drm_gem_vm_close,
  795. };
  796. static const struct file_operations i915_driver_fops = {
  797. .owner = THIS_MODULE,
  798. .open = drm_open,
  799. .release = drm_release,
  800. .unlocked_ioctl = drm_ioctl,
  801. .mmap = drm_gem_mmap,
  802. .poll = drm_poll,
  803. .fasync = drm_fasync,
  804. .read = drm_read,
  805. #ifdef CONFIG_COMPAT
  806. .compat_ioctl = i915_compat_ioctl,
  807. #endif
  808. .llseek = noop_llseek,
  809. };
  810. static struct drm_driver driver = {
  811. /* Don't use MTRRs here; the Xserver or userspace app should
  812. * deal with them for Intel hardware.
  813. */
  814. .driver_features =
  815. DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
  816. DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME,
  817. .load = i915_driver_load,
  818. .unload = i915_driver_unload,
  819. .open = i915_driver_open,
  820. .lastclose = i915_driver_lastclose,
  821. .preclose = i915_driver_preclose,
  822. .postclose = i915_driver_postclose,
  823. /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
  824. .suspend = i915_suspend,
  825. .resume = i915_resume,
  826. .device_is_agp = i915_driver_device_is_agp,
  827. .master_create = i915_master_create,
  828. .master_destroy = i915_master_destroy,
  829. #if defined(CONFIG_DEBUG_FS)
  830. .debugfs_init = i915_debugfs_init,
  831. .debugfs_cleanup = i915_debugfs_cleanup,
  832. #endif
  833. .gem_init_object = i915_gem_init_object,
  834. .gem_free_object = i915_gem_free_object,
  835. .gem_vm_ops = &i915_gem_vm_ops,
  836. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  837. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  838. .gem_prime_export = i915_gem_prime_export,
  839. .gem_prime_import = i915_gem_prime_import,
  840. .dumb_create = i915_gem_dumb_create,
  841. .dumb_map_offset = i915_gem_mmap_gtt,
  842. .dumb_destroy = i915_gem_dumb_destroy,
  843. .ioctls = i915_ioctls,
  844. .fops = &i915_driver_fops,
  845. .name = DRIVER_NAME,
  846. .desc = DRIVER_DESC,
  847. .date = DRIVER_DATE,
  848. .major = DRIVER_MAJOR,
  849. .minor = DRIVER_MINOR,
  850. .patchlevel = DRIVER_PATCHLEVEL,
  851. };
  852. static struct pci_driver i915_pci_driver = {
  853. .name = DRIVER_NAME,
  854. .id_table = pciidlist,
  855. .probe = i915_pci_probe,
  856. .remove = i915_pci_remove,
  857. .driver.pm = &i915_pm_ops,
  858. };
  859. static int __init i915_init(void)
  860. {
  861. driver.num_ioctls = i915_max_ioctl;
  862. /*
  863. * If CONFIG_DRM_I915_KMS is set, default to KMS unless
  864. * explicitly disabled with the module pararmeter.
  865. *
  866. * Otherwise, just follow the parameter (defaulting to off).
  867. *
  868. * Allow optional vga_text_mode_force boot option to override
  869. * the default behavior.
  870. */
  871. #if defined(CONFIG_DRM_I915_KMS)
  872. if (i915_modeset != 0)
  873. driver.driver_features |= DRIVER_MODESET;
  874. #endif
  875. if (i915_modeset == 1)
  876. driver.driver_features |= DRIVER_MODESET;
  877. #ifdef CONFIG_VGA_CONSOLE
  878. if (vgacon_text_force() && i915_modeset == -1)
  879. driver.driver_features &= ~DRIVER_MODESET;
  880. #endif
  881. if (!(driver.driver_features & DRIVER_MODESET))
  882. driver.get_vblank_timestamp = NULL;
  883. return drm_pci_init(&driver, &i915_pci_driver);
  884. }
  885. static void __exit i915_exit(void)
  886. {
  887. drm_pci_exit(&driver, &i915_pci_driver);
  888. }
  889. module_init(i915_init);
  890. module_exit(i915_exit);
  891. MODULE_AUTHOR(DRIVER_AUTHOR);
  892. MODULE_DESCRIPTION(DRIVER_DESC);
  893. MODULE_LICENSE("GPL and additional rights");
  894. /* We give fast paths for the really cool registers */
  895. #define NEEDS_FORCE_WAKE(dev_priv, reg) \
  896. ((HAS_FORCE_WAKE((dev_priv)->dev)) && \
  897. ((reg) < 0x40000) && \
  898. ((reg) != FORCEWAKE))
  899. static bool IS_DISPLAYREG(u32 reg)
  900. {
  901. /*
  902. * This should make it easier to transition modules over to the
  903. * new register block scheme, since we can do it incrementally.
  904. */
  905. if (reg >= VLV_DISPLAY_BASE)
  906. return false;
  907. if (reg >= RENDER_RING_BASE &&
  908. reg < RENDER_RING_BASE + 0xff)
  909. return false;
  910. if (reg >= GEN6_BSD_RING_BASE &&
  911. reg < GEN6_BSD_RING_BASE + 0xff)
  912. return false;
  913. if (reg >= BLT_RING_BASE &&
  914. reg < BLT_RING_BASE + 0xff)
  915. return false;
  916. if (reg == PGTBL_ER)
  917. return false;
  918. if (reg >= IPEIR_I965 &&
  919. reg < HWSTAM)
  920. return false;
  921. if (reg == MI_MODE)
  922. return false;
  923. if (reg == GFX_MODE_GEN7)
  924. return false;
  925. if (reg == RENDER_HWS_PGA_GEN7 ||
  926. reg == BSD_HWS_PGA_GEN7 ||
  927. reg == BLT_HWS_PGA_GEN7)
  928. return false;
  929. if (reg == GEN6_BSD_SLEEP_PSMI_CONTROL ||
  930. reg == GEN6_BSD_RNCID)
  931. return false;
  932. if (reg == GEN6_BLITTER_ECOSKPD)
  933. return false;
  934. if (reg >= 0x4000c &&
  935. reg <= 0x4002c)
  936. return false;
  937. if (reg >= 0x4f000 &&
  938. reg <= 0x4f08f)
  939. return false;
  940. if (reg >= 0x4f100 &&
  941. reg <= 0x4f11f)
  942. return false;
  943. if (reg >= VLV_MASTER_IER &&
  944. reg <= GEN6_PMIER)
  945. return false;
  946. if (reg >= FENCE_REG_SANDYBRIDGE_0 &&
  947. reg < (FENCE_REG_SANDYBRIDGE_0 + (16*8)))
  948. return false;
  949. if (reg >= VLV_IIR_RW &&
  950. reg <= VLV_ISR)
  951. return false;
  952. if (reg == FORCEWAKE_VLV ||
  953. reg == FORCEWAKE_ACK_VLV)
  954. return false;
  955. if (reg == GEN6_GDRST)
  956. return false;
  957. return true;
  958. }
  959. #define __i915_read(x, y) \
  960. u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
  961. u##x val = 0; \
  962. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  963. unsigned long irqflags; \
  964. spin_lock_irqsave(&dev_priv->gt_lock, irqflags); \
  965. if (dev_priv->forcewake_count == 0) \
  966. dev_priv->gt.force_wake_get(dev_priv); \
  967. val = read##y(dev_priv->regs + reg); \
  968. if (dev_priv->forcewake_count == 0) \
  969. dev_priv->gt.force_wake_put(dev_priv); \
  970. spin_unlock_irqrestore(&dev_priv->gt_lock, irqflags); \
  971. } else if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  972. val = read##y(dev_priv->regs + reg + 0x180000); \
  973. } else { \
  974. val = read##y(dev_priv->regs + reg); \
  975. } \
  976. trace_i915_reg_rw(false, reg, val, sizeof(val)); \
  977. return val; \
  978. }
  979. __i915_read(8, b)
  980. __i915_read(16, w)
  981. __i915_read(32, l)
  982. __i915_read(64, q)
  983. #undef __i915_read
  984. #define __i915_write(x, y) \
  985. void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
  986. u32 __fifo_ret = 0; \
  987. trace_i915_reg_rw(true, reg, val, sizeof(val)); \
  988. if (NEEDS_FORCE_WAKE((dev_priv), (reg))) { \
  989. __fifo_ret = __gen6_gt_wait_for_fifo(dev_priv); \
  990. } \
  991. if (IS_VALLEYVIEW(dev_priv->dev) && IS_DISPLAYREG(reg)) { \
  992. write##y(val, dev_priv->regs + reg + 0x180000); \
  993. } else { \
  994. write##y(val, dev_priv->regs + reg); \
  995. } \
  996. if (unlikely(__fifo_ret)) { \
  997. gen6_gt_check_fifodbg(dev_priv); \
  998. } \
  999. if (IS_HASWELL(dev_priv->dev) && (I915_READ_NOTRACE(GEN7_ERR_INT) & ERR_INT_MMIO_UNCLAIMED)) { \
  1000. DRM_ERROR("Unclaimed write to %x\n", reg); \
  1001. writel(ERR_INT_MMIO_UNCLAIMED, dev_priv->regs + GEN7_ERR_INT); \
  1002. } \
  1003. }
  1004. __i915_write(8, b)
  1005. __i915_write(16, w)
  1006. __i915_write(32, l)
  1007. __i915_write(64, q)
  1008. #undef __i915_write
  1009. static const struct register_whitelist {
  1010. uint64_t offset;
  1011. uint32_t size;
  1012. uint32_t gen_bitmask; /* support gens, 0x10 for 4, 0x30 for 4 and 5, etc. */
  1013. } whitelist[] = {
  1014. { RING_TIMESTAMP(RENDER_RING_BASE), 8, 0xF0 },
  1015. };
  1016. int i915_reg_read_ioctl(struct drm_device *dev,
  1017. void *data, struct drm_file *file)
  1018. {
  1019. struct drm_i915_private *dev_priv = dev->dev_private;
  1020. struct drm_i915_reg_read *reg = data;
  1021. struct register_whitelist const *entry = whitelist;
  1022. int i;
  1023. for (i = 0; i < ARRAY_SIZE(whitelist); i++, entry++) {
  1024. if (entry->offset == reg->offset &&
  1025. (1 << INTEL_INFO(dev)->gen & entry->gen_bitmask))
  1026. break;
  1027. }
  1028. if (i == ARRAY_SIZE(whitelist))
  1029. return -EINVAL;
  1030. switch (entry->size) {
  1031. case 8:
  1032. reg->val = I915_READ64(reg->offset);
  1033. break;
  1034. case 4:
  1035. reg->val = I915_READ(reg->offset);
  1036. break;
  1037. case 2:
  1038. reg->val = I915_READ16(reg->offset);
  1039. break;
  1040. case 1:
  1041. reg->val = I915_READ8(reg->offset);
  1042. break;
  1043. default:
  1044. WARN_ON(1);
  1045. return -EINVAL;
  1046. }
  1047. return 0;
  1048. }