radeon_ttm.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <ttm/ttm_bo_api.h>
  33. #include <ttm/ttm_bo_driver.h>
  34. #include <ttm/ttm_placement.h>
  35. #include <ttm/ttm_module.h>
  36. #include <drm/drmP.h>
  37. #include <drm/radeon_drm.h>
  38. #include <linux/seq_file.h>
  39. #include "radeon_reg.h"
  40. #include "radeon.h"
  41. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  42. static int radeon_ttm_debugfs_init(struct radeon_device *rdev);
  43. static struct radeon_device *radeon_get_rdev(struct ttm_bo_device *bdev)
  44. {
  45. struct radeon_mman *mman;
  46. struct radeon_device *rdev;
  47. mman = container_of(bdev, struct radeon_mman, bdev);
  48. rdev = container_of(mman, struct radeon_device, mman);
  49. return rdev;
  50. }
  51. /*
  52. * Global memory.
  53. */
  54. static int radeon_ttm_mem_global_init(struct ttm_global_reference *ref)
  55. {
  56. return ttm_mem_global_init(ref->object);
  57. }
  58. static void radeon_ttm_mem_global_release(struct ttm_global_reference *ref)
  59. {
  60. ttm_mem_global_release(ref->object);
  61. }
  62. static int radeon_ttm_global_init(struct radeon_device *rdev)
  63. {
  64. struct ttm_global_reference *global_ref;
  65. int r;
  66. rdev->mman.mem_global_referenced = false;
  67. global_ref = &rdev->mman.mem_global_ref;
  68. global_ref->global_type = TTM_GLOBAL_TTM_MEM;
  69. global_ref->size = sizeof(struct ttm_mem_global);
  70. global_ref->init = &radeon_ttm_mem_global_init;
  71. global_ref->release = &radeon_ttm_mem_global_release;
  72. r = ttm_global_item_ref(global_ref);
  73. if (r != 0) {
  74. DRM_ERROR("Failed setting up TTM memory accounting "
  75. "subsystem.\n");
  76. return r;
  77. }
  78. rdev->mman.bo_global_ref.mem_glob =
  79. rdev->mman.mem_global_ref.object;
  80. global_ref = &rdev->mman.bo_global_ref.ref;
  81. global_ref->global_type = TTM_GLOBAL_TTM_BO;
  82. global_ref->size = sizeof(struct ttm_bo_global);
  83. global_ref->init = &ttm_bo_global_init;
  84. global_ref->release = &ttm_bo_global_release;
  85. r = ttm_global_item_ref(global_ref);
  86. if (r != 0) {
  87. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  88. ttm_global_item_unref(&rdev->mman.mem_global_ref);
  89. return r;
  90. }
  91. rdev->mman.mem_global_referenced = true;
  92. return 0;
  93. }
  94. static void radeon_ttm_global_fini(struct radeon_device *rdev)
  95. {
  96. if (rdev->mman.mem_global_referenced) {
  97. ttm_global_item_unref(&rdev->mman.bo_global_ref.ref);
  98. ttm_global_item_unref(&rdev->mman.mem_global_ref);
  99. rdev->mman.mem_global_referenced = false;
  100. }
  101. }
  102. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev);
  103. static struct ttm_backend*
  104. radeon_create_ttm_backend_entry(struct ttm_bo_device *bdev)
  105. {
  106. struct radeon_device *rdev;
  107. rdev = radeon_get_rdev(bdev);
  108. #if __OS_HAS_AGP
  109. if (rdev->flags & RADEON_IS_AGP) {
  110. return ttm_agp_backend_init(bdev, rdev->ddev->agp->bridge);
  111. } else
  112. #endif
  113. {
  114. return radeon_ttm_backend_create(rdev);
  115. }
  116. }
  117. static int radeon_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  118. {
  119. return 0;
  120. }
  121. static int radeon_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  122. struct ttm_mem_type_manager *man)
  123. {
  124. struct radeon_device *rdev;
  125. rdev = radeon_get_rdev(bdev);
  126. switch (type) {
  127. case TTM_PL_SYSTEM:
  128. /* System memory */
  129. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  130. man->available_caching = TTM_PL_MASK_CACHING;
  131. man->default_caching = TTM_PL_FLAG_CACHED;
  132. break;
  133. case TTM_PL_TT:
  134. man->gpu_offset = rdev->mc.gtt_start;
  135. man->available_caching = TTM_PL_MASK_CACHING;
  136. man->default_caching = TTM_PL_FLAG_CACHED;
  137. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  138. #if __OS_HAS_AGP
  139. if (rdev->flags & RADEON_IS_AGP) {
  140. if (!(drm_core_has_AGP(rdev->ddev) && rdev->ddev->agp)) {
  141. DRM_ERROR("AGP is not enabled for memory type %u\n",
  142. (unsigned)type);
  143. return -EINVAL;
  144. }
  145. man->io_offset = rdev->mc.agp_base;
  146. man->io_size = rdev->mc.gtt_size;
  147. man->io_addr = NULL;
  148. if (!rdev->ddev->agp->cant_use_aperture)
  149. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  150. man->available_caching = TTM_PL_FLAG_UNCACHED |
  151. TTM_PL_FLAG_WC;
  152. man->default_caching = TTM_PL_FLAG_WC;
  153. } else
  154. #endif
  155. {
  156. man->io_offset = 0;
  157. man->io_size = 0;
  158. man->io_addr = NULL;
  159. }
  160. break;
  161. case TTM_PL_VRAM:
  162. /* "On-card" video ram */
  163. man->gpu_offset = rdev->mc.vram_start;
  164. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  165. TTM_MEMTYPE_FLAG_MAPPABLE;
  166. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  167. man->default_caching = TTM_PL_FLAG_WC;
  168. man->io_addr = NULL;
  169. man->io_offset = rdev->mc.aper_base;
  170. man->io_size = rdev->mc.aper_size;
  171. break;
  172. default:
  173. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  174. return -EINVAL;
  175. }
  176. return 0;
  177. }
  178. static void radeon_evict_flags(struct ttm_buffer_object *bo,
  179. struct ttm_placement *placement)
  180. {
  181. struct radeon_bo *rbo;
  182. static u32 placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  183. if (!radeon_ttm_bo_is_radeon_bo(bo)) {
  184. placement->fpfn = 0;
  185. placement->lpfn = 0;
  186. placement->placement = &placements;
  187. placement->busy_placement = &placements;
  188. placement->num_placement = 1;
  189. placement->num_busy_placement = 1;
  190. return;
  191. }
  192. rbo = container_of(bo, struct radeon_bo, tbo);
  193. switch (bo->mem.mem_type) {
  194. case TTM_PL_VRAM:
  195. if (rbo->rdev->cp.ready == false)
  196. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  197. else
  198. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_GTT);
  199. break;
  200. case TTM_PL_TT:
  201. default:
  202. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_CPU);
  203. }
  204. *placement = rbo->placement;
  205. }
  206. static int radeon_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  207. {
  208. return 0;
  209. }
  210. static void radeon_move_null(struct ttm_buffer_object *bo,
  211. struct ttm_mem_reg *new_mem)
  212. {
  213. struct ttm_mem_reg *old_mem = &bo->mem;
  214. BUG_ON(old_mem->mm_node != NULL);
  215. *old_mem = *new_mem;
  216. new_mem->mm_node = NULL;
  217. }
  218. static int radeon_move_blit(struct ttm_buffer_object *bo,
  219. bool evict, int no_wait_reserve, bool no_wait_gpu,
  220. struct ttm_mem_reg *new_mem,
  221. struct ttm_mem_reg *old_mem)
  222. {
  223. struct radeon_device *rdev;
  224. uint64_t old_start, new_start;
  225. struct radeon_fence *fence;
  226. int r;
  227. rdev = radeon_get_rdev(bo->bdev);
  228. r = radeon_fence_create(rdev, &fence);
  229. if (unlikely(r)) {
  230. return r;
  231. }
  232. old_start = old_mem->mm_node->start << PAGE_SHIFT;
  233. new_start = new_mem->mm_node->start << PAGE_SHIFT;
  234. switch (old_mem->mem_type) {
  235. case TTM_PL_VRAM:
  236. old_start += rdev->mc.vram_start;
  237. break;
  238. case TTM_PL_TT:
  239. old_start += rdev->mc.gtt_start;
  240. break;
  241. default:
  242. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  243. return -EINVAL;
  244. }
  245. switch (new_mem->mem_type) {
  246. case TTM_PL_VRAM:
  247. new_start += rdev->mc.vram_start;
  248. break;
  249. case TTM_PL_TT:
  250. new_start += rdev->mc.gtt_start;
  251. break;
  252. default:
  253. DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
  254. return -EINVAL;
  255. }
  256. if (!rdev->cp.ready) {
  257. DRM_ERROR("Trying to move memory with CP turned off.\n");
  258. return -EINVAL;
  259. }
  260. r = radeon_copy(rdev, old_start, new_start, new_mem->num_pages, fence);
  261. /* FIXME: handle copy error */
  262. r = ttm_bo_move_accel_cleanup(bo, (void *)fence, NULL,
  263. evict, no_wait_reserve, no_wait_gpu, new_mem);
  264. radeon_fence_unref(&fence);
  265. return r;
  266. }
  267. static int radeon_move_vram_ram(struct ttm_buffer_object *bo,
  268. bool evict, bool interruptible,
  269. bool no_wait_reserve, bool no_wait_gpu,
  270. struct ttm_mem_reg *new_mem)
  271. {
  272. struct radeon_device *rdev;
  273. struct ttm_mem_reg *old_mem = &bo->mem;
  274. struct ttm_mem_reg tmp_mem;
  275. u32 placements;
  276. struct ttm_placement placement;
  277. int r;
  278. rdev = radeon_get_rdev(bo->bdev);
  279. tmp_mem = *new_mem;
  280. tmp_mem.mm_node = NULL;
  281. placement.fpfn = 0;
  282. placement.lpfn = 0;
  283. placement.num_placement = 1;
  284. placement.placement = &placements;
  285. placement.num_busy_placement = 1;
  286. placement.busy_placement = &placements;
  287. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  288. r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
  289. interruptible, no_wait_reserve, no_wait_gpu);
  290. if (unlikely(r)) {
  291. return r;
  292. }
  293. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  294. if (unlikely(r)) {
  295. goto out_cleanup;
  296. }
  297. r = ttm_tt_bind(bo->ttm, &tmp_mem);
  298. if (unlikely(r)) {
  299. goto out_cleanup;
  300. }
  301. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem, old_mem);
  302. if (unlikely(r)) {
  303. goto out_cleanup;
  304. }
  305. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, new_mem);
  306. out_cleanup:
  307. if (tmp_mem.mm_node) {
  308. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  309. spin_lock(&glob->lru_lock);
  310. drm_mm_put_block(tmp_mem.mm_node);
  311. spin_unlock(&glob->lru_lock);
  312. return r;
  313. }
  314. return r;
  315. }
  316. static int radeon_move_ram_vram(struct ttm_buffer_object *bo,
  317. bool evict, bool interruptible,
  318. bool no_wait_reserve, bool no_wait_gpu,
  319. struct ttm_mem_reg *new_mem)
  320. {
  321. struct radeon_device *rdev;
  322. struct ttm_mem_reg *old_mem = &bo->mem;
  323. struct ttm_mem_reg tmp_mem;
  324. struct ttm_placement placement;
  325. u32 placements;
  326. int r;
  327. rdev = radeon_get_rdev(bo->bdev);
  328. tmp_mem = *new_mem;
  329. tmp_mem.mm_node = NULL;
  330. placement.fpfn = 0;
  331. placement.lpfn = 0;
  332. placement.num_placement = 1;
  333. placement.placement = &placements;
  334. placement.num_busy_placement = 1;
  335. placement.busy_placement = &placements;
  336. placements = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  337. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, interruptible, no_wait_reserve, no_wait_gpu);
  338. if (unlikely(r)) {
  339. return r;
  340. }
  341. r = ttm_bo_move_ttm(bo, true, no_wait_reserve, no_wait_gpu, &tmp_mem);
  342. if (unlikely(r)) {
  343. goto out_cleanup;
  344. }
  345. r = radeon_move_blit(bo, true, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  346. if (unlikely(r)) {
  347. goto out_cleanup;
  348. }
  349. out_cleanup:
  350. if (tmp_mem.mm_node) {
  351. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  352. spin_lock(&glob->lru_lock);
  353. drm_mm_put_block(tmp_mem.mm_node);
  354. spin_unlock(&glob->lru_lock);
  355. return r;
  356. }
  357. return r;
  358. }
  359. static int radeon_bo_move(struct ttm_buffer_object *bo,
  360. bool evict, bool interruptible,
  361. bool no_wait_reserve, bool no_wait_gpu,
  362. struct ttm_mem_reg *new_mem)
  363. {
  364. struct radeon_device *rdev;
  365. struct ttm_mem_reg *old_mem = &bo->mem;
  366. int r;
  367. rdev = radeon_get_rdev(bo->bdev);
  368. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  369. radeon_move_null(bo, new_mem);
  370. return 0;
  371. }
  372. if ((old_mem->mem_type == TTM_PL_TT &&
  373. new_mem->mem_type == TTM_PL_SYSTEM) ||
  374. (old_mem->mem_type == TTM_PL_SYSTEM &&
  375. new_mem->mem_type == TTM_PL_TT)) {
  376. /* bind is enough */
  377. radeon_move_null(bo, new_mem);
  378. return 0;
  379. }
  380. if (!rdev->cp.ready || rdev->asic->copy == NULL) {
  381. /* use memcpy */
  382. goto memcpy;
  383. }
  384. if (old_mem->mem_type == TTM_PL_VRAM &&
  385. new_mem->mem_type == TTM_PL_SYSTEM) {
  386. r = radeon_move_vram_ram(bo, evict, interruptible,
  387. no_wait_reserve, no_wait_gpu, new_mem);
  388. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  389. new_mem->mem_type == TTM_PL_VRAM) {
  390. r = radeon_move_ram_vram(bo, evict, interruptible,
  391. no_wait_reserve, no_wait_gpu, new_mem);
  392. } else {
  393. r = radeon_move_blit(bo, evict, no_wait_reserve, no_wait_gpu, new_mem, old_mem);
  394. }
  395. if (r) {
  396. memcpy:
  397. r = ttm_bo_move_memcpy(bo, evict, no_wait_reserve, no_wait_gpu, new_mem);
  398. }
  399. return r;
  400. }
  401. static int radeon_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  402. {
  403. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  404. struct radeon_device *rdev = radeon_get_rdev(bdev);
  405. mem->bus.addr = NULL;
  406. mem->bus.offset = 0;
  407. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  408. mem->bus.base = 0;
  409. mem->bus.is_iomem = false;
  410. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  411. return -EINVAL;
  412. switch (mem->mem_type) {
  413. case TTM_PL_SYSTEM:
  414. /* system memory */
  415. return 0;
  416. case TTM_PL_TT:
  417. #if __OS_HAS_AGP
  418. if (rdev->flags & RADEON_IS_AGP) {
  419. /* RADEON_IS_AGP is set only if AGP is active */
  420. mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
  421. mem->bus.base = rdev->mc.agp_base;
  422. mem->bus.is_iomem = true;
  423. }
  424. #endif
  425. break;
  426. case TTM_PL_VRAM:
  427. mem->bus.offset = mem->mm_node->start << PAGE_SHIFT;
  428. /* check if it's visible */
  429. if ((mem->bus.offset + mem->bus.size) > rdev->mc.visible_vram_size)
  430. return -EINVAL;
  431. mem->bus.base = rdev->mc.aper_base;
  432. mem->bus.is_iomem = true;
  433. break;
  434. default:
  435. return -EINVAL;
  436. }
  437. return 0;
  438. }
  439. static void radeon_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  440. {
  441. }
  442. static int radeon_sync_obj_wait(void *sync_obj, void *sync_arg,
  443. bool lazy, bool interruptible)
  444. {
  445. return radeon_fence_wait((struct radeon_fence *)sync_obj, interruptible);
  446. }
  447. static int radeon_sync_obj_flush(void *sync_obj, void *sync_arg)
  448. {
  449. return 0;
  450. }
  451. static void radeon_sync_obj_unref(void **sync_obj)
  452. {
  453. radeon_fence_unref((struct radeon_fence **)sync_obj);
  454. }
  455. static void *radeon_sync_obj_ref(void *sync_obj)
  456. {
  457. return radeon_fence_ref((struct radeon_fence *)sync_obj);
  458. }
  459. static bool radeon_sync_obj_signaled(void *sync_obj, void *sync_arg)
  460. {
  461. return radeon_fence_signaled((struct radeon_fence *)sync_obj);
  462. }
  463. static struct ttm_bo_driver radeon_bo_driver = {
  464. .create_ttm_backend_entry = &radeon_create_ttm_backend_entry,
  465. .invalidate_caches = &radeon_invalidate_caches,
  466. .init_mem_type = &radeon_init_mem_type,
  467. .evict_flags = &radeon_evict_flags,
  468. .move = &radeon_bo_move,
  469. .verify_access = &radeon_verify_access,
  470. .sync_obj_signaled = &radeon_sync_obj_signaled,
  471. .sync_obj_wait = &radeon_sync_obj_wait,
  472. .sync_obj_flush = &radeon_sync_obj_flush,
  473. .sync_obj_unref = &radeon_sync_obj_unref,
  474. .sync_obj_ref = &radeon_sync_obj_ref,
  475. .move_notify = &radeon_bo_move_notify,
  476. .fault_reserve_notify = &radeon_bo_fault_reserve_notify,
  477. .io_mem_reserve = &radeon_ttm_io_mem_reserve,
  478. .io_mem_free = &radeon_ttm_io_mem_free,
  479. };
  480. int radeon_ttm_init(struct radeon_device *rdev)
  481. {
  482. int r;
  483. r = radeon_ttm_global_init(rdev);
  484. if (r) {
  485. return r;
  486. }
  487. /* No others user of address space so set it to 0 */
  488. r = ttm_bo_device_init(&rdev->mman.bdev,
  489. rdev->mman.bo_global_ref.ref.object,
  490. &radeon_bo_driver, DRM_FILE_PAGE_OFFSET,
  491. rdev->need_dma32);
  492. if (r) {
  493. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  494. return r;
  495. }
  496. rdev->mman.initialized = true;
  497. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_VRAM,
  498. rdev->mc.real_vram_size >> PAGE_SHIFT);
  499. if (r) {
  500. DRM_ERROR("Failed initializing VRAM heap.\n");
  501. return r;
  502. }
  503. r = radeon_bo_create(rdev, NULL, 256 * 1024, true,
  504. RADEON_GEM_DOMAIN_VRAM,
  505. &rdev->stollen_vga_memory);
  506. if (r) {
  507. return r;
  508. }
  509. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  510. if (r)
  511. return r;
  512. r = radeon_bo_pin(rdev->stollen_vga_memory, RADEON_GEM_DOMAIN_VRAM, NULL);
  513. radeon_bo_unreserve(rdev->stollen_vga_memory);
  514. if (r) {
  515. radeon_bo_unref(&rdev->stollen_vga_memory);
  516. return r;
  517. }
  518. DRM_INFO("radeon: %uM of VRAM memory ready\n",
  519. (unsigned)rdev->mc.real_vram_size / (1024 * 1024));
  520. r = ttm_bo_init_mm(&rdev->mman.bdev, TTM_PL_TT,
  521. rdev->mc.gtt_size >> PAGE_SHIFT);
  522. if (r) {
  523. DRM_ERROR("Failed initializing GTT heap.\n");
  524. return r;
  525. }
  526. DRM_INFO("radeon: %uM of GTT memory ready.\n",
  527. (unsigned)(rdev->mc.gtt_size / (1024 * 1024)));
  528. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  529. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  530. }
  531. r = radeon_ttm_debugfs_init(rdev);
  532. if (r) {
  533. DRM_ERROR("Failed to init debugfs\n");
  534. return r;
  535. }
  536. return 0;
  537. }
  538. void radeon_ttm_fini(struct radeon_device *rdev)
  539. {
  540. int r;
  541. if (!rdev->mman.initialized)
  542. return;
  543. if (rdev->stollen_vga_memory) {
  544. r = radeon_bo_reserve(rdev->stollen_vga_memory, false);
  545. if (r == 0) {
  546. radeon_bo_unpin(rdev->stollen_vga_memory);
  547. radeon_bo_unreserve(rdev->stollen_vga_memory);
  548. }
  549. radeon_bo_unref(&rdev->stollen_vga_memory);
  550. }
  551. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  552. ttm_bo_clean_mm(&rdev->mman.bdev, TTM_PL_TT);
  553. ttm_bo_device_release(&rdev->mman.bdev);
  554. radeon_gart_fini(rdev);
  555. radeon_ttm_global_fini(rdev);
  556. rdev->mman.initialized = false;
  557. DRM_INFO("radeon: ttm finalized\n");
  558. }
  559. static struct vm_operations_struct radeon_ttm_vm_ops;
  560. static const struct vm_operations_struct *ttm_vm_ops = NULL;
  561. static int radeon_ttm_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
  562. {
  563. struct ttm_buffer_object *bo;
  564. int r;
  565. bo = (struct ttm_buffer_object *)vma->vm_private_data;
  566. if (bo == NULL) {
  567. return VM_FAULT_NOPAGE;
  568. }
  569. r = ttm_vm_ops->fault(vma, vmf);
  570. return r;
  571. }
  572. int radeon_mmap(struct file *filp, struct vm_area_struct *vma)
  573. {
  574. struct drm_file *file_priv;
  575. struct radeon_device *rdev;
  576. int r;
  577. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET)) {
  578. return drm_mmap(filp, vma);
  579. }
  580. file_priv = (struct drm_file *)filp->private_data;
  581. rdev = file_priv->minor->dev->dev_private;
  582. if (rdev == NULL) {
  583. return -EINVAL;
  584. }
  585. r = ttm_bo_mmap(filp, vma, &rdev->mman.bdev);
  586. if (unlikely(r != 0)) {
  587. return r;
  588. }
  589. if (unlikely(ttm_vm_ops == NULL)) {
  590. ttm_vm_ops = vma->vm_ops;
  591. radeon_ttm_vm_ops = *ttm_vm_ops;
  592. radeon_ttm_vm_ops.fault = &radeon_ttm_fault;
  593. }
  594. vma->vm_ops = &radeon_ttm_vm_ops;
  595. return 0;
  596. }
  597. /*
  598. * TTM backend functions.
  599. */
  600. struct radeon_ttm_backend {
  601. struct ttm_backend backend;
  602. struct radeon_device *rdev;
  603. unsigned long num_pages;
  604. struct page **pages;
  605. struct page *dummy_read_page;
  606. bool populated;
  607. bool bound;
  608. unsigned offset;
  609. };
  610. static int radeon_ttm_backend_populate(struct ttm_backend *backend,
  611. unsigned long num_pages,
  612. struct page **pages,
  613. struct page *dummy_read_page)
  614. {
  615. struct radeon_ttm_backend *gtt;
  616. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  617. gtt->pages = pages;
  618. gtt->num_pages = num_pages;
  619. gtt->dummy_read_page = dummy_read_page;
  620. gtt->populated = true;
  621. return 0;
  622. }
  623. static void radeon_ttm_backend_clear(struct ttm_backend *backend)
  624. {
  625. struct radeon_ttm_backend *gtt;
  626. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  627. gtt->pages = NULL;
  628. gtt->num_pages = 0;
  629. gtt->dummy_read_page = NULL;
  630. gtt->populated = false;
  631. gtt->bound = false;
  632. }
  633. static int radeon_ttm_backend_bind(struct ttm_backend *backend,
  634. struct ttm_mem_reg *bo_mem)
  635. {
  636. struct radeon_ttm_backend *gtt;
  637. int r;
  638. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  639. gtt->offset = bo_mem->mm_node->start << PAGE_SHIFT;
  640. if (!gtt->num_pages) {
  641. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n", gtt->num_pages, bo_mem, backend);
  642. }
  643. r = radeon_gart_bind(gtt->rdev, gtt->offset,
  644. gtt->num_pages, gtt->pages);
  645. if (r) {
  646. DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
  647. gtt->num_pages, gtt->offset);
  648. return r;
  649. }
  650. gtt->bound = true;
  651. return 0;
  652. }
  653. static int radeon_ttm_backend_unbind(struct ttm_backend *backend)
  654. {
  655. struct radeon_ttm_backend *gtt;
  656. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  657. radeon_gart_unbind(gtt->rdev, gtt->offset, gtt->num_pages);
  658. gtt->bound = false;
  659. return 0;
  660. }
  661. static void radeon_ttm_backend_destroy(struct ttm_backend *backend)
  662. {
  663. struct radeon_ttm_backend *gtt;
  664. gtt = container_of(backend, struct radeon_ttm_backend, backend);
  665. if (gtt->bound) {
  666. radeon_ttm_backend_unbind(backend);
  667. }
  668. kfree(gtt);
  669. }
  670. static struct ttm_backend_func radeon_backend_func = {
  671. .populate = &radeon_ttm_backend_populate,
  672. .clear = &radeon_ttm_backend_clear,
  673. .bind = &radeon_ttm_backend_bind,
  674. .unbind = &radeon_ttm_backend_unbind,
  675. .destroy = &radeon_ttm_backend_destroy,
  676. };
  677. struct ttm_backend *radeon_ttm_backend_create(struct radeon_device *rdev)
  678. {
  679. struct radeon_ttm_backend *gtt;
  680. gtt = kzalloc(sizeof(struct radeon_ttm_backend), GFP_KERNEL);
  681. if (gtt == NULL) {
  682. return NULL;
  683. }
  684. gtt->backend.bdev = &rdev->mman.bdev;
  685. gtt->backend.flags = 0;
  686. gtt->backend.func = &radeon_backend_func;
  687. gtt->rdev = rdev;
  688. gtt->pages = NULL;
  689. gtt->num_pages = 0;
  690. gtt->dummy_read_page = NULL;
  691. gtt->populated = false;
  692. gtt->bound = false;
  693. return &gtt->backend;
  694. }
  695. #define RADEON_DEBUGFS_MEM_TYPES 2
  696. #if defined(CONFIG_DEBUG_FS)
  697. static int radeon_mm_dump_table(struct seq_file *m, void *data)
  698. {
  699. struct drm_info_node *node = (struct drm_info_node *)m->private;
  700. struct drm_mm *mm = (struct drm_mm *)node->info_ent->data;
  701. struct drm_device *dev = node->minor->dev;
  702. struct radeon_device *rdev = dev->dev_private;
  703. int ret;
  704. struct ttm_bo_global *glob = rdev->mman.bdev.glob;
  705. spin_lock(&glob->lru_lock);
  706. ret = drm_mm_dump_table(m, mm);
  707. spin_unlock(&glob->lru_lock);
  708. return ret;
  709. }
  710. #endif
  711. static int radeon_ttm_debugfs_init(struct radeon_device *rdev)
  712. {
  713. #if defined(CONFIG_DEBUG_FS)
  714. static struct drm_info_list radeon_mem_types_list[RADEON_DEBUGFS_MEM_TYPES];
  715. static char radeon_mem_types_names[RADEON_DEBUGFS_MEM_TYPES][32];
  716. unsigned i;
  717. for (i = 0; i < RADEON_DEBUGFS_MEM_TYPES; i++) {
  718. if (i == 0)
  719. sprintf(radeon_mem_types_names[i], "radeon_vram_mm");
  720. else
  721. sprintf(radeon_mem_types_names[i], "radeon_gtt_mm");
  722. radeon_mem_types_list[i].name = radeon_mem_types_names[i];
  723. radeon_mem_types_list[i].show = &radeon_mm_dump_table;
  724. radeon_mem_types_list[i].driver_features = 0;
  725. if (i == 0)
  726. radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_VRAM].manager;
  727. else
  728. radeon_mem_types_list[i].data = &rdev->mman.bdev.man[TTM_PL_TT].manager;
  729. }
  730. return radeon_debugfs_add_files(rdev, radeon_mem_types_list, RADEON_DEBUGFS_MEM_TYPES);
  731. #endif
  732. return 0;
  733. }