sid.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #ifndef SI_H
  25. #define SI_H
  26. #define TAHITI_RB_BITMAP_WIDTH_PER_SH 2
  27. #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003
  28. #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002
  29. #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001
  30. /* discrete uvd clocks */
  31. #define CG_UPLL_FUNC_CNTL 0x634
  32. # define UPLL_RESET_MASK 0x00000001
  33. # define UPLL_SLEEP_MASK 0x00000002
  34. # define UPLL_BYPASS_EN_MASK 0x00000004
  35. # define UPLL_CTLREQ_MASK 0x00000008
  36. # define UPLL_VCO_MODE_MASK 0x00000600
  37. # define UPLL_REF_DIV_MASK 0x003F0000
  38. # define UPLL_CTLACK_MASK 0x40000000
  39. # define UPLL_CTLACK2_MASK 0x80000000
  40. #define CG_UPLL_FUNC_CNTL_2 0x638
  41. # define UPLL_PDIV_A(x) ((x) << 0)
  42. # define UPLL_PDIV_A_MASK 0x0000007F
  43. # define UPLL_PDIV_B(x) ((x) << 8)
  44. # define UPLL_PDIV_B_MASK 0x00007F00
  45. # define VCLK_SRC_SEL(x) ((x) << 20)
  46. # define VCLK_SRC_SEL_MASK 0x01F00000
  47. # define DCLK_SRC_SEL(x) ((x) << 25)
  48. # define DCLK_SRC_SEL_MASK 0x3E000000
  49. #define CG_UPLL_FUNC_CNTL_3 0x63C
  50. # define UPLL_FB_DIV(x) ((x) << 0)
  51. # define UPLL_FB_DIV_MASK 0x01FFFFFF
  52. #define CG_UPLL_FUNC_CNTL_4 0x644
  53. # define UPLL_SPARE_ISPARE9 0x00020000
  54. #define CG_UPLL_FUNC_CNTL_5 0x648
  55. # define RESET_ANTI_MUX_MASK 0x00000200
  56. #define CG_UPLL_SPREAD_SPECTRUM 0x650
  57. # define SSEN_MASK 0x00000001
  58. #define CG_MULT_THERMAL_STATUS 0x714
  59. #define ASIC_MAX_TEMP(x) ((x) << 0)
  60. #define ASIC_MAX_TEMP_MASK 0x000001ff
  61. #define ASIC_MAX_TEMP_SHIFT 0
  62. #define CTF_TEMP(x) ((x) << 9)
  63. #define CTF_TEMP_MASK 0x0003fe00
  64. #define CTF_TEMP_SHIFT 9
  65. #define SI_MAX_SH_GPRS 256
  66. #define SI_MAX_TEMP_GPRS 16
  67. #define SI_MAX_SH_THREADS 256
  68. #define SI_MAX_SH_STACK_ENTRIES 4096
  69. #define SI_MAX_FRC_EOV_CNT 16384
  70. #define SI_MAX_BACKENDS 8
  71. #define SI_MAX_BACKENDS_MASK 0xFF
  72. #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F
  73. #define SI_MAX_SIMDS 12
  74. #define SI_MAX_SIMDS_MASK 0x0FFF
  75. #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF
  76. #define SI_MAX_PIPES 8
  77. #define SI_MAX_PIPES_MASK 0xFF
  78. #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F
  79. #define SI_MAX_LDS_NUM 0xFFFF
  80. #define SI_MAX_TCC 16
  81. #define SI_MAX_TCC_MASK 0xFFFF
  82. #define VGA_HDP_CONTROL 0x328
  83. #define VGA_MEMORY_DISABLE (1 << 4)
  84. #define CG_CLKPIN_CNTL 0x660
  85. # define XTALIN_DIVIDE (1 << 1)
  86. #define CG_CLKPIN_CNTL_2 0x664
  87. # define MUX_TCLK_TO_XCLK (1 << 8)
  88. #define DMIF_ADDR_CONFIG 0xBD4
  89. #define DMIF_ADDR_CALC 0xC00
  90. #define SRBM_STATUS 0xE50
  91. #define GRBM_RQ_PENDING (1 << 5)
  92. #define VMC_BUSY (1 << 8)
  93. #define MCB_BUSY (1 << 9)
  94. #define MCB_NON_DISPLAY_BUSY (1 << 10)
  95. #define MCC_BUSY (1 << 11)
  96. #define MCD_BUSY (1 << 12)
  97. #define SEM_BUSY (1 << 14)
  98. #define IH_BUSY (1 << 17)
  99. #define SRBM_SOFT_RESET 0x0E60
  100. #define SOFT_RESET_BIF (1 << 1)
  101. #define SOFT_RESET_DC (1 << 5)
  102. #define SOFT_RESET_DMA1 (1 << 6)
  103. #define SOFT_RESET_GRBM (1 << 8)
  104. #define SOFT_RESET_HDP (1 << 9)
  105. #define SOFT_RESET_IH (1 << 10)
  106. #define SOFT_RESET_MC (1 << 11)
  107. #define SOFT_RESET_ROM (1 << 14)
  108. #define SOFT_RESET_SEM (1 << 15)
  109. #define SOFT_RESET_VMC (1 << 17)
  110. #define SOFT_RESET_DMA (1 << 20)
  111. #define SOFT_RESET_TST (1 << 21)
  112. #define SOFT_RESET_REGBB (1 << 22)
  113. #define SOFT_RESET_ORB (1 << 23)
  114. #define CC_SYS_RB_BACKEND_DISABLE 0xe80
  115. #define GC_USER_SYS_RB_BACKEND_DISABLE 0xe84
  116. #define SRBM_STATUS2 0x0EC4
  117. #define DMA_BUSY (1 << 5)
  118. #define DMA1_BUSY (1 << 6)
  119. #define VM_L2_CNTL 0x1400
  120. #define ENABLE_L2_CACHE (1 << 0)
  121. #define ENABLE_L2_FRAGMENT_PROCESSING (1 << 1)
  122. #define L2_CACHE_PTE_ENDIAN_SWAP_MODE(x) ((x) << 2)
  123. #define L2_CACHE_PDE_ENDIAN_SWAP_MODE(x) ((x) << 4)
  124. #define ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE (1 << 9)
  125. #define ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE (1 << 10)
  126. #define EFFECTIVE_L2_QUEUE_SIZE(x) (((x) & 7) << 15)
  127. #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19)
  128. #define VM_L2_CNTL2 0x1404
  129. #define INVALIDATE_ALL_L1_TLBS (1 << 0)
  130. #define INVALIDATE_L2_CACHE (1 << 1)
  131. #define INVALIDATE_CACHE_MODE(x) ((x) << 26)
  132. #define INVALIDATE_PTE_AND_PDE_CACHES 0
  133. #define INVALIDATE_ONLY_PTE_CACHES 1
  134. #define INVALIDATE_ONLY_PDE_CACHES 2
  135. #define VM_L2_CNTL3 0x1408
  136. #define BANK_SELECT(x) ((x) << 0)
  137. #define L2_CACHE_UPDATE_MODE(x) ((x) << 6)
  138. #define L2_CACHE_BIGK_FRAGMENT_SIZE(x) ((x) << 15)
  139. #define L2_CACHE_BIGK_ASSOCIATIVITY (1 << 20)
  140. #define VM_L2_STATUS 0x140C
  141. #define L2_BUSY (1 << 0)
  142. #define VM_CONTEXT0_CNTL 0x1410
  143. #define ENABLE_CONTEXT (1 << 0)
  144. #define PAGE_TABLE_DEPTH(x) (((x) & 3) << 1)
  145. #define RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 3)
  146. #define RANGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 4)
  147. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 6)
  148. #define DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 7)
  149. #define PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 9)
  150. #define PDE0_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 10)
  151. #define VALID_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 12)
  152. #define VALID_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 13)
  153. #define READ_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 15)
  154. #define READ_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 16)
  155. #define WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT (1 << 18)
  156. #define WRITE_PROTECTION_FAULT_ENABLE_DEFAULT (1 << 19)
  157. #define VM_CONTEXT1_CNTL 0x1414
  158. #define VM_CONTEXT0_CNTL2 0x1430
  159. #define VM_CONTEXT1_CNTL2 0x1434
  160. #define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR 0x1438
  161. #define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR 0x143c
  162. #define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR 0x1440
  163. #define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR 0x1444
  164. #define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR 0x1448
  165. #define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR 0x144c
  166. #define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR 0x1450
  167. #define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR 0x1454
  168. #define VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x14FC
  169. #define VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x14DC
  170. #define VM_INVALIDATE_REQUEST 0x1478
  171. #define VM_INVALIDATE_RESPONSE 0x147c
  172. #define VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR 0x1518
  173. #define VM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR 0x151c
  174. #define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR 0x153c
  175. #define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR 0x1540
  176. #define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR 0x1544
  177. #define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR 0x1548
  178. #define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR 0x154c
  179. #define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR 0x1550
  180. #define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR 0x1554
  181. #define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR 0x1558
  182. #define VM_CONTEXT0_PAGE_TABLE_START_ADDR 0x155c
  183. #define VM_CONTEXT1_PAGE_TABLE_START_ADDR 0x1560
  184. #define VM_CONTEXT0_PAGE_TABLE_END_ADDR 0x157C
  185. #define VM_CONTEXT1_PAGE_TABLE_END_ADDR 0x1580
  186. #define MC_SHARED_CHMAP 0x2004
  187. #define NOOFCHAN_SHIFT 12
  188. #define NOOFCHAN_MASK 0x0000f000
  189. #define MC_SHARED_CHREMAP 0x2008
  190. #define MC_VM_FB_LOCATION 0x2024
  191. #define MC_VM_AGP_TOP 0x2028
  192. #define MC_VM_AGP_BOT 0x202C
  193. #define MC_VM_AGP_BASE 0x2030
  194. #define MC_VM_SYSTEM_APERTURE_LOW_ADDR 0x2034
  195. #define MC_VM_SYSTEM_APERTURE_HIGH_ADDR 0x2038
  196. #define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR 0x203C
  197. #define MC_VM_MX_L1_TLB_CNTL 0x2064
  198. #define ENABLE_L1_TLB (1 << 0)
  199. #define ENABLE_L1_FRAGMENT_PROCESSING (1 << 1)
  200. #define SYSTEM_ACCESS_MODE_PA_ONLY (0 << 3)
  201. #define SYSTEM_ACCESS_MODE_USE_SYS_MAP (1 << 3)
  202. #define SYSTEM_ACCESS_MODE_IN_SYS (2 << 3)
  203. #define SYSTEM_ACCESS_MODE_NOT_IN_SYS (3 << 3)
  204. #define SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU (0 << 5)
  205. #define ENABLE_ADVANCED_DRIVER_MODEL (1 << 6)
  206. #define MC_SHARED_BLACKOUT_CNTL 0x20ac
  207. #define MC_ARB_RAMCFG 0x2760
  208. #define NOOFBANK_SHIFT 0
  209. #define NOOFBANK_MASK 0x00000003
  210. #define NOOFRANK_SHIFT 2
  211. #define NOOFRANK_MASK 0x00000004
  212. #define NOOFROWS_SHIFT 3
  213. #define NOOFROWS_MASK 0x00000038
  214. #define NOOFCOLS_SHIFT 6
  215. #define NOOFCOLS_MASK 0x000000C0
  216. #define CHANSIZE_SHIFT 8
  217. #define CHANSIZE_MASK 0x00000100
  218. #define CHANSIZE_OVERRIDE (1 << 11)
  219. #define NOOFGROUPS_SHIFT 12
  220. #define NOOFGROUPS_MASK 0x00001000
  221. #define MC_SEQ_TRAIN_WAKEUP_CNTL 0x2808
  222. #define TRAIN_DONE_D0 (1 << 30)
  223. #define TRAIN_DONE_D1 (1 << 31)
  224. #define MC_SEQ_SUP_CNTL 0x28c8
  225. #define RUN_MASK (1 << 0)
  226. #define MC_SEQ_SUP_PGM 0x28cc
  227. #define MC_IO_PAD_CNTL_D0 0x29d0
  228. #define MEM_FALL_OUT_CMD (1 << 8)
  229. #define MC_SEQ_IO_DEBUG_INDEX 0x2a44
  230. #define MC_SEQ_IO_DEBUG_DATA 0x2a48
  231. #define HDP_HOST_PATH_CNTL 0x2C00
  232. #define HDP_NONSURFACE_BASE 0x2C04
  233. #define HDP_NONSURFACE_INFO 0x2C08
  234. #define HDP_NONSURFACE_SIZE 0x2C0C
  235. #define HDP_ADDR_CONFIG 0x2F48
  236. #define HDP_MISC_CNTL 0x2F4C
  237. #define HDP_FLUSH_INVALIDATE_CACHE (1 << 0)
  238. #define IH_RB_CNTL 0x3e00
  239. # define IH_RB_ENABLE (1 << 0)
  240. # define IH_IB_SIZE(x) ((x) << 1) /* log2 */
  241. # define IH_RB_FULL_DRAIN_ENABLE (1 << 6)
  242. # define IH_WPTR_WRITEBACK_ENABLE (1 << 8)
  243. # define IH_WPTR_WRITEBACK_TIMER(x) ((x) << 9) /* log2 */
  244. # define IH_WPTR_OVERFLOW_ENABLE (1 << 16)
  245. # define IH_WPTR_OVERFLOW_CLEAR (1 << 31)
  246. #define IH_RB_BASE 0x3e04
  247. #define IH_RB_RPTR 0x3e08
  248. #define IH_RB_WPTR 0x3e0c
  249. # define RB_OVERFLOW (1 << 0)
  250. # define WPTR_OFFSET_MASK 0x3fffc
  251. #define IH_RB_WPTR_ADDR_HI 0x3e10
  252. #define IH_RB_WPTR_ADDR_LO 0x3e14
  253. #define IH_CNTL 0x3e18
  254. # define ENABLE_INTR (1 << 0)
  255. # define IH_MC_SWAP(x) ((x) << 1)
  256. # define IH_MC_SWAP_NONE 0
  257. # define IH_MC_SWAP_16BIT 1
  258. # define IH_MC_SWAP_32BIT 2
  259. # define IH_MC_SWAP_64BIT 3
  260. # define RPTR_REARM (1 << 4)
  261. # define MC_WRREQ_CREDIT(x) ((x) << 15)
  262. # define MC_WR_CLEAN_CNT(x) ((x) << 20)
  263. # define MC_VMID(x) ((x) << 25)
  264. #define CONFIG_MEMSIZE 0x5428
  265. #define INTERRUPT_CNTL 0x5468
  266. # define IH_DUMMY_RD_OVERRIDE (1 << 0)
  267. # define IH_DUMMY_RD_EN (1 << 1)
  268. # define IH_REQ_NONSNOOP_EN (1 << 3)
  269. # define GEN_IH_INT_EN (1 << 8)
  270. #define INTERRUPT_CNTL2 0x546c
  271. #define HDP_MEM_COHERENCY_FLUSH_CNTL 0x5480
  272. #define BIF_FB_EN 0x5490
  273. #define FB_READ_EN (1 << 0)
  274. #define FB_WRITE_EN (1 << 1)
  275. #define HDP_REG_COHERENCY_FLUSH_CNTL 0x54A0
  276. #define DC_LB_MEMORY_SPLIT 0x6b0c
  277. #define DC_LB_MEMORY_CONFIG(x) ((x) << 20)
  278. #define PRIORITY_A_CNT 0x6b18
  279. #define PRIORITY_MARK_MASK 0x7fff
  280. #define PRIORITY_OFF (1 << 16)
  281. #define PRIORITY_ALWAYS_ON (1 << 20)
  282. #define PRIORITY_B_CNT 0x6b1c
  283. #define DPG_PIPE_ARBITRATION_CONTROL3 0x6cc8
  284. # define LATENCY_WATERMARK_MASK(x) ((x) << 16)
  285. #define DPG_PIPE_LATENCY_CONTROL 0x6ccc
  286. # define LATENCY_LOW_WATERMARK(x) ((x) << 0)
  287. # define LATENCY_HIGH_WATERMARK(x) ((x) << 16)
  288. /* 0x6bb8, 0x77b8, 0x103b8, 0x10fb8, 0x11bb8, 0x127b8 */
  289. #define VLINE_STATUS 0x6bb8
  290. # define VLINE_OCCURRED (1 << 0)
  291. # define VLINE_ACK (1 << 4)
  292. # define VLINE_STAT (1 << 12)
  293. # define VLINE_INTERRUPT (1 << 16)
  294. # define VLINE_INTERRUPT_TYPE (1 << 17)
  295. /* 0x6bbc, 0x77bc, 0x103bc, 0x10fbc, 0x11bbc, 0x127bc */
  296. #define VBLANK_STATUS 0x6bbc
  297. # define VBLANK_OCCURRED (1 << 0)
  298. # define VBLANK_ACK (1 << 4)
  299. # define VBLANK_STAT (1 << 12)
  300. # define VBLANK_INTERRUPT (1 << 16)
  301. # define VBLANK_INTERRUPT_TYPE (1 << 17)
  302. /* 0x6b40, 0x7740, 0x10340, 0x10f40, 0x11b40, 0x12740 */
  303. #define INT_MASK 0x6b40
  304. # define VBLANK_INT_MASK (1 << 0)
  305. # define VLINE_INT_MASK (1 << 4)
  306. #define DISP_INTERRUPT_STATUS 0x60f4
  307. # define LB_D1_VLINE_INTERRUPT (1 << 2)
  308. # define LB_D1_VBLANK_INTERRUPT (1 << 3)
  309. # define DC_HPD1_INTERRUPT (1 << 17)
  310. # define DC_HPD1_RX_INTERRUPT (1 << 18)
  311. # define DACA_AUTODETECT_INTERRUPT (1 << 22)
  312. # define DACB_AUTODETECT_INTERRUPT (1 << 23)
  313. # define DC_I2C_SW_DONE_INTERRUPT (1 << 24)
  314. # define DC_I2C_HW_DONE_INTERRUPT (1 << 25)
  315. #define DISP_INTERRUPT_STATUS_CONTINUE 0x60f8
  316. # define LB_D2_VLINE_INTERRUPT (1 << 2)
  317. # define LB_D2_VBLANK_INTERRUPT (1 << 3)
  318. # define DC_HPD2_INTERRUPT (1 << 17)
  319. # define DC_HPD2_RX_INTERRUPT (1 << 18)
  320. # define DISP_TIMER_INTERRUPT (1 << 24)
  321. #define DISP_INTERRUPT_STATUS_CONTINUE2 0x60fc
  322. # define LB_D3_VLINE_INTERRUPT (1 << 2)
  323. # define LB_D3_VBLANK_INTERRUPT (1 << 3)
  324. # define DC_HPD3_INTERRUPT (1 << 17)
  325. # define DC_HPD3_RX_INTERRUPT (1 << 18)
  326. #define DISP_INTERRUPT_STATUS_CONTINUE3 0x6100
  327. # define LB_D4_VLINE_INTERRUPT (1 << 2)
  328. # define LB_D4_VBLANK_INTERRUPT (1 << 3)
  329. # define DC_HPD4_INTERRUPT (1 << 17)
  330. # define DC_HPD4_RX_INTERRUPT (1 << 18)
  331. #define DISP_INTERRUPT_STATUS_CONTINUE4 0x614c
  332. # define LB_D5_VLINE_INTERRUPT (1 << 2)
  333. # define LB_D5_VBLANK_INTERRUPT (1 << 3)
  334. # define DC_HPD5_INTERRUPT (1 << 17)
  335. # define DC_HPD5_RX_INTERRUPT (1 << 18)
  336. #define DISP_INTERRUPT_STATUS_CONTINUE5 0x6150
  337. # define LB_D6_VLINE_INTERRUPT (1 << 2)
  338. # define LB_D6_VBLANK_INTERRUPT (1 << 3)
  339. # define DC_HPD6_INTERRUPT (1 << 17)
  340. # define DC_HPD6_RX_INTERRUPT (1 << 18)
  341. /* 0x6858, 0x7458, 0x10058, 0x10c58, 0x11858, 0x12458 */
  342. #define GRPH_INT_STATUS 0x6858
  343. # define GRPH_PFLIP_INT_OCCURRED (1 << 0)
  344. # define GRPH_PFLIP_INT_CLEAR (1 << 8)
  345. /* 0x685c, 0x745c, 0x1005c, 0x10c5c, 0x1185c, 0x1245c */
  346. #define GRPH_INT_CONTROL 0x685c
  347. # define GRPH_PFLIP_INT_MASK (1 << 0)
  348. # define GRPH_PFLIP_INT_TYPE (1 << 8)
  349. #define DACA_AUTODETECT_INT_CONTROL 0x66c8
  350. #define DC_HPD1_INT_STATUS 0x601c
  351. #define DC_HPD2_INT_STATUS 0x6028
  352. #define DC_HPD3_INT_STATUS 0x6034
  353. #define DC_HPD4_INT_STATUS 0x6040
  354. #define DC_HPD5_INT_STATUS 0x604c
  355. #define DC_HPD6_INT_STATUS 0x6058
  356. # define DC_HPDx_INT_STATUS (1 << 0)
  357. # define DC_HPDx_SENSE (1 << 1)
  358. # define DC_HPDx_RX_INT_STATUS (1 << 8)
  359. #define DC_HPD1_INT_CONTROL 0x6020
  360. #define DC_HPD2_INT_CONTROL 0x602c
  361. #define DC_HPD3_INT_CONTROL 0x6038
  362. #define DC_HPD4_INT_CONTROL 0x6044
  363. #define DC_HPD5_INT_CONTROL 0x6050
  364. #define DC_HPD6_INT_CONTROL 0x605c
  365. # define DC_HPDx_INT_ACK (1 << 0)
  366. # define DC_HPDx_INT_POLARITY (1 << 8)
  367. # define DC_HPDx_INT_EN (1 << 16)
  368. # define DC_HPDx_RX_INT_ACK (1 << 20)
  369. # define DC_HPDx_RX_INT_EN (1 << 24)
  370. #define DC_HPD1_CONTROL 0x6024
  371. #define DC_HPD2_CONTROL 0x6030
  372. #define DC_HPD3_CONTROL 0x603c
  373. #define DC_HPD4_CONTROL 0x6048
  374. #define DC_HPD5_CONTROL 0x6054
  375. #define DC_HPD6_CONTROL 0x6060
  376. # define DC_HPDx_CONNECTION_TIMER(x) ((x) << 0)
  377. # define DC_HPDx_RX_INT_TIMER(x) ((x) << 16)
  378. # define DC_HPDx_EN (1 << 28)
  379. /* 0x6e98, 0x7a98, 0x10698, 0x11298, 0x11e98, 0x12a98 */
  380. #define CRTC_STATUS_FRAME_COUNT 0x6e98
  381. #define GRBM_CNTL 0x8000
  382. #define GRBM_READ_TIMEOUT(x) ((x) << 0)
  383. #define GRBM_STATUS2 0x8008
  384. #define RLC_RQ_PENDING (1 << 0)
  385. #define RLC_BUSY (1 << 8)
  386. #define TC_BUSY (1 << 9)
  387. #define GRBM_STATUS 0x8010
  388. #define CMDFIFO_AVAIL_MASK 0x0000000F
  389. #define RING2_RQ_PENDING (1 << 4)
  390. #define SRBM_RQ_PENDING (1 << 5)
  391. #define RING1_RQ_PENDING (1 << 6)
  392. #define CF_RQ_PENDING (1 << 7)
  393. #define PF_RQ_PENDING (1 << 8)
  394. #define GDS_DMA_RQ_PENDING (1 << 9)
  395. #define GRBM_EE_BUSY (1 << 10)
  396. #define DB_CLEAN (1 << 12)
  397. #define CB_CLEAN (1 << 13)
  398. #define TA_BUSY (1 << 14)
  399. #define GDS_BUSY (1 << 15)
  400. #define VGT_BUSY (1 << 17)
  401. #define IA_BUSY_NO_DMA (1 << 18)
  402. #define IA_BUSY (1 << 19)
  403. #define SX_BUSY (1 << 20)
  404. #define SPI_BUSY (1 << 22)
  405. #define BCI_BUSY (1 << 23)
  406. #define SC_BUSY (1 << 24)
  407. #define PA_BUSY (1 << 25)
  408. #define DB_BUSY (1 << 26)
  409. #define CP_COHERENCY_BUSY (1 << 28)
  410. #define CP_BUSY (1 << 29)
  411. #define CB_BUSY (1 << 30)
  412. #define GUI_ACTIVE (1 << 31)
  413. #define GRBM_STATUS_SE0 0x8014
  414. #define GRBM_STATUS_SE1 0x8018
  415. #define SE_DB_CLEAN (1 << 1)
  416. #define SE_CB_CLEAN (1 << 2)
  417. #define SE_BCI_BUSY (1 << 22)
  418. #define SE_VGT_BUSY (1 << 23)
  419. #define SE_PA_BUSY (1 << 24)
  420. #define SE_TA_BUSY (1 << 25)
  421. #define SE_SX_BUSY (1 << 26)
  422. #define SE_SPI_BUSY (1 << 27)
  423. #define SE_SC_BUSY (1 << 29)
  424. #define SE_DB_BUSY (1 << 30)
  425. #define SE_CB_BUSY (1 << 31)
  426. #define GRBM_SOFT_RESET 0x8020
  427. #define SOFT_RESET_CP (1 << 0)
  428. #define SOFT_RESET_CB (1 << 1)
  429. #define SOFT_RESET_RLC (1 << 2)
  430. #define SOFT_RESET_DB (1 << 3)
  431. #define SOFT_RESET_GDS (1 << 4)
  432. #define SOFT_RESET_PA (1 << 5)
  433. #define SOFT_RESET_SC (1 << 6)
  434. #define SOFT_RESET_BCI (1 << 7)
  435. #define SOFT_RESET_SPI (1 << 8)
  436. #define SOFT_RESET_SX (1 << 10)
  437. #define SOFT_RESET_TC (1 << 11)
  438. #define SOFT_RESET_TA (1 << 12)
  439. #define SOFT_RESET_VGT (1 << 14)
  440. #define SOFT_RESET_IA (1 << 15)
  441. #define GRBM_GFX_INDEX 0x802C
  442. #define INSTANCE_INDEX(x) ((x) << 0)
  443. #define SH_INDEX(x) ((x) << 8)
  444. #define SE_INDEX(x) ((x) << 16)
  445. #define SH_BROADCAST_WRITES (1 << 29)
  446. #define INSTANCE_BROADCAST_WRITES (1 << 30)
  447. #define SE_BROADCAST_WRITES (1 << 31)
  448. #define GRBM_INT_CNTL 0x8060
  449. # define RDERR_INT_ENABLE (1 << 0)
  450. # define GUI_IDLE_INT_ENABLE (1 << 19)
  451. #define CP_STRMOUT_CNTL 0x84FC
  452. #define SCRATCH_REG0 0x8500
  453. #define SCRATCH_REG1 0x8504
  454. #define SCRATCH_REG2 0x8508
  455. #define SCRATCH_REG3 0x850C
  456. #define SCRATCH_REG4 0x8510
  457. #define SCRATCH_REG5 0x8514
  458. #define SCRATCH_REG6 0x8518
  459. #define SCRATCH_REG7 0x851C
  460. #define SCRATCH_UMSK 0x8540
  461. #define SCRATCH_ADDR 0x8544
  462. #define CP_SEM_WAIT_TIMER 0x85BC
  463. #define CP_SEM_INCOMPLETE_TIMER_CNTL 0x85C8
  464. #define CP_ME_CNTL 0x86D8
  465. #define CP_CE_HALT (1 << 24)
  466. #define CP_PFP_HALT (1 << 26)
  467. #define CP_ME_HALT (1 << 28)
  468. #define CP_COHER_CNTL2 0x85E8
  469. #define CP_RB2_RPTR 0x86f8
  470. #define CP_RB1_RPTR 0x86fc
  471. #define CP_RB0_RPTR 0x8700
  472. #define CP_RB_WPTR_DELAY 0x8704
  473. #define CP_QUEUE_THRESHOLDS 0x8760
  474. #define ROQ_IB1_START(x) ((x) << 0)
  475. #define ROQ_IB2_START(x) ((x) << 8)
  476. #define CP_MEQ_THRESHOLDS 0x8764
  477. #define MEQ1_START(x) ((x) << 0)
  478. #define MEQ2_START(x) ((x) << 8)
  479. #define CP_PERFMON_CNTL 0x87FC
  480. #define VGT_VTX_VECT_EJECT_REG 0x88B0
  481. #define VGT_CACHE_INVALIDATION 0x88C4
  482. #define CACHE_INVALIDATION(x) ((x) << 0)
  483. #define VC_ONLY 0
  484. #define TC_ONLY 1
  485. #define VC_AND_TC 2
  486. #define AUTO_INVLD_EN(x) ((x) << 6)
  487. #define NO_AUTO 0
  488. #define ES_AUTO 1
  489. #define GS_AUTO 2
  490. #define ES_AND_GS_AUTO 3
  491. #define VGT_ESGS_RING_SIZE 0x88C8
  492. #define VGT_GSVS_RING_SIZE 0x88CC
  493. #define VGT_GS_VERTEX_REUSE 0x88D4
  494. #define VGT_PRIMITIVE_TYPE 0x8958
  495. #define VGT_INDEX_TYPE 0x895C
  496. #define VGT_NUM_INDICES 0x8970
  497. #define VGT_NUM_INSTANCES 0x8974
  498. #define VGT_TF_RING_SIZE 0x8988
  499. #define VGT_HS_OFFCHIP_PARAM 0x89B0
  500. #define VGT_TF_MEMORY_BASE 0x89B8
  501. #define CC_GC_SHADER_ARRAY_CONFIG 0x89bc
  502. #define INACTIVE_CUS_MASK 0xFFFF0000
  503. #define INACTIVE_CUS_SHIFT 16
  504. #define GC_USER_SHADER_ARRAY_CONFIG 0x89c0
  505. #define PA_CL_ENHANCE 0x8A14
  506. #define CLIP_VTX_REORDER_ENA (1 << 0)
  507. #define NUM_CLIP_SEQ(x) ((x) << 1)
  508. #define PA_SU_LINE_STIPPLE_VALUE 0x8A60
  509. #define PA_SC_LINE_STIPPLE_STATE 0x8B10
  510. #define PA_SC_FORCE_EOV_MAX_CNTS 0x8B24
  511. #define FORCE_EOV_MAX_CLK_CNT(x) ((x) << 0)
  512. #define FORCE_EOV_MAX_REZ_CNT(x) ((x) << 16)
  513. #define PA_SC_FIFO_SIZE 0x8BCC
  514. #define SC_FRONTEND_PRIM_FIFO_SIZE(x) ((x) << 0)
  515. #define SC_BACKEND_PRIM_FIFO_SIZE(x) ((x) << 6)
  516. #define SC_HIZ_TILE_FIFO_SIZE(x) ((x) << 15)
  517. #define SC_EARLYZ_TILE_FIFO_SIZE(x) ((x) << 23)
  518. #define PA_SC_ENHANCE 0x8BF0
  519. #define SQ_CONFIG 0x8C00
  520. #define SQC_CACHES 0x8C08
  521. #define SX_DEBUG_1 0x9060
  522. #define SPI_STATIC_THREAD_MGMT_1 0x90E0
  523. #define SPI_STATIC_THREAD_MGMT_2 0x90E4
  524. #define SPI_STATIC_THREAD_MGMT_3 0x90E8
  525. #define SPI_PS_MAX_WAVE_ID 0x90EC
  526. #define SPI_CONFIG_CNTL 0x9100
  527. #define SPI_CONFIG_CNTL_1 0x913C
  528. #define VTX_DONE_DELAY(x) ((x) << 0)
  529. #define INTERP_ONE_PRIM_PER_ROW (1 << 4)
  530. #define CGTS_TCC_DISABLE 0x9148
  531. #define CGTS_USER_TCC_DISABLE 0x914C
  532. #define TCC_DISABLE_MASK 0xFFFF0000
  533. #define TCC_DISABLE_SHIFT 16
  534. #define TA_CNTL_AUX 0x9508
  535. #define CC_RB_BACKEND_DISABLE 0x98F4
  536. #define BACKEND_DISABLE(x) ((x) << 16)
  537. #define GB_ADDR_CONFIG 0x98F8
  538. #define NUM_PIPES(x) ((x) << 0)
  539. #define NUM_PIPES_MASK 0x00000007
  540. #define NUM_PIPES_SHIFT 0
  541. #define PIPE_INTERLEAVE_SIZE(x) ((x) << 4)
  542. #define PIPE_INTERLEAVE_SIZE_MASK 0x00000070
  543. #define PIPE_INTERLEAVE_SIZE_SHIFT 4
  544. #define NUM_SHADER_ENGINES(x) ((x) << 12)
  545. #define NUM_SHADER_ENGINES_MASK 0x00003000
  546. #define NUM_SHADER_ENGINES_SHIFT 12
  547. #define SHADER_ENGINE_TILE_SIZE(x) ((x) << 16)
  548. #define SHADER_ENGINE_TILE_SIZE_MASK 0x00070000
  549. #define SHADER_ENGINE_TILE_SIZE_SHIFT 16
  550. #define NUM_GPUS(x) ((x) << 20)
  551. #define NUM_GPUS_MASK 0x00700000
  552. #define NUM_GPUS_SHIFT 20
  553. #define MULTI_GPU_TILE_SIZE(x) ((x) << 24)
  554. #define MULTI_GPU_TILE_SIZE_MASK 0x03000000
  555. #define MULTI_GPU_TILE_SIZE_SHIFT 24
  556. #define ROW_SIZE(x) ((x) << 28)
  557. #define ROW_SIZE_MASK 0x30000000
  558. #define ROW_SIZE_SHIFT 28
  559. #define GB_TILE_MODE0 0x9910
  560. # define MICRO_TILE_MODE(x) ((x) << 0)
  561. # define ADDR_SURF_DISPLAY_MICRO_TILING 0
  562. # define ADDR_SURF_THIN_MICRO_TILING 1
  563. # define ADDR_SURF_DEPTH_MICRO_TILING 2
  564. # define ARRAY_MODE(x) ((x) << 2)
  565. # define ARRAY_LINEAR_GENERAL 0
  566. # define ARRAY_LINEAR_ALIGNED 1
  567. # define ARRAY_1D_TILED_THIN1 2
  568. # define ARRAY_2D_TILED_THIN1 4
  569. # define PIPE_CONFIG(x) ((x) << 6)
  570. # define ADDR_SURF_P2 0
  571. # define ADDR_SURF_P4_8x16 4
  572. # define ADDR_SURF_P4_16x16 5
  573. # define ADDR_SURF_P4_16x32 6
  574. # define ADDR_SURF_P4_32x32 7
  575. # define ADDR_SURF_P8_16x16_8x16 8
  576. # define ADDR_SURF_P8_16x32_8x16 9
  577. # define ADDR_SURF_P8_32x32_8x16 10
  578. # define ADDR_SURF_P8_16x32_16x16 11
  579. # define ADDR_SURF_P8_32x32_16x16 12
  580. # define ADDR_SURF_P8_32x32_16x32 13
  581. # define ADDR_SURF_P8_32x64_32x32 14
  582. # define TILE_SPLIT(x) ((x) << 11)
  583. # define ADDR_SURF_TILE_SPLIT_64B 0
  584. # define ADDR_SURF_TILE_SPLIT_128B 1
  585. # define ADDR_SURF_TILE_SPLIT_256B 2
  586. # define ADDR_SURF_TILE_SPLIT_512B 3
  587. # define ADDR_SURF_TILE_SPLIT_1KB 4
  588. # define ADDR_SURF_TILE_SPLIT_2KB 5
  589. # define ADDR_SURF_TILE_SPLIT_4KB 6
  590. # define BANK_WIDTH(x) ((x) << 14)
  591. # define ADDR_SURF_BANK_WIDTH_1 0
  592. # define ADDR_SURF_BANK_WIDTH_2 1
  593. # define ADDR_SURF_BANK_WIDTH_4 2
  594. # define ADDR_SURF_BANK_WIDTH_8 3
  595. # define BANK_HEIGHT(x) ((x) << 16)
  596. # define ADDR_SURF_BANK_HEIGHT_1 0
  597. # define ADDR_SURF_BANK_HEIGHT_2 1
  598. # define ADDR_SURF_BANK_HEIGHT_4 2
  599. # define ADDR_SURF_BANK_HEIGHT_8 3
  600. # define MACRO_TILE_ASPECT(x) ((x) << 18)
  601. # define ADDR_SURF_MACRO_ASPECT_1 0
  602. # define ADDR_SURF_MACRO_ASPECT_2 1
  603. # define ADDR_SURF_MACRO_ASPECT_4 2
  604. # define ADDR_SURF_MACRO_ASPECT_8 3
  605. # define NUM_BANKS(x) ((x) << 20)
  606. # define ADDR_SURF_2_BANK 0
  607. # define ADDR_SURF_4_BANK 1
  608. # define ADDR_SURF_8_BANK 2
  609. # define ADDR_SURF_16_BANK 3
  610. #define CB_PERFCOUNTER0_SELECT0 0x9a20
  611. #define CB_PERFCOUNTER0_SELECT1 0x9a24
  612. #define CB_PERFCOUNTER1_SELECT0 0x9a28
  613. #define CB_PERFCOUNTER1_SELECT1 0x9a2c
  614. #define CB_PERFCOUNTER2_SELECT0 0x9a30
  615. #define CB_PERFCOUNTER2_SELECT1 0x9a34
  616. #define CB_PERFCOUNTER3_SELECT0 0x9a38
  617. #define CB_PERFCOUNTER3_SELECT1 0x9a3c
  618. #define GC_USER_RB_BACKEND_DISABLE 0x9B7C
  619. #define BACKEND_DISABLE_MASK 0x00FF0000
  620. #define BACKEND_DISABLE_SHIFT 16
  621. #define TCP_CHAN_STEER_LO 0xac0c
  622. #define TCP_CHAN_STEER_HI 0xac10
  623. #define CP_RB0_BASE 0xC100
  624. #define CP_RB0_CNTL 0xC104
  625. #define RB_BUFSZ(x) ((x) << 0)
  626. #define RB_BLKSZ(x) ((x) << 8)
  627. #define BUF_SWAP_32BIT (2 << 16)
  628. #define RB_NO_UPDATE (1 << 27)
  629. #define RB_RPTR_WR_ENA (1 << 31)
  630. #define CP_RB0_RPTR_ADDR 0xC10C
  631. #define CP_RB0_RPTR_ADDR_HI 0xC110
  632. #define CP_RB0_WPTR 0xC114
  633. #define CP_PFP_UCODE_ADDR 0xC150
  634. #define CP_PFP_UCODE_DATA 0xC154
  635. #define CP_ME_RAM_RADDR 0xC158
  636. #define CP_ME_RAM_WADDR 0xC15C
  637. #define CP_ME_RAM_DATA 0xC160
  638. #define CP_CE_UCODE_ADDR 0xC168
  639. #define CP_CE_UCODE_DATA 0xC16C
  640. #define CP_RB1_BASE 0xC180
  641. #define CP_RB1_CNTL 0xC184
  642. #define CP_RB1_RPTR_ADDR 0xC188
  643. #define CP_RB1_RPTR_ADDR_HI 0xC18C
  644. #define CP_RB1_WPTR 0xC190
  645. #define CP_RB2_BASE 0xC194
  646. #define CP_RB2_CNTL 0xC198
  647. #define CP_RB2_RPTR_ADDR 0xC19C
  648. #define CP_RB2_RPTR_ADDR_HI 0xC1A0
  649. #define CP_RB2_WPTR 0xC1A4
  650. #define CP_INT_CNTL_RING0 0xC1A8
  651. #define CP_INT_CNTL_RING1 0xC1AC
  652. #define CP_INT_CNTL_RING2 0xC1B0
  653. # define CNTX_BUSY_INT_ENABLE (1 << 19)
  654. # define CNTX_EMPTY_INT_ENABLE (1 << 20)
  655. # define WAIT_MEM_SEM_INT_ENABLE (1 << 21)
  656. # define TIME_STAMP_INT_ENABLE (1 << 26)
  657. # define CP_RINGID2_INT_ENABLE (1 << 29)
  658. # define CP_RINGID1_INT_ENABLE (1 << 30)
  659. # define CP_RINGID0_INT_ENABLE (1 << 31)
  660. #define CP_INT_STATUS_RING0 0xC1B4
  661. #define CP_INT_STATUS_RING1 0xC1B8
  662. #define CP_INT_STATUS_RING2 0xC1BC
  663. # define WAIT_MEM_SEM_INT_STAT (1 << 21)
  664. # define TIME_STAMP_INT_STAT (1 << 26)
  665. # define CP_RINGID2_INT_STAT (1 << 29)
  666. # define CP_RINGID1_INT_STAT (1 << 30)
  667. # define CP_RINGID0_INT_STAT (1 << 31)
  668. #define CP_DEBUG 0xC1FC
  669. #define RLC_CNTL 0xC300
  670. # define RLC_ENABLE (1 << 0)
  671. #define RLC_RL_BASE 0xC304
  672. #define RLC_RL_SIZE 0xC308
  673. #define RLC_LB_CNTL 0xC30C
  674. #define RLC_SAVE_AND_RESTORE_BASE 0xC310
  675. #define RLC_LB_CNTR_MAX 0xC314
  676. #define RLC_LB_CNTR_INIT 0xC318
  677. #define RLC_CLEAR_STATE_RESTORE_BASE 0xC320
  678. #define RLC_UCODE_ADDR 0xC32C
  679. #define RLC_UCODE_DATA 0xC330
  680. #define RLC_GPU_CLOCK_COUNT_LSB 0xC338
  681. #define RLC_GPU_CLOCK_COUNT_MSB 0xC33C
  682. #define RLC_CAPTURE_GPU_CLOCK_COUNT 0xC340
  683. #define RLC_MC_CNTL 0xC344
  684. #define RLC_UCODE_CNTL 0xC348
  685. #define PA_SC_RASTER_CONFIG 0x28350
  686. # define RASTER_CONFIG_RB_MAP_0 0
  687. # define RASTER_CONFIG_RB_MAP_1 1
  688. # define RASTER_CONFIG_RB_MAP_2 2
  689. # define RASTER_CONFIG_RB_MAP_3 3
  690. #define VGT_EVENT_INITIATOR 0x28a90
  691. # define SAMPLE_STREAMOUTSTATS1 (1 << 0)
  692. # define SAMPLE_STREAMOUTSTATS2 (2 << 0)
  693. # define SAMPLE_STREAMOUTSTATS3 (3 << 0)
  694. # define CACHE_FLUSH_TS (4 << 0)
  695. # define CACHE_FLUSH (6 << 0)
  696. # define CS_PARTIAL_FLUSH (7 << 0)
  697. # define VGT_STREAMOUT_RESET (10 << 0)
  698. # define END_OF_PIPE_INCR_DE (11 << 0)
  699. # define END_OF_PIPE_IB_END (12 << 0)
  700. # define RST_PIX_CNT (13 << 0)
  701. # define VS_PARTIAL_FLUSH (15 << 0)
  702. # define PS_PARTIAL_FLUSH (16 << 0)
  703. # define CACHE_FLUSH_AND_INV_TS_EVENT (20 << 0)
  704. # define ZPASS_DONE (21 << 0)
  705. # define CACHE_FLUSH_AND_INV_EVENT (22 << 0)
  706. # define PERFCOUNTER_START (23 << 0)
  707. # define PERFCOUNTER_STOP (24 << 0)
  708. # define PIPELINESTAT_START (25 << 0)
  709. # define PIPELINESTAT_STOP (26 << 0)
  710. # define PERFCOUNTER_SAMPLE (27 << 0)
  711. # define SAMPLE_PIPELINESTAT (30 << 0)
  712. # define SAMPLE_STREAMOUTSTATS (32 << 0)
  713. # define RESET_VTX_CNT (33 << 0)
  714. # define VGT_FLUSH (36 << 0)
  715. # define BOTTOM_OF_PIPE_TS (40 << 0)
  716. # define DB_CACHE_FLUSH_AND_INV (42 << 0)
  717. # define FLUSH_AND_INV_DB_DATA_TS (43 << 0)
  718. # define FLUSH_AND_INV_DB_META (44 << 0)
  719. # define FLUSH_AND_INV_CB_DATA_TS (45 << 0)
  720. # define FLUSH_AND_INV_CB_META (46 << 0)
  721. # define CS_DONE (47 << 0)
  722. # define PS_DONE (48 << 0)
  723. # define FLUSH_AND_INV_CB_PIXEL_DATA (49 << 0)
  724. # define THREAD_TRACE_START (51 << 0)
  725. # define THREAD_TRACE_STOP (52 << 0)
  726. # define THREAD_TRACE_FLUSH (54 << 0)
  727. # define THREAD_TRACE_FINISH (55 << 0)
  728. /*
  729. * UVD
  730. */
  731. #define UVD_UDEC_ADDR_CONFIG 0xEF4C
  732. #define UVD_UDEC_DB_ADDR_CONFIG 0xEF50
  733. #define UVD_UDEC_DBW_ADDR_CONFIG 0xEF54
  734. #define UVD_RBC_RB_RPTR 0xF690
  735. #define UVD_RBC_RB_WPTR 0xF694
  736. /*
  737. * PM4
  738. */
  739. #define PACKET0(reg, n) ((RADEON_PACKET_TYPE0 << 30) | \
  740. (((reg) >> 2) & 0xFFFF) | \
  741. ((n) & 0x3FFF) << 16)
  742. #define CP_PACKET2 0x80000000
  743. #define PACKET2_PAD_SHIFT 0
  744. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  745. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  746. #define PACKET3(op, n) ((RADEON_PACKET_TYPE3 << 30) | \
  747. (((op) & 0xFF) << 8) | \
  748. ((n) & 0x3FFF) << 16)
  749. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  750. /* Packet 3 types */
  751. #define PACKET3_NOP 0x10
  752. #define PACKET3_SET_BASE 0x11
  753. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  754. #define GDS_PARTITION_BASE 2
  755. #define CE_PARTITION_BASE 3
  756. #define PACKET3_CLEAR_STATE 0x12
  757. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  758. #define PACKET3_DISPATCH_DIRECT 0x15
  759. #define PACKET3_DISPATCH_INDIRECT 0x16
  760. #define PACKET3_ALLOC_GDS 0x1B
  761. #define PACKET3_WRITE_GDS_RAM 0x1C
  762. #define PACKET3_ATOMIC_GDS 0x1D
  763. #define PACKET3_ATOMIC 0x1E
  764. #define PACKET3_OCCLUSION_QUERY 0x1F
  765. #define PACKET3_SET_PREDICATION 0x20
  766. #define PACKET3_REG_RMW 0x21
  767. #define PACKET3_COND_EXEC 0x22
  768. #define PACKET3_PRED_EXEC 0x23
  769. #define PACKET3_DRAW_INDIRECT 0x24
  770. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  771. #define PACKET3_INDEX_BASE 0x26
  772. #define PACKET3_DRAW_INDEX_2 0x27
  773. #define PACKET3_CONTEXT_CONTROL 0x28
  774. #define PACKET3_INDEX_TYPE 0x2A
  775. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  776. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  777. #define PACKET3_DRAW_INDEX_IMMD 0x2E
  778. #define PACKET3_NUM_INSTANCES 0x2F
  779. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  780. #define PACKET3_INDIRECT_BUFFER_CONST 0x31
  781. #define PACKET3_INDIRECT_BUFFER 0x32
  782. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  783. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  784. #define PACKET3_DRAW_INDEX_MULTI_ELEMENT 0x36
  785. #define PACKET3_WRITE_DATA 0x37
  786. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  787. /* 0 - register
  788. * 1 - memory (sync - via GRBM)
  789. * 2 - tc/l2
  790. * 3 - gds
  791. * 4 - reserved
  792. * 5 - memory (async - direct)
  793. */
  794. #define WR_ONE_ADDR (1 << 16)
  795. #define WR_CONFIRM (1 << 20)
  796. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  797. /* 0 - me
  798. * 1 - pfp
  799. * 2 - ce
  800. */
  801. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  802. #define PACKET3_MEM_SEMAPHORE 0x39
  803. #define PACKET3_MPEG_INDEX 0x3A
  804. #define PACKET3_COPY_DW 0x3B
  805. #define PACKET3_WAIT_REG_MEM 0x3C
  806. #define PACKET3_MEM_WRITE 0x3D
  807. #define PACKET3_COPY_DATA 0x40
  808. #define PACKET3_CP_DMA 0x41
  809. /* 1. header
  810. * 2. SRC_ADDR_LO or DATA [31:0]
  811. * 3. CP_SYNC [31] | SRC_SEL [30:29] | ENGINE [27] | DST_SEL [21:20] |
  812. * SRC_ADDR_HI [7:0]
  813. * 4. DST_ADDR_LO [31:0]
  814. * 5. DST_ADDR_HI [7:0]
  815. * 6. COMMAND [30:21] | BYTE_COUNT [20:0]
  816. */
  817. # define PACKET3_CP_DMA_DST_SEL(x) ((x) << 20)
  818. /* 0 - SRC_ADDR
  819. * 1 - GDS
  820. */
  821. # define PACKET3_CP_DMA_ENGINE(x) ((x) << 27)
  822. /* 0 - ME
  823. * 1 - PFP
  824. */
  825. # define PACKET3_CP_DMA_SRC_SEL(x) ((x) << 29)
  826. /* 0 - SRC_ADDR
  827. * 1 - GDS
  828. * 2 - DATA
  829. */
  830. # define PACKET3_CP_DMA_CP_SYNC (1 << 31)
  831. /* COMMAND */
  832. # define PACKET3_CP_DMA_DIS_WC (1 << 21)
  833. # define PACKET3_CP_DMA_CMD_SRC_SWAP(x) ((x) << 23)
  834. /* 0 - none
  835. * 1 - 8 in 16
  836. * 2 - 8 in 32
  837. * 3 - 8 in 64
  838. */
  839. # define PACKET3_CP_DMA_CMD_DST_SWAP(x) ((x) << 24)
  840. /* 0 - none
  841. * 1 - 8 in 16
  842. * 2 - 8 in 32
  843. * 3 - 8 in 64
  844. */
  845. # define PACKET3_CP_DMA_CMD_SAS (1 << 26)
  846. /* 0 - memory
  847. * 1 - register
  848. */
  849. # define PACKET3_CP_DMA_CMD_DAS (1 << 27)
  850. /* 0 - memory
  851. * 1 - register
  852. */
  853. # define PACKET3_CP_DMA_CMD_SAIC (1 << 28)
  854. # define PACKET3_CP_DMA_CMD_DAIC (1 << 29)
  855. # define PACKET3_CP_DMA_CMD_RAW_WAIT (1 << 30)
  856. #define PACKET3_PFP_SYNC_ME 0x42
  857. #define PACKET3_SURFACE_SYNC 0x43
  858. # define PACKET3_DEST_BASE_0_ENA (1 << 0)
  859. # define PACKET3_DEST_BASE_1_ENA (1 << 1)
  860. # define PACKET3_CB0_DEST_BASE_ENA (1 << 6)
  861. # define PACKET3_CB1_DEST_BASE_ENA (1 << 7)
  862. # define PACKET3_CB2_DEST_BASE_ENA (1 << 8)
  863. # define PACKET3_CB3_DEST_BASE_ENA (1 << 9)
  864. # define PACKET3_CB4_DEST_BASE_ENA (1 << 10)
  865. # define PACKET3_CB5_DEST_BASE_ENA (1 << 11)
  866. # define PACKET3_CB6_DEST_BASE_ENA (1 << 12)
  867. # define PACKET3_CB7_DEST_BASE_ENA (1 << 13)
  868. # define PACKET3_DB_DEST_BASE_ENA (1 << 14)
  869. # define PACKET3_DEST_BASE_2_ENA (1 << 19)
  870. # define PACKET3_DEST_BASE_3_ENA (1 << 21)
  871. # define PACKET3_TCL1_ACTION_ENA (1 << 22)
  872. # define PACKET3_TC_ACTION_ENA (1 << 23)
  873. # define PACKET3_CB_ACTION_ENA (1 << 25)
  874. # define PACKET3_DB_ACTION_ENA (1 << 26)
  875. # define PACKET3_SH_KCACHE_ACTION_ENA (1 << 27)
  876. # define PACKET3_SH_ICACHE_ACTION_ENA (1 << 29)
  877. #define PACKET3_ME_INITIALIZE 0x44
  878. #define PACKET3_ME_INITIALIZE_DEVICE_ID(x) ((x) << 16)
  879. #define PACKET3_COND_WRITE 0x45
  880. #define PACKET3_EVENT_WRITE 0x46
  881. #define EVENT_TYPE(x) ((x) << 0)
  882. #define EVENT_INDEX(x) ((x) << 8)
  883. /* 0 - any non-TS event
  884. * 1 - ZPASS_DONE
  885. * 2 - SAMPLE_PIPELINESTAT
  886. * 3 - SAMPLE_STREAMOUTSTAT*
  887. * 4 - *S_PARTIAL_FLUSH
  888. * 5 - EOP events
  889. * 6 - EOS events
  890. * 7 - CACHE_FLUSH, CACHE_FLUSH_AND_INV_EVENT
  891. */
  892. #define INV_L2 (1 << 20)
  893. /* INV TC L2 cache when EVENT_INDEX = 7 */
  894. #define PACKET3_EVENT_WRITE_EOP 0x47
  895. #define DATA_SEL(x) ((x) << 29)
  896. /* 0 - discard
  897. * 1 - send low 32bit data
  898. * 2 - send 64bit data
  899. * 3 - send 64bit counter value
  900. */
  901. #define INT_SEL(x) ((x) << 24)
  902. /* 0 - none
  903. * 1 - interrupt only (DATA_SEL = 0)
  904. * 2 - interrupt when data write is confirmed
  905. */
  906. #define PACKET3_EVENT_WRITE_EOS 0x48
  907. #define PACKET3_PREAMBLE_CNTL 0x4A
  908. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  909. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  910. #define PACKET3_ONE_REG_WRITE 0x57
  911. #define PACKET3_LOAD_CONFIG_REG 0x5F
  912. #define PACKET3_LOAD_CONTEXT_REG 0x60
  913. #define PACKET3_LOAD_SH_REG 0x61
  914. #define PACKET3_SET_CONFIG_REG 0x68
  915. #define PACKET3_SET_CONFIG_REG_START 0x00008000
  916. #define PACKET3_SET_CONFIG_REG_END 0x0000b000
  917. #define PACKET3_SET_CONTEXT_REG 0x69
  918. #define PACKET3_SET_CONTEXT_REG_START 0x00028000
  919. #define PACKET3_SET_CONTEXT_REG_END 0x00029000
  920. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  921. #define PACKET3_SET_RESOURCE_INDIRECT 0x74
  922. #define PACKET3_SET_SH_REG 0x76
  923. #define PACKET3_SET_SH_REG_START 0x0000b000
  924. #define PACKET3_SET_SH_REG_END 0x0000c000
  925. #define PACKET3_SET_SH_REG_OFFSET 0x77
  926. #define PACKET3_ME_WRITE 0x7A
  927. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  928. #define PACKET3_SCRATCH_RAM_READ 0x7E
  929. #define PACKET3_CE_WRITE 0x7F
  930. #define PACKET3_LOAD_CONST_RAM 0x80
  931. #define PACKET3_WRITE_CONST_RAM 0x81
  932. #define PACKET3_WRITE_CONST_RAM_OFFSET 0x82
  933. #define PACKET3_DUMP_CONST_RAM 0x83
  934. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  935. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  936. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  937. #define PACKET3_WAIT_ON_DE_COUNTER 0x87
  938. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  939. #define PACKET3_SET_CE_DE_COUNTERS 0x89
  940. #define PACKET3_WAIT_ON_AVAIL_BUFFER 0x8A
  941. #define PACKET3_SWITCH_BUFFER 0x8B
  942. /* ASYNC DMA - first instance at 0xd000, second at 0xd800 */
  943. #define DMA0_REGISTER_OFFSET 0x0 /* not a register */
  944. #define DMA1_REGISTER_OFFSET 0x800 /* not a register */
  945. #define DMA_RB_CNTL 0xd000
  946. # define DMA_RB_ENABLE (1 << 0)
  947. # define DMA_RB_SIZE(x) ((x) << 1) /* log2 */
  948. # define DMA_RB_SWAP_ENABLE (1 << 9) /* 8IN32 */
  949. # define DMA_RPTR_WRITEBACK_ENABLE (1 << 12)
  950. # define DMA_RPTR_WRITEBACK_SWAP_ENABLE (1 << 13) /* 8IN32 */
  951. # define DMA_RPTR_WRITEBACK_TIMER(x) ((x) << 16) /* log2 */
  952. #define DMA_RB_BASE 0xd004
  953. #define DMA_RB_RPTR 0xd008
  954. #define DMA_RB_WPTR 0xd00c
  955. #define DMA_RB_RPTR_ADDR_HI 0xd01c
  956. #define DMA_RB_RPTR_ADDR_LO 0xd020
  957. #define DMA_IB_CNTL 0xd024
  958. # define DMA_IB_ENABLE (1 << 0)
  959. # define DMA_IB_SWAP_ENABLE (1 << 4)
  960. #define DMA_IB_RPTR 0xd028
  961. #define DMA_CNTL 0xd02c
  962. # define TRAP_ENABLE (1 << 0)
  963. # define SEM_INCOMPLETE_INT_ENABLE (1 << 1)
  964. # define SEM_WAIT_INT_ENABLE (1 << 2)
  965. # define DATA_SWAP_ENABLE (1 << 3)
  966. # define FENCE_SWAP_ENABLE (1 << 4)
  967. # define CTXEMPTY_INT_ENABLE (1 << 28)
  968. #define DMA_STATUS_REG 0xd034
  969. # define DMA_IDLE (1 << 0)
  970. #define DMA_TILING_CONFIG 0xd0b8
  971. #define DMA_PACKET(cmd, b, t, s, n) ((((cmd) & 0xF) << 28) | \
  972. (((b) & 0x1) << 26) | \
  973. (((t) & 0x1) << 23) | \
  974. (((s) & 0x1) << 22) | \
  975. (((n) & 0xFFFFF) << 0))
  976. #define DMA_IB_PACKET(cmd, vmid, n) ((((cmd) & 0xF) << 28) | \
  977. (((vmid) & 0xF) << 20) | \
  978. (((n) & 0xFFFFF) << 0))
  979. #define DMA_PTE_PDE_PACKET(n) ((2 << 28) | \
  980. (1 << 26) | \
  981. (1 << 21) | \
  982. (((n) & 0xFFFFF) << 0))
  983. /* async DMA Packet types */
  984. #define DMA_PACKET_WRITE 0x2
  985. #define DMA_PACKET_COPY 0x3
  986. #define DMA_PACKET_INDIRECT_BUFFER 0x4
  987. #define DMA_PACKET_SEMAPHORE 0x5
  988. #define DMA_PACKET_FENCE 0x6
  989. #define DMA_PACKET_TRAP 0x7
  990. #define DMA_PACKET_SRBM_WRITE 0x9
  991. #define DMA_PACKET_CONSTANT_FILL 0xd
  992. #define DMA_PACKET_NOP 0xf
  993. #endif