radeon_kms.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "radeon.h"
  30. #include <drm/radeon_drm.h>
  31. #include "radeon_asic.h"
  32. #include <linux/vga_switcheroo.h>
  33. #include <linux/slab.h>
  34. /**
  35. * radeon_driver_unload_kms - Main unload function for KMS.
  36. *
  37. * @dev: drm dev pointer
  38. *
  39. * This is the main unload function for KMS (all asics).
  40. * It calls radeon_modeset_fini() to tear down the
  41. * displays, and radeon_device_fini() to tear down
  42. * the rest of the device (CP, writeback, etc.).
  43. * Returns 0 on success.
  44. */
  45. int radeon_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct radeon_device *rdev = dev->dev_private;
  48. if (rdev == NULL)
  49. return 0;
  50. if (rdev->rmmio == NULL)
  51. goto done_free;
  52. radeon_acpi_fini(rdev);
  53. radeon_modeset_fini(rdev);
  54. radeon_device_fini(rdev);
  55. done_free:
  56. kfree(rdev);
  57. dev->dev_private = NULL;
  58. return 0;
  59. }
  60. /**
  61. * radeon_driver_load_kms - Main load function for KMS.
  62. *
  63. * @dev: drm dev pointer
  64. * @flags: device flags
  65. *
  66. * This is the main load function for KMS (all asics).
  67. * It calls radeon_device_init() to set up the non-display
  68. * parts of the chip (asic init, CP, writeback, etc.), and
  69. * radeon_modeset_init() to set up the display parts
  70. * (crtcs, encoders, hotplug detect, etc.).
  71. * Returns 0 on success, error on failure.
  72. */
  73. int radeon_driver_load_kms(struct drm_device *dev, unsigned long flags)
  74. {
  75. struct radeon_device *rdev;
  76. int r, acpi_status;
  77. rdev = kzalloc(sizeof(struct radeon_device), GFP_KERNEL);
  78. if (rdev == NULL) {
  79. return -ENOMEM;
  80. }
  81. dev->dev_private = (void *)rdev;
  82. /* update BUS flag */
  83. if (drm_pci_device_is_agp(dev)) {
  84. flags |= RADEON_IS_AGP;
  85. } else if (pci_is_pcie(dev->pdev)) {
  86. flags |= RADEON_IS_PCIE;
  87. } else {
  88. flags |= RADEON_IS_PCI;
  89. }
  90. /* radeon_device_init should report only fatal error
  91. * like memory allocation failure or iomapping failure,
  92. * or memory manager initialization failure, it must
  93. * properly initialize the GPU MC controller and permit
  94. * VRAM allocation
  95. */
  96. r = radeon_device_init(rdev, dev, dev->pdev, flags);
  97. if (r) {
  98. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  99. goto out;
  100. }
  101. /* Again modeset_init should fail only on fatal error
  102. * otherwise it should provide enough functionalities
  103. * for shadowfb to run
  104. */
  105. r = radeon_modeset_init(rdev);
  106. if (r)
  107. dev_err(&dev->pdev->dev, "Fatal error during modeset init\n");
  108. /* Call ACPI methods: require modeset init
  109. * but failure is not fatal
  110. */
  111. if (!r) {
  112. acpi_status = radeon_acpi_init(rdev);
  113. if (acpi_status)
  114. dev_dbg(&dev->pdev->dev,
  115. "Error during ACPI methods call\n");
  116. }
  117. out:
  118. if (r)
  119. radeon_driver_unload_kms(dev);
  120. return r;
  121. }
  122. /**
  123. * radeon_set_filp_rights - Set filp right.
  124. *
  125. * @dev: drm dev pointer
  126. * @owner: drm file
  127. * @applier: drm file
  128. * @value: value
  129. *
  130. * Sets the filp rights for the device (all asics).
  131. */
  132. static void radeon_set_filp_rights(struct drm_device *dev,
  133. struct drm_file **owner,
  134. struct drm_file *applier,
  135. uint32_t *value)
  136. {
  137. mutex_lock(&dev->struct_mutex);
  138. if (*value == 1) {
  139. /* wants rights */
  140. if (!*owner)
  141. *owner = applier;
  142. } else if (*value == 0) {
  143. /* revokes rights */
  144. if (*owner == applier)
  145. *owner = NULL;
  146. }
  147. *value = *owner == applier ? 1 : 0;
  148. mutex_unlock(&dev->struct_mutex);
  149. }
  150. /*
  151. * Userspace get information ioctl
  152. */
  153. /**
  154. * radeon_info_ioctl - answer a device specific request.
  155. *
  156. * @rdev: radeon device pointer
  157. * @data: request object
  158. * @filp: drm filp
  159. *
  160. * This function is used to pass device specific parameters to the userspace
  161. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  162. * etc. (all asics).
  163. * Returns 0 on success, -EINVAL on failure.
  164. */
  165. int radeon_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  166. {
  167. struct radeon_device *rdev = dev->dev_private;
  168. struct drm_radeon_info *info = data;
  169. struct radeon_mode_info *minfo = &rdev->mode_info;
  170. uint32_t *value, value_tmp, *value_ptr, value_size;
  171. uint64_t value64;
  172. struct drm_crtc *crtc;
  173. int i, found;
  174. value_ptr = (uint32_t *)((unsigned long)info->value);
  175. value = &value_tmp;
  176. value_size = sizeof(uint32_t);
  177. switch (info->request) {
  178. case RADEON_INFO_DEVICE_ID:
  179. *value = dev->pci_device;
  180. break;
  181. case RADEON_INFO_NUM_GB_PIPES:
  182. *value = rdev->num_gb_pipes;
  183. break;
  184. case RADEON_INFO_NUM_Z_PIPES:
  185. *value = rdev->num_z_pipes;
  186. break;
  187. case RADEON_INFO_ACCEL_WORKING:
  188. /* xf86-video-ati 6.13.0 relies on this being false for evergreen */
  189. if ((rdev->family >= CHIP_CEDAR) && (rdev->family <= CHIP_HEMLOCK))
  190. *value = false;
  191. else
  192. *value = rdev->accel_working;
  193. break;
  194. case RADEON_INFO_CRTC_FROM_ID:
  195. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  196. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  197. return -EFAULT;
  198. }
  199. for (i = 0, found = 0; i < rdev->num_crtc; i++) {
  200. crtc = (struct drm_crtc *)minfo->crtcs[i];
  201. if (crtc && crtc->base.id == *value) {
  202. struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
  203. *value = radeon_crtc->crtc_id;
  204. found = 1;
  205. break;
  206. }
  207. }
  208. if (!found) {
  209. DRM_DEBUG_KMS("unknown crtc id %d\n", *value);
  210. return -EINVAL;
  211. }
  212. break;
  213. case RADEON_INFO_ACCEL_WORKING2:
  214. *value = rdev->accel_working;
  215. break;
  216. case RADEON_INFO_TILING_CONFIG:
  217. if (rdev->family >= CHIP_TAHITI)
  218. *value = rdev->config.si.tile_config;
  219. else if (rdev->family >= CHIP_CAYMAN)
  220. *value = rdev->config.cayman.tile_config;
  221. else if (rdev->family >= CHIP_CEDAR)
  222. *value = rdev->config.evergreen.tile_config;
  223. else if (rdev->family >= CHIP_RV770)
  224. *value = rdev->config.rv770.tile_config;
  225. else if (rdev->family >= CHIP_R600)
  226. *value = rdev->config.r600.tile_config;
  227. else {
  228. DRM_DEBUG_KMS("tiling config is r6xx+ only!\n");
  229. return -EINVAL;
  230. }
  231. break;
  232. case RADEON_INFO_WANT_HYPERZ:
  233. /* The "value" here is both an input and output parameter.
  234. * If the input value is 1, filp requests hyper-z access.
  235. * If the input value is 0, filp revokes its hyper-z access.
  236. *
  237. * When returning, the value is 1 if filp owns hyper-z access,
  238. * 0 otherwise. */
  239. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  240. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  241. return -EFAULT;
  242. }
  243. if (*value >= 2) {
  244. DRM_DEBUG_KMS("WANT_HYPERZ: invalid value %d\n", *value);
  245. return -EINVAL;
  246. }
  247. radeon_set_filp_rights(dev, &rdev->hyperz_filp, filp, value);
  248. break;
  249. case RADEON_INFO_WANT_CMASK:
  250. /* The same logic as Hyper-Z. */
  251. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  252. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  253. return -EFAULT;
  254. }
  255. if (*value >= 2) {
  256. DRM_DEBUG_KMS("WANT_CMASK: invalid value %d\n", *value);
  257. return -EINVAL;
  258. }
  259. radeon_set_filp_rights(dev, &rdev->cmask_filp, filp, value);
  260. break;
  261. case RADEON_INFO_CLOCK_CRYSTAL_FREQ:
  262. /* return clock value in KHz */
  263. if (rdev->asic->get_xclk)
  264. *value = radeon_get_xclk(rdev) * 10;
  265. else
  266. *value = rdev->clock.spll.reference_freq * 10;
  267. break;
  268. case RADEON_INFO_NUM_BACKENDS:
  269. if (rdev->family >= CHIP_TAHITI)
  270. *value = rdev->config.si.max_backends_per_se *
  271. rdev->config.si.max_shader_engines;
  272. else if (rdev->family >= CHIP_CAYMAN)
  273. *value = rdev->config.cayman.max_backends_per_se *
  274. rdev->config.cayman.max_shader_engines;
  275. else if (rdev->family >= CHIP_CEDAR)
  276. *value = rdev->config.evergreen.max_backends;
  277. else if (rdev->family >= CHIP_RV770)
  278. *value = rdev->config.rv770.max_backends;
  279. else if (rdev->family >= CHIP_R600)
  280. *value = rdev->config.r600.max_backends;
  281. else {
  282. return -EINVAL;
  283. }
  284. break;
  285. case RADEON_INFO_NUM_TILE_PIPES:
  286. if (rdev->family >= CHIP_TAHITI)
  287. *value = rdev->config.si.max_tile_pipes;
  288. else if (rdev->family >= CHIP_CAYMAN)
  289. *value = rdev->config.cayman.max_tile_pipes;
  290. else if (rdev->family >= CHIP_CEDAR)
  291. *value = rdev->config.evergreen.max_tile_pipes;
  292. else if (rdev->family >= CHIP_RV770)
  293. *value = rdev->config.rv770.max_tile_pipes;
  294. else if (rdev->family >= CHIP_R600)
  295. *value = rdev->config.r600.max_tile_pipes;
  296. else {
  297. return -EINVAL;
  298. }
  299. break;
  300. case RADEON_INFO_FUSION_GART_WORKING:
  301. *value = 1;
  302. break;
  303. case RADEON_INFO_BACKEND_MAP:
  304. if (rdev->family >= CHIP_TAHITI)
  305. *value = rdev->config.si.backend_map;
  306. else if (rdev->family >= CHIP_CAYMAN)
  307. *value = rdev->config.cayman.backend_map;
  308. else if (rdev->family >= CHIP_CEDAR)
  309. *value = rdev->config.evergreen.backend_map;
  310. else if (rdev->family >= CHIP_RV770)
  311. *value = rdev->config.rv770.backend_map;
  312. else if (rdev->family >= CHIP_R600)
  313. *value = rdev->config.r600.backend_map;
  314. else {
  315. return -EINVAL;
  316. }
  317. break;
  318. case RADEON_INFO_VA_START:
  319. /* this is where we report if vm is supported or not */
  320. if (rdev->family < CHIP_CAYMAN)
  321. return -EINVAL;
  322. *value = RADEON_VA_RESERVED_SIZE;
  323. break;
  324. case RADEON_INFO_IB_VM_MAX_SIZE:
  325. /* this is where we report if vm is supported or not */
  326. if (rdev->family < CHIP_CAYMAN)
  327. return -EINVAL;
  328. *value = RADEON_IB_VM_MAX_SIZE;
  329. break;
  330. case RADEON_INFO_MAX_PIPES:
  331. if (rdev->family >= CHIP_TAHITI)
  332. *value = rdev->config.si.max_cu_per_sh;
  333. else if (rdev->family >= CHIP_CAYMAN)
  334. *value = rdev->config.cayman.max_pipes_per_simd;
  335. else if (rdev->family >= CHIP_CEDAR)
  336. *value = rdev->config.evergreen.max_pipes;
  337. else if (rdev->family >= CHIP_RV770)
  338. *value = rdev->config.rv770.max_pipes;
  339. else if (rdev->family >= CHIP_R600)
  340. *value = rdev->config.r600.max_pipes;
  341. else {
  342. return -EINVAL;
  343. }
  344. break;
  345. case RADEON_INFO_TIMESTAMP:
  346. if (rdev->family < CHIP_R600) {
  347. DRM_DEBUG_KMS("timestamp is r6xx+ only!\n");
  348. return -EINVAL;
  349. }
  350. value = (uint32_t*)&value64;
  351. value_size = sizeof(uint64_t);
  352. value64 = radeon_get_gpu_clock_counter(rdev);
  353. break;
  354. case RADEON_INFO_MAX_SE:
  355. if (rdev->family >= CHIP_TAHITI)
  356. *value = rdev->config.si.max_shader_engines;
  357. else if (rdev->family >= CHIP_CAYMAN)
  358. *value = rdev->config.cayman.max_shader_engines;
  359. else if (rdev->family >= CHIP_CEDAR)
  360. *value = rdev->config.evergreen.num_ses;
  361. else
  362. *value = 1;
  363. break;
  364. case RADEON_INFO_MAX_SH_PER_SE:
  365. if (rdev->family >= CHIP_TAHITI)
  366. *value = rdev->config.si.max_sh_per_se;
  367. else
  368. return -EINVAL;
  369. break;
  370. case RADEON_INFO_FASTFB_WORKING:
  371. *value = rdev->fastfb_working;
  372. break;
  373. case RADEON_INFO_RING_WORKING:
  374. if (DRM_COPY_FROM_USER(value, value_ptr, sizeof(uint32_t))) {
  375. DRM_ERROR("copy_from_user %s:%u\n", __func__, __LINE__);
  376. return -EFAULT;
  377. }
  378. switch (*value) {
  379. case RADEON_CS_RING_GFX:
  380. case RADEON_CS_RING_COMPUTE:
  381. *value = rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready;
  382. break;
  383. case RADEON_CS_RING_DMA:
  384. *value = rdev->ring[R600_RING_TYPE_DMA_INDEX].ready;
  385. *value |= rdev->ring[CAYMAN_RING_TYPE_DMA1_INDEX].ready;
  386. break;
  387. case RADEON_CS_RING_UVD:
  388. *value = rdev->ring[R600_RING_TYPE_UVD_INDEX].ready;
  389. break;
  390. default:
  391. return -EINVAL;
  392. }
  393. break;
  394. case RADEON_INFO_SI_TILE_MODE_ARRAY:
  395. if (rdev->family < CHIP_TAHITI) {
  396. DRM_DEBUG_KMS("tile mode array is si only!\n");
  397. return -EINVAL;
  398. }
  399. value = rdev->config.si.tile_mode_array;
  400. value_size = sizeof(uint32_t)*32;
  401. break;
  402. default:
  403. DRM_DEBUG_KMS("Invalid request %d\n", info->request);
  404. return -EINVAL;
  405. }
  406. if (DRM_COPY_TO_USER(value_ptr, (char*)value, value_size)) {
  407. DRM_ERROR("copy_to_user %s:%u\n", __func__, __LINE__);
  408. return -EFAULT;
  409. }
  410. return 0;
  411. }
  412. /*
  413. * Outdated mess for old drm with Xorg being in charge (void function now).
  414. */
  415. /**
  416. * radeon_driver_firstopen_kms - drm callback for first open
  417. *
  418. * @dev: drm dev pointer
  419. *
  420. * Nothing to be done for KMS (all asics).
  421. * Returns 0 on success.
  422. */
  423. int radeon_driver_firstopen_kms(struct drm_device *dev)
  424. {
  425. return 0;
  426. }
  427. /**
  428. * radeon_driver_firstopen_kms - drm callback for last close
  429. *
  430. * @dev: drm dev pointer
  431. *
  432. * Switch vga switcheroo state after last close (all asics).
  433. */
  434. void radeon_driver_lastclose_kms(struct drm_device *dev)
  435. {
  436. vga_switcheroo_process_delayed_switch();
  437. }
  438. /**
  439. * radeon_driver_open_kms - drm callback for open
  440. *
  441. * @dev: drm dev pointer
  442. * @file_priv: drm file
  443. *
  444. * On device open, init vm on cayman+ (all asics).
  445. * Returns 0 on success, error on failure.
  446. */
  447. int radeon_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  448. {
  449. struct radeon_device *rdev = dev->dev_private;
  450. file_priv->driver_priv = NULL;
  451. /* new gpu have virtual address space support */
  452. if (rdev->family >= CHIP_CAYMAN) {
  453. struct radeon_fpriv *fpriv;
  454. struct radeon_bo_va *bo_va;
  455. int r;
  456. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  457. if (unlikely(!fpriv)) {
  458. return -ENOMEM;
  459. }
  460. radeon_vm_init(rdev, &fpriv->vm);
  461. /* map the ib pool buffer read only into
  462. * virtual address space */
  463. bo_va = radeon_vm_bo_add(rdev, &fpriv->vm,
  464. rdev->ring_tmp_bo.bo);
  465. r = radeon_vm_bo_set_addr(rdev, bo_va, RADEON_VA_IB_OFFSET,
  466. RADEON_VM_PAGE_READABLE |
  467. RADEON_VM_PAGE_SNOOPED);
  468. if (r) {
  469. radeon_vm_fini(rdev, &fpriv->vm);
  470. kfree(fpriv);
  471. return r;
  472. }
  473. file_priv->driver_priv = fpriv;
  474. }
  475. return 0;
  476. }
  477. /**
  478. * radeon_driver_postclose_kms - drm callback for post close
  479. *
  480. * @dev: drm dev pointer
  481. * @file_priv: drm file
  482. *
  483. * On device post close, tear down vm on cayman+ (all asics).
  484. */
  485. void radeon_driver_postclose_kms(struct drm_device *dev,
  486. struct drm_file *file_priv)
  487. {
  488. struct radeon_device *rdev = dev->dev_private;
  489. /* new gpu have virtual address space support */
  490. if (rdev->family >= CHIP_CAYMAN && file_priv->driver_priv) {
  491. struct radeon_fpriv *fpriv = file_priv->driver_priv;
  492. struct radeon_bo_va *bo_va;
  493. int r;
  494. r = radeon_bo_reserve(rdev->ring_tmp_bo.bo, false);
  495. if (!r) {
  496. bo_va = radeon_vm_bo_find(&fpriv->vm,
  497. rdev->ring_tmp_bo.bo);
  498. if (bo_va)
  499. radeon_vm_bo_rmv(rdev, bo_va);
  500. radeon_bo_unreserve(rdev->ring_tmp_bo.bo);
  501. }
  502. radeon_vm_fini(rdev, &fpriv->vm);
  503. kfree(fpriv);
  504. file_priv->driver_priv = NULL;
  505. }
  506. }
  507. /**
  508. * radeon_driver_preclose_kms - drm callback for pre close
  509. *
  510. * @dev: drm dev pointer
  511. * @file_priv: drm file
  512. *
  513. * On device pre close, tear down hyperz and cmask filps on r1xx-r5xx
  514. * (all asics).
  515. */
  516. void radeon_driver_preclose_kms(struct drm_device *dev,
  517. struct drm_file *file_priv)
  518. {
  519. struct radeon_device *rdev = dev->dev_private;
  520. if (rdev->hyperz_filp == file_priv)
  521. rdev->hyperz_filp = NULL;
  522. if (rdev->cmask_filp == file_priv)
  523. rdev->cmask_filp = NULL;
  524. radeon_uvd_free_handles(rdev, file_priv);
  525. }
  526. /*
  527. * VBlank related functions.
  528. */
  529. /**
  530. * radeon_get_vblank_counter_kms - get frame count
  531. *
  532. * @dev: drm dev pointer
  533. * @crtc: crtc to get the frame count from
  534. *
  535. * Gets the frame count on the requested crtc (all asics).
  536. * Returns frame count on success, -EINVAL on failure.
  537. */
  538. u32 radeon_get_vblank_counter_kms(struct drm_device *dev, int crtc)
  539. {
  540. struct radeon_device *rdev = dev->dev_private;
  541. if (crtc < 0 || crtc >= rdev->num_crtc) {
  542. DRM_ERROR("Invalid crtc %d\n", crtc);
  543. return -EINVAL;
  544. }
  545. return radeon_get_vblank_counter(rdev, crtc);
  546. }
  547. /**
  548. * radeon_enable_vblank_kms - enable vblank interrupt
  549. *
  550. * @dev: drm dev pointer
  551. * @crtc: crtc to enable vblank interrupt for
  552. *
  553. * Enable the interrupt on the requested crtc (all asics).
  554. * Returns 0 on success, -EINVAL on failure.
  555. */
  556. int radeon_enable_vblank_kms(struct drm_device *dev, int crtc)
  557. {
  558. struct radeon_device *rdev = dev->dev_private;
  559. unsigned long irqflags;
  560. int r;
  561. if (crtc < 0 || crtc >= rdev->num_crtc) {
  562. DRM_ERROR("Invalid crtc %d\n", crtc);
  563. return -EINVAL;
  564. }
  565. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  566. rdev->irq.crtc_vblank_int[crtc] = true;
  567. r = radeon_irq_set(rdev);
  568. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  569. return r;
  570. }
  571. /**
  572. * radeon_disable_vblank_kms - disable vblank interrupt
  573. *
  574. * @dev: drm dev pointer
  575. * @crtc: crtc to disable vblank interrupt for
  576. *
  577. * Disable the interrupt on the requested crtc (all asics).
  578. */
  579. void radeon_disable_vblank_kms(struct drm_device *dev, int crtc)
  580. {
  581. struct radeon_device *rdev = dev->dev_private;
  582. unsigned long irqflags;
  583. if (crtc < 0 || crtc >= rdev->num_crtc) {
  584. DRM_ERROR("Invalid crtc %d\n", crtc);
  585. return;
  586. }
  587. spin_lock_irqsave(&rdev->irq.lock, irqflags);
  588. rdev->irq.crtc_vblank_int[crtc] = false;
  589. radeon_irq_set(rdev);
  590. spin_unlock_irqrestore(&rdev->irq.lock, irqflags);
  591. }
  592. /**
  593. * radeon_get_vblank_timestamp_kms - get vblank timestamp
  594. *
  595. * @dev: drm dev pointer
  596. * @crtc: crtc to get the timestamp for
  597. * @max_error: max error
  598. * @vblank_time: time value
  599. * @flags: flags passed to the driver
  600. *
  601. * Gets the timestamp on the requested crtc based on the
  602. * scanout position. (all asics).
  603. * Returns postive status flags on success, negative error on failure.
  604. */
  605. int radeon_get_vblank_timestamp_kms(struct drm_device *dev, int crtc,
  606. int *max_error,
  607. struct timeval *vblank_time,
  608. unsigned flags)
  609. {
  610. struct drm_crtc *drmcrtc;
  611. struct radeon_device *rdev = dev->dev_private;
  612. if (crtc < 0 || crtc >= dev->num_crtcs) {
  613. DRM_ERROR("Invalid crtc %d\n", crtc);
  614. return -EINVAL;
  615. }
  616. /* Get associated drm_crtc: */
  617. drmcrtc = &rdev->mode_info.crtcs[crtc]->base;
  618. /* Helper routine in DRM core does all the work: */
  619. return drm_calc_vbltimestamp_from_scanoutpos(dev, crtc, max_error,
  620. vblank_time, flags,
  621. drmcrtc);
  622. }
  623. /*
  624. * IOCTL.
  625. */
  626. int radeon_dma_ioctl_kms(struct drm_device *dev, void *data,
  627. struct drm_file *file_priv)
  628. {
  629. /* Not valid in KMS. */
  630. return -EINVAL;
  631. }
  632. #define KMS_INVALID_IOCTL(name) \
  633. int name(struct drm_device *dev, void *data, struct drm_file *file_priv)\
  634. { \
  635. DRM_ERROR("invalid ioctl with kms %s\n", __func__); \
  636. return -EINVAL; \
  637. }
  638. /*
  639. * All these ioctls are invalid in kms world.
  640. */
  641. KMS_INVALID_IOCTL(radeon_cp_init_kms)
  642. KMS_INVALID_IOCTL(radeon_cp_start_kms)
  643. KMS_INVALID_IOCTL(radeon_cp_stop_kms)
  644. KMS_INVALID_IOCTL(radeon_cp_reset_kms)
  645. KMS_INVALID_IOCTL(radeon_cp_idle_kms)
  646. KMS_INVALID_IOCTL(radeon_cp_resume_kms)
  647. KMS_INVALID_IOCTL(radeon_engine_reset_kms)
  648. KMS_INVALID_IOCTL(radeon_fullscreen_kms)
  649. KMS_INVALID_IOCTL(radeon_cp_swap_kms)
  650. KMS_INVALID_IOCTL(radeon_cp_clear_kms)
  651. KMS_INVALID_IOCTL(radeon_cp_vertex_kms)
  652. KMS_INVALID_IOCTL(radeon_cp_indices_kms)
  653. KMS_INVALID_IOCTL(radeon_cp_texture_kms)
  654. KMS_INVALID_IOCTL(radeon_cp_stipple_kms)
  655. KMS_INVALID_IOCTL(radeon_cp_indirect_kms)
  656. KMS_INVALID_IOCTL(radeon_cp_vertex2_kms)
  657. KMS_INVALID_IOCTL(radeon_cp_cmdbuf_kms)
  658. KMS_INVALID_IOCTL(radeon_cp_getparam_kms)
  659. KMS_INVALID_IOCTL(radeon_cp_flip_kms)
  660. KMS_INVALID_IOCTL(radeon_mem_alloc_kms)
  661. KMS_INVALID_IOCTL(radeon_mem_free_kms)
  662. KMS_INVALID_IOCTL(radeon_mem_init_heap_kms)
  663. KMS_INVALID_IOCTL(radeon_irq_emit_kms)
  664. KMS_INVALID_IOCTL(radeon_irq_wait_kms)
  665. KMS_INVALID_IOCTL(radeon_cp_setparam_kms)
  666. KMS_INVALID_IOCTL(radeon_surface_alloc_kms)
  667. KMS_INVALID_IOCTL(radeon_surface_free_kms)
  668. struct drm_ioctl_desc radeon_ioctls_kms[] = {
  669. DRM_IOCTL_DEF_DRV(RADEON_CP_INIT, radeon_cp_init_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  670. DRM_IOCTL_DEF_DRV(RADEON_CP_START, radeon_cp_start_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  671. DRM_IOCTL_DEF_DRV(RADEON_CP_STOP, radeon_cp_stop_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  672. DRM_IOCTL_DEF_DRV(RADEON_CP_RESET, radeon_cp_reset_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  673. DRM_IOCTL_DEF_DRV(RADEON_CP_IDLE, radeon_cp_idle_kms, DRM_AUTH),
  674. DRM_IOCTL_DEF_DRV(RADEON_CP_RESUME, radeon_cp_resume_kms, DRM_AUTH),
  675. DRM_IOCTL_DEF_DRV(RADEON_RESET, radeon_engine_reset_kms, DRM_AUTH),
  676. DRM_IOCTL_DEF_DRV(RADEON_FULLSCREEN, radeon_fullscreen_kms, DRM_AUTH),
  677. DRM_IOCTL_DEF_DRV(RADEON_SWAP, radeon_cp_swap_kms, DRM_AUTH),
  678. DRM_IOCTL_DEF_DRV(RADEON_CLEAR, radeon_cp_clear_kms, DRM_AUTH),
  679. DRM_IOCTL_DEF_DRV(RADEON_VERTEX, radeon_cp_vertex_kms, DRM_AUTH),
  680. DRM_IOCTL_DEF_DRV(RADEON_INDICES, radeon_cp_indices_kms, DRM_AUTH),
  681. DRM_IOCTL_DEF_DRV(RADEON_TEXTURE, radeon_cp_texture_kms, DRM_AUTH),
  682. DRM_IOCTL_DEF_DRV(RADEON_STIPPLE, radeon_cp_stipple_kms, DRM_AUTH),
  683. DRM_IOCTL_DEF_DRV(RADEON_INDIRECT, radeon_cp_indirect_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  684. DRM_IOCTL_DEF_DRV(RADEON_VERTEX2, radeon_cp_vertex2_kms, DRM_AUTH),
  685. DRM_IOCTL_DEF_DRV(RADEON_CMDBUF, radeon_cp_cmdbuf_kms, DRM_AUTH),
  686. DRM_IOCTL_DEF_DRV(RADEON_GETPARAM, radeon_cp_getparam_kms, DRM_AUTH),
  687. DRM_IOCTL_DEF_DRV(RADEON_FLIP, radeon_cp_flip_kms, DRM_AUTH),
  688. DRM_IOCTL_DEF_DRV(RADEON_ALLOC, radeon_mem_alloc_kms, DRM_AUTH),
  689. DRM_IOCTL_DEF_DRV(RADEON_FREE, radeon_mem_free_kms, DRM_AUTH),
  690. DRM_IOCTL_DEF_DRV(RADEON_INIT_HEAP, radeon_mem_init_heap_kms, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  691. DRM_IOCTL_DEF_DRV(RADEON_IRQ_EMIT, radeon_irq_emit_kms, DRM_AUTH),
  692. DRM_IOCTL_DEF_DRV(RADEON_IRQ_WAIT, radeon_irq_wait_kms, DRM_AUTH),
  693. DRM_IOCTL_DEF_DRV(RADEON_SETPARAM, radeon_cp_setparam_kms, DRM_AUTH),
  694. DRM_IOCTL_DEF_DRV(RADEON_SURF_ALLOC, radeon_surface_alloc_kms, DRM_AUTH),
  695. DRM_IOCTL_DEF_DRV(RADEON_SURF_FREE, radeon_surface_free_kms, DRM_AUTH),
  696. /* KMS */
  697. DRM_IOCTL_DEF_DRV(RADEON_GEM_INFO, radeon_gem_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  698. DRM_IOCTL_DEF_DRV(RADEON_GEM_CREATE, radeon_gem_create_ioctl, DRM_AUTH|DRM_UNLOCKED),
  699. DRM_IOCTL_DEF_DRV(RADEON_GEM_MMAP, radeon_gem_mmap_ioctl, DRM_AUTH|DRM_UNLOCKED),
  700. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_DOMAIN, radeon_gem_set_domain_ioctl, DRM_AUTH|DRM_UNLOCKED),
  701. DRM_IOCTL_DEF_DRV(RADEON_GEM_PREAD, radeon_gem_pread_ioctl, DRM_AUTH|DRM_UNLOCKED),
  702. DRM_IOCTL_DEF_DRV(RADEON_GEM_PWRITE, radeon_gem_pwrite_ioctl, DRM_AUTH|DRM_UNLOCKED),
  703. DRM_IOCTL_DEF_DRV(RADEON_GEM_WAIT_IDLE, radeon_gem_wait_idle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  704. DRM_IOCTL_DEF_DRV(RADEON_CS, radeon_cs_ioctl, DRM_AUTH|DRM_UNLOCKED),
  705. DRM_IOCTL_DEF_DRV(RADEON_INFO, radeon_info_ioctl, DRM_AUTH|DRM_UNLOCKED),
  706. DRM_IOCTL_DEF_DRV(RADEON_GEM_SET_TILING, radeon_gem_set_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  707. DRM_IOCTL_DEF_DRV(RADEON_GEM_GET_TILING, radeon_gem_get_tiling_ioctl, DRM_AUTH|DRM_UNLOCKED),
  708. DRM_IOCTL_DEF_DRV(RADEON_GEM_BUSY, radeon_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  709. DRM_IOCTL_DEF_DRV(RADEON_GEM_VA, radeon_gem_va_ioctl, DRM_AUTH|DRM_UNLOCKED),
  710. };
  711. int radeon_max_kms_ioctl = DRM_ARRAY_SIZE(radeon_ioctls_kms);