radeon_device.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/console.h>
  29. #include <linux/slab.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/radeon_drm.h>
  33. #include <linux/vgaarb.h>
  34. #include <linux/vga_switcheroo.h>
  35. #include <linux/efi.h>
  36. #include "radeon_reg.h"
  37. #include "radeon.h"
  38. #include "atom.h"
  39. static const char radeon_family_name[][16] = {
  40. "R100",
  41. "RV100",
  42. "RS100",
  43. "RV200",
  44. "RS200",
  45. "R200",
  46. "RV250",
  47. "RS300",
  48. "RV280",
  49. "R300",
  50. "R350",
  51. "RV350",
  52. "RV380",
  53. "R420",
  54. "R423",
  55. "RV410",
  56. "RS400",
  57. "RS480",
  58. "RS600",
  59. "RS690",
  60. "RS740",
  61. "RV515",
  62. "R520",
  63. "RV530",
  64. "RV560",
  65. "RV570",
  66. "R580",
  67. "R600",
  68. "RV610",
  69. "RV630",
  70. "RV670",
  71. "RV620",
  72. "RV635",
  73. "RS780",
  74. "RS880",
  75. "RV770",
  76. "RV730",
  77. "RV710",
  78. "RV740",
  79. "CEDAR",
  80. "REDWOOD",
  81. "JUNIPER",
  82. "CYPRESS",
  83. "HEMLOCK",
  84. "PALM",
  85. "SUMO",
  86. "SUMO2",
  87. "BARTS",
  88. "TURKS",
  89. "CAICOS",
  90. "CAYMAN",
  91. "ARUBA",
  92. "TAHITI",
  93. "PITCAIRN",
  94. "VERDE",
  95. "OLAND",
  96. "HAINAN",
  97. "LAST",
  98. };
  99. /**
  100. * radeon_program_register_sequence - program an array of registers.
  101. *
  102. * @rdev: radeon_device pointer
  103. * @registers: pointer to the register array
  104. * @array_size: size of the register array
  105. *
  106. * Programs an array or registers with and and or masks.
  107. * This is a helper for setting golden registers.
  108. */
  109. void radeon_program_register_sequence(struct radeon_device *rdev,
  110. const u32 *registers,
  111. const u32 array_size)
  112. {
  113. u32 tmp, reg, and_mask, or_mask;
  114. int i;
  115. if (array_size % 3)
  116. return;
  117. for (i = 0; i < array_size; i +=3) {
  118. reg = registers[i + 0];
  119. and_mask = registers[i + 1];
  120. or_mask = registers[i + 2];
  121. if (and_mask == 0xffffffff) {
  122. tmp = or_mask;
  123. } else {
  124. tmp = RREG32(reg);
  125. tmp &= ~and_mask;
  126. tmp |= or_mask;
  127. }
  128. WREG32(reg, tmp);
  129. }
  130. }
  131. /**
  132. * radeon_surface_init - Clear GPU surface registers.
  133. *
  134. * @rdev: radeon_device pointer
  135. *
  136. * Clear GPU surface registers (r1xx-r5xx).
  137. */
  138. void radeon_surface_init(struct radeon_device *rdev)
  139. {
  140. /* FIXME: check this out */
  141. if (rdev->family < CHIP_R600) {
  142. int i;
  143. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  144. if (rdev->surface_regs[i].bo)
  145. radeon_bo_get_surface_reg(rdev->surface_regs[i].bo);
  146. else
  147. radeon_clear_surface_reg(rdev, i);
  148. }
  149. /* enable surfaces */
  150. WREG32(RADEON_SURFACE_CNTL, 0);
  151. }
  152. }
  153. /*
  154. * GPU scratch registers helpers function.
  155. */
  156. /**
  157. * radeon_scratch_init - Init scratch register driver information.
  158. *
  159. * @rdev: radeon_device pointer
  160. *
  161. * Init CP scratch register driver information (r1xx-r5xx)
  162. */
  163. void radeon_scratch_init(struct radeon_device *rdev)
  164. {
  165. int i;
  166. /* FIXME: check this out */
  167. if (rdev->family < CHIP_R300) {
  168. rdev->scratch.num_reg = 5;
  169. } else {
  170. rdev->scratch.num_reg = 7;
  171. }
  172. rdev->scratch.reg_base = RADEON_SCRATCH_REG0;
  173. for (i = 0; i < rdev->scratch.num_reg; i++) {
  174. rdev->scratch.free[i] = true;
  175. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  176. }
  177. }
  178. /**
  179. * radeon_scratch_get - Allocate a scratch register
  180. *
  181. * @rdev: radeon_device pointer
  182. * @reg: scratch register mmio offset
  183. *
  184. * Allocate a CP scratch register for use by the driver (all asics).
  185. * Returns 0 on success or -EINVAL on failure.
  186. */
  187. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg)
  188. {
  189. int i;
  190. for (i = 0; i < rdev->scratch.num_reg; i++) {
  191. if (rdev->scratch.free[i]) {
  192. rdev->scratch.free[i] = false;
  193. *reg = rdev->scratch.reg[i];
  194. return 0;
  195. }
  196. }
  197. return -EINVAL;
  198. }
  199. /**
  200. * radeon_scratch_free - Free a scratch register
  201. *
  202. * @rdev: radeon_device pointer
  203. * @reg: scratch register mmio offset
  204. *
  205. * Free a CP scratch register allocated for use by the driver (all asics)
  206. */
  207. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg)
  208. {
  209. int i;
  210. for (i = 0; i < rdev->scratch.num_reg; i++) {
  211. if (rdev->scratch.reg[i] == reg) {
  212. rdev->scratch.free[i] = true;
  213. return;
  214. }
  215. }
  216. }
  217. /*
  218. * radeon_wb_*()
  219. * Writeback is the the method by which the the GPU updates special pages
  220. * in memory with the status of certain GPU events (fences, ring pointers,
  221. * etc.).
  222. */
  223. /**
  224. * radeon_wb_disable - Disable Writeback
  225. *
  226. * @rdev: radeon_device pointer
  227. *
  228. * Disables Writeback (all asics). Used for suspend.
  229. */
  230. void radeon_wb_disable(struct radeon_device *rdev)
  231. {
  232. int r;
  233. if (rdev->wb.wb_obj) {
  234. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  235. if (unlikely(r != 0))
  236. return;
  237. radeon_bo_kunmap(rdev->wb.wb_obj);
  238. radeon_bo_unpin(rdev->wb.wb_obj);
  239. radeon_bo_unreserve(rdev->wb.wb_obj);
  240. }
  241. rdev->wb.enabled = false;
  242. }
  243. /**
  244. * radeon_wb_fini - Disable Writeback and free memory
  245. *
  246. * @rdev: radeon_device pointer
  247. *
  248. * Disables Writeback and frees the Writeback memory (all asics).
  249. * Used at driver shutdown.
  250. */
  251. void radeon_wb_fini(struct radeon_device *rdev)
  252. {
  253. radeon_wb_disable(rdev);
  254. if (rdev->wb.wb_obj) {
  255. radeon_bo_unref(&rdev->wb.wb_obj);
  256. rdev->wb.wb = NULL;
  257. rdev->wb.wb_obj = NULL;
  258. }
  259. }
  260. /**
  261. * radeon_wb_init- Init Writeback driver info and allocate memory
  262. *
  263. * @rdev: radeon_device pointer
  264. *
  265. * Disables Writeback and frees the Writeback memory (all asics).
  266. * Used at driver startup.
  267. * Returns 0 on success or an -error on failure.
  268. */
  269. int radeon_wb_init(struct radeon_device *rdev)
  270. {
  271. int r;
  272. if (rdev->wb.wb_obj == NULL) {
  273. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE, PAGE_SIZE, true,
  274. RADEON_GEM_DOMAIN_GTT, NULL, &rdev->wb.wb_obj);
  275. if (r) {
  276. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  277. return r;
  278. }
  279. }
  280. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  281. if (unlikely(r != 0)) {
  282. radeon_wb_fini(rdev);
  283. return r;
  284. }
  285. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  286. &rdev->wb.gpu_addr);
  287. if (r) {
  288. radeon_bo_unreserve(rdev->wb.wb_obj);
  289. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  290. radeon_wb_fini(rdev);
  291. return r;
  292. }
  293. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  294. radeon_bo_unreserve(rdev->wb.wb_obj);
  295. if (r) {
  296. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  297. radeon_wb_fini(rdev);
  298. return r;
  299. }
  300. /* clear wb memory */
  301. memset((char *)rdev->wb.wb, 0, RADEON_GPU_PAGE_SIZE);
  302. /* disable event_write fences */
  303. rdev->wb.use_event = false;
  304. /* disabled via module param */
  305. if (radeon_no_wb == 1) {
  306. rdev->wb.enabled = false;
  307. } else {
  308. if (rdev->flags & RADEON_IS_AGP) {
  309. /* often unreliable on AGP */
  310. rdev->wb.enabled = false;
  311. } else if (rdev->family < CHIP_R300) {
  312. /* often unreliable on pre-r300 */
  313. rdev->wb.enabled = false;
  314. } else {
  315. rdev->wb.enabled = true;
  316. /* event_write fences are only available on r600+ */
  317. if (rdev->family >= CHIP_R600) {
  318. rdev->wb.use_event = true;
  319. }
  320. }
  321. }
  322. /* always use writeback/events on NI, APUs */
  323. if (rdev->family >= CHIP_PALM) {
  324. rdev->wb.enabled = true;
  325. rdev->wb.use_event = true;
  326. }
  327. dev_info(rdev->dev, "WB %sabled\n", rdev->wb.enabled ? "en" : "dis");
  328. return 0;
  329. }
  330. /**
  331. * radeon_vram_location - try to find VRAM location
  332. * @rdev: radeon device structure holding all necessary informations
  333. * @mc: memory controller structure holding memory informations
  334. * @base: base address at which to put VRAM
  335. *
  336. * Function will place try to place VRAM at base address provided
  337. * as parameter (which is so far either PCI aperture address or
  338. * for IGP TOM base address).
  339. *
  340. * If there is not enough space to fit the unvisible VRAM in the 32bits
  341. * address space then we limit the VRAM size to the aperture.
  342. *
  343. * If we are using AGP and if the AGP aperture doesn't allow us to have
  344. * room for all the VRAM than we restrict the VRAM to the PCI aperture
  345. * size and print a warning.
  346. *
  347. * This function will never fails, worst case are limiting VRAM.
  348. *
  349. * Note: GTT start, end, size should be initialized before calling this
  350. * function on AGP platform.
  351. *
  352. * Note: We don't explicitly enforce VRAM start to be aligned on VRAM size,
  353. * this shouldn't be a problem as we are using the PCI aperture as a reference.
  354. * Otherwise this would be needed for rv280, all r3xx, and all r4xx, but
  355. * not IGP.
  356. *
  357. * Note: we use mc_vram_size as on some board we need to program the mc to
  358. * cover the whole aperture even if VRAM size is inferior to aperture size
  359. * Novell bug 204882 + along with lots of ubuntu ones
  360. *
  361. * Note: when limiting vram it's safe to overwritte real_vram_size because
  362. * we are not in case where real_vram_size is inferior to mc_vram_size (ie
  363. * note afected by bogus hw of Novell bug 204882 + along with lots of ubuntu
  364. * ones)
  365. *
  366. * Note: IGP TOM addr should be the same as the aperture addr, we don't
  367. * explicitly check for that thought.
  368. *
  369. * FIXME: when reducing VRAM size align new size on power of 2.
  370. */
  371. void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base)
  372. {
  373. uint64_t limit = (uint64_t)radeon_vram_limit << 20;
  374. mc->vram_start = base;
  375. if (mc->mc_vram_size > (rdev->mc.mc_mask - base + 1)) {
  376. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  377. mc->real_vram_size = mc->aper_size;
  378. mc->mc_vram_size = mc->aper_size;
  379. }
  380. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  381. if (rdev->flags & RADEON_IS_AGP && mc->vram_end > mc->gtt_start && mc->vram_start <= mc->gtt_end) {
  382. dev_warn(rdev->dev, "limiting VRAM to PCI aperture size\n");
  383. mc->real_vram_size = mc->aper_size;
  384. mc->mc_vram_size = mc->aper_size;
  385. }
  386. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  387. if (limit && limit < mc->real_vram_size)
  388. mc->real_vram_size = limit;
  389. dev_info(rdev->dev, "VRAM: %lluM 0x%016llX - 0x%016llX (%lluM used)\n",
  390. mc->mc_vram_size >> 20, mc->vram_start,
  391. mc->vram_end, mc->real_vram_size >> 20);
  392. }
  393. /**
  394. * radeon_gtt_location - try to find GTT location
  395. * @rdev: radeon device structure holding all necessary informations
  396. * @mc: memory controller structure holding memory informations
  397. *
  398. * Function will place try to place GTT before or after VRAM.
  399. *
  400. * If GTT size is bigger than space left then we ajust GTT size.
  401. * Thus function will never fails.
  402. *
  403. * FIXME: when reducing GTT size align new size on power of 2.
  404. */
  405. void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  406. {
  407. u64 size_af, size_bf;
  408. size_af = ((rdev->mc.mc_mask - mc->vram_end) + mc->gtt_base_align) & ~mc->gtt_base_align;
  409. size_bf = mc->vram_start & ~mc->gtt_base_align;
  410. if (size_bf > size_af) {
  411. if (mc->gtt_size > size_bf) {
  412. dev_warn(rdev->dev, "limiting GTT\n");
  413. mc->gtt_size = size_bf;
  414. }
  415. mc->gtt_start = (mc->vram_start & ~mc->gtt_base_align) - mc->gtt_size;
  416. } else {
  417. if (mc->gtt_size > size_af) {
  418. dev_warn(rdev->dev, "limiting GTT\n");
  419. mc->gtt_size = size_af;
  420. }
  421. mc->gtt_start = (mc->vram_end + 1 + mc->gtt_base_align) & ~mc->gtt_base_align;
  422. }
  423. mc->gtt_end = mc->gtt_start + mc->gtt_size - 1;
  424. dev_info(rdev->dev, "GTT: %lluM 0x%016llX - 0x%016llX\n",
  425. mc->gtt_size >> 20, mc->gtt_start, mc->gtt_end);
  426. }
  427. /*
  428. * GPU helpers function.
  429. */
  430. /**
  431. * radeon_card_posted - check if the hw has already been initialized
  432. *
  433. * @rdev: radeon_device pointer
  434. *
  435. * Check if the asic has been initialized (all asics).
  436. * Used at driver startup.
  437. * Returns true if initialized or false if not.
  438. */
  439. bool radeon_card_posted(struct radeon_device *rdev)
  440. {
  441. uint32_t reg;
  442. if (efi_enabled(EFI_BOOT) &&
  443. rdev->pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE)
  444. return false;
  445. /* first check CRTCs */
  446. if (ASIC_IS_DCE4(rdev)) {
  447. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  448. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  449. if (rdev->num_crtc >= 4) {
  450. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  451. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  452. }
  453. if (rdev->num_crtc >= 6) {
  454. reg |= RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  455. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  456. }
  457. if (reg & EVERGREEN_CRTC_MASTER_EN)
  458. return true;
  459. } else if (ASIC_IS_AVIVO(rdev)) {
  460. reg = RREG32(AVIVO_D1CRTC_CONTROL) |
  461. RREG32(AVIVO_D2CRTC_CONTROL);
  462. if (reg & AVIVO_CRTC_EN) {
  463. return true;
  464. }
  465. } else {
  466. reg = RREG32(RADEON_CRTC_GEN_CNTL) |
  467. RREG32(RADEON_CRTC2_GEN_CNTL);
  468. if (reg & RADEON_CRTC_EN) {
  469. return true;
  470. }
  471. }
  472. /* then check MEM_SIZE, in case the crtcs are off */
  473. if (rdev->family >= CHIP_R600)
  474. reg = RREG32(R600_CONFIG_MEMSIZE);
  475. else
  476. reg = RREG32(RADEON_CONFIG_MEMSIZE);
  477. if (reg)
  478. return true;
  479. return false;
  480. }
  481. /**
  482. * radeon_update_bandwidth_info - update display bandwidth params
  483. *
  484. * @rdev: radeon_device pointer
  485. *
  486. * Used when sclk/mclk are switched or display modes are set.
  487. * params are used to calculate display watermarks (all asics)
  488. */
  489. void radeon_update_bandwidth_info(struct radeon_device *rdev)
  490. {
  491. fixed20_12 a;
  492. u32 sclk = rdev->pm.current_sclk;
  493. u32 mclk = rdev->pm.current_mclk;
  494. /* sclk/mclk in Mhz */
  495. a.full = dfixed_const(100);
  496. rdev->pm.sclk.full = dfixed_const(sclk);
  497. rdev->pm.sclk.full = dfixed_div(rdev->pm.sclk, a);
  498. rdev->pm.mclk.full = dfixed_const(mclk);
  499. rdev->pm.mclk.full = dfixed_div(rdev->pm.mclk, a);
  500. if (rdev->flags & RADEON_IS_IGP) {
  501. a.full = dfixed_const(16);
  502. /* core_bandwidth = sclk(Mhz) * 16 */
  503. rdev->pm.core_bandwidth.full = dfixed_div(rdev->pm.sclk, a);
  504. }
  505. }
  506. /**
  507. * radeon_boot_test_post_card - check and possibly initialize the hw
  508. *
  509. * @rdev: radeon_device pointer
  510. *
  511. * Check if the asic is initialized and if not, attempt to initialize
  512. * it (all asics).
  513. * Returns true if initialized or false if not.
  514. */
  515. bool radeon_boot_test_post_card(struct radeon_device *rdev)
  516. {
  517. if (radeon_card_posted(rdev))
  518. return true;
  519. if (rdev->bios) {
  520. DRM_INFO("GPU not posted. posting now...\n");
  521. if (rdev->is_atom_bios)
  522. atom_asic_init(rdev->mode_info.atom_context);
  523. else
  524. radeon_combios_asic_init(rdev->ddev);
  525. return true;
  526. } else {
  527. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  528. return false;
  529. }
  530. }
  531. /**
  532. * radeon_dummy_page_init - init dummy page used by the driver
  533. *
  534. * @rdev: radeon_device pointer
  535. *
  536. * Allocate the dummy page used by the driver (all asics).
  537. * This dummy page is used by the driver as a filler for gart entries
  538. * when pages are taken out of the GART
  539. * Returns 0 on sucess, -ENOMEM on failure.
  540. */
  541. int radeon_dummy_page_init(struct radeon_device *rdev)
  542. {
  543. if (rdev->dummy_page.page)
  544. return 0;
  545. rdev->dummy_page.page = alloc_page(GFP_DMA32 | GFP_KERNEL | __GFP_ZERO);
  546. if (rdev->dummy_page.page == NULL)
  547. return -ENOMEM;
  548. rdev->dummy_page.addr = pci_map_page(rdev->pdev, rdev->dummy_page.page,
  549. 0, PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  550. if (pci_dma_mapping_error(rdev->pdev, rdev->dummy_page.addr)) {
  551. dev_err(&rdev->pdev->dev, "Failed to DMA MAP the dummy page\n");
  552. __free_page(rdev->dummy_page.page);
  553. rdev->dummy_page.page = NULL;
  554. return -ENOMEM;
  555. }
  556. return 0;
  557. }
  558. /**
  559. * radeon_dummy_page_fini - free dummy page used by the driver
  560. *
  561. * @rdev: radeon_device pointer
  562. *
  563. * Frees the dummy page used by the driver (all asics).
  564. */
  565. void radeon_dummy_page_fini(struct radeon_device *rdev)
  566. {
  567. if (rdev->dummy_page.page == NULL)
  568. return;
  569. pci_unmap_page(rdev->pdev, rdev->dummy_page.addr,
  570. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  571. __free_page(rdev->dummy_page.page);
  572. rdev->dummy_page.page = NULL;
  573. }
  574. /* ATOM accessor methods */
  575. /*
  576. * ATOM is an interpreted byte code stored in tables in the vbios. The
  577. * driver registers callbacks to access registers and the interpreter
  578. * in the driver parses the tables and executes then to program specific
  579. * actions (set display modes, asic init, etc.). See radeon_atombios.c,
  580. * atombios.h, and atom.c
  581. */
  582. /**
  583. * cail_pll_read - read PLL register
  584. *
  585. * @info: atom card_info pointer
  586. * @reg: PLL register offset
  587. *
  588. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  589. * Returns the value of the PLL register.
  590. */
  591. static uint32_t cail_pll_read(struct card_info *info, uint32_t reg)
  592. {
  593. struct radeon_device *rdev = info->dev->dev_private;
  594. uint32_t r;
  595. r = rdev->pll_rreg(rdev, reg);
  596. return r;
  597. }
  598. /**
  599. * cail_pll_write - write PLL register
  600. *
  601. * @info: atom card_info pointer
  602. * @reg: PLL register offset
  603. * @val: value to write to the pll register
  604. *
  605. * Provides a PLL register accessor for the atom interpreter (r4xx+).
  606. */
  607. static void cail_pll_write(struct card_info *info, uint32_t reg, uint32_t val)
  608. {
  609. struct radeon_device *rdev = info->dev->dev_private;
  610. rdev->pll_wreg(rdev, reg, val);
  611. }
  612. /**
  613. * cail_mc_read - read MC (Memory Controller) register
  614. *
  615. * @info: atom card_info pointer
  616. * @reg: MC register offset
  617. *
  618. * Provides an MC register accessor for the atom interpreter (r4xx+).
  619. * Returns the value of the MC register.
  620. */
  621. static uint32_t cail_mc_read(struct card_info *info, uint32_t reg)
  622. {
  623. struct radeon_device *rdev = info->dev->dev_private;
  624. uint32_t r;
  625. r = rdev->mc_rreg(rdev, reg);
  626. return r;
  627. }
  628. /**
  629. * cail_mc_write - write MC (Memory Controller) register
  630. *
  631. * @info: atom card_info pointer
  632. * @reg: MC register offset
  633. * @val: value to write to the pll register
  634. *
  635. * Provides a MC register accessor for the atom interpreter (r4xx+).
  636. */
  637. static void cail_mc_write(struct card_info *info, uint32_t reg, uint32_t val)
  638. {
  639. struct radeon_device *rdev = info->dev->dev_private;
  640. rdev->mc_wreg(rdev, reg, val);
  641. }
  642. /**
  643. * cail_reg_write - write MMIO register
  644. *
  645. * @info: atom card_info pointer
  646. * @reg: MMIO register offset
  647. * @val: value to write to the pll register
  648. *
  649. * Provides a MMIO register accessor for the atom interpreter (r4xx+).
  650. */
  651. static void cail_reg_write(struct card_info *info, uint32_t reg, uint32_t val)
  652. {
  653. struct radeon_device *rdev = info->dev->dev_private;
  654. WREG32(reg*4, val);
  655. }
  656. /**
  657. * cail_reg_read - read MMIO register
  658. *
  659. * @info: atom card_info pointer
  660. * @reg: MMIO register offset
  661. *
  662. * Provides an MMIO register accessor for the atom interpreter (r4xx+).
  663. * Returns the value of the MMIO register.
  664. */
  665. static uint32_t cail_reg_read(struct card_info *info, uint32_t reg)
  666. {
  667. struct radeon_device *rdev = info->dev->dev_private;
  668. uint32_t r;
  669. r = RREG32(reg*4);
  670. return r;
  671. }
  672. /**
  673. * cail_ioreg_write - write IO register
  674. *
  675. * @info: atom card_info pointer
  676. * @reg: IO register offset
  677. * @val: value to write to the pll register
  678. *
  679. * Provides a IO register accessor for the atom interpreter (r4xx+).
  680. */
  681. static void cail_ioreg_write(struct card_info *info, uint32_t reg, uint32_t val)
  682. {
  683. struct radeon_device *rdev = info->dev->dev_private;
  684. WREG32_IO(reg*4, val);
  685. }
  686. /**
  687. * cail_ioreg_read - read IO register
  688. *
  689. * @info: atom card_info pointer
  690. * @reg: IO register offset
  691. *
  692. * Provides an IO register accessor for the atom interpreter (r4xx+).
  693. * Returns the value of the IO register.
  694. */
  695. static uint32_t cail_ioreg_read(struct card_info *info, uint32_t reg)
  696. {
  697. struct radeon_device *rdev = info->dev->dev_private;
  698. uint32_t r;
  699. r = RREG32_IO(reg*4);
  700. return r;
  701. }
  702. /**
  703. * radeon_atombios_init - init the driver info and callbacks for atombios
  704. *
  705. * @rdev: radeon_device pointer
  706. *
  707. * Initializes the driver info and register access callbacks for the
  708. * ATOM interpreter (r4xx+).
  709. * Returns 0 on sucess, -ENOMEM on failure.
  710. * Called at driver startup.
  711. */
  712. int radeon_atombios_init(struct radeon_device *rdev)
  713. {
  714. struct card_info *atom_card_info =
  715. kzalloc(sizeof(struct card_info), GFP_KERNEL);
  716. if (!atom_card_info)
  717. return -ENOMEM;
  718. rdev->mode_info.atom_card_info = atom_card_info;
  719. atom_card_info->dev = rdev->ddev;
  720. atom_card_info->reg_read = cail_reg_read;
  721. atom_card_info->reg_write = cail_reg_write;
  722. /* needed for iio ops */
  723. if (rdev->rio_mem) {
  724. atom_card_info->ioreg_read = cail_ioreg_read;
  725. atom_card_info->ioreg_write = cail_ioreg_write;
  726. } else {
  727. DRM_ERROR("Unable to find PCI I/O BAR; using MMIO for ATOM IIO\n");
  728. atom_card_info->ioreg_read = cail_reg_read;
  729. atom_card_info->ioreg_write = cail_reg_write;
  730. }
  731. atom_card_info->mc_read = cail_mc_read;
  732. atom_card_info->mc_write = cail_mc_write;
  733. atom_card_info->pll_read = cail_pll_read;
  734. atom_card_info->pll_write = cail_pll_write;
  735. rdev->mode_info.atom_context = atom_parse(atom_card_info, rdev->bios);
  736. if (!rdev->mode_info.atom_context) {
  737. radeon_atombios_fini(rdev);
  738. return -ENOMEM;
  739. }
  740. mutex_init(&rdev->mode_info.atom_context->mutex);
  741. radeon_atom_initialize_bios_scratch_regs(rdev->ddev);
  742. atom_allocate_fb_scratch(rdev->mode_info.atom_context);
  743. return 0;
  744. }
  745. /**
  746. * radeon_atombios_fini - free the driver info and callbacks for atombios
  747. *
  748. * @rdev: radeon_device pointer
  749. *
  750. * Frees the driver info and register access callbacks for the ATOM
  751. * interpreter (r4xx+).
  752. * Called at driver shutdown.
  753. */
  754. void radeon_atombios_fini(struct radeon_device *rdev)
  755. {
  756. if (rdev->mode_info.atom_context) {
  757. kfree(rdev->mode_info.atom_context->scratch);
  758. }
  759. kfree(rdev->mode_info.atom_context);
  760. rdev->mode_info.atom_context = NULL;
  761. kfree(rdev->mode_info.atom_card_info);
  762. rdev->mode_info.atom_card_info = NULL;
  763. }
  764. /* COMBIOS */
  765. /*
  766. * COMBIOS is the bios format prior to ATOM. It provides
  767. * command tables similar to ATOM, but doesn't have a unified
  768. * parser. See radeon_combios.c
  769. */
  770. /**
  771. * radeon_combios_init - init the driver info for combios
  772. *
  773. * @rdev: radeon_device pointer
  774. *
  775. * Initializes the driver info for combios (r1xx-r3xx).
  776. * Returns 0 on sucess.
  777. * Called at driver startup.
  778. */
  779. int radeon_combios_init(struct radeon_device *rdev)
  780. {
  781. radeon_combios_initialize_bios_scratch_regs(rdev->ddev);
  782. return 0;
  783. }
  784. /**
  785. * radeon_combios_fini - free the driver info for combios
  786. *
  787. * @rdev: radeon_device pointer
  788. *
  789. * Frees the driver info for combios (r1xx-r3xx).
  790. * Called at driver shutdown.
  791. */
  792. void radeon_combios_fini(struct radeon_device *rdev)
  793. {
  794. }
  795. /* if we get transitioned to only one device, take VGA back */
  796. /**
  797. * radeon_vga_set_decode - enable/disable vga decode
  798. *
  799. * @cookie: radeon_device pointer
  800. * @state: enable/disable vga decode
  801. *
  802. * Enable/disable vga decode (all asics).
  803. * Returns VGA resource flags.
  804. */
  805. static unsigned int radeon_vga_set_decode(void *cookie, bool state)
  806. {
  807. struct radeon_device *rdev = cookie;
  808. radeon_vga_set_state(rdev, state);
  809. if (state)
  810. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  811. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  812. else
  813. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  814. }
  815. /**
  816. * radeon_check_pot_argument - check that argument is a power of two
  817. *
  818. * @arg: value to check
  819. *
  820. * Validates that a certain argument is a power of two (all asics).
  821. * Returns true if argument is valid.
  822. */
  823. static bool radeon_check_pot_argument(int arg)
  824. {
  825. return (arg & (arg - 1)) == 0;
  826. }
  827. /**
  828. * radeon_check_arguments - validate module params
  829. *
  830. * @rdev: radeon_device pointer
  831. *
  832. * Validates certain module parameters and updates
  833. * the associated values used by the driver (all asics).
  834. */
  835. static void radeon_check_arguments(struct radeon_device *rdev)
  836. {
  837. /* vramlimit must be a power of two */
  838. if (!radeon_check_pot_argument(radeon_vram_limit)) {
  839. dev_warn(rdev->dev, "vram limit (%d) must be a power of 2\n",
  840. radeon_vram_limit);
  841. radeon_vram_limit = 0;
  842. }
  843. /* gtt size must be power of two and greater or equal to 32M */
  844. if (radeon_gart_size < 32) {
  845. dev_warn(rdev->dev, "gart size (%d) too small forcing to 512M\n",
  846. radeon_gart_size);
  847. radeon_gart_size = 512;
  848. } else if (!radeon_check_pot_argument(radeon_gart_size)) {
  849. dev_warn(rdev->dev, "gart size (%d) must be a power of 2\n",
  850. radeon_gart_size);
  851. radeon_gart_size = 512;
  852. }
  853. rdev->mc.gtt_size = (uint64_t)radeon_gart_size << 20;
  854. /* AGP mode can only be -1, 1, 2, 4, 8 */
  855. switch (radeon_agpmode) {
  856. case -1:
  857. case 0:
  858. case 1:
  859. case 2:
  860. case 4:
  861. case 8:
  862. break;
  863. default:
  864. dev_warn(rdev->dev, "invalid AGP mode %d (valid mode: "
  865. "-1, 0, 1, 2, 4, 8)\n", radeon_agpmode);
  866. radeon_agpmode = 0;
  867. break;
  868. }
  869. }
  870. /**
  871. * radeon_switcheroo_quirk_long_wakeup - return true if longer d3 delay is
  872. * needed for waking up.
  873. *
  874. * @pdev: pci dev pointer
  875. */
  876. static bool radeon_switcheroo_quirk_long_wakeup(struct pci_dev *pdev)
  877. {
  878. /* 6600m in a macbook pro */
  879. if (pdev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
  880. pdev->subsystem_device == 0x00e2) {
  881. printk(KERN_INFO "radeon: quirking longer d3 wakeup delay\n");
  882. return true;
  883. }
  884. return false;
  885. }
  886. /**
  887. * radeon_switcheroo_set_state - set switcheroo state
  888. *
  889. * @pdev: pci dev pointer
  890. * @state: vga switcheroo state
  891. *
  892. * Callback for the switcheroo driver. Suspends or resumes the
  893. * the asics before or after it is powered up using ACPI methods.
  894. */
  895. static void radeon_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  896. {
  897. struct drm_device *dev = pci_get_drvdata(pdev);
  898. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  899. if (state == VGA_SWITCHEROO_ON) {
  900. unsigned d3_delay = dev->pdev->d3_delay;
  901. printk(KERN_INFO "radeon: switched on\n");
  902. /* don't suspend or resume card normally */
  903. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  904. if (d3_delay < 20 && radeon_switcheroo_quirk_long_wakeup(pdev))
  905. dev->pdev->d3_delay = 20;
  906. radeon_resume_kms(dev);
  907. dev->pdev->d3_delay = d3_delay;
  908. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  909. drm_kms_helper_poll_enable(dev);
  910. } else {
  911. printk(KERN_INFO "radeon: switched off\n");
  912. drm_kms_helper_poll_disable(dev);
  913. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  914. radeon_suspend_kms(dev, pmm);
  915. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  916. }
  917. }
  918. /**
  919. * radeon_switcheroo_can_switch - see if switcheroo state can change
  920. *
  921. * @pdev: pci dev pointer
  922. *
  923. * Callback for the switcheroo driver. Check of the switcheroo
  924. * state can be changed.
  925. * Returns true if the state can be changed, false if not.
  926. */
  927. static bool radeon_switcheroo_can_switch(struct pci_dev *pdev)
  928. {
  929. struct drm_device *dev = pci_get_drvdata(pdev);
  930. bool can_switch;
  931. spin_lock(&dev->count_lock);
  932. can_switch = (dev->open_count == 0);
  933. spin_unlock(&dev->count_lock);
  934. return can_switch;
  935. }
  936. static const struct vga_switcheroo_client_ops radeon_switcheroo_ops = {
  937. .set_gpu_state = radeon_switcheroo_set_state,
  938. .reprobe = NULL,
  939. .can_switch = radeon_switcheroo_can_switch,
  940. };
  941. /**
  942. * radeon_device_init - initialize the driver
  943. *
  944. * @rdev: radeon_device pointer
  945. * @pdev: drm dev pointer
  946. * @pdev: pci dev pointer
  947. * @flags: driver flags
  948. *
  949. * Initializes the driver info and hw (all asics).
  950. * Returns 0 for success or an error on failure.
  951. * Called at driver startup.
  952. */
  953. int radeon_device_init(struct radeon_device *rdev,
  954. struct drm_device *ddev,
  955. struct pci_dev *pdev,
  956. uint32_t flags)
  957. {
  958. int r, i;
  959. int dma_bits;
  960. rdev->shutdown = false;
  961. rdev->dev = &pdev->dev;
  962. rdev->ddev = ddev;
  963. rdev->pdev = pdev;
  964. rdev->flags = flags;
  965. rdev->family = flags & RADEON_FAMILY_MASK;
  966. rdev->is_atom_bios = false;
  967. rdev->usec_timeout = RADEON_MAX_USEC_TIMEOUT;
  968. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  969. rdev->accel_working = false;
  970. /* set up ring ids */
  971. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  972. rdev->ring[i].idx = i;
  973. }
  974. DRM_INFO("initializing kernel modesetting (%s 0x%04X:0x%04X 0x%04X:0x%04X).\n",
  975. radeon_family_name[rdev->family], pdev->vendor, pdev->device,
  976. pdev->subsystem_vendor, pdev->subsystem_device);
  977. /* mutex initialization are all done here so we
  978. * can recall function without having locking issues */
  979. mutex_init(&rdev->ring_lock);
  980. mutex_init(&rdev->dc_hw_i2c_mutex);
  981. atomic_set(&rdev->ih.lock, 0);
  982. mutex_init(&rdev->gem.mutex);
  983. mutex_init(&rdev->pm.mutex);
  984. mutex_init(&rdev->gpu_clock_mutex);
  985. init_rwsem(&rdev->pm.mclk_lock);
  986. init_rwsem(&rdev->exclusive_lock);
  987. init_waitqueue_head(&rdev->irq.vblank_queue);
  988. r = radeon_gem_init(rdev);
  989. if (r)
  990. return r;
  991. /* initialize vm here */
  992. mutex_init(&rdev->vm_manager.lock);
  993. /* Adjust VM size here.
  994. * Currently set to 4GB ((1 << 20) 4k pages).
  995. * Max GPUVM size for cayman and SI is 40 bits.
  996. */
  997. rdev->vm_manager.max_pfn = 1 << 20;
  998. INIT_LIST_HEAD(&rdev->vm_manager.lru_vm);
  999. /* Set asic functions */
  1000. r = radeon_asic_init(rdev);
  1001. if (r)
  1002. return r;
  1003. radeon_check_arguments(rdev);
  1004. /* all of the newer IGP chips have an internal gart
  1005. * However some rs4xx report as AGP, so remove that here.
  1006. */
  1007. if ((rdev->family >= CHIP_RS400) &&
  1008. (rdev->flags & RADEON_IS_IGP)) {
  1009. rdev->flags &= ~RADEON_IS_AGP;
  1010. }
  1011. if (rdev->flags & RADEON_IS_AGP && radeon_agpmode == -1) {
  1012. radeon_agp_disable(rdev);
  1013. }
  1014. /* Set the internal MC address mask
  1015. * This is the max address of the GPU's
  1016. * internal address space.
  1017. */
  1018. if (rdev->family >= CHIP_CAYMAN)
  1019. rdev->mc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1020. else if (rdev->family >= CHIP_CEDAR)
  1021. rdev->mc.mc_mask = 0xfffffffffULL; /* 36 bit MC */
  1022. else
  1023. rdev->mc.mc_mask = 0xffffffffULL; /* 32 bit MC */
  1024. /* set DMA mask + need_dma32 flags.
  1025. * PCIE - can handle 40-bits.
  1026. * IGP - can handle 40-bits
  1027. * AGP - generally dma32 is safest
  1028. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1029. */
  1030. rdev->need_dma32 = false;
  1031. if (rdev->flags & RADEON_IS_AGP)
  1032. rdev->need_dma32 = true;
  1033. if ((rdev->flags & RADEON_IS_PCI) &&
  1034. (rdev->family <= CHIP_RS740))
  1035. rdev->need_dma32 = true;
  1036. dma_bits = rdev->need_dma32 ? 32 : 40;
  1037. r = pci_set_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1038. if (r) {
  1039. rdev->need_dma32 = true;
  1040. dma_bits = 32;
  1041. printk(KERN_WARNING "radeon: No suitable DMA available.\n");
  1042. }
  1043. r = pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(dma_bits));
  1044. if (r) {
  1045. pci_set_consistent_dma_mask(rdev->pdev, DMA_BIT_MASK(32));
  1046. printk(KERN_WARNING "radeon: No coherent DMA available.\n");
  1047. }
  1048. /* Registers mapping */
  1049. /* TODO: block userspace mapping of io register */
  1050. spin_lock_init(&rdev->mmio_idx_lock);
  1051. rdev->rmmio_base = pci_resource_start(rdev->pdev, 2);
  1052. rdev->rmmio_size = pci_resource_len(rdev->pdev, 2);
  1053. rdev->rmmio = ioremap(rdev->rmmio_base, rdev->rmmio_size);
  1054. if (rdev->rmmio == NULL) {
  1055. return -ENOMEM;
  1056. }
  1057. DRM_INFO("register mmio base: 0x%08X\n", (uint32_t)rdev->rmmio_base);
  1058. DRM_INFO("register mmio size: %u\n", (unsigned)rdev->rmmio_size);
  1059. /* io port mapping */
  1060. for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) {
  1061. if (pci_resource_flags(rdev->pdev, i) & IORESOURCE_IO) {
  1062. rdev->rio_mem_size = pci_resource_len(rdev->pdev, i);
  1063. rdev->rio_mem = pci_iomap(rdev->pdev, i, rdev->rio_mem_size);
  1064. break;
  1065. }
  1066. }
  1067. if (rdev->rio_mem == NULL)
  1068. DRM_ERROR("Unable to find PCI I/O BAR\n");
  1069. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1070. /* this will fail for cards that aren't VGA class devices, just
  1071. * ignore it */
  1072. vga_client_register(rdev->pdev, rdev, NULL, radeon_vga_set_decode);
  1073. vga_switcheroo_register_client(rdev->pdev, &radeon_switcheroo_ops);
  1074. r = radeon_init(rdev);
  1075. if (r)
  1076. return r;
  1077. r = radeon_ib_ring_tests(rdev);
  1078. if (r)
  1079. DRM_ERROR("ib ring test failed (%d).\n", r);
  1080. r = radeon_gem_debugfs_init(rdev);
  1081. if (r) {
  1082. DRM_ERROR("registering gem debugfs failed (%d).\n", r);
  1083. }
  1084. if (rdev->flags & RADEON_IS_AGP && !rdev->accel_working) {
  1085. /* Acceleration not working on AGP card try again
  1086. * with fallback to PCI or PCIE GART
  1087. */
  1088. radeon_asic_reset(rdev);
  1089. radeon_fini(rdev);
  1090. radeon_agp_disable(rdev);
  1091. r = radeon_init(rdev);
  1092. if (r)
  1093. return r;
  1094. }
  1095. if ((radeon_testing & 1)) {
  1096. radeon_test_moves(rdev);
  1097. }
  1098. if ((radeon_testing & 2)) {
  1099. radeon_test_syncing(rdev);
  1100. }
  1101. if (radeon_benchmarking) {
  1102. radeon_benchmark(rdev, radeon_benchmarking);
  1103. }
  1104. return 0;
  1105. }
  1106. static void radeon_debugfs_remove_files(struct radeon_device *rdev);
  1107. /**
  1108. * radeon_device_fini - tear down the driver
  1109. *
  1110. * @rdev: radeon_device pointer
  1111. *
  1112. * Tear down the driver info (all asics).
  1113. * Called at driver shutdown.
  1114. */
  1115. void radeon_device_fini(struct radeon_device *rdev)
  1116. {
  1117. DRM_INFO("radeon: finishing device.\n");
  1118. rdev->shutdown = true;
  1119. /* evict vram memory */
  1120. radeon_bo_evict_vram(rdev);
  1121. radeon_fini(rdev);
  1122. vga_switcheroo_unregister_client(rdev->pdev);
  1123. vga_client_register(rdev->pdev, NULL, NULL, NULL);
  1124. if (rdev->rio_mem)
  1125. pci_iounmap(rdev->pdev, rdev->rio_mem);
  1126. rdev->rio_mem = NULL;
  1127. iounmap(rdev->rmmio);
  1128. rdev->rmmio = NULL;
  1129. radeon_debugfs_remove_files(rdev);
  1130. }
  1131. /*
  1132. * Suspend & resume.
  1133. */
  1134. /**
  1135. * radeon_suspend_kms - initiate device suspend
  1136. *
  1137. * @pdev: drm dev pointer
  1138. * @state: suspend state
  1139. *
  1140. * Puts the hw in the suspend state (all asics).
  1141. * Returns 0 for success or an error on failure.
  1142. * Called at driver suspend.
  1143. */
  1144. int radeon_suspend_kms(struct drm_device *dev, pm_message_t state)
  1145. {
  1146. struct radeon_device *rdev;
  1147. struct drm_crtc *crtc;
  1148. struct drm_connector *connector;
  1149. int i, r;
  1150. bool force_completion = false;
  1151. if (dev == NULL || dev->dev_private == NULL) {
  1152. return -ENODEV;
  1153. }
  1154. if (state.event == PM_EVENT_PRETHAW) {
  1155. return 0;
  1156. }
  1157. rdev = dev->dev_private;
  1158. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1159. return 0;
  1160. drm_kms_helper_poll_disable(dev);
  1161. /* turn off display hw */
  1162. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1163. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  1164. }
  1165. /* unpin the front buffers */
  1166. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  1167. struct radeon_framebuffer *rfb = to_radeon_framebuffer(crtc->fb);
  1168. struct radeon_bo *robj;
  1169. if (rfb == NULL || rfb->obj == NULL) {
  1170. continue;
  1171. }
  1172. robj = gem_to_radeon_bo(rfb->obj);
  1173. /* don't unpin kernel fb objects */
  1174. if (!radeon_fbdev_robj_is_fb(rdev, robj)) {
  1175. r = radeon_bo_reserve(robj, false);
  1176. if (r == 0) {
  1177. radeon_bo_unpin(robj);
  1178. radeon_bo_unreserve(robj);
  1179. }
  1180. }
  1181. }
  1182. /* evict vram memory */
  1183. radeon_bo_evict_vram(rdev);
  1184. mutex_lock(&rdev->ring_lock);
  1185. /* wait for gpu to finish processing current batch */
  1186. for (i = 0; i < RADEON_NUM_RINGS; i++) {
  1187. r = radeon_fence_wait_empty_locked(rdev, i);
  1188. if (r) {
  1189. /* delay GPU reset to resume */
  1190. force_completion = true;
  1191. }
  1192. }
  1193. if (force_completion) {
  1194. radeon_fence_driver_force_completion(rdev);
  1195. }
  1196. mutex_unlock(&rdev->ring_lock);
  1197. radeon_save_bios_scratch_regs(rdev);
  1198. radeon_pm_suspend(rdev);
  1199. radeon_suspend(rdev);
  1200. radeon_hpd_fini(rdev);
  1201. /* evict remaining vram memory */
  1202. radeon_bo_evict_vram(rdev);
  1203. radeon_agp_suspend(rdev);
  1204. pci_save_state(dev->pdev);
  1205. if (state.event == PM_EVENT_SUSPEND) {
  1206. /* Shut down the device */
  1207. pci_disable_device(dev->pdev);
  1208. pci_set_power_state(dev->pdev, PCI_D3hot);
  1209. }
  1210. console_lock();
  1211. radeon_fbdev_set_suspend(rdev, 1);
  1212. console_unlock();
  1213. return 0;
  1214. }
  1215. /**
  1216. * radeon_resume_kms - initiate device resume
  1217. *
  1218. * @pdev: drm dev pointer
  1219. *
  1220. * Bring the hw back to operating state (all asics).
  1221. * Returns 0 for success or an error on failure.
  1222. * Called at driver resume.
  1223. */
  1224. int radeon_resume_kms(struct drm_device *dev)
  1225. {
  1226. struct drm_connector *connector;
  1227. struct radeon_device *rdev = dev->dev_private;
  1228. int r;
  1229. if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
  1230. return 0;
  1231. console_lock();
  1232. pci_set_power_state(dev->pdev, PCI_D0);
  1233. pci_restore_state(dev->pdev);
  1234. if (pci_enable_device(dev->pdev)) {
  1235. console_unlock();
  1236. return -1;
  1237. }
  1238. /* resume AGP if in use */
  1239. radeon_agp_resume(rdev);
  1240. radeon_resume(rdev);
  1241. r = radeon_ib_ring_tests(rdev);
  1242. if (r)
  1243. DRM_ERROR("ib ring test failed (%d).\n", r);
  1244. radeon_pm_resume(rdev);
  1245. radeon_restore_bios_scratch_regs(rdev);
  1246. radeon_fbdev_set_suspend(rdev, 0);
  1247. console_unlock();
  1248. /* init dig PHYs, disp eng pll */
  1249. if (rdev->is_atom_bios) {
  1250. radeon_atom_encoder_init(rdev);
  1251. radeon_atom_disp_eng_pll_init(rdev);
  1252. /* turn on the BL */
  1253. if (rdev->mode_info.bl_encoder) {
  1254. u8 bl_level = radeon_get_backlight_level(rdev,
  1255. rdev->mode_info.bl_encoder);
  1256. radeon_set_backlight_level(rdev, rdev->mode_info.bl_encoder,
  1257. bl_level);
  1258. }
  1259. }
  1260. /* reset hpd state */
  1261. radeon_hpd_init(rdev);
  1262. /* blat the mode back in */
  1263. drm_helper_resume_force_mode(dev);
  1264. /* turn on display hw */
  1265. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1266. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  1267. }
  1268. drm_kms_helper_poll_enable(dev);
  1269. return 0;
  1270. }
  1271. /**
  1272. * radeon_gpu_reset - reset the asic
  1273. *
  1274. * @rdev: radeon device pointer
  1275. *
  1276. * Attempt the reset the GPU if it has hung (all asics).
  1277. * Returns 0 for success or an error on failure.
  1278. */
  1279. int radeon_gpu_reset(struct radeon_device *rdev)
  1280. {
  1281. unsigned ring_sizes[RADEON_NUM_RINGS];
  1282. uint32_t *ring_data[RADEON_NUM_RINGS];
  1283. bool saved = false;
  1284. int i, r;
  1285. int resched;
  1286. down_write(&rdev->exclusive_lock);
  1287. radeon_save_bios_scratch_regs(rdev);
  1288. /* block TTM */
  1289. resched = ttm_bo_lock_delayed_workqueue(&rdev->mman.bdev);
  1290. radeon_suspend(rdev);
  1291. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1292. ring_sizes[i] = radeon_ring_backup(rdev, &rdev->ring[i],
  1293. &ring_data[i]);
  1294. if (ring_sizes[i]) {
  1295. saved = true;
  1296. dev_info(rdev->dev, "Saved %d dwords of commands "
  1297. "on ring %d.\n", ring_sizes[i], i);
  1298. }
  1299. }
  1300. retry:
  1301. r = radeon_asic_reset(rdev);
  1302. if (!r) {
  1303. dev_info(rdev->dev, "GPU reset succeeded, trying to resume\n");
  1304. radeon_resume(rdev);
  1305. }
  1306. radeon_restore_bios_scratch_regs(rdev);
  1307. if (!r) {
  1308. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1309. radeon_ring_restore(rdev, &rdev->ring[i],
  1310. ring_sizes[i], ring_data[i]);
  1311. ring_sizes[i] = 0;
  1312. ring_data[i] = NULL;
  1313. }
  1314. r = radeon_ib_ring_tests(rdev);
  1315. if (r) {
  1316. dev_err(rdev->dev, "ib ring test failed (%d).\n", r);
  1317. if (saved) {
  1318. saved = false;
  1319. radeon_suspend(rdev);
  1320. goto retry;
  1321. }
  1322. }
  1323. } else {
  1324. radeon_fence_driver_force_completion(rdev);
  1325. for (i = 0; i < RADEON_NUM_RINGS; ++i) {
  1326. kfree(ring_data[i]);
  1327. }
  1328. }
  1329. drm_helper_resume_force_mode(rdev->ddev);
  1330. ttm_bo_unlock_delayed_workqueue(&rdev->mman.bdev, resched);
  1331. if (r) {
  1332. /* bad news, how to tell it to userspace ? */
  1333. dev_info(rdev->dev, "GPU reset failed\n");
  1334. }
  1335. up_write(&rdev->exclusive_lock);
  1336. return r;
  1337. }
  1338. /*
  1339. * Debugfs
  1340. */
  1341. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1342. struct drm_info_list *files,
  1343. unsigned nfiles)
  1344. {
  1345. unsigned i;
  1346. for (i = 0; i < rdev->debugfs_count; i++) {
  1347. if (rdev->debugfs[i].files == files) {
  1348. /* Already registered */
  1349. return 0;
  1350. }
  1351. }
  1352. i = rdev->debugfs_count + 1;
  1353. if (i > RADEON_DEBUGFS_MAX_COMPONENTS) {
  1354. DRM_ERROR("Reached maximum number of debugfs components.\n");
  1355. DRM_ERROR("Report so we increase "
  1356. "RADEON_DEBUGFS_MAX_COMPONENTS.\n");
  1357. return -EINVAL;
  1358. }
  1359. rdev->debugfs[rdev->debugfs_count].files = files;
  1360. rdev->debugfs[rdev->debugfs_count].num_files = nfiles;
  1361. rdev->debugfs_count = i;
  1362. #if defined(CONFIG_DEBUG_FS)
  1363. drm_debugfs_create_files(files, nfiles,
  1364. rdev->ddev->control->debugfs_root,
  1365. rdev->ddev->control);
  1366. drm_debugfs_create_files(files, nfiles,
  1367. rdev->ddev->primary->debugfs_root,
  1368. rdev->ddev->primary);
  1369. #endif
  1370. return 0;
  1371. }
  1372. static void radeon_debugfs_remove_files(struct radeon_device *rdev)
  1373. {
  1374. #if defined(CONFIG_DEBUG_FS)
  1375. unsigned i;
  1376. for (i = 0; i < rdev->debugfs_count; i++) {
  1377. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1378. rdev->debugfs[i].num_files,
  1379. rdev->ddev->control);
  1380. drm_debugfs_remove_files(rdev->debugfs[i].files,
  1381. rdev->debugfs[i].num_files,
  1382. rdev->ddev->primary);
  1383. }
  1384. #endif
  1385. }
  1386. #if defined(CONFIG_DEBUG_FS)
  1387. int radeon_debugfs_init(struct drm_minor *minor)
  1388. {
  1389. return 0;
  1390. }
  1391. void radeon_debugfs_cleanup(struct drm_minor *minor)
  1392. {
  1393. }
  1394. #endif