radeon.h 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <linux/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include <ttm/ttm_execbuf_util.h>
  69. #include "radeon_family.h"
  70. #include "radeon_mode.h"
  71. #include "radeon_reg.h"
  72. /*
  73. * Modules parameters.
  74. */
  75. extern int radeon_no_wb;
  76. extern int radeon_modeset;
  77. extern int radeon_dynclks;
  78. extern int radeon_r4xx_atom;
  79. extern int radeon_agpmode;
  80. extern int radeon_vram_limit;
  81. extern int radeon_gart_size;
  82. extern int radeon_benchmarking;
  83. extern int radeon_testing;
  84. extern int radeon_connector_table;
  85. extern int radeon_tv;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. extern int radeon_pcie_gen2;
  90. extern int radeon_msi;
  91. extern int radeon_lockup_timeout;
  92. extern int radeon_fastfb;
  93. /*
  94. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  95. * symbol;
  96. */
  97. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  98. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  99. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  100. #define RADEON_IB_POOL_SIZE 16
  101. #define RADEON_DEBUGFS_MAX_COMPONENTS 32
  102. #define RADEONFB_CONN_LIMIT 4
  103. #define RADEON_BIOS_NUM_SCRATCH 8
  104. /* max number of rings */
  105. #define RADEON_NUM_RINGS 6
  106. /* fence seq are set to this number when signaled */
  107. #define RADEON_FENCE_SIGNALED_SEQ 0LL
  108. /* internal ring indices */
  109. /* r1xx+ has gfx CP ring */
  110. #define RADEON_RING_TYPE_GFX_INDEX 0
  111. /* cayman has 2 compute CP rings */
  112. #define CAYMAN_RING_TYPE_CP1_INDEX 1
  113. #define CAYMAN_RING_TYPE_CP2_INDEX 2
  114. /* R600+ has an async dma ring */
  115. #define R600_RING_TYPE_DMA_INDEX 3
  116. /* cayman add a second async dma ring */
  117. #define CAYMAN_RING_TYPE_DMA1_INDEX 4
  118. /* R600+ */
  119. #define R600_RING_TYPE_UVD_INDEX 5
  120. /* hardcode those limit for now */
  121. #define RADEON_VA_IB_OFFSET (1 << 20)
  122. #define RADEON_VA_RESERVED_SIZE (8 << 20)
  123. #define RADEON_IB_VM_MAX_SIZE (64 << 10)
  124. /* reset flags */
  125. #define RADEON_RESET_GFX (1 << 0)
  126. #define RADEON_RESET_COMPUTE (1 << 1)
  127. #define RADEON_RESET_DMA (1 << 2)
  128. #define RADEON_RESET_CP (1 << 3)
  129. #define RADEON_RESET_GRBM (1 << 4)
  130. #define RADEON_RESET_DMA1 (1 << 5)
  131. #define RADEON_RESET_RLC (1 << 6)
  132. #define RADEON_RESET_SEM (1 << 7)
  133. #define RADEON_RESET_IH (1 << 8)
  134. #define RADEON_RESET_VMC (1 << 9)
  135. #define RADEON_RESET_MC (1 << 10)
  136. #define RADEON_RESET_DISPLAY (1 << 11)
  137. /*
  138. * Errata workarounds.
  139. */
  140. enum radeon_pll_errata {
  141. CHIP_ERRATA_R300_CG = 0x00000001,
  142. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  143. CHIP_ERRATA_PLL_DELAY = 0x00000004
  144. };
  145. struct radeon_device;
  146. /*
  147. * BIOS.
  148. */
  149. bool radeon_get_bios(struct radeon_device *rdev);
  150. /*
  151. * Dummy page
  152. */
  153. struct radeon_dummy_page {
  154. struct page *page;
  155. dma_addr_t addr;
  156. };
  157. int radeon_dummy_page_init(struct radeon_device *rdev);
  158. void radeon_dummy_page_fini(struct radeon_device *rdev);
  159. /*
  160. * Clocks
  161. */
  162. struct radeon_clock {
  163. struct radeon_pll p1pll;
  164. struct radeon_pll p2pll;
  165. struct radeon_pll dcpll;
  166. struct radeon_pll spll;
  167. struct radeon_pll mpll;
  168. /* 10 Khz units */
  169. uint32_t default_mclk;
  170. uint32_t default_sclk;
  171. uint32_t default_dispclk;
  172. uint32_t dp_extclk;
  173. uint32_t max_pixel_clock;
  174. };
  175. /*
  176. * Power management
  177. */
  178. int radeon_pm_init(struct radeon_device *rdev);
  179. void radeon_pm_fini(struct radeon_device *rdev);
  180. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  181. void radeon_pm_suspend(struct radeon_device *rdev);
  182. void radeon_pm_resume(struct radeon_device *rdev);
  183. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  184. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  185. int radeon_atom_get_clock_dividers(struct radeon_device *rdev,
  186. u8 clock_type,
  187. u32 clock,
  188. bool strobe_mode,
  189. struct atom_clock_dividers *dividers);
  190. void radeon_atom_set_voltage(struct radeon_device *rdev, u16 voltage_level, u8 voltage_type);
  191. void rs690_pm_info(struct radeon_device *rdev);
  192. extern int rv6xx_get_temp(struct radeon_device *rdev);
  193. extern int rv770_get_temp(struct radeon_device *rdev);
  194. extern int evergreen_get_temp(struct radeon_device *rdev);
  195. extern int sumo_get_temp(struct radeon_device *rdev);
  196. extern int si_get_temp(struct radeon_device *rdev);
  197. extern void evergreen_tiling_fields(unsigned tiling_flags, unsigned *bankw,
  198. unsigned *bankh, unsigned *mtaspect,
  199. unsigned *tile_split);
  200. /*
  201. * Fences.
  202. */
  203. struct radeon_fence_driver {
  204. uint32_t scratch_reg;
  205. uint64_t gpu_addr;
  206. volatile uint32_t *cpu_addr;
  207. /* sync_seq is protected by ring emission lock */
  208. uint64_t sync_seq[RADEON_NUM_RINGS];
  209. atomic64_t last_seq;
  210. unsigned long last_activity;
  211. bool initialized;
  212. };
  213. struct radeon_fence {
  214. struct radeon_device *rdev;
  215. struct kref kref;
  216. /* protected by radeon_fence.lock */
  217. uint64_t seq;
  218. /* RB, DMA, etc. */
  219. unsigned ring;
  220. };
  221. int radeon_fence_driver_start_ring(struct radeon_device *rdev, int ring);
  222. int radeon_fence_driver_init(struct radeon_device *rdev);
  223. void radeon_fence_driver_fini(struct radeon_device *rdev);
  224. void radeon_fence_driver_force_completion(struct radeon_device *rdev);
  225. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence **fence, int ring);
  226. void radeon_fence_process(struct radeon_device *rdev, int ring);
  227. bool radeon_fence_signaled(struct radeon_fence *fence);
  228. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  229. int radeon_fence_wait_next_locked(struct radeon_device *rdev, int ring);
  230. int radeon_fence_wait_empty_locked(struct radeon_device *rdev, int ring);
  231. int radeon_fence_wait_any(struct radeon_device *rdev,
  232. struct radeon_fence **fences,
  233. bool intr);
  234. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  235. void radeon_fence_unref(struct radeon_fence **fence);
  236. unsigned radeon_fence_count_emitted(struct radeon_device *rdev, int ring);
  237. bool radeon_fence_need_sync(struct radeon_fence *fence, int ring);
  238. void radeon_fence_note_sync(struct radeon_fence *fence, int ring);
  239. static inline struct radeon_fence *radeon_fence_later(struct radeon_fence *a,
  240. struct radeon_fence *b)
  241. {
  242. if (!a) {
  243. return b;
  244. }
  245. if (!b) {
  246. return a;
  247. }
  248. BUG_ON(a->ring != b->ring);
  249. if (a->seq > b->seq) {
  250. return a;
  251. } else {
  252. return b;
  253. }
  254. }
  255. static inline bool radeon_fence_is_earlier(struct radeon_fence *a,
  256. struct radeon_fence *b)
  257. {
  258. if (!a) {
  259. return false;
  260. }
  261. if (!b) {
  262. return true;
  263. }
  264. BUG_ON(a->ring != b->ring);
  265. return a->seq < b->seq;
  266. }
  267. /*
  268. * Tiling registers
  269. */
  270. struct radeon_surface_reg {
  271. struct radeon_bo *bo;
  272. };
  273. #define RADEON_GEM_MAX_SURFACES 8
  274. /*
  275. * TTM.
  276. */
  277. struct radeon_mman {
  278. struct ttm_bo_global_ref bo_global_ref;
  279. struct drm_global_reference mem_global_ref;
  280. struct ttm_bo_device bdev;
  281. bool mem_global_referenced;
  282. bool initialized;
  283. };
  284. /* bo virtual address in a specific vm */
  285. struct radeon_bo_va {
  286. /* protected by bo being reserved */
  287. struct list_head bo_list;
  288. uint64_t soffset;
  289. uint64_t eoffset;
  290. uint32_t flags;
  291. bool valid;
  292. unsigned ref_count;
  293. /* protected by vm mutex */
  294. struct list_head vm_list;
  295. /* constant after initialization */
  296. struct radeon_vm *vm;
  297. struct radeon_bo *bo;
  298. };
  299. struct radeon_bo {
  300. /* Protected by gem.mutex */
  301. struct list_head list;
  302. /* Protected by tbo.reserved */
  303. u32 placements[3];
  304. struct ttm_placement placement;
  305. struct ttm_buffer_object tbo;
  306. struct ttm_bo_kmap_obj kmap;
  307. unsigned pin_count;
  308. void *kptr;
  309. u32 tiling_flags;
  310. u32 pitch;
  311. int surface_reg;
  312. /* list of all virtual address to which this bo
  313. * is associated to
  314. */
  315. struct list_head va;
  316. /* Constant after initialization */
  317. struct radeon_device *rdev;
  318. struct drm_gem_object gem_base;
  319. struct ttm_bo_kmap_obj dma_buf_vmap;
  320. pid_t pid;
  321. };
  322. #define gem_to_radeon_bo(gobj) container_of((gobj), struct radeon_bo, gem_base)
  323. struct radeon_bo_list {
  324. struct ttm_validate_buffer tv;
  325. struct radeon_bo *bo;
  326. uint64_t gpu_offset;
  327. bool written;
  328. unsigned domain;
  329. unsigned alt_domain;
  330. u32 tiling_flags;
  331. };
  332. int radeon_gem_debugfs_init(struct radeon_device *rdev);
  333. /* sub-allocation manager, it has to be protected by another lock.
  334. * By conception this is an helper for other part of the driver
  335. * like the indirect buffer or semaphore, which both have their
  336. * locking.
  337. *
  338. * Principe is simple, we keep a list of sub allocation in offset
  339. * order (first entry has offset == 0, last entry has the highest
  340. * offset).
  341. *
  342. * When allocating new object we first check if there is room at
  343. * the end total_size - (last_object_offset + last_object_size) >=
  344. * alloc_size. If so we allocate new object there.
  345. *
  346. * When there is not enough room at the end, we start waiting for
  347. * each sub object until we reach object_offset+object_size >=
  348. * alloc_size, this object then become the sub object we return.
  349. *
  350. * Alignment can't be bigger than page size.
  351. *
  352. * Hole are not considered for allocation to keep things simple.
  353. * Assumption is that there won't be hole (all object on same
  354. * alignment).
  355. */
  356. struct radeon_sa_manager {
  357. wait_queue_head_t wq;
  358. struct radeon_bo *bo;
  359. struct list_head *hole;
  360. struct list_head flist[RADEON_NUM_RINGS];
  361. struct list_head olist;
  362. unsigned size;
  363. uint64_t gpu_addr;
  364. void *cpu_ptr;
  365. uint32_t domain;
  366. };
  367. struct radeon_sa_bo;
  368. /* sub-allocation buffer */
  369. struct radeon_sa_bo {
  370. struct list_head olist;
  371. struct list_head flist;
  372. struct radeon_sa_manager *manager;
  373. unsigned soffset;
  374. unsigned eoffset;
  375. struct radeon_fence *fence;
  376. };
  377. /*
  378. * GEM objects.
  379. */
  380. struct radeon_gem {
  381. struct mutex mutex;
  382. struct list_head objects;
  383. };
  384. int radeon_gem_init(struct radeon_device *rdev);
  385. void radeon_gem_fini(struct radeon_device *rdev);
  386. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  387. int alignment, int initial_domain,
  388. bool discardable, bool kernel,
  389. struct drm_gem_object **obj);
  390. int radeon_mode_dumb_create(struct drm_file *file_priv,
  391. struct drm_device *dev,
  392. struct drm_mode_create_dumb *args);
  393. int radeon_mode_dumb_mmap(struct drm_file *filp,
  394. struct drm_device *dev,
  395. uint32_t handle, uint64_t *offset_p);
  396. int radeon_mode_dumb_destroy(struct drm_file *file_priv,
  397. struct drm_device *dev,
  398. uint32_t handle);
  399. /*
  400. * Semaphores.
  401. */
  402. /* everything here is constant */
  403. struct radeon_semaphore {
  404. struct radeon_sa_bo *sa_bo;
  405. signed waiters;
  406. uint64_t gpu_addr;
  407. };
  408. int radeon_semaphore_create(struct radeon_device *rdev,
  409. struct radeon_semaphore **semaphore);
  410. void radeon_semaphore_emit_signal(struct radeon_device *rdev, int ring,
  411. struct radeon_semaphore *semaphore);
  412. void radeon_semaphore_emit_wait(struct radeon_device *rdev, int ring,
  413. struct radeon_semaphore *semaphore);
  414. int radeon_semaphore_sync_rings(struct radeon_device *rdev,
  415. struct radeon_semaphore *semaphore,
  416. int signaler, int waiter);
  417. void radeon_semaphore_free(struct radeon_device *rdev,
  418. struct radeon_semaphore **semaphore,
  419. struct radeon_fence *fence);
  420. /*
  421. * GART structures, functions & helpers
  422. */
  423. struct radeon_mc;
  424. #define RADEON_GPU_PAGE_SIZE 4096
  425. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  426. #define RADEON_GPU_PAGE_SHIFT 12
  427. #define RADEON_GPU_PAGE_ALIGN(a) (((a) + RADEON_GPU_PAGE_MASK) & ~RADEON_GPU_PAGE_MASK)
  428. struct radeon_gart {
  429. dma_addr_t table_addr;
  430. struct radeon_bo *robj;
  431. void *ptr;
  432. unsigned num_gpu_pages;
  433. unsigned num_cpu_pages;
  434. unsigned table_size;
  435. struct page **pages;
  436. dma_addr_t *pages_addr;
  437. bool ready;
  438. };
  439. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  440. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  441. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  442. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  443. int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  444. void radeon_gart_table_vram_unpin(struct radeon_device *rdev);
  445. int radeon_gart_init(struct radeon_device *rdev);
  446. void radeon_gart_fini(struct radeon_device *rdev);
  447. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  448. int pages);
  449. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  450. int pages, struct page **pagelist,
  451. dma_addr_t *dma_addr);
  452. void radeon_gart_restore(struct radeon_device *rdev);
  453. /*
  454. * GPU MC structures, functions & helpers
  455. */
  456. struct radeon_mc {
  457. resource_size_t aper_size;
  458. resource_size_t aper_base;
  459. resource_size_t agp_base;
  460. /* for some chips with <= 32MB we need to lie
  461. * about vram size near mc fb location */
  462. u64 mc_vram_size;
  463. u64 visible_vram_size;
  464. u64 gtt_size;
  465. u64 gtt_start;
  466. u64 gtt_end;
  467. u64 vram_start;
  468. u64 vram_end;
  469. unsigned vram_width;
  470. u64 real_vram_size;
  471. int vram_mtrr;
  472. bool vram_is_ddr;
  473. bool igp_sideport_enabled;
  474. u64 gtt_base_align;
  475. u64 mc_mask;
  476. };
  477. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  478. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  479. /*
  480. * GPU scratch registers structures, functions & helpers
  481. */
  482. struct radeon_scratch {
  483. unsigned num_reg;
  484. uint32_t reg_base;
  485. bool free[32];
  486. uint32_t reg[32];
  487. };
  488. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  489. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  490. /*
  491. * IRQS.
  492. */
  493. struct radeon_unpin_work {
  494. struct work_struct work;
  495. struct radeon_device *rdev;
  496. int crtc_id;
  497. struct radeon_fence *fence;
  498. struct drm_pending_vblank_event *event;
  499. struct radeon_bo *old_rbo;
  500. u64 new_crtc_base;
  501. };
  502. struct r500_irq_stat_regs {
  503. u32 disp_int;
  504. u32 hdmi0_status;
  505. };
  506. struct r600_irq_stat_regs {
  507. u32 disp_int;
  508. u32 disp_int_cont;
  509. u32 disp_int_cont2;
  510. u32 d1grph_int;
  511. u32 d2grph_int;
  512. u32 hdmi0_status;
  513. u32 hdmi1_status;
  514. };
  515. struct evergreen_irq_stat_regs {
  516. u32 disp_int;
  517. u32 disp_int_cont;
  518. u32 disp_int_cont2;
  519. u32 disp_int_cont3;
  520. u32 disp_int_cont4;
  521. u32 disp_int_cont5;
  522. u32 d1grph_int;
  523. u32 d2grph_int;
  524. u32 d3grph_int;
  525. u32 d4grph_int;
  526. u32 d5grph_int;
  527. u32 d6grph_int;
  528. u32 afmt_status1;
  529. u32 afmt_status2;
  530. u32 afmt_status3;
  531. u32 afmt_status4;
  532. u32 afmt_status5;
  533. u32 afmt_status6;
  534. };
  535. union radeon_irq_stat_regs {
  536. struct r500_irq_stat_regs r500;
  537. struct r600_irq_stat_regs r600;
  538. struct evergreen_irq_stat_regs evergreen;
  539. };
  540. #define RADEON_MAX_HPD_PINS 6
  541. #define RADEON_MAX_CRTCS 6
  542. #define RADEON_MAX_AFMT_BLOCKS 6
  543. struct radeon_irq {
  544. bool installed;
  545. spinlock_t lock;
  546. atomic_t ring_int[RADEON_NUM_RINGS];
  547. bool crtc_vblank_int[RADEON_MAX_CRTCS];
  548. atomic_t pflip[RADEON_MAX_CRTCS];
  549. wait_queue_head_t vblank_queue;
  550. bool hpd[RADEON_MAX_HPD_PINS];
  551. bool afmt[RADEON_MAX_AFMT_BLOCKS];
  552. union radeon_irq_stat_regs stat_regs;
  553. };
  554. int radeon_irq_kms_init(struct radeon_device *rdev);
  555. void radeon_irq_kms_fini(struct radeon_device *rdev);
  556. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev, int ring);
  557. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev, int ring);
  558. void radeon_irq_kms_pflip_irq_get(struct radeon_device *rdev, int crtc);
  559. void radeon_irq_kms_pflip_irq_put(struct radeon_device *rdev, int crtc);
  560. void radeon_irq_kms_enable_afmt(struct radeon_device *rdev, int block);
  561. void radeon_irq_kms_disable_afmt(struct radeon_device *rdev, int block);
  562. void radeon_irq_kms_enable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  563. void radeon_irq_kms_disable_hpd(struct radeon_device *rdev, unsigned hpd_mask);
  564. /*
  565. * CP & rings.
  566. */
  567. struct radeon_ib {
  568. struct radeon_sa_bo *sa_bo;
  569. uint32_t length_dw;
  570. uint64_t gpu_addr;
  571. uint32_t *ptr;
  572. int ring;
  573. struct radeon_fence *fence;
  574. struct radeon_vm *vm;
  575. bool is_const_ib;
  576. struct radeon_fence *sync_to[RADEON_NUM_RINGS];
  577. struct radeon_semaphore *semaphore;
  578. };
  579. struct radeon_ring {
  580. struct radeon_bo *ring_obj;
  581. volatile uint32_t *ring;
  582. unsigned rptr;
  583. unsigned rptr_offs;
  584. unsigned rptr_reg;
  585. unsigned rptr_save_reg;
  586. u64 next_rptr_gpu_addr;
  587. volatile u32 *next_rptr_cpu_addr;
  588. unsigned wptr;
  589. unsigned wptr_old;
  590. unsigned wptr_reg;
  591. unsigned ring_size;
  592. unsigned ring_free_dw;
  593. int count_dw;
  594. unsigned long last_activity;
  595. unsigned last_rptr;
  596. uint64_t gpu_addr;
  597. uint32_t align_mask;
  598. uint32_t ptr_mask;
  599. bool ready;
  600. u32 ptr_reg_shift;
  601. u32 ptr_reg_mask;
  602. u32 nop;
  603. u32 idx;
  604. u64 last_semaphore_signal_addr;
  605. u64 last_semaphore_wait_addr;
  606. };
  607. /*
  608. * VM
  609. */
  610. /* maximum number of VMIDs */
  611. #define RADEON_NUM_VM 16
  612. /* defines number of bits in page table versus page directory,
  613. * a page is 4KB so we have 12 bits offset, 9 bits in the page
  614. * table and the remaining 19 bits are in the page directory */
  615. #define RADEON_VM_BLOCK_SIZE 9
  616. /* number of entries in page table */
  617. #define RADEON_VM_PTE_COUNT (1 << RADEON_VM_BLOCK_SIZE)
  618. struct radeon_vm {
  619. struct list_head list;
  620. struct list_head va;
  621. unsigned id;
  622. /* contains the page directory */
  623. struct radeon_sa_bo *page_directory;
  624. uint64_t pd_gpu_addr;
  625. /* array of page tables, one for each page directory entry */
  626. struct radeon_sa_bo **page_tables;
  627. struct mutex mutex;
  628. /* last fence for cs using this vm */
  629. struct radeon_fence *fence;
  630. /* last flush or NULL if we still need to flush */
  631. struct radeon_fence *last_flush;
  632. };
  633. struct radeon_vm_manager {
  634. struct mutex lock;
  635. struct list_head lru_vm;
  636. struct radeon_fence *active[RADEON_NUM_VM];
  637. struct radeon_sa_manager sa_manager;
  638. uint32_t max_pfn;
  639. /* number of VMIDs */
  640. unsigned nvm;
  641. /* vram base address for page table entry */
  642. u64 vram_base_offset;
  643. /* is vm enabled? */
  644. bool enabled;
  645. };
  646. /*
  647. * file private structure
  648. */
  649. struct radeon_fpriv {
  650. struct radeon_vm vm;
  651. };
  652. /*
  653. * R6xx+ IH ring
  654. */
  655. struct r600_ih {
  656. struct radeon_bo *ring_obj;
  657. volatile uint32_t *ring;
  658. unsigned rptr;
  659. unsigned ring_size;
  660. uint64_t gpu_addr;
  661. uint32_t ptr_mask;
  662. atomic_t lock;
  663. bool enabled;
  664. };
  665. struct r600_blit_cp_primitives {
  666. void (*set_render_target)(struct radeon_device *rdev, int format,
  667. int w, int h, u64 gpu_addr);
  668. void (*cp_set_surface_sync)(struct radeon_device *rdev,
  669. u32 sync_type, u32 size,
  670. u64 mc_addr);
  671. void (*set_shaders)(struct radeon_device *rdev);
  672. void (*set_vtx_resource)(struct radeon_device *rdev, u64 gpu_addr);
  673. void (*set_tex_resource)(struct radeon_device *rdev,
  674. int format, int w, int h, int pitch,
  675. u64 gpu_addr, u32 size);
  676. void (*set_scissors)(struct radeon_device *rdev, int x1, int y1,
  677. int x2, int y2);
  678. void (*draw_auto)(struct radeon_device *rdev);
  679. void (*set_default_state)(struct radeon_device *rdev);
  680. };
  681. struct r600_blit {
  682. struct radeon_bo *shader_obj;
  683. struct r600_blit_cp_primitives primitives;
  684. int max_dim;
  685. int ring_size_common;
  686. int ring_size_per_loop;
  687. u64 shader_gpu_addr;
  688. u32 vs_offset, ps_offset;
  689. u32 state_offset;
  690. u32 state_len;
  691. };
  692. /*
  693. * SI RLC stuff
  694. */
  695. struct si_rlc {
  696. /* for power gating */
  697. struct radeon_bo *save_restore_obj;
  698. uint64_t save_restore_gpu_addr;
  699. /* for clear state */
  700. struct radeon_bo *clear_state_obj;
  701. uint64_t clear_state_gpu_addr;
  702. };
  703. int radeon_ib_get(struct radeon_device *rdev, int ring,
  704. struct radeon_ib *ib, struct radeon_vm *vm,
  705. unsigned size);
  706. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib *ib);
  707. void radeon_ib_sync_to(struct radeon_ib *ib, struct radeon_fence *fence);
  708. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib,
  709. struct radeon_ib *const_ib);
  710. int radeon_ib_pool_init(struct radeon_device *rdev);
  711. void radeon_ib_pool_fini(struct radeon_device *rdev);
  712. int radeon_ib_ring_tests(struct radeon_device *rdev);
  713. /* Ring access between begin & end cannot sleep */
  714. bool radeon_ring_supports_scratch_reg(struct radeon_device *rdev,
  715. struct radeon_ring *ring);
  716. void radeon_ring_free_size(struct radeon_device *rdev, struct radeon_ring *cp);
  717. int radeon_ring_alloc(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  718. int radeon_ring_lock(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ndw);
  719. void radeon_ring_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  720. void radeon_ring_unlock_commit(struct radeon_device *rdev, struct radeon_ring *cp);
  721. void radeon_ring_undo(struct radeon_ring *ring);
  722. void radeon_ring_unlock_undo(struct radeon_device *rdev, struct radeon_ring *cp);
  723. int radeon_ring_test(struct radeon_device *rdev, struct radeon_ring *cp);
  724. void radeon_ring_force_activity(struct radeon_device *rdev, struct radeon_ring *ring);
  725. void radeon_ring_lockup_update(struct radeon_ring *ring);
  726. bool radeon_ring_test_lockup(struct radeon_device *rdev, struct radeon_ring *ring);
  727. unsigned radeon_ring_backup(struct radeon_device *rdev, struct radeon_ring *ring,
  728. uint32_t **data);
  729. int radeon_ring_restore(struct radeon_device *rdev, struct radeon_ring *ring,
  730. unsigned size, uint32_t *data);
  731. int radeon_ring_init(struct radeon_device *rdev, struct radeon_ring *cp, unsigned ring_size,
  732. unsigned rptr_offs, unsigned rptr_reg, unsigned wptr_reg,
  733. u32 ptr_reg_shift, u32 ptr_reg_mask, u32 nop);
  734. void radeon_ring_fini(struct radeon_device *rdev, struct radeon_ring *cp);
  735. /* r600 async dma */
  736. void r600_dma_stop(struct radeon_device *rdev);
  737. int r600_dma_resume(struct radeon_device *rdev);
  738. void r600_dma_fini(struct radeon_device *rdev);
  739. void cayman_dma_stop(struct radeon_device *rdev);
  740. int cayman_dma_resume(struct radeon_device *rdev);
  741. void cayman_dma_fini(struct radeon_device *rdev);
  742. /*
  743. * CS.
  744. */
  745. struct radeon_cs_reloc {
  746. struct drm_gem_object *gobj;
  747. struct radeon_bo *robj;
  748. struct radeon_bo_list lobj;
  749. uint32_t handle;
  750. uint32_t flags;
  751. };
  752. struct radeon_cs_chunk {
  753. uint32_t chunk_id;
  754. uint32_t length_dw;
  755. int kpage_idx[2];
  756. uint32_t *kpage[2];
  757. uint32_t *kdata;
  758. void __user *user_ptr;
  759. int last_copied_page;
  760. int last_page_index;
  761. };
  762. struct radeon_cs_parser {
  763. struct device *dev;
  764. struct radeon_device *rdev;
  765. struct drm_file *filp;
  766. /* chunks */
  767. unsigned nchunks;
  768. struct radeon_cs_chunk *chunks;
  769. uint64_t *chunks_array;
  770. /* IB */
  771. unsigned idx;
  772. /* relocations */
  773. unsigned nrelocs;
  774. struct radeon_cs_reloc *relocs;
  775. struct radeon_cs_reloc **relocs_ptr;
  776. struct list_head validated;
  777. unsigned dma_reloc_idx;
  778. /* indices of various chunks */
  779. int chunk_ib_idx;
  780. int chunk_relocs_idx;
  781. int chunk_flags_idx;
  782. int chunk_const_ib_idx;
  783. struct radeon_ib ib;
  784. struct radeon_ib const_ib;
  785. void *track;
  786. unsigned family;
  787. int parser_error;
  788. u32 cs_flags;
  789. u32 ring;
  790. s32 priority;
  791. };
  792. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  793. extern u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx);
  794. struct radeon_cs_packet {
  795. unsigned idx;
  796. unsigned type;
  797. unsigned reg;
  798. unsigned opcode;
  799. int count;
  800. unsigned one_reg_wr;
  801. };
  802. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  803. struct radeon_cs_packet *pkt,
  804. unsigned idx, unsigned reg);
  805. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  806. struct radeon_cs_packet *pkt);
  807. /*
  808. * AGP
  809. */
  810. int radeon_agp_init(struct radeon_device *rdev);
  811. void radeon_agp_resume(struct radeon_device *rdev);
  812. void radeon_agp_suspend(struct radeon_device *rdev);
  813. void radeon_agp_fini(struct radeon_device *rdev);
  814. /*
  815. * Writeback
  816. */
  817. struct radeon_wb {
  818. struct radeon_bo *wb_obj;
  819. volatile uint32_t *wb;
  820. uint64_t gpu_addr;
  821. bool enabled;
  822. bool use_event;
  823. };
  824. #define RADEON_WB_SCRATCH_OFFSET 0
  825. #define RADEON_WB_RING0_NEXT_RPTR 256
  826. #define RADEON_WB_CP_RPTR_OFFSET 1024
  827. #define RADEON_WB_CP1_RPTR_OFFSET 1280
  828. #define RADEON_WB_CP2_RPTR_OFFSET 1536
  829. #define R600_WB_DMA_RPTR_OFFSET 1792
  830. #define R600_WB_IH_WPTR_OFFSET 2048
  831. #define CAYMAN_WB_DMA1_RPTR_OFFSET 2304
  832. #define R600_WB_UVD_RPTR_OFFSET 2560
  833. #define R600_WB_EVENT_OFFSET 3072
  834. /**
  835. * struct radeon_pm - power management datas
  836. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  837. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  838. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  839. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  840. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  841. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  842. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  843. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  844. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  845. * @sclk: GPU clock Mhz (core bandwidth depends of this clock)
  846. * @needed_bandwidth: current bandwidth needs
  847. *
  848. * It keeps track of various data needed to take powermanagement decision.
  849. * Bandwidth need is used to determine minimun clock of the GPU and memory.
  850. * Equation between gpu/memory clock and available bandwidth is hw dependent
  851. * (type of memory, bus size, efficiency, ...)
  852. */
  853. enum radeon_pm_method {
  854. PM_METHOD_PROFILE,
  855. PM_METHOD_DYNPM,
  856. };
  857. enum radeon_dynpm_state {
  858. DYNPM_STATE_DISABLED,
  859. DYNPM_STATE_MINIMUM,
  860. DYNPM_STATE_PAUSED,
  861. DYNPM_STATE_ACTIVE,
  862. DYNPM_STATE_SUSPENDED,
  863. };
  864. enum radeon_dynpm_action {
  865. DYNPM_ACTION_NONE,
  866. DYNPM_ACTION_MINIMUM,
  867. DYNPM_ACTION_DOWNCLOCK,
  868. DYNPM_ACTION_UPCLOCK,
  869. DYNPM_ACTION_DEFAULT
  870. };
  871. enum radeon_voltage_type {
  872. VOLTAGE_NONE = 0,
  873. VOLTAGE_GPIO,
  874. VOLTAGE_VDDC,
  875. VOLTAGE_SW
  876. };
  877. enum radeon_pm_state_type {
  878. POWER_STATE_TYPE_DEFAULT,
  879. POWER_STATE_TYPE_POWERSAVE,
  880. POWER_STATE_TYPE_BATTERY,
  881. POWER_STATE_TYPE_BALANCED,
  882. POWER_STATE_TYPE_PERFORMANCE,
  883. };
  884. enum radeon_pm_profile_type {
  885. PM_PROFILE_DEFAULT,
  886. PM_PROFILE_AUTO,
  887. PM_PROFILE_LOW,
  888. PM_PROFILE_MID,
  889. PM_PROFILE_HIGH,
  890. };
  891. #define PM_PROFILE_DEFAULT_IDX 0
  892. #define PM_PROFILE_LOW_SH_IDX 1
  893. #define PM_PROFILE_MID_SH_IDX 2
  894. #define PM_PROFILE_HIGH_SH_IDX 3
  895. #define PM_PROFILE_LOW_MH_IDX 4
  896. #define PM_PROFILE_MID_MH_IDX 5
  897. #define PM_PROFILE_HIGH_MH_IDX 6
  898. #define PM_PROFILE_MAX 7
  899. struct radeon_pm_profile {
  900. int dpms_off_ps_idx;
  901. int dpms_on_ps_idx;
  902. int dpms_off_cm_idx;
  903. int dpms_on_cm_idx;
  904. };
  905. enum radeon_int_thermal_type {
  906. THERMAL_TYPE_NONE,
  907. THERMAL_TYPE_RV6XX,
  908. THERMAL_TYPE_RV770,
  909. THERMAL_TYPE_EVERGREEN,
  910. THERMAL_TYPE_SUMO,
  911. THERMAL_TYPE_NI,
  912. THERMAL_TYPE_SI,
  913. };
  914. struct radeon_voltage {
  915. enum radeon_voltage_type type;
  916. /* gpio voltage */
  917. struct radeon_gpio_rec gpio;
  918. u32 delay; /* delay in usec from voltage drop to sclk change */
  919. bool active_high; /* voltage drop is active when bit is high */
  920. /* VDDC voltage */
  921. u8 vddc_id; /* index into vddc voltage table */
  922. u8 vddci_id; /* index into vddci voltage table */
  923. bool vddci_enabled;
  924. /* r6xx+ sw */
  925. u16 voltage;
  926. /* evergreen+ vddci */
  927. u16 vddci;
  928. };
  929. /* clock mode flags */
  930. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  931. struct radeon_pm_clock_info {
  932. /* memory clock */
  933. u32 mclk;
  934. /* engine clock */
  935. u32 sclk;
  936. /* voltage info */
  937. struct radeon_voltage voltage;
  938. /* standardized clock flags */
  939. u32 flags;
  940. };
  941. /* state flags */
  942. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  943. struct radeon_power_state {
  944. enum radeon_pm_state_type type;
  945. struct radeon_pm_clock_info *clock_info;
  946. /* number of valid clock modes in this power state */
  947. int num_clock_modes;
  948. struct radeon_pm_clock_info *default_clock_mode;
  949. /* standardized state flags */
  950. u32 flags;
  951. u32 misc; /* vbios specific flags */
  952. u32 misc2; /* vbios specific flags */
  953. int pcie_lanes; /* pcie lanes */
  954. };
  955. /*
  956. * Some modes are overclocked by very low value, accept them
  957. */
  958. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  959. struct radeon_pm {
  960. struct mutex mutex;
  961. /* write locked while reprogramming mclk */
  962. struct rw_semaphore mclk_lock;
  963. u32 active_crtcs;
  964. int active_crtc_count;
  965. int req_vblank;
  966. bool vblank_sync;
  967. fixed20_12 max_bandwidth;
  968. fixed20_12 igp_sideport_mclk;
  969. fixed20_12 igp_system_mclk;
  970. fixed20_12 igp_ht_link_clk;
  971. fixed20_12 igp_ht_link_width;
  972. fixed20_12 k8_bandwidth;
  973. fixed20_12 sideport_bandwidth;
  974. fixed20_12 ht_bandwidth;
  975. fixed20_12 core_bandwidth;
  976. fixed20_12 sclk;
  977. fixed20_12 mclk;
  978. fixed20_12 needed_bandwidth;
  979. struct radeon_power_state *power_state;
  980. /* number of valid power states */
  981. int num_power_states;
  982. int current_power_state_index;
  983. int current_clock_mode_index;
  984. int requested_power_state_index;
  985. int requested_clock_mode_index;
  986. int default_power_state_index;
  987. u32 current_sclk;
  988. u32 current_mclk;
  989. u16 current_vddc;
  990. u16 current_vddci;
  991. u32 default_sclk;
  992. u32 default_mclk;
  993. u16 default_vddc;
  994. u16 default_vddci;
  995. struct radeon_i2c_chan *i2c_bus;
  996. /* selected pm method */
  997. enum radeon_pm_method pm_method;
  998. /* dynpm power management */
  999. struct delayed_work dynpm_idle_work;
  1000. enum radeon_dynpm_state dynpm_state;
  1001. enum radeon_dynpm_action dynpm_planned_action;
  1002. unsigned long dynpm_action_timeout;
  1003. bool dynpm_can_upclock;
  1004. bool dynpm_can_downclock;
  1005. /* profile-based power management */
  1006. enum radeon_pm_profile_type profile;
  1007. int profile_index;
  1008. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  1009. /* internal thermal controller on rv6xx+ */
  1010. enum radeon_int_thermal_type int_thermal_type;
  1011. struct device *int_hwmon_dev;
  1012. };
  1013. int radeon_pm_get_type_index(struct radeon_device *rdev,
  1014. enum radeon_pm_state_type ps_type,
  1015. int instance);
  1016. /*
  1017. * UVD
  1018. */
  1019. #define RADEON_MAX_UVD_HANDLES 10
  1020. #define RADEON_UVD_STACK_SIZE (1024*1024)
  1021. #define RADEON_UVD_HEAP_SIZE (1024*1024)
  1022. struct radeon_uvd {
  1023. struct radeon_bo *vcpu_bo;
  1024. void *cpu_addr;
  1025. uint64_t gpu_addr;
  1026. atomic_t handles[RADEON_MAX_UVD_HANDLES];
  1027. struct drm_file *filp[RADEON_MAX_UVD_HANDLES];
  1028. struct delayed_work idle_work;
  1029. };
  1030. int radeon_uvd_init(struct radeon_device *rdev);
  1031. void radeon_uvd_fini(struct radeon_device *rdev);
  1032. int radeon_uvd_suspend(struct radeon_device *rdev);
  1033. int radeon_uvd_resume(struct radeon_device *rdev);
  1034. int radeon_uvd_get_create_msg(struct radeon_device *rdev, int ring,
  1035. uint32_t handle, struct radeon_fence **fence);
  1036. int radeon_uvd_get_destroy_msg(struct radeon_device *rdev, int ring,
  1037. uint32_t handle, struct radeon_fence **fence);
  1038. void radeon_uvd_force_into_uvd_segment(struct radeon_bo *rbo);
  1039. void radeon_uvd_free_handles(struct radeon_device *rdev,
  1040. struct drm_file *filp);
  1041. int radeon_uvd_cs_parse(struct radeon_cs_parser *parser);
  1042. void radeon_uvd_note_usage(struct radeon_device *rdev);
  1043. int radeon_uvd_calc_upll_dividers(struct radeon_device *rdev,
  1044. unsigned vclk, unsigned dclk,
  1045. unsigned vco_min, unsigned vco_max,
  1046. unsigned fb_factor, unsigned fb_mask,
  1047. unsigned pd_min, unsigned pd_max,
  1048. unsigned pd_even,
  1049. unsigned *optimal_fb_div,
  1050. unsigned *optimal_vclk_div,
  1051. unsigned *optimal_dclk_div);
  1052. int radeon_uvd_send_upll_ctlreq(struct radeon_device *rdev,
  1053. unsigned cg_upll_func_cntl);
  1054. struct r600_audio {
  1055. int channels;
  1056. int rate;
  1057. int bits_per_sample;
  1058. u8 status_bits;
  1059. u8 category_code;
  1060. };
  1061. /*
  1062. * Benchmarking
  1063. */
  1064. void radeon_benchmark(struct radeon_device *rdev, int test_number);
  1065. /*
  1066. * Testing
  1067. */
  1068. void radeon_test_moves(struct radeon_device *rdev);
  1069. void radeon_test_ring_sync(struct radeon_device *rdev,
  1070. struct radeon_ring *cpA,
  1071. struct radeon_ring *cpB);
  1072. void radeon_test_syncing(struct radeon_device *rdev);
  1073. /*
  1074. * Debugfs
  1075. */
  1076. struct radeon_debugfs {
  1077. struct drm_info_list *files;
  1078. unsigned num_files;
  1079. };
  1080. int radeon_debugfs_add_files(struct radeon_device *rdev,
  1081. struct drm_info_list *files,
  1082. unsigned nfiles);
  1083. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  1084. /*
  1085. * ASIC specific functions.
  1086. */
  1087. struct radeon_asic {
  1088. int (*init)(struct radeon_device *rdev);
  1089. void (*fini)(struct radeon_device *rdev);
  1090. int (*resume)(struct radeon_device *rdev);
  1091. int (*suspend)(struct radeon_device *rdev);
  1092. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  1093. int (*asic_reset)(struct radeon_device *rdev);
  1094. /* ioctl hw specific callback. Some hw might want to perform special
  1095. * operation on specific ioctl. For instance on wait idle some hw
  1096. * might want to perform and HDP flush through MMIO as it seems that
  1097. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  1098. * through ring.
  1099. */
  1100. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  1101. /* check if 3D engine is idle */
  1102. bool (*gui_idle)(struct radeon_device *rdev);
  1103. /* wait for mc_idle */
  1104. int (*mc_wait_for_idle)(struct radeon_device *rdev);
  1105. /* get the reference clock */
  1106. u32 (*get_xclk)(struct radeon_device *rdev);
  1107. /* get the gpu clock counter */
  1108. uint64_t (*get_gpu_clock_counter)(struct radeon_device *rdev);
  1109. /* gart */
  1110. struct {
  1111. void (*tlb_flush)(struct radeon_device *rdev);
  1112. int (*set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  1113. } gart;
  1114. struct {
  1115. int (*init)(struct radeon_device *rdev);
  1116. void (*fini)(struct radeon_device *rdev);
  1117. u32 pt_ring_index;
  1118. void (*set_page)(struct radeon_device *rdev,
  1119. struct radeon_ib *ib,
  1120. uint64_t pe,
  1121. uint64_t addr, unsigned count,
  1122. uint32_t incr, uint32_t flags);
  1123. } vm;
  1124. /* ring specific callbacks */
  1125. struct {
  1126. void (*ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  1127. int (*ib_parse)(struct radeon_device *rdev, struct radeon_ib *ib);
  1128. void (*emit_fence)(struct radeon_device *rdev, struct radeon_fence *fence);
  1129. void (*emit_semaphore)(struct radeon_device *rdev, struct radeon_ring *cp,
  1130. struct radeon_semaphore *semaphore, bool emit_wait);
  1131. int (*cs_parse)(struct radeon_cs_parser *p);
  1132. void (*ring_start)(struct radeon_device *rdev, struct radeon_ring *cp);
  1133. int (*ring_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1134. int (*ib_test)(struct radeon_device *rdev, struct radeon_ring *cp);
  1135. bool (*is_lockup)(struct radeon_device *rdev, struct radeon_ring *cp);
  1136. void (*vm_flush)(struct radeon_device *rdev, int ridx, struct radeon_vm *vm);
  1137. } ring[RADEON_NUM_RINGS];
  1138. /* irqs */
  1139. struct {
  1140. int (*set)(struct radeon_device *rdev);
  1141. int (*process)(struct radeon_device *rdev);
  1142. } irq;
  1143. /* displays */
  1144. struct {
  1145. /* display watermarks */
  1146. void (*bandwidth_update)(struct radeon_device *rdev);
  1147. /* get frame count */
  1148. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  1149. /* wait for vblank */
  1150. void (*wait_for_vblank)(struct radeon_device *rdev, int crtc);
  1151. /* set backlight level */
  1152. void (*set_backlight_level)(struct radeon_encoder *radeon_encoder, u8 level);
  1153. /* get backlight level */
  1154. u8 (*get_backlight_level)(struct radeon_encoder *radeon_encoder);
  1155. /* audio callbacks */
  1156. void (*hdmi_enable)(struct drm_encoder *encoder, bool enable);
  1157. void (*hdmi_setmode)(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1158. } display;
  1159. /* copy functions for bo handling */
  1160. struct {
  1161. int (*blit)(struct radeon_device *rdev,
  1162. uint64_t src_offset,
  1163. uint64_t dst_offset,
  1164. unsigned num_gpu_pages,
  1165. struct radeon_fence **fence);
  1166. u32 blit_ring_index;
  1167. int (*dma)(struct radeon_device *rdev,
  1168. uint64_t src_offset,
  1169. uint64_t dst_offset,
  1170. unsigned num_gpu_pages,
  1171. struct radeon_fence **fence);
  1172. u32 dma_ring_index;
  1173. /* method used for bo copy */
  1174. int (*copy)(struct radeon_device *rdev,
  1175. uint64_t src_offset,
  1176. uint64_t dst_offset,
  1177. unsigned num_gpu_pages,
  1178. struct radeon_fence **fence);
  1179. /* ring used for bo copies */
  1180. u32 copy_ring_index;
  1181. } copy;
  1182. /* surfaces */
  1183. struct {
  1184. int (*set_reg)(struct radeon_device *rdev, int reg,
  1185. uint32_t tiling_flags, uint32_t pitch,
  1186. uint32_t offset, uint32_t obj_size);
  1187. void (*clear_reg)(struct radeon_device *rdev, int reg);
  1188. } surface;
  1189. /* hotplug detect */
  1190. struct {
  1191. void (*init)(struct radeon_device *rdev);
  1192. void (*fini)(struct radeon_device *rdev);
  1193. bool (*sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1194. void (*set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  1195. } hpd;
  1196. /* power management */
  1197. struct {
  1198. void (*misc)(struct radeon_device *rdev);
  1199. void (*prepare)(struct radeon_device *rdev);
  1200. void (*finish)(struct radeon_device *rdev);
  1201. void (*init_profile)(struct radeon_device *rdev);
  1202. void (*get_dynpm_state)(struct radeon_device *rdev);
  1203. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  1204. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  1205. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  1206. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  1207. int (*get_pcie_lanes)(struct radeon_device *rdev);
  1208. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  1209. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  1210. int (*set_uvd_clocks)(struct radeon_device *rdev, u32 vclk, u32 dclk);
  1211. } pm;
  1212. /* pageflipping */
  1213. struct {
  1214. void (*pre_page_flip)(struct radeon_device *rdev, int crtc);
  1215. u32 (*page_flip)(struct radeon_device *rdev, int crtc, u64 crtc_base);
  1216. void (*post_page_flip)(struct radeon_device *rdev, int crtc);
  1217. } pflip;
  1218. };
  1219. /*
  1220. * Asic structures
  1221. */
  1222. struct r100_asic {
  1223. const unsigned *reg_safe_bm;
  1224. unsigned reg_safe_bm_size;
  1225. u32 hdp_cntl;
  1226. };
  1227. struct r300_asic {
  1228. const unsigned *reg_safe_bm;
  1229. unsigned reg_safe_bm_size;
  1230. u32 resync_scratch;
  1231. u32 hdp_cntl;
  1232. };
  1233. struct r600_asic {
  1234. unsigned max_pipes;
  1235. unsigned max_tile_pipes;
  1236. unsigned max_simds;
  1237. unsigned max_backends;
  1238. unsigned max_gprs;
  1239. unsigned max_threads;
  1240. unsigned max_stack_entries;
  1241. unsigned max_hw_contexts;
  1242. unsigned max_gs_threads;
  1243. unsigned sx_max_export_size;
  1244. unsigned sx_max_export_pos_size;
  1245. unsigned sx_max_export_smx_size;
  1246. unsigned sq_num_cf_insts;
  1247. unsigned tiling_nbanks;
  1248. unsigned tiling_npipes;
  1249. unsigned tiling_group_size;
  1250. unsigned tile_config;
  1251. unsigned backend_map;
  1252. };
  1253. struct rv770_asic {
  1254. unsigned max_pipes;
  1255. unsigned max_tile_pipes;
  1256. unsigned max_simds;
  1257. unsigned max_backends;
  1258. unsigned max_gprs;
  1259. unsigned max_threads;
  1260. unsigned max_stack_entries;
  1261. unsigned max_hw_contexts;
  1262. unsigned max_gs_threads;
  1263. unsigned sx_max_export_size;
  1264. unsigned sx_max_export_pos_size;
  1265. unsigned sx_max_export_smx_size;
  1266. unsigned sq_num_cf_insts;
  1267. unsigned sx_num_of_sets;
  1268. unsigned sc_prim_fifo_size;
  1269. unsigned sc_hiz_tile_fifo_size;
  1270. unsigned sc_earlyz_tile_fifo_fize;
  1271. unsigned tiling_nbanks;
  1272. unsigned tiling_npipes;
  1273. unsigned tiling_group_size;
  1274. unsigned tile_config;
  1275. unsigned backend_map;
  1276. };
  1277. struct evergreen_asic {
  1278. unsigned num_ses;
  1279. unsigned max_pipes;
  1280. unsigned max_tile_pipes;
  1281. unsigned max_simds;
  1282. unsigned max_backends;
  1283. unsigned max_gprs;
  1284. unsigned max_threads;
  1285. unsigned max_stack_entries;
  1286. unsigned max_hw_contexts;
  1287. unsigned max_gs_threads;
  1288. unsigned sx_max_export_size;
  1289. unsigned sx_max_export_pos_size;
  1290. unsigned sx_max_export_smx_size;
  1291. unsigned sq_num_cf_insts;
  1292. unsigned sx_num_of_sets;
  1293. unsigned sc_prim_fifo_size;
  1294. unsigned sc_hiz_tile_fifo_size;
  1295. unsigned sc_earlyz_tile_fifo_size;
  1296. unsigned tiling_nbanks;
  1297. unsigned tiling_npipes;
  1298. unsigned tiling_group_size;
  1299. unsigned tile_config;
  1300. unsigned backend_map;
  1301. };
  1302. struct cayman_asic {
  1303. unsigned max_shader_engines;
  1304. unsigned max_pipes_per_simd;
  1305. unsigned max_tile_pipes;
  1306. unsigned max_simds_per_se;
  1307. unsigned max_backends_per_se;
  1308. unsigned max_texture_channel_caches;
  1309. unsigned max_gprs;
  1310. unsigned max_threads;
  1311. unsigned max_gs_threads;
  1312. unsigned max_stack_entries;
  1313. unsigned sx_num_of_sets;
  1314. unsigned sx_max_export_size;
  1315. unsigned sx_max_export_pos_size;
  1316. unsigned sx_max_export_smx_size;
  1317. unsigned max_hw_contexts;
  1318. unsigned sq_num_cf_insts;
  1319. unsigned sc_prim_fifo_size;
  1320. unsigned sc_hiz_tile_fifo_size;
  1321. unsigned sc_earlyz_tile_fifo_size;
  1322. unsigned num_shader_engines;
  1323. unsigned num_shader_pipes_per_simd;
  1324. unsigned num_tile_pipes;
  1325. unsigned num_simds_per_se;
  1326. unsigned num_backends_per_se;
  1327. unsigned backend_disable_mask_per_asic;
  1328. unsigned backend_map;
  1329. unsigned num_texture_channel_caches;
  1330. unsigned mem_max_burst_length_bytes;
  1331. unsigned mem_row_size_in_kb;
  1332. unsigned shader_engine_tile_size;
  1333. unsigned num_gpus;
  1334. unsigned multi_gpu_tile_size;
  1335. unsigned tile_config;
  1336. };
  1337. struct si_asic {
  1338. unsigned max_shader_engines;
  1339. unsigned max_tile_pipes;
  1340. unsigned max_cu_per_sh;
  1341. unsigned max_sh_per_se;
  1342. unsigned max_backends_per_se;
  1343. unsigned max_texture_channel_caches;
  1344. unsigned max_gprs;
  1345. unsigned max_gs_threads;
  1346. unsigned max_hw_contexts;
  1347. unsigned sc_prim_fifo_size_frontend;
  1348. unsigned sc_prim_fifo_size_backend;
  1349. unsigned sc_hiz_tile_fifo_size;
  1350. unsigned sc_earlyz_tile_fifo_size;
  1351. unsigned num_tile_pipes;
  1352. unsigned num_backends_per_se;
  1353. unsigned backend_disable_mask_per_asic;
  1354. unsigned backend_map;
  1355. unsigned num_texture_channel_caches;
  1356. unsigned mem_max_burst_length_bytes;
  1357. unsigned mem_row_size_in_kb;
  1358. unsigned shader_engine_tile_size;
  1359. unsigned num_gpus;
  1360. unsigned multi_gpu_tile_size;
  1361. unsigned tile_config;
  1362. uint32_t tile_mode_array[32];
  1363. };
  1364. union radeon_asic_config {
  1365. struct r300_asic r300;
  1366. struct r100_asic r100;
  1367. struct r600_asic r600;
  1368. struct rv770_asic rv770;
  1369. struct evergreen_asic evergreen;
  1370. struct cayman_asic cayman;
  1371. struct si_asic si;
  1372. };
  1373. /*
  1374. * asic initizalization from radeon_asic.c
  1375. */
  1376. void radeon_agp_disable(struct radeon_device *rdev);
  1377. int radeon_asic_init(struct radeon_device *rdev);
  1378. /*
  1379. * IOCTL.
  1380. */
  1381. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  1382. struct drm_file *filp);
  1383. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  1384. struct drm_file *filp);
  1385. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  1386. struct drm_file *file_priv);
  1387. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  1388. struct drm_file *file_priv);
  1389. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  1390. struct drm_file *file_priv);
  1391. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  1392. struct drm_file *file_priv);
  1393. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  1394. struct drm_file *filp);
  1395. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1396. struct drm_file *filp);
  1397. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  1398. struct drm_file *filp);
  1399. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1400. struct drm_file *filp);
  1401. int radeon_gem_va_ioctl(struct drm_device *dev, void *data,
  1402. struct drm_file *filp);
  1403. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1404. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  1405. struct drm_file *filp);
  1406. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  1407. struct drm_file *filp);
  1408. /* VRAM scratch page for HDP bug, default vram page */
  1409. struct r600_vram_scratch {
  1410. struct radeon_bo *robj;
  1411. volatile uint32_t *ptr;
  1412. u64 gpu_addr;
  1413. };
  1414. /*
  1415. * ACPI
  1416. */
  1417. struct radeon_atif_notification_cfg {
  1418. bool enabled;
  1419. int command_code;
  1420. };
  1421. struct radeon_atif_notifications {
  1422. bool display_switch;
  1423. bool expansion_mode_change;
  1424. bool thermal_state;
  1425. bool forced_power_state;
  1426. bool system_power_state;
  1427. bool display_conf_change;
  1428. bool px_gfx_switch;
  1429. bool brightness_change;
  1430. bool dgpu_display_event;
  1431. };
  1432. struct radeon_atif_functions {
  1433. bool system_params;
  1434. bool sbios_requests;
  1435. bool select_active_disp;
  1436. bool lid_state;
  1437. bool get_tv_standard;
  1438. bool set_tv_standard;
  1439. bool get_panel_expansion_mode;
  1440. bool set_panel_expansion_mode;
  1441. bool temperature_change;
  1442. bool graphics_device_types;
  1443. };
  1444. struct radeon_atif {
  1445. struct radeon_atif_notifications notifications;
  1446. struct radeon_atif_functions functions;
  1447. struct radeon_atif_notification_cfg notification_cfg;
  1448. struct radeon_encoder *encoder_for_bl;
  1449. };
  1450. struct radeon_atcs_functions {
  1451. bool get_ext_state;
  1452. bool pcie_perf_req;
  1453. bool pcie_dev_rdy;
  1454. bool pcie_bus_width;
  1455. };
  1456. struct radeon_atcs {
  1457. struct radeon_atcs_functions functions;
  1458. };
  1459. /*
  1460. * Core structure, functions and helpers.
  1461. */
  1462. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  1463. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  1464. struct radeon_device {
  1465. struct device *dev;
  1466. struct drm_device *ddev;
  1467. struct pci_dev *pdev;
  1468. struct rw_semaphore exclusive_lock;
  1469. /* ASIC */
  1470. union radeon_asic_config config;
  1471. enum radeon_family family;
  1472. unsigned long flags;
  1473. int usec_timeout;
  1474. enum radeon_pll_errata pll_errata;
  1475. int num_gb_pipes;
  1476. int num_z_pipes;
  1477. int disp_priority;
  1478. /* BIOS */
  1479. uint8_t *bios;
  1480. bool is_atom_bios;
  1481. uint16_t bios_header_start;
  1482. struct radeon_bo *stollen_vga_memory;
  1483. /* Register mmio */
  1484. resource_size_t rmmio_base;
  1485. resource_size_t rmmio_size;
  1486. /* protects concurrent MM_INDEX/DATA based register access */
  1487. spinlock_t mmio_idx_lock;
  1488. void __iomem *rmmio;
  1489. radeon_rreg_t mc_rreg;
  1490. radeon_wreg_t mc_wreg;
  1491. radeon_rreg_t pll_rreg;
  1492. radeon_wreg_t pll_wreg;
  1493. uint32_t pcie_reg_mask;
  1494. radeon_rreg_t pciep_rreg;
  1495. radeon_wreg_t pciep_wreg;
  1496. /* io port */
  1497. void __iomem *rio_mem;
  1498. resource_size_t rio_mem_size;
  1499. struct radeon_clock clock;
  1500. struct radeon_mc mc;
  1501. struct radeon_gart gart;
  1502. struct radeon_mode_info mode_info;
  1503. struct radeon_scratch scratch;
  1504. struct radeon_mman mman;
  1505. struct radeon_fence_driver fence_drv[RADEON_NUM_RINGS];
  1506. wait_queue_head_t fence_queue;
  1507. struct mutex ring_lock;
  1508. struct radeon_ring ring[RADEON_NUM_RINGS];
  1509. bool ib_pool_ready;
  1510. struct radeon_sa_manager ring_tmp_bo;
  1511. struct radeon_irq irq;
  1512. struct radeon_asic *asic;
  1513. struct radeon_gem gem;
  1514. struct radeon_pm pm;
  1515. struct radeon_uvd uvd;
  1516. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  1517. struct radeon_wb wb;
  1518. struct radeon_dummy_page dummy_page;
  1519. bool shutdown;
  1520. bool suspend;
  1521. bool need_dma32;
  1522. bool accel_working;
  1523. bool fastfb_working; /* IGP feature*/
  1524. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  1525. const struct firmware *me_fw; /* all family ME firmware */
  1526. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  1527. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  1528. const struct firmware *mc_fw; /* NI MC firmware */
  1529. const struct firmware *ce_fw; /* SI CE firmware */
  1530. const struct firmware *uvd_fw; /* UVD firmware */
  1531. struct r600_blit r600_blit;
  1532. struct r600_vram_scratch vram_scratch;
  1533. int msi_enabled; /* msi enabled */
  1534. struct r600_ih ih; /* r6/700 interrupt ring */
  1535. struct si_rlc rlc;
  1536. struct work_struct hotplug_work;
  1537. struct work_struct audio_work;
  1538. int num_crtc; /* number of crtcs */
  1539. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  1540. bool audio_enabled;
  1541. bool has_uvd;
  1542. struct r600_audio audio_status; /* audio stuff */
  1543. struct notifier_block acpi_nb;
  1544. /* only one userspace can use Hyperz features or CMASK at a time */
  1545. struct drm_file *hyperz_filp;
  1546. struct drm_file *cmask_filp;
  1547. /* i2c buses */
  1548. struct radeon_i2c_chan *i2c_bus[RADEON_MAX_I2C_BUS];
  1549. /* debugfs */
  1550. struct radeon_debugfs debugfs[RADEON_DEBUGFS_MAX_COMPONENTS];
  1551. unsigned debugfs_count;
  1552. /* virtual memory */
  1553. struct radeon_vm_manager vm_manager;
  1554. struct mutex gpu_clock_mutex;
  1555. /* ACPI interface */
  1556. struct radeon_atif atif;
  1557. struct radeon_atcs atcs;
  1558. };
  1559. int radeon_device_init(struct radeon_device *rdev,
  1560. struct drm_device *ddev,
  1561. struct pci_dev *pdev,
  1562. uint32_t flags);
  1563. void radeon_device_fini(struct radeon_device *rdev);
  1564. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  1565. uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg,
  1566. bool always_indirect);
  1567. void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v,
  1568. bool always_indirect);
  1569. u32 r100_io_rreg(struct radeon_device *rdev, u32 reg);
  1570. void r100_io_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1571. /*
  1572. * Cast helper
  1573. */
  1574. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1575. /*
  1576. * Registers read & write functions.
  1577. */
  1578. #define RREG8(reg) readb((rdev->rmmio) + (reg))
  1579. #define WREG8(reg, v) writeb(v, (rdev->rmmio) + (reg))
  1580. #define RREG16(reg) readw((rdev->rmmio) + (reg))
  1581. #define WREG16(reg, v) writew(v, (rdev->rmmio) + (reg))
  1582. #define RREG32(reg) r100_mm_rreg(rdev, (reg), false)
  1583. #define RREG32_IDX(reg) r100_mm_rreg(rdev, (reg), true)
  1584. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg), false))
  1585. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v), false)
  1586. #define WREG32_IDX(reg, v) r100_mm_wreg(rdev, (reg), (v), true)
  1587. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1588. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1589. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1590. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1591. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1592. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1593. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1594. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1595. #define RREG32_PCIE_PORT(reg) rdev->pciep_rreg(rdev, (reg))
  1596. #define WREG32_PCIE_PORT(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1597. #define WREG32_P(reg, val, mask) \
  1598. do { \
  1599. uint32_t tmp_ = RREG32(reg); \
  1600. tmp_ &= (mask); \
  1601. tmp_ |= ((val) & ~(mask)); \
  1602. WREG32(reg, tmp_); \
  1603. } while (0)
  1604. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1605. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~or)
  1606. #define WREG32_PLL_P(reg, val, mask) \
  1607. do { \
  1608. uint32_t tmp_ = RREG32_PLL(reg); \
  1609. tmp_ &= (mask); \
  1610. tmp_ |= ((val) & ~(mask)); \
  1611. WREG32_PLL(reg, tmp_); \
  1612. } while (0)
  1613. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg), false))
  1614. #define RREG32_IO(reg) r100_io_rreg(rdev, (reg))
  1615. #define WREG32_IO(reg, v) r100_io_wreg(rdev, (reg), (v))
  1616. /*
  1617. * Indirect registers accessor
  1618. */
  1619. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1620. {
  1621. uint32_t r;
  1622. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1623. r = RREG32(RADEON_PCIE_DATA);
  1624. return r;
  1625. }
  1626. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1627. {
  1628. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1629. WREG32(RADEON_PCIE_DATA, (v));
  1630. }
  1631. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1632. /*
  1633. * ASICs helpers.
  1634. */
  1635. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1636. (rdev->pdev->device == 0x5969))
  1637. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1638. (rdev->family == CHIP_RV200) || \
  1639. (rdev->family == CHIP_RS100) || \
  1640. (rdev->family == CHIP_RS200) || \
  1641. (rdev->family == CHIP_RV250) || \
  1642. (rdev->family == CHIP_RV280) || \
  1643. (rdev->family == CHIP_RS300))
  1644. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1645. (rdev->family == CHIP_RV350) || \
  1646. (rdev->family == CHIP_R350) || \
  1647. (rdev->family == CHIP_RV380) || \
  1648. (rdev->family == CHIP_R420) || \
  1649. (rdev->family == CHIP_R423) || \
  1650. (rdev->family == CHIP_RV410) || \
  1651. (rdev->family == CHIP_RS400) || \
  1652. (rdev->family == CHIP_RS480))
  1653. #define ASIC_IS_X2(rdev) ((rdev->ddev->pdev->device == 0x9441) || \
  1654. (rdev->ddev->pdev->device == 0x9443) || \
  1655. (rdev->ddev->pdev->device == 0x944B) || \
  1656. (rdev->ddev->pdev->device == 0x9506) || \
  1657. (rdev->ddev->pdev->device == 0x9509) || \
  1658. (rdev->ddev->pdev->device == 0x950F) || \
  1659. (rdev->ddev->pdev->device == 0x689C) || \
  1660. (rdev->ddev->pdev->device == 0x689D))
  1661. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1662. #define ASIC_IS_DCE2(rdev) ((rdev->family == CHIP_RS600) || \
  1663. (rdev->family == CHIP_RS690) || \
  1664. (rdev->family == CHIP_RS740) || \
  1665. (rdev->family >= CHIP_R600))
  1666. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1667. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1668. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1669. #define ASIC_IS_DCE41(rdev) ((rdev->family >= CHIP_PALM) && \
  1670. (rdev->flags & RADEON_IS_IGP))
  1671. #define ASIC_IS_DCE5(rdev) ((rdev->family >= CHIP_BARTS))
  1672. #define ASIC_IS_DCE6(rdev) ((rdev->family >= CHIP_ARUBA))
  1673. #define ASIC_IS_DCE61(rdev) ((rdev->family >= CHIP_ARUBA) && \
  1674. (rdev->flags & RADEON_IS_IGP))
  1675. #define ASIC_IS_DCE64(rdev) ((rdev->family == CHIP_OLAND))
  1676. #define ASIC_IS_NODCE(rdev) ((rdev->family == CHIP_HAINAN))
  1677. /*
  1678. * BIOS helpers.
  1679. */
  1680. #define RBIOS8(i) (rdev->bios[i])
  1681. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1682. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1683. int radeon_combios_init(struct radeon_device *rdev);
  1684. void radeon_combios_fini(struct radeon_device *rdev);
  1685. int radeon_atombios_init(struct radeon_device *rdev);
  1686. void radeon_atombios_fini(struct radeon_device *rdev);
  1687. /*
  1688. * RING helpers.
  1689. */
  1690. #if DRM_DEBUG_CODE == 0
  1691. static inline void radeon_ring_write(struct radeon_ring *ring, uint32_t v)
  1692. {
  1693. ring->ring[ring->wptr++] = v;
  1694. ring->wptr &= ring->ptr_mask;
  1695. ring->count_dw--;
  1696. ring->ring_free_dw--;
  1697. }
  1698. #else
  1699. /* With debugging this is just too big to inline */
  1700. void radeon_ring_write(struct radeon_ring *ring, uint32_t v);
  1701. #endif
  1702. /*
  1703. * ASICs macro.
  1704. */
  1705. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1706. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1707. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1708. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1709. #define radeon_cs_parse(rdev, r, p) (rdev)->asic->ring[(r)].cs_parse((p))
  1710. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1711. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1712. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart.tlb_flush((rdev))
  1713. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart.set_page((rdev), (i), (p))
  1714. #define radeon_asic_vm_init(rdev) (rdev)->asic->vm.init((rdev))
  1715. #define radeon_asic_vm_fini(rdev) (rdev)->asic->vm.fini((rdev))
  1716. #define radeon_asic_vm_set_page(rdev, ib, pe, addr, count, incr, flags) ((rdev)->asic->vm.set_page((rdev), (ib), (pe), (addr), (count), (incr), (flags)))
  1717. #define radeon_ring_start(rdev, r, cp) (rdev)->asic->ring[(r)].ring_start((rdev), (cp))
  1718. #define radeon_ring_test(rdev, r, cp) (rdev)->asic->ring[(r)].ring_test((rdev), (cp))
  1719. #define radeon_ib_test(rdev, r, cp) (rdev)->asic->ring[(r)].ib_test((rdev), (cp))
  1720. #define radeon_ring_ib_execute(rdev, r, ib) (rdev)->asic->ring[(r)].ib_execute((rdev), (ib))
  1721. #define radeon_ring_ib_parse(rdev, r, ib) (rdev)->asic->ring[(r)].ib_parse((rdev), (ib))
  1722. #define radeon_ring_is_lockup(rdev, r, cp) (rdev)->asic->ring[(r)].is_lockup((rdev), (cp))
  1723. #define radeon_ring_vm_flush(rdev, r, vm) (rdev)->asic->ring[(r)].vm_flush((rdev), (r), (vm))
  1724. #define radeon_irq_set(rdev) (rdev)->asic->irq.set((rdev))
  1725. #define radeon_irq_process(rdev) (rdev)->asic->irq.process((rdev))
  1726. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->display.get_vblank_counter((rdev), (crtc))
  1727. #define radeon_set_backlight_level(rdev, e, l) (rdev)->asic->display.set_backlight_level((e), (l))
  1728. #define radeon_get_backlight_level(rdev, e) (rdev)->asic->display.get_backlight_level((e))
  1729. #define radeon_hdmi_enable(rdev, e, b) (rdev)->asic->display.hdmi_enable((e), (b))
  1730. #define radeon_hdmi_setmode(rdev, e, m) (rdev)->asic->display.hdmi_setmode((e), (m))
  1731. #define radeon_fence_ring_emit(rdev, r, fence) (rdev)->asic->ring[(r)].emit_fence((rdev), (fence))
  1732. #define radeon_semaphore_ring_emit(rdev, r, cp, semaphore, emit_wait) (rdev)->asic->ring[(r)].emit_semaphore((rdev), (cp), (semaphore), (emit_wait))
  1733. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy.blit((rdev), (s), (d), (np), (f))
  1734. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy.dma((rdev), (s), (d), (np), (f))
  1735. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy.copy((rdev), (s), (d), (np), (f))
  1736. #define radeon_copy_blit_ring_index(rdev) (rdev)->asic->copy.blit_ring_index
  1737. #define radeon_copy_dma_ring_index(rdev) (rdev)->asic->copy.dma_ring_index
  1738. #define radeon_copy_ring_index(rdev) (rdev)->asic->copy.copy_ring_index
  1739. #define radeon_get_engine_clock(rdev) (rdev)->asic->pm.get_engine_clock((rdev))
  1740. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->pm.set_engine_clock((rdev), (e))
  1741. #define radeon_get_memory_clock(rdev) (rdev)->asic->pm.get_memory_clock((rdev))
  1742. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->pm.set_memory_clock((rdev), (e))
  1743. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->pm.get_pcie_lanes((rdev))
  1744. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->pm.set_pcie_lanes((rdev), (l))
  1745. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->pm.set_clock_gating((rdev), (e))
  1746. #define radeon_set_uvd_clocks(rdev, v, d) (rdev)->asic->pm.set_uvd_clocks((rdev), (v), (d))
  1747. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->surface.set_reg((rdev), (r), (f), (p), (o), (s)))
  1748. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->surface.clear_reg((rdev), (r)))
  1749. #define radeon_bandwidth_update(rdev) (rdev)->asic->display.bandwidth_update((rdev))
  1750. #define radeon_hpd_init(rdev) (rdev)->asic->hpd.init((rdev))
  1751. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd.fini((rdev))
  1752. #define radeon_hpd_sense(rdev, h) (rdev)->asic->hpd.sense((rdev), (h))
  1753. #define radeon_hpd_set_polarity(rdev, h) (rdev)->asic->hpd.set_polarity((rdev), (h))
  1754. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1755. #define radeon_pm_misc(rdev) (rdev)->asic->pm.misc((rdev))
  1756. #define radeon_pm_prepare(rdev) (rdev)->asic->pm.prepare((rdev))
  1757. #define radeon_pm_finish(rdev) (rdev)->asic->pm.finish((rdev))
  1758. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm.init_profile((rdev))
  1759. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm.get_dynpm_state((rdev))
  1760. #define radeon_pre_page_flip(rdev, crtc) (rdev)->asic->pflip.pre_page_flip((rdev), (crtc))
  1761. #define radeon_page_flip(rdev, crtc, base) (rdev)->asic->pflip.page_flip((rdev), (crtc), (base))
  1762. #define radeon_post_page_flip(rdev, crtc) (rdev)->asic->pflip.post_page_flip((rdev), (crtc))
  1763. #define radeon_wait_for_vblank(rdev, crtc) (rdev)->asic->display.wait_for_vblank((rdev), (crtc))
  1764. #define radeon_mc_wait_for_idle(rdev) (rdev)->asic->mc_wait_for_idle((rdev))
  1765. #define radeon_get_xclk(rdev) (rdev)->asic->get_xclk((rdev))
  1766. #define radeon_get_gpu_clock_counter(rdev) (rdev)->asic->get_gpu_clock_counter((rdev))
  1767. /* Common functions */
  1768. /* AGP */
  1769. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1770. extern void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung);
  1771. extern void radeon_agp_disable(struct radeon_device *rdev);
  1772. extern int radeon_modeset_init(struct radeon_device *rdev);
  1773. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1774. extern bool radeon_card_posted(struct radeon_device *rdev);
  1775. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1776. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1777. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1778. extern void radeon_scratch_init(struct radeon_device *rdev);
  1779. extern void radeon_wb_fini(struct radeon_device *rdev);
  1780. extern int radeon_wb_init(struct radeon_device *rdev);
  1781. extern void radeon_wb_disable(struct radeon_device *rdev);
  1782. extern void radeon_surface_init(struct radeon_device *rdev);
  1783. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1784. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1785. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1786. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1787. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1788. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1789. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1790. extern int radeon_resume_kms(struct drm_device *dev);
  1791. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1792. extern void radeon_ttm_set_active_vram_size(struct radeon_device *rdev, u64 size);
  1793. extern void radeon_program_register_sequence(struct radeon_device *rdev,
  1794. const u32 *registers,
  1795. const u32 array_size);
  1796. /*
  1797. * vm
  1798. */
  1799. int radeon_vm_manager_init(struct radeon_device *rdev);
  1800. void radeon_vm_manager_fini(struct radeon_device *rdev);
  1801. void radeon_vm_init(struct radeon_device *rdev, struct radeon_vm *vm);
  1802. void radeon_vm_fini(struct radeon_device *rdev, struct radeon_vm *vm);
  1803. int radeon_vm_alloc_pt(struct radeon_device *rdev, struct radeon_vm *vm);
  1804. void radeon_vm_add_to_lru(struct radeon_device *rdev, struct radeon_vm *vm);
  1805. struct radeon_fence *radeon_vm_grab_id(struct radeon_device *rdev,
  1806. struct radeon_vm *vm, int ring);
  1807. void radeon_vm_fence(struct radeon_device *rdev,
  1808. struct radeon_vm *vm,
  1809. struct radeon_fence *fence);
  1810. uint64_t radeon_vm_map_gart(struct radeon_device *rdev, uint64_t addr);
  1811. int radeon_vm_bo_update_pte(struct radeon_device *rdev,
  1812. struct radeon_vm *vm,
  1813. struct radeon_bo *bo,
  1814. struct ttm_mem_reg *mem);
  1815. void radeon_vm_bo_invalidate(struct radeon_device *rdev,
  1816. struct radeon_bo *bo);
  1817. struct radeon_bo_va *radeon_vm_bo_find(struct radeon_vm *vm,
  1818. struct radeon_bo *bo);
  1819. struct radeon_bo_va *radeon_vm_bo_add(struct radeon_device *rdev,
  1820. struct radeon_vm *vm,
  1821. struct radeon_bo *bo);
  1822. int radeon_vm_bo_set_addr(struct radeon_device *rdev,
  1823. struct radeon_bo_va *bo_va,
  1824. uint64_t offset,
  1825. uint32_t flags);
  1826. int radeon_vm_bo_rmv(struct radeon_device *rdev,
  1827. struct radeon_bo_va *bo_va);
  1828. /* audio */
  1829. void r600_audio_update_hdmi(struct work_struct *work);
  1830. /*
  1831. * R600 vram scratch functions
  1832. */
  1833. int r600_vram_scratch_init(struct radeon_device *rdev);
  1834. void r600_vram_scratch_fini(struct radeon_device *rdev);
  1835. /*
  1836. * r600 cs checking helper
  1837. */
  1838. unsigned r600_mip_minify(unsigned size, unsigned level);
  1839. bool r600_fmt_is_valid_color(u32 format);
  1840. bool r600_fmt_is_valid_texture(u32 format, enum radeon_family family);
  1841. int r600_fmt_get_blocksize(u32 format);
  1842. int r600_fmt_get_nblocksx(u32 format, u32 w);
  1843. int r600_fmt_get_nblocksy(u32 format, u32 h);
  1844. /*
  1845. * r600 functions used by radeon_encoder.c
  1846. */
  1847. struct radeon_hdmi_acr {
  1848. u32 clock;
  1849. int n_32khz;
  1850. int cts_32khz;
  1851. int n_44_1khz;
  1852. int cts_44_1khz;
  1853. int n_48khz;
  1854. int cts_48khz;
  1855. };
  1856. extern struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock);
  1857. extern u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1858. u32 tiling_pipe_num,
  1859. u32 max_rb_num,
  1860. u32 total_max_rb_num,
  1861. u32 enabled_rb_mask);
  1862. /*
  1863. * evergreen functions used by radeon_encoder.c
  1864. */
  1865. extern int ni_init_microcode(struct radeon_device *rdev);
  1866. extern int ni_mc_load_microcode(struct radeon_device *rdev);
  1867. /* radeon_acpi.c */
  1868. #if defined(CONFIG_ACPI)
  1869. extern int radeon_acpi_init(struct radeon_device *rdev);
  1870. extern void radeon_acpi_fini(struct radeon_device *rdev);
  1871. #else
  1872. static inline int radeon_acpi_init(struct radeon_device *rdev) { return 0; }
  1873. static inline void radeon_acpi_fini(struct radeon_device *rdev) { }
  1874. #endif
  1875. int radeon_cs_packet_parse(struct radeon_cs_parser *p,
  1876. struct radeon_cs_packet *pkt,
  1877. unsigned idx);
  1878. bool radeon_cs_packet_next_is_pkt3_nop(struct radeon_cs_parser *p);
  1879. void radeon_cs_dump_packet(struct radeon_cs_parser *p,
  1880. struct radeon_cs_packet *pkt);
  1881. int radeon_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1882. struct radeon_cs_reloc **cs_reloc,
  1883. int nomm);
  1884. int r600_cs_common_vline_parse(struct radeon_cs_parser *p,
  1885. uint32_t *vline_start_end,
  1886. uint32_t *vline_status);
  1887. #include "radeon_object.h"
  1888. #endif