r600_hdmi.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. */
  26. #include <linux/hdmi.h>
  27. #include <drm/drmP.h>
  28. #include <drm/radeon_drm.h>
  29. #include "radeon.h"
  30. #include "radeon_asic.h"
  31. #include "r600d.h"
  32. #include "atom.h"
  33. /*
  34. * HDMI color format
  35. */
  36. enum r600_hdmi_color_format {
  37. RGB = 0,
  38. YCC_422 = 1,
  39. YCC_444 = 2
  40. };
  41. /*
  42. * IEC60958 status bits
  43. */
  44. enum r600_hdmi_iec_status_bits {
  45. AUDIO_STATUS_DIG_ENABLE = 0x01,
  46. AUDIO_STATUS_V = 0x02,
  47. AUDIO_STATUS_VCFG = 0x04,
  48. AUDIO_STATUS_EMPHASIS = 0x08,
  49. AUDIO_STATUS_COPYRIGHT = 0x10,
  50. AUDIO_STATUS_NONAUDIO = 0x20,
  51. AUDIO_STATUS_PROFESSIONAL = 0x40,
  52. AUDIO_STATUS_LEVEL = 0x80
  53. };
  54. static const struct radeon_hdmi_acr r600_hdmi_predefined_acr[] = {
  55. /* 32kHz 44.1kHz 48kHz */
  56. /* Clock N CTS N CTS N CTS */
  57. { 25174, 4576, 28125, 7007, 31250, 6864, 28125 }, /* 25,20/1.001 MHz */
  58. { 25200, 4096, 25200, 6272, 28000, 6144, 25200 }, /* 25.20 MHz */
  59. { 27000, 4096, 27000, 6272, 30000, 6144, 27000 }, /* 27.00 MHz */
  60. { 27027, 4096, 27027, 6272, 30030, 6144, 27027 }, /* 27.00*1.001 MHz */
  61. { 54000, 4096, 54000, 6272, 60000, 6144, 54000 }, /* 54.00 MHz */
  62. { 54054, 4096, 54054, 6272, 60060, 6144, 54054 }, /* 54.00*1.001 MHz */
  63. { 74175, 11648, 210937, 17836, 234375, 11648, 140625 }, /* 74.25/1.001 MHz */
  64. { 74250, 4096, 74250, 6272, 82500, 6144, 74250 }, /* 74.25 MHz */
  65. { 148351, 11648, 421875, 8918, 234375, 5824, 140625 }, /* 148.50/1.001 MHz */
  66. { 148500, 4096, 148500, 6272, 165000, 6144, 148500 }, /* 148.50 MHz */
  67. { 0, 4096, 0, 6272, 0, 6144, 0 } /* Other */
  68. };
  69. /*
  70. * calculate CTS value if it's not found in the table
  71. */
  72. static void r600_hdmi_calc_cts(uint32_t clock, int *CTS, int N, int freq)
  73. {
  74. if (*CTS == 0)
  75. *CTS = clock * N / (128 * freq) * 1000;
  76. DRM_DEBUG("Using ACR timing N=%d CTS=%d for frequency %d\n",
  77. N, *CTS, freq);
  78. }
  79. struct radeon_hdmi_acr r600_hdmi_acr(uint32_t clock)
  80. {
  81. struct radeon_hdmi_acr res;
  82. u8 i;
  83. for (i = 0; r600_hdmi_predefined_acr[i].clock != clock &&
  84. r600_hdmi_predefined_acr[i].clock != 0; i++)
  85. ;
  86. res = r600_hdmi_predefined_acr[i];
  87. /* In case some CTS are missing */
  88. r600_hdmi_calc_cts(clock, &res.cts_32khz, res.n_32khz, 32000);
  89. r600_hdmi_calc_cts(clock, &res.cts_44_1khz, res.n_44_1khz, 44100);
  90. r600_hdmi_calc_cts(clock, &res.cts_48khz, res.n_48khz, 48000);
  91. return res;
  92. }
  93. /*
  94. * update the N and CTS parameters for a given pixel clock rate
  95. */
  96. static void r600_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  97. {
  98. struct drm_device *dev = encoder->dev;
  99. struct radeon_device *rdev = dev->dev_private;
  100. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  101. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  102. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  103. uint32_t offset = dig->afmt->offset;
  104. WREG32(HDMI0_ACR_32_0 + offset, HDMI0_ACR_CTS_32(acr.cts_32khz));
  105. WREG32(HDMI0_ACR_32_1 + offset, acr.n_32khz);
  106. WREG32(HDMI0_ACR_44_0 + offset, HDMI0_ACR_CTS_44(acr.cts_44_1khz));
  107. WREG32(HDMI0_ACR_44_1 + offset, acr.n_44_1khz);
  108. WREG32(HDMI0_ACR_48_0 + offset, HDMI0_ACR_CTS_48(acr.cts_48khz));
  109. WREG32(HDMI0_ACR_48_1 + offset, acr.n_48khz);
  110. }
  111. /*
  112. * build a HDMI Video Info Frame
  113. */
  114. static void r600_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  115. void *buffer, size_t size)
  116. {
  117. struct drm_device *dev = encoder->dev;
  118. struct radeon_device *rdev = dev->dev_private;
  119. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  120. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  121. uint32_t offset = dig->afmt->offset;
  122. uint8_t *frame = buffer + 3;
  123. /* Our header values (type, version, length) should be alright, Intel
  124. * is using the same. Checksum function also seems to be OK, it works
  125. * fine for audio infoframe. However calculated value is always lower
  126. * by 2 in comparison to fglrx. It breaks displaying anything in case
  127. * of TVs that strictly check the checksum. Hack it manually here to
  128. * workaround this issue. */
  129. frame[0x0] += 2;
  130. WREG32(HDMI0_AVI_INFO0 + offset,
  131. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  132. WREG32(HDMI0_AVI_INFO1 + offset,
  133. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  134. WREG32(HDMI0_AVI_INFO2 + offset,
  135. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  136. WREG32(HDMI0_AVI_INFO3 + offset,
  137. frame[0xC] | (frame[0xD] << 8));
  138. }
  139. /*
  140. * build a Audio Info Frame
  141. */
  142. static void r600_hdmi_update_audio_infoframe(struct drm_encoder *encoder,
  143. const void *buffer, size_t size)
  144. {
  145. struct drm_device *dev = encoder->dev;
  146. struct radeon_device *rdev = dev->dev_private;
  147. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  148. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  149. uint32_t offset = dig->afmt->offset;
  150. const u8 *frame = buffer + 3;
  151. WREG32(HDMI0_AUDIO_INFO0 + offset,
  152. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  153. WREG32(HDMI0_AUDIO_INFO1 + offset,
  154. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x8] << 24));
  155. }
  156. /*
  157. * test if audio buffer is filled enough to start playing
  158. */
  159. static bool r600_hdmi_is_audio_buffer_filled(struct drm_encoder *encoder)
  160. {
  161. struct drm_device *dev = encoder->dev;
  162. struct radeon_device *rdev = dev->dev_private;
  163. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  164. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  165. uint32_t offset = dig->afmt->offset;
  166. return (RREG32(HDMI0_STATUS + offset) & 0x10) != 0;
  167. }
  168. /*
  169. * have buffer status changed since last call?
  170. */
  171. int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder)
  172. {
  173. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  174. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  175. int status, result;
  176. if (!dig->afmt || !dig->afmt->enabled)
  177. return 0;
  178. status = r600_hdmi_is_audio_buffer_filled(encoder);
  179. result = dig->afmt->last_buffer_filled_status != status;
  180. dig->afmt->last_buffer_filled_status = status;
  181. return result;
  182. }
  183. /*
  184. * write the audio workaround status to the hardware
  185. */
  186. static void r600_hdmi_audio_workaround(struct drm_encoder *encoder)
  187. {
  188. struct drm_device *dev = encoder->dev;
  189. struct radeon_device *rdev = dev->dev_private;
  190. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  191. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  192. uint32_t offset = dig->afmt->offset;
  193. bool hdmi_audio_workaround = false; /* FIXME */
  194. u32 value;
  195. if (!hdmi_audio_workaround ||
  196. r600_hdmi_is_audio_buffer_filled(encoder))
  197. value = 0; /* disable workaround */
  198. else
  199. value = HDMI0_AUDIO_TEST_EN; /* enable workaround */
  200. WREG32_P(HDMI0_AUDIO_PACKET_CONTROL + offset,
  201. value, ~HDMI0_AUDIO_TEST_EN);
  202. }
  203. void r600_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  204. {
  205. struct drm_device *dev = encoder->dev;
  206. struct radeon_device *rdev = dev->dev_private;
  207. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  208. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  209. u32 base_rate = 24000;
  210. if (!dig || !dig->afmt)
  211. return;
  212. /* there are two DTOs selected by DCCG_AUDIO_DTO_SELECT.
  213. * doesn't matter which one you use. Just use the first one.
  214. */
  215. /* XXX two dtos; generally use dto0 for hdmi */
  216. /* Express [24MHz / target pixel clock] as an exact rational
  217. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  218. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  219. */
  220. if (ASIC_IS_DCE3(rdev)) {
  221. /* according to the reg specs, this should DCE3.2 only, but in
  222. * practice it seems to cover DCE3.0 as well.
  223. */
  224. WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
  225. WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
  226. WREG32(DCCG_AUDIO_DTO_SELECT, 0); /* select DTO0 */
  227. } else {
  228. /* according to the reg specs, this should be DCE2.0 and DCE3.0 */
  229. WREG32(AUDIO_DTO, AUDIO_DTO_PHASE(base_rate / 10) |
  230. AUDIO_DTO_MODULE(clock / 10));
  231. }
  232. }
  233. /*
  234. * update the info frames with the data from the current display mode
  235. */
  236. void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  237. {
  238. struct drm_device *dev = encoder->dev;
  239. struct radeon_device *rdev = dev->dev_private;
  240. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  241. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  242. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  243. struct hdmi_avi_infoframe frame;
  244. uint32_t offset;
  245. ssize_t err;
  246. /* Silent, r600_hdmi_enable will raise WARN for us */
  247. if (!dig->afmt->enabled)
  248. return;
  249. offset = dig->afmt->offset;
  250. r600_audio_set_dto(encoder, mode->clock);
  251. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  252. HDMI0_NULL_SEND); /* send null packets when required */
  253. WREG32(HDMI0_AUDIO_CRC_CONTROL + offset, 0x1000);
  254. if (ASIC_IS_DCE32(rdev)) {
  255. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  256. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  257. HDMI0_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  258. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  259. AFMT_AUDIO_SAMPLE_SEND | /* send audio packets */
  260. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  261. } else {
  262. WREG32(HDMI0_AUDIO_PACKET_CONTROL + offset,
  263. HDMI0_AUDIO_SAMPLE_SEND | /* send audio packets */
  264. HDMI0_AUDIO_DELAY_EN(1) | /* default audio delay */
  265. HDMI0_AUDIO_PACKETS_PER_LINE(3) | /* should be suffient for all audio modes and small enough for all hblanks */
  266. HDMI0_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  267. }
  268. WREG32(HDMI0_ACR_PACKET_CONTROL + offset,
  269. HDMI0_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
  270. HDMI0_ACR_SOURCE); /* select SW CTS value */
  271. WREG32(HDMI0_VBI_PACKET_CONTROL + offset,
  272. HDMI0_NULL_SEND | /* send null packets when required */
  273. HDMI0_GC_SEND | /* send general control packets */
  274. HDMI0_GC_CONT); /* send general control packets every frame */
  275. /* TODO: HDMI0_AUDIO_INFO_UPDATE */
  276. WREG32(HDMI0_INFOFRAME_CONTROL0 + offset,
  277. HDMI0_AVI_INFO_SEND | /* enable AVI info frames */
  278. HDMI0_AVI_INFO_CONT | /* send AVI info frames every frame/field */
  279. HDMI0_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  280. HDMI0_AUDIO_INFO_CONT); /* send audio info frames every frame/field */
  281. WREG32(HDMI0_INFOFRAME_CONTROL1 + offset,
  282. HDMI0_AVI_INFO_LINE(2) | /* anything other than 0 */
  283. HDMI0_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  284. WREG32(HDMI0_GC + offset, 0); /* unset HDMI0_GC_AVMUTE */
  285. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  286. if (err < 0) {
  287. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  288. return;
  289. }
  290. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  291. if (err < 0) {
  292. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  293. return;
  294. }
  295. r600_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  296. r600_hdmi_update_ACR(encoder, mode->clock);
  297. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  298. WREG32(HDMI0_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  299. WREG32(HDMI0_RAMP_CONTROL1 + offset, 0x007FFFFF);
  300. WREG32(HDMI0_RAMP_CONTROL2 + offset, 0x00000001);
  301. WREG32(HDMI0_RAMP_CONTROL3 + offset, 0x00000001);
  302. r600_hdmi_audio_workaround(encoder);
  303. }
  304. /*
  305. * update settings with current parameters from audio engine
  306. */
  307. void r600_hdmi_update_audio_settings(struct drm_encoder *encoder)
  308. {
  309. struct drm_device *dev = encoder->dev;
  310. struct radeon_device *rdev = dev->dev_private;
  311. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  312. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  313. struct r600_audio audio = r600_audio_status(rdev);
  314. uint8_t buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AUDIO_INFOFRAME_SIZE];
  315. struct hdmi_audio_infoframe frame;
  316. uint32_t offset;
  317. uint32_t iec;
  318. ssize_t err;
  319. if (!dig->afmt || !dig->afmt->enabled)
  320. return;
  321. offset = dig->afmt->offset;
  322. DRM_DEBUG("%s with %d channels, %d Hz sampling rate, %d bits per sample,\n",
  323. r600_hdmi_is_audio_buffer_filled(encoder) ? "playing" : "stopped",
  324. audio.channels, audio.rate, audio.bits_per_sample);
  325. DRM_DEBUG("0x%02X IEC60958 status bits and 0x%02X category code\n",
  326. (int)audio.status_bits, (int)audio.category_code);
  327. iec = 0;
  328. if (audio.status_bits & AUDIO_STATUS_PROFESSIONAL)
  329. iec |= 1 << 0;
  330. if (audio.status_bits & AUDIO_STATUS_NONAUDIO)
  331. iec |= 1 << 1;
  332. if (audio.status_bits & AUDIO_STATUS_COPYRIGHT)
  333. iec |= 1 << 2;
  334. if (audio.status_bits & AUDIO_STATUS_EMPHASIS)
  335. iec |= 1 << 3;
  336. iec |= HDMI0_60958_CS_CATEGORY_CODE(audio.category_code);
  337. switch (audio.rate) {
  338. case 32000:
  339. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x3);
  340. break;
  341. case 44100:
  342. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x0);
  343. break;
  344. case 48000:
  345. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x2);
  346. break;
  347. case 88200:
  348. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0x8);
  349. break;
  350. case 96000:
  351. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xa);
  352. break;
  353. case 176400:
  354. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xc);
  355. break;
  356. case 192000:
  357. iec |= HDMI0_60958_CS_SAMPLING_FREQUENCY(0xe);
  358. break;
  359. }
  360. WREG32(HDMI0_60958_0 + offset, iec);
  361. iec = 0;
  362. switch (audio.bits_per_sample) {
  363. case 16:
  364. iec |= HDMI0_60958_CS_WORD_LENGTH(0x2);
  365. break;
  366. case 20:
  367. iec |= HDMI0_60958_CS_WORD_LENGTH(0x3);
  368. break;
  369. case 24:
  370. iec |= HDMI0_60958_CS_WORD_LENGTH(0xb);
  371. break;
  372. }
  373. if (audio.status_bits & AUDIO_STATUS_V)
  374. iec |= 0x5 << 16;
  375. WREG32_P(HDMI0_60958_1 + offset, iec, ~0x5000f);
  376. err = hdmi_audio_infoframe_init(&frame);
  377. if (err < 0) {
  378. DRM_ERROR("failed to setup audio infoframe\n");
  379. return;
  380. }
  381. frame.channels = audio.channels;
  382. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  383. if (err < 0) {
  384. DRM_ERROR("failed to pack audio infoframe\n");
  385. return;
  386. }
  387. r600_hdmi_update_audio_infoframe(encoder, buffer, sizeof(buffer));
  388. r600_hdmi_audio_workaround(encoder);
  389. }
  390. /*
  391. * enable the HDMI engine
  392. */
  393. void r600_hdmi_enable(struct drm_encoder *encoder, bool enable)
  394. {
  395. struct drm_device *dev = encoder->dev;
  396. struct radeon_device *rdev = dev->dev_private;
  397. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  398. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  399. u32 hdmi = HDMI0_ERROR_ACK;
  400. /* Silent, r600_hdmi_enable will raise WARN for us */
  401. if (enable && dig->afmt->enabled)
  402. return;
  403. if (!enable && !dig->afmt->enabled)
  404. return;
  405. /* Older chipsets require setting HDMI and routing manually */
  406. if (!ASIC_IS_DCE3(rdev)) {
  407. if (enable)
  408. hdmi |= HDMI0_ENABLE;
  409. switch (radeon_encoder->encoder_id) {
  410. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  411. if (enable) {
  412. WREG32_OR(AVIVO_TMDSA_CNTL, AVIVO_TMDSA_CNTL_HDMI_EN);
  413. hdmi |= HDMI0_STREAM(HDMI0_STREAM_TMDSA);
  414. } else {
  415. WREG32_AND(AVIVO_TMDSA_CNTL, ~AVIVO_TMDSA_CNTL_HDMI_EN);
  416. }
  417. break;
  418. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  419. if (enable) {
  420. WREG32_OR(AVIVO_LVTMA_CNTL, AVIVO_LVTMA_CNTL_HDMI_EN);
  421. hdmi |= HDMI0_STREAM(HDMI0_STREAM_LVTMA);
  422. } else {
  423. WREG32_AND(AVIVO_LVTMA_CNTL, ~AVIVO_LVTMA_CNTL_HDMI_EN);
  424. }
  425. break;
  426. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  427. if (enable) {
  428. WREG32_OR(DDIA_CNTL, DDIA_HDMI_EN);
  429. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DDIA);
  430. } else {
  431. WREG32_AND(DDIA_CNTL, ~DDIA_HDMI_EN);
  432. }
  433. break;
  434. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  435. if (enable)
  436. hdmi |= HDMI0_STREAM(HDMI0_STREAM_DVOA);
  437. break;
  438. default:
  439. dev_err(rdev->dev, "Invalid encoder for HDMI: 0x%X\n",
  440. radeon_encoder->encoder_id);
  441. break;
  442. }
  443. WREG32(HDMI0_CONTROL + dig->afmt->offset, hdmi);
  444. }
  445. if (rdev->irq.installed) {
  446. /* if irq is available use it */
  447. /* XXX: shouldn't need this on any asics. Double check DCE2/3 */
  448. if (enable)
  449. radeon_irq_kms_enable_afmt(rdev, dig->afmt->id);
  450. else
  451. radeon_irq_kms_disable_afmt(rdev, dig->afmt->id);
  452. }
  453. dig->afmt->enabled = enable;
  454. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  455. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  456. }