r600.c 138 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/slab.h>
  29. #include <linux/seq_file.h>
  30. #include <linux/firmware.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/module.h>
  33. #include <drm/drmP.h>
  34. #include <drm/radeon_drm.h>
  35. #include "radeon.h"
  36. #include "radeon_asic.h"
  37. #include "radeon_mode.h"
  38. #include "r600d.h"
  39. #include "atom.h"
  40. #include "avivod.h"
  41. #define PFP_UCODE_SIZE 576
  42. #define PM4_UCODE_SIZE 1792
  43. #define RLC_UCODE_SIZE 768
  44. #define R700_PFP_UCODE_SIZE 848
  45. #define R700_PM4_UCODE_SIZE 1360
  46. #define R700_RLC_UCODE_SIZE 1024
  47. #define EVERGREEN_PFP_UCODE_SIZE 1120
  48. #define EVERGREEN_PM4_UCODE_SIZE 1376
  49. #define EVERGREEN_RLC_UCODE_SIZE 768
  50. #define CAYMAN_RLC_UCODE_SIZE 1024
  51. #define ARUBA_RLC_UCODE_SIZE 1536
  52. /* Firmware Names */
  53. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  54. MODULE_FIRMWARE("radeon/R600_me.bin");
  55. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  56. MODULE_FIRMWARE("radeon/RV610_me.bin");
  57. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  58. MODULE_FIRMWARE("radeon/RV630_me.bin");
  59. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  60. MODULE_FIRMWARE("radeon/RV620_me.bin");
  61. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  62. MODULE_FIRMWARE("radeon/RV635_me.bin");
  63. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  64. MODULE_FIRMWARE("radeon/RV670_me.bin");
  65. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  66. MODULE_FIRMWARE("radeon/RS780_me.bin");
  67. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  68. MODULE_FIRMWARE("radeon/RV770_me.bin");
  69. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  70. MODULE_FIRMWARE("radeon/RV730_me.bin");
  71. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  72. MODULE_FIRMWARE("radeon/RV710_me.bin");
  73. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  74. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  75. MODULE_FIRMWARE("radeon/CEDAR_pfp.bin");
  76. MODULE_FIRMWARE("radeon/CEDAR_me.bin");
  77. MODULE_FIRMWARE("radeon/CEDAR_rlc.bin");
  78. MODULE_FIRMWARE("radeon/REDWOOD_pfp.bin");
  79. MODULE_FIRMWARE("radeon/REDWOOD_me.bin");
  80. MODULE_FIRMWARE("radeon/REDWOOD_rlc.bin");
  81. MODULE_FIRMWARE("radeon/JUNIPER_pfp.bin");
  82. MODULE_FIRMWARE("radeon/JUNIPER_me.bin");
  83. MODULE_FIRMWARE("radeon/JUNIPER_rlc.bin");
  84. MODULE_FIRMWARE("radeon/CYPRESS_pfp.bin");
  85. MODULE_FIRMWARE("radeon/CYPRESS_me.bin");
  86. MODULE_FIRMWARE("radeon/CYPRESS_rlc.bin");
  87. MODULE_FIRMWARE("radeon/PALM_pfp.bin");
  88. MODULE_FIRMWARE("radeon/PALM_me.bin");
  89. MODULE_FIRMWARE("radeon/SUMO_rlc.bin");
  90. MODULE_FIRMWARE("radeon/SUMO_pfp.bin");
  91. MODULE_FIRMWARE("radeon/SUMO_me.bin");
  92. MODULE_FIRMWARE("radeon/SUMO2_pfp.bin");
  93. MODULE_FIRMWARE("radeon/SUMO2_me.bin");
  94. static const u32 crtc_offsets[2] =
  95. {
  96. 0,
  97. AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL
  98. };
  99. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  100. /* r600,rv610,rv630,rv620,rv635,rv670 */
  101. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  102. static void r600_gpu_init(struct radeon_device *rdev);
  103. void r600_fini(struct radeon_device *rdev);
  104. void r600_irq_disable(struct radeon_device *rdev);
  105. static void r600_pcie_gen2_enable(struct radeon_device *rdev);
  106. /**
  107. * r600_get_xclk - get the xclk
  108. *
  109. * @rdev: radeon_device pointer
  110. *
  111. * Returns the reference clock used by the gfx engine
  112. * (r6xx, IGPs, APUs).
  113. */
  114. u32 r600_get_xclk(struct radeon_device *rdev)
  115. {
  116. return rdev->clock.spll.reference_freq;
  117. }
  118. /* get temperature in millidegrees */
  119. int rv6xx_get_temp(struct radeon_device *rdev)
  120. {
  121. u32 temp = (RREG32(CG_THERMAL_STATUS) & ASIC_T_MASK) >>
  122. ASIC_T_SHIFT;
  123. int actual_temp = temp & 0xff;
  124. if (temp & 0x100)
  125. actual_temp -= 256;
  126. return actual_temp * 1000;
  127. }
  128. void r600_pm_get_dynpm_state(struct radeon_device *rdev)
  129. {
  130. int i;
  131. rdev->pm.dynpm_can_upclock = true;
  132. rdev->pm.dynpm_can_downclock = true;
  133. /* power state array is low to high, default is first */
  134. if ((rdev->flags & RADEON_IS_IGP) || (rdev->family == CHIP_R600)) {
  135. int min_power_state_index = 0;
  136. if (rdev->pm.num_power_states > 2)
  137. min_power_state_index = 1;
  138. switch (rdev->pm.dynpm_planned_action) {
  139. case DYNPM_ACTION_MINIMUM:
  140. rdev->pm.requested_power_state_index = min_power_state_index;
  141. rdev->pm.requested_clock_mode_index = 0;
  142. rdev->pm.dynpm_can_downclock = false;
  143. break;
  144. case DYNPM_ACTION_DOWNCLOCK:
  145. if (rdev->pm.current_power_state_index == min_power_state_index) {
  146. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  147. rdev->pm.dynpm_can_downclock = false;
  148. } else {
  149. if (rdev->pm.active_crtc_count > 1) {
  150. for (i = 0; i < rdev->pm.num_power_states; i++) {
  151. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  152. continue;
  153. else if (i >= rdev->pm.current_power_state_index) {
  154. rdev->pm.requested_power_state_index =
  155. rdev->pm.current_power_state_index;
  156. break;
  157. } else {
  158. rdev->pm.requested_power_state_index = i;
  159. break;
  160. }
  161. }
  162. } else {
  163. if (rdev->pm.current_power_state_index == 0)
  164. rdev->pm.requested_power_state_index =
  165. rdev->pm.num_power_states - 1;
  166. else
  167. rdev->pm.requested_power_state_index =
  168. rdev->pm.current_power_state_index - 1;
  169. }
  170. }
  171. rdev->pm.requested_clock_mode_index = 0;
  172. /* don't use the power state if crtcs are active and no display flag is set */
  173. if ((rdev->pm.active_crtc_count > 0) &&
  174. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  175. clock_info[rdev->pm.requested_clock_mode_index].flags &
  176. RADEON_PM_MODE_NO_DISPLAY)) {
  177. rdev->pm.requested_power_state_index++;
  178. }
  179. break;
  180. case DYNPM_ACTION_UPCLOCK:
  181. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  182. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  183. rdev->pm.dynpm_can_upclock = false;
  184. } else {
  185. if (rdev->pm.active_crtc_count > 1) {
  186. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  187. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  188. continue;
  189. else if (i <= rdev->pm.current_power_state_index) {
  190. rdev->pm.requested_power_state_index =
  191. rdev->pm.current_power_state_index;
  192. break;
  193. } else {
  194. rdev->pm.requested_power_state_index = i;
  195. break;
  196. }
  197. }
  198. } else
  199. rdev->pm.requested_power_state_index =
  200. rdev->pm.current_power_state_index + 1;
  201. }
  202. rdev->pm.requested_clock_mode_index = 0;
  203. break;
  204. case DYNPM_ACTION_DEFAULT:
  205. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  206. rdev->pm.requested_clock_mode_index = 0;
  207. rdev->pm.dynpm_can_upclock = false;
  208. break;
  209. case DYNPM_ACTION_NONE:
  210. default:
  211. DRM_ERROR("Requested mode for not defined action\n");
  212. return;
  213. }
  214. } else {
  215. /* XXX select a power state based on AC/DC, single/dualhead, etc. */
  216. /* for now just select the first power state and switch between clock modes */
  217. /* power state array is low to high, default is first (0) */
  218. if (rdev->pm.active_crtc_count > 1) {
  219. rdev->pm.requested_power_state_index = -1;
  220. /* start at 1 as we don't want the default mode */
  221. for (i = 1; i < rdev->pm.num_power_states; i++) {
  222. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  223. continue;
  224. else if ((rdev->pm.power_state[i].type == POWER_STATE_TYPE_PERFORMANCE) ||
  225. (rdev->pm.power_state[i].type == POWER_STATE_TYPE_BATTERY)) {
  226. rdev->pm.requested_power_state_index = i;
  227. break;
  228. }
  229. }
  230. /* if nothing selected, grab the default state. */
  231. if (rdev->pm.requested_power_state_index == -1)
  232. rdev->pm.requested_power_state_index = 0;
  233. } else
  234. rdev->pm.requested_power_state_index = 1;
  235. switch (rdev->pm.dynpm_planned_action) {
  236. case DYNPM_ACTION_MINIMUM:
  237. rdev->pm.requested_clock_mode_index = 0;
  238. rdev->pm.dynpm_can_downclock = false;
  239. break;
  240. case DYNPM_ACTION_DOWNCLOCK:
  241. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  242. if (rdev->pm.current_clock_mode_index == 0) {
  243. rdev->pm.requested_clock_mode_index = 0;
  244. rdev->pm.dynpm_can_downclock = false;
  245. } else
  246. rdev->pm.requested_clock_mode_index =
  247. rdev->pm.current_clock_mode_index - 1;
  248. } else {
  249. rdev->pm.requested_clock_mode_index = 0;
  250. rdev->pm.dynpm_can_downclock = false;
  251. }
  252. /* don't use the power state if crtcs are active and no display flag is set */
  253. if ((rdev->pm.active_crtc_count > 0) &&
  254. (rdev->pm.power_state[rdev->pm.requested_power_state_index].
  255. clock_info[rdev->pm.requested_clock_mode_index].flags &
  256. RADEON_PM_MODE_NO_DISPLAY)) {
  257. rdev->pm.requested_clock_mode_index++;
  258. }
  259. break;
  260. case DYNPM_ACTION_UPCLOCK:
  261. if (rdev->pm.requested_power_state_index == rdev->pm.current_power_state_index) {
  262. if (rdev->pm.current_clock_mode_index ==
  263. (rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1)) {
  264. rdev->pm.requested_clock_mode_index = rdev->pm.current_clock_mode_index;
  265. rdev->pm.dynpm_can_upclock = false;
  266. } else
  267. rdev->pm.requested_clock_mode_index =
  268. rdev->pm.current_clock_mode_index + 1;
  269. } else {
  270. rdev->pm.requested_clock_mode_index =
  271. rdev->pm.power_state[rdev->pm.requested_power_state_index].num_clock_modes - 1;
  272. rdev->pm.dynpm_can_upclock = false;
  273. }
  274. break;
  275. case DYNPM_ACTION_DEFAULT:
  276. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  277. rdev->pm.requested_clock_mode_index = 0;
  278. rdev->pm.dynpm_can_upclock = false;
  279. break;
  280. case DYNPM_ACTION_NONE:
  281. default:
  282. DRM_ERROR("Requested mode for not defined action\n");
  283. return;
  284. }
  285. }
  286. DRM_DEBUG_DRIVER("Requested: e: %d m: %d p: %d\n",
  287. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  288. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  289. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  290. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  291. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  292. pcie_lanes);
  293. }
  294. void rs780_pm_init_profile(struct radeon_device *rdev)
  295. {
  296. if (rdev->pm.num_power_states == 2) {
  297. /* default */
  298. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  299. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  300. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  301. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  302. /* low sh */
  303. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  304. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  305. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  306. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  307. /* mid sh */
  308. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 0;
  309. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 0;
  310. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  311. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  312. /* high sh */
  313. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  314. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  315. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  316. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  317. /* low mh */
  318. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  319. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  320. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  321. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  322. /* mid mh */
  323. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 0;
  324. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  325. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  326. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  327. /* high mh */
  328. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  329. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 1;
  330. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  331. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  332. } else if (rdev->pm.num_power_states == 3) {
  333. /* default */
  334. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  335. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  336. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  337. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  338. /* low sh */
  339. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  340. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  341. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  342. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  343. /* mid sh */
  344. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  345. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  346. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  347. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  348. /* high sh */
  349. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  350. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 2;
  351. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  352. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  353. /* low mh */
  354. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 1;
  355. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 1;
  356. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  357. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  358. /* mid mh */
  359. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 1;
  360. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 1;
  361. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  362. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  363. /* high mh */
  364. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 1;
  365. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  366. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  367. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  368. } else {
  369. /* default */
  370. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  371. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  372. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  373. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  374. /* low sh */
  375. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 2;
  376. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 2;
  377. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  378. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  379. /* mid sh */
  380. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 2;
  381. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 2;
  382. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  383. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  384. /* high sh */
  385. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 2;
  386. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 3;
  387. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  388. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  389. /* low mh */
  390. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  391. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 0;
  392. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  393. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  394. /* mid mh */
  395. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  396. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 0;
  397. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  398. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  399. /* high mh */
  400. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  401. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 3;
  402. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  403. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  404. }
  405. }
  406. void r600_pm_init_profile(struct radeon_device *rdev)
  407. {
  408. int idx;
  409. if (rdev->family == CHIP_R600) {
  410. /* XXX */
  411. /* default */
  412. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  413. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  414. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  415. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  416. /* low sh */
  417. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  418. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  419. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  420. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  421. /* mid sh */
  422. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  423. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  424. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  425. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 0;
  426. /* high sh */
  427. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  428. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  429. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  430. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  431. /* low mh */
  432. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  433. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  434. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  435. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  436. /* mid mh */
  437. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  438. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  439. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  440. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 0;
  441. /* high mh */
  442. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  443. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  444. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  445. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  446. } else {
  447. if (rdev->pm.num_power_states < 4) {
  448. /* default */
  449. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  450. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  451. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  452. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  453. /* low sh */
  454. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 1;
  455. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 1;
  456. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  457. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  458. /* mid sh */
  459. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = 1;
  460. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = 1;
  461. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  462. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  463. /* high sh */
  464. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 1;
  465. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = 1;
  466. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  467. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  468. /* low mh */
  469. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 2;
  470. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = 2;
  471. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  472. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  473. /* low mh */
  474. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = 2;
  475. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = 2;
  476. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  477. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  478. /* high mh */
  479. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 2;
  480. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = 2;
  481. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  482. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  483. } else {
  484. /* default */
  485. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  486. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  487. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  488. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 2;
  489. /* low sh */
  490. if (rdev->flags & RADEON_IS_MOBILITY)
  491. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 0);
  492. else
  493. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  494. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = idx;
  495. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = idx;
  496. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  497. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  498. /* mid sh */
  499. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_ps_idx = idx;
  500. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_ps_idx = idx;
  501. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_off_cm_idx = 0;
  502. rdev->pm.profiles[PM_PROFILE_MID_SH_IDX].dpms_on_cm_idx = 1;
  503. /* high sh */
  504. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 0);
  505. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = idx;
  506. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = idx;
  507. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  508. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 2;
  509. /* low mh */
  510. if (rdev->flags & RADEON_IS_MOBILITY)
  511. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_BATTERY, 1);
  512. else
  513. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  514. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = idx;
  515. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = idx;
  516. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  517. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  518. /* mid mh */
  519. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_ps_idx = idx;
  520. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_ps_idx = idx;
  521. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_off_cm_idx = 0;
  522. rdev->pm.profiles[PM_PROFILE_MID_MH_IDX].dpms_on_cm_idx = 1;
  523. /* high mh */
  524. idx = radeon_pm_get_type_index(rdev, POWER_STATE_TYPE_PERFORMANCE, 1);
  525. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = idx;
  526. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = idx;
  527. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  528. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 2;
  529. }
  530. }
  531. }
  532. void r600_pm_misc(struct radeon_device *rdev)
  533. {
  534. int req_ps_idx = rdev->pm.requested_power_state_index;
  535. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  536. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  537. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  538. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  539. /* 0xff01 is a flag rather then an actual voltage */
  540. if (voltage->voltage == 0xff01)
  541. return;
  542. if (voltage->voltage != rdev->pm.current_vddc) {
  543. radeon_atom_set_voltage(rdev, voltage->voltage, SET_VOLTAGE_TYPE_ASIC_VDDC);
  544. rdev->pm.current_vddc = voltage->voltage;
  545. DRM_DEBUG_DRIVER("Setting: v: %d\n", voltage->voltage);
  546. }
  547. }
  548. }
  549. bool r600_gui_idle(struct radeon_device *rdev)
  550. {
  551. if (RREG32(GRBM_STATUS) & GUI_ACTIVE)
  552. return false;
  553. else
  554. return true;
  555. }
  556. /* hpd for digital panel detect/disconnect */
  557. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  558. {
  559. bool connected = false;
  560. if (ASIC_IS_DCE3(rdev)) {
  561. switch (hpd) {
  562. case RADEON_HPD_1:
  563. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  564. connected = true;
  565. break;
  566. case RADEON_HPD_2:
  567. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  568. connected = true;
  569. break;
  570. case RADEON_HPD_3:
  571. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  572. connected = true;
  573. break;
  574. case RADEON_HPD_4:
  575. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  576. connected = true;
  577. break;
  578. /* DCE 3.2 */
  579. case RADEON_HPD_5:
  580. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  581. connected = true;
  582. break;
  583. case RADEON_HPD_6:
  584. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  585. connected = true;
  586. break;
  587. default:
  588. break;
  589. }
  590. } else {
  591. switch (hpd) {
  592. case RADEON_HPD_1:
  593. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  594. connected = true;
  595. break;
  596. case RADEON_HPD_2:
  597. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  598. connected = true;
  599. break;
  600. case RADEON_HPD_3:
  601. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  602. connected = true;
  603. break;
  604. default:
  605. break;
  606. }
  607. }
  608. return connected;
  609. }
  610. void r600_hpd_set_polarity(struct radeon_device *rdev,
  611. enum radeon_hpd_id hpd)
  612. {
  613. u32 tmp;
  614. bool connected = r600_hpd_sense(rdev, hpd);
  615. if (ASIC_IS_DCE3(rdev)) {
  616. switch (hpd) {
  617. case RADEON_HPD_1:
  618. tmp = RREG32(DC_HPD1_INT_CONTROL);
  619. if (connected)
  620. tmp &= ~DC_HPDx_INT_POLARITY;
  621. else
  622. tmp |= DC_HPDx_INT_POLARITY;
  623. WREG32(DC_HPD1_INT_CONTROL, tmp);
  624. break;
  625. case RADEON_HPD_2:
  626. tmp = RREG32(DC_HPD2_INT_CONTROL);
  627. if (connected)
  628. tmp &= ~DC_HPDx_INT_POLARITY;
  629. else
  630. tmp |= DC_HPDx_INT_POLARITY;
  631. WREG32(DC_HPD2_INT_CONTROL, tmp);
  632. break;
  633. case RADEON_HPD_3:
  634. tmp = RREG32(DC_HPD3_INT_CONTROL);
  635. if (connected)
  636. tmp &= ~DC_HPDx_INT_POLARITY;
  637. else
  638. tmp |= DC_HPDx_INT_POLARITY;
  639. WREG32(DC_HPD3_INT_CONTROL, tmp);
  640. break;
  641. case RADEON_HPD_4:
  642. tmp = RREG32(DC_HPD4_INT_CONTROL);
  643. if (connected)
  644. tmp &= ~DC_HPDx_INT_POLARITY;
  645. else
  646. tmp |= DC_HPDx_INT_POLARITY;
  647. WREG32(DC_HPD4_INT_CONTROL, tmp);
  648. break;
  649. case RADEON_HPD_5:
  650. tmp = RREG32(DC_HPD5_INT_CONTROL);
  651. if (connected)
  652. tmp &= ~DC_HPDx_INT_POLARITY;
  653. else
  654. tmp |= DC_HPDx_INT_POLARITY;
  655. WREG32(DC_HPD5_INT_CONTROL, tmp);
  656. break;
  657. /* DCE 3.2 */
  658. case RADEON_HPD_6:
  659. tmp = RREG32(DC_HPD6_INT_CONTROL);
  660. if (connected)
  661. tmp &= ~DC_HPDx_INT_POLARITY;
  662. else
  663. tmp |= DC_HPDx_INT_POLARITY;
  664. WREG32(DC_HPD6_INT_CONTROL, tmp);
  665. break;
  666. default:
  667. break;
  668. }
  669. } else {
  670. switch (hpd) {
  671. case RADEON_HPD_1:
  672. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  673. if (connected)
  674. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  675. else
  676. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  677. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  678. break;
  679. case RADEON_HPD_2:
  680. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  681. if (connected)
  682. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  683. else
  684. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  685. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  686. break;
  687. case RADEON_HPD_3:
  688. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  689. if (connected)
  690. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  691. else
  692. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  693. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  694. break;
  695. default:
  696. break;
  697. }
  698. }
  699. }
  700. void r600_hpd_init(struct radeon_device *rdev)
  701. {
  702. struct drm_device *dev = rdev->ddev;
  703. struct drm_connector *connector;
  704. unsigned enable = 0;
  705. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  706. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  707. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  708. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  709. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  710. * aux dp channel on imac and help (but not completely fix)
  711. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  712. */
  713. continue;
  714. }
  715. if (ASIC_IS_DCE3(rdev)) {
  716. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  717. if (ASIC_IS_DCE32(rdev))
  718. tmp |= DC_HPDx_EN;
  719. switch (radeon_connector->hpd.hpd) {
  720. case RADEON_HPD_1:
  721. WREG32(DC_HPD1_CONTROL, tmp);
  722. break;
  723. case RADEON_HPD_2:
  724. WREG32(DC_HPD2_CONTROL, tmp);
  725. break;
  726. case RADEON_HPD_3:
  727. WREG32(DC_HPD3_CONTROL, tmp);
  728. break;
  729. case RADEON_HPD_4:
  730. WREG32(DC_HPD4_CONTROL, tmp);
  731. break;
  732. /* DCE 3.2 */
  733. case RADEON_HPD_5:
  734. WREG32(DC_HPD5_CONTROL, tmp);
  735. break;
  736. case RADEON_HPD_6:
  737. WREG32(DC_HPD6_CONTROL, tmp);
  738. break;
  739. default:
  740. break;
  741. }
  742. } else {
  743. switch (radeon_connector->hpd.hpd) {
  744. case RADEON_HPD_1:
  745. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  746. break;
  747. case RADEON_HPD_2:
  748. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  749. break;
  750. case RADEON_HPD_3:
  751. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  752. break;
  753. default:
  754. break;
  755. }
  756. }
  757. enable |= 1 << radeon_connector->hpd.hpd;
  758. radeon_hpd_set_polarity(rdev, radeon_connector->hpd.hpd);
  759. }
  760. radeon_irq_kms_enable_hpd(rdev, enable);
  761. }
  762. void r600_hpd_fini(struct radeon_device *rdev)
  763. {
  764. struct drm_device *dev = rdev->ddev;
  765. struct drm_connector *connector;
  766. unsigned disable = 0;
  767. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  768. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  769. if (ASIC_IS_DCE3(rdev)) {
  770. switch (radeon_connector->hpd.hpd) {
  771. case RADEON_HPD_1:
  772. WREG32(DC_HPD1_CONTROL, 0);
  773. break;
  774. case RADEON_HPD_2:
  775. WREG32(DC_HPD2_CONTROL, 0);
  776. break;
  777. case RADEON_HPD_3:
  778. WREG32(DC_HPD3_CONTROL, 0);
  779. break;
  780. case RADEON_HPD_4:
  781. WREG32(DC_HPD4_CONTROL, 0);
  782. break;
  783. /* DCE 3.2 */
  784. case RADEON_HPD_5:
  785. WREG32(DC_HPD5_CONTROL, 0);
  786. break;
  787. case RADEON_HPD_6:
  788. WREG32(DC_HPD6_CONTROL, 0);
  789. break;
  790. default:
  791. break;
  792. }
  793. } else {
  794. switch (radeon_connector->hpd.hpd) {
  795. case RADEON_HPD_1:
  796. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  797. break;
  798. case RADEON_HPD_2:
  799. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  800. break;
  801. case RADEON_HPD_3:
  802. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  803. break;
  804. default:
  805. break;
  806. }
  807. }
  808. disable |= 1 << radeon_connector->hpd.hpd;
  809. }
  810. radeon_irq_kms_disable_hpd(rdev, disable);
  811. }
  812. /*
  813. * R600 PCIE GART
  814. */
  815. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  816. {
  817. unsigned i;
  818. u32 tmp;
  819. /* flush hdp cache so updates hit vram */
  820. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  821. !(rdev->flags & RADEON_IS_AGP)) {
  822. void __iomem *ptr = (void *)rdev->gart.ptr;
  823. u32 tmp;
  824. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  825. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL
  826. * This seems to cause problems on some AGP cards. Just use the old
  827. * method for them.
  828. */
  829. WREG32(HDP_DEBUG1, 0);
  830. tmp = readl((void __iomem *)ptr);
  831. } else
  832. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  833. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  834. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  835. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  836. for (i = 0; i < rdev->usec_timeout; i++) {
  837. /* read MC_STATUS */
  838. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  839. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  840. if (tmp == 2) {
  841. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  842. return;
  843. }
  844. if (tmp) {
  845. return;
  846. }
  847. udelay(1);
  848. }
  849. }
  850. int r600_pcie_gart_init(struct radeon_device *rdev)
  851. {
  852. int r;
  853. if (rdev->gart.robj) {
  854. WARN(1, "R600 PCIE GART already initialized\n");
  855. return 0;
  856. }
  857. /* Initialize common gart structure */
  858. r = radeon_gart_init(rdev);
  859. if (r)
  860. return r;
  861. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  862. return radeon_gart_table_vram_alloc(rdev);
  863. }
  864. static int r600_pcie_gart_enable(struct radeon_device *rdev)
  865. {
  866. u32 tmp;
  867. int r, i;
  868. if (rdev->gart.robj == NULL) {
  869. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  870. return -EINVAL;
  871. }
  872. r = radeon_gart_table_vram_pin(rdev);
  873. if (r)
  874. return r;
  875. radeon_gart_restore(rdev);
  876. /* Setup L2 cache */
  877. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  878. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  879. EFFECTIVE_L2_QUEUE_SIZE(7));
  880. WREG32(VM_L2_CNTL2, 0);
  881. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  882. /* Setup TLB control */
  883. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  884. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  885. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  886. ENABLE_WAIT_L2_QUERY;
  887. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  888. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  889. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  890. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  891. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  892. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  893. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  894. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  895. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  896. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  897. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  898. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  899. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  900. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  901. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  902. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  903. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  904. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  905. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  906. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  907. (u32)(rdev->dummy_page.addr >> 12));
  908. for (i = 1; i < 7; i++)
  909. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  910. r600_pcie_gart_tlb_flush(rdev);
  911. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  912. (unsigned)(rdev->mc.gtt_size >> 20),
  913. (unsigned long long)rdev->gart.table_addr);
  914. rdev->gart.ready = true;
  915. return 0;
  916. }
  917. static void r600_pcie_gart_disable(struct radeon_device *rdev)
  918. {
  919. u32 tmp;
  920. int i;
  921. /* Disable all tables */
  922. for (i = 0; i < 7; i++)
  923. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  924. /* Disable L2 cache */
  925. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  926. EFFECTIVE_L2_QUEUE_SIZE(7));
  927. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  928. /* Setup L1 TLB control */
  929. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  930. ENABLE_WAIT_L2_QUERY;
  931. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  932. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  933. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  934. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  935. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  936. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  937. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  938. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  939. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  940. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  941. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  942. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  943. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  944. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  945. radeon_gart_table_vram_unpin(rdev);
  946. }
  947. static void r600_pcie_gart_fini(struct radeon_device *rdev)
  948. {
  949. radeon_gart_fini(rdev);
  950. r600_pcie_gart_disable(rdev);
  951. radeon_gart_table_vram_free(rdev);
  952. }
  953. static void r600_agp_enable(struct radeon_device *rdev)
  954. {
  955. u32 tmp;
  956. int i;
  957. /* Setup L2 cache */
  958. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  959. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  960. EFFECTIVE_L2_QUEUE_SIZE(7));
  961. WREG32(VM_L2_CNTL2, 0);
  962. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  963. /* Setup TLB control */
  964. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  965. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  966. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  967. ENABLE_WAIT_L2_QUERY;
  968. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  969. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  970. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  971. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  972. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  973. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  974. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  975. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  976. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  977. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  978. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  979. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  980. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  981. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  982. for (i = 0; i < 7; i++)
  983. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  984. }
  985. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  986. {
  987. unsigned i;
  988. u32 tmp;
  989. for (i = 0; i < rdev->usec_timeout; i++) {
  990. /* read MC_STATUS */
  991. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  992. if (!tmp)
  993. return 0;
  994. udelay(1);
  995. }
  996. return -1;
  997. }
  998. static void r600_mc_program(struct radeon_device *rdev)
  999. {
  1000. struct rv515_mc_save save;
  1001. u32 tmp;
  1002. int i, j;
  1003. /* Initialize HDP */
  1004. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1005. WREG32((0x2c14 + j), 0x00000000);
  1006. WREG32((0x2c18 + j), 0x00000000);
  1007. WREG32((0x2c1c + j), 0x00000000);
  1008. WREG32((0x2c20 + j), 0x00000000);
  1009. WREG32((0x2c24 + j), 0x00000000);
  1010. }
  1011. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  1012. rv515_mc_stop(rdev, &save);
  1013. if (r600_mc_wait_for_idle(rdev)) {
  1014. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1015. }
  1016. /* Lockout access through VGA aperture (doesn't exist before R600) */
  1017. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  1018. /* Update configuration */
  1019. if (rdev->flags & RADEON_IS_AGP) {
  1020. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  1021. /* VRAM before AGP */
  1022. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1023. rdev->mc.vram_start >> 12);
  1024. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1025. rdev->mc.gtt_end >> 12);
  1026. } else {
  1027. /* VRAM after AGP */
  1028. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  1029. rdev->mc.gtt_start >> 12);
  1030. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  1031. rdev->mc.vram_end >> 12);
  1032. }
  1033. } else {
  1034. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  1035. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  1036. }
  1037. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, rdev->vram_scratch.gpu_addr >> 12);
  1038. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  1039. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  1040. WREG32(MC_VM_FB_LOCATION, tmp);
  1041. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  1042. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  1043. WREG32(HDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  1044. if (rdev->flags & RADEON_IS_AGP) {
  1045. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  1046. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  1047. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  1048. } else {
  1049. WREG32(MC_VM_AGP_BASE, 0);
  1050. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  1051. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  1052. }
  1053. if (r600_mc_wait_for_idle(rdev)) {
  1054. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1055. }
  1056. rv515_mc_resume(rdev, &save);
  1057. /* we need to own VRAM, so turn off the VGA renderer here
  1058. * to stop it overwriting our objects */
  1059. rv515_vga_render_disable(rdev);
  1060. }
  1061. /**
  1062. * r600_vram_gtt_location - try to find VRAM & GTT location
  1063. * @rdev: radeon device structure holding all necessary informations
  1064. * @mc: memory controller structure holding memory informations
  1065. *
  1066. * Function will place try to place VRAM at same place as in CPU (PCI)
  1067. * address space as some GPU seems to have issue when we reprogram at
  1068. * different address space.
  1069. *
  1070. * If there is not enough space to fit the unvisible VRAM after the
  1071. * aperture then we limit the VRAM size to the aperture.
  1072. *
  1073. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  1074. * them to be in one from GPU point of view so that we can program GPU to
  1075. * catch access outside them (weird GPU policy see ??).
  1076. *
  1077. * This function will never fails, worst case are limiting VRAM or GTT.
  1078. *
  1079. * Note: GTT start, end, size should be initialized before calling this
  1080. * function on AGP platform.
  1081. */
  1082. static void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  1083. {
  1084. u64 size_bf, size_af;
  1085. if (mc->mc_vram_size > 0xE0000000) {
  1086. /* leave room for at least 512M GTT */
  1087. dev_warn(rdev->dev, "limiting VRAM\n");
  1088. mc->real_vram_size = 0xE0000000;
  1089. mc->mc_vram_size = 0xE0000000;
  1090. }
  1091. if (rdev->flags & RADEON_IS_AGP) {
  1092. size_bf = mc->gtt_start;
  1093. size_af = mc->mc_mask - mc->gtt_end;
  1094. if (size_bf > size_af) {
  1095. if (mc->mc_vram_size > size_bf) {
  1096. dev_warn(rdev->dev, "limiting VRAM\n");
  1097. mc->real_vram_size = size_bf;
  1098. mc->mc_vram_size = size_bf;
  1099. }
  1100. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  1101. } else {
  1102. if (mc->mc_vram_size > size_af) {
  1103. dev_warn(rdev->dev, "limiting VRAM\n");
  1104. mc->real_vram_size = size_af;
  1105. mc->mc_vram_size = size_af;
  1106. }
  1107. mc->vram_start = mc->gtt_end + 1;
  1108. }
  1109. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  1110. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  1111. mc->mc_vram_size >> 20, mc->vram_start,
  1112. mc->vram_end, mc->real_vram_size >> 20);
  1113. } else {
  1114. u64 base = 0;
  1115. if (rdev->flags & RADEON_IS_IGP) {
  1116. base = RREG32(MC_VM_FB_LOCATION) & 0xFFFF;
  1117. base <<= 24;
  1118. }
  1119. radeon_vram_location(rdev, &rdev->mc, base);
  1120. rdev->mc.gtt_base_align = 0;
  1121. radeon_gtt_location(rdev, mc);
  1122. }
  1123. }
  1124. static int r600_mc_init(struct radeon_device *rdev)
  1125. {
  1126. u32 tmp;
  1127. int chansize, numchan;
  1128. /* Get VRAM informations */
  1129. rdev->mc.vram_is_ddr = true;
  1130. tmp = RREG32(RAMCFG);
  1131. if (tmp & CHANSIZE_OVERRIDE) {
  1132. chansize = 16;
  1133. } else if (tmp & CHANSIZE_MASK) {
  1134. chansize = 64;
  1135. } else {
  1136. chansize = 32;
  1137. }
  1138. tmp = RREG32(CHMAP);
  1139. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1140. case 0:
  1141. default:
  1142. numchan = 1;
  1143. break;
  1144. case 1:
  1145. numchan = 2;
  1146. break;
  1147. case 2:
  1148. numchan = 4;
  1149. break;
  1150. case 3:
  1151. numchan = 8;
  1152. break;
  1153. }
  1154. rdev->mc.vram_width = numchan * chansize;
  1155. /* Could aper size report 0 ? */
  1156. rdev->mc.aper_base = pci_resource_start(rdev->pdev, 0);
  1157. rdev->mc.aper_size = pci_resource_len(rdev->pdev, 0);
  1158. /* Setup GPU memory space */
  1159. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  1160. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  1161. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1162. r600_vram_gtt_location(rdev, &rdev->mc);
  1163. if (rdev->flags & RADEON_IS_IGP) {
  1164. rs690_pm_info(rdev);
  1165. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  1166. }
  1167. radeon_update_bandwidth_info(rdev);
  1168. return 0;
  1169. }
  1170. int r600_vram_scratch_init(struct radeon_device *rdev)
  1171. {
  1172. int r;
  1173. if (rdev->vram_scratch.robj == NULL) {
  1174. r = radeon_bo_create(rdev, RADEON_GPU_PAGE_SIZE,
  1175. PAGE_SIZE, true, RADEON_GEM_DOMAIN_VRAM,
  1176. NULL, &rdev->vram_scratch.robj);
  1177. if (r) {
  1178. return r;
  1179. }
  1180. }
  1181. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1182. if (unlikely(r != 0))
  1183. return r;
  1184. r = radeon_bo_pin(rdev->vram_scratch.robj,
  1185. RADEON_GEM_DOMAIN_VRAM, &rdev->vram_scratch.gpu_addr);
  1186. if (r) {
  1187. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1188. return r;
  1189. }
  1190. r = radeon_bo_kmap(rdev->vram_scratch.robj,
  1191. (void **)&rdev->vram_scratch.ptr);
  1192. if (r)
  1193. radeon_bo_unpin(rdev->vram_scratch.robj);
  1194. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1195. return r;
  1196. }
  1197. void r600_vram_scratch_fini(struct radeon_device *rdev)
  1198. {
  1199. int r;
  1200. if (rdev->vram_scratch.robj == NULL) {
  1201. return;
  1202. }
  1203. r = radeon_bo_reserve(rdev->vram_scratch.robj, false);
  1204. if (likely(r == 0)) {
  1205. radeon_bo_kunmap(rdev->vram_scratch.robj);
  1206. radeon_bo_unpin(rdev->vram_scratch.robj);
  1207. radeon_bo_unreserve(rdev->vram_scratch.robj);
  1208. }
  1209. radeon_bo_unref(&rdev->vram_scratch.robj);
  1210. }
  1211. void r600_set_bios_scratch_engine_hung(struct radeon_device *rdev, bool hung)
  1212. {
  1213. u32 tmp = RREG32(R600_BIOS_3_SCRATCH);
  1214. if (hung)
  1215. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1216. else
  1217. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  1218. WREG32(R600_BIOS_3_SCRATCH, tmp);
  1219. }
  1220. static void r600_print_gpu_status_regs(struct radeon_device *rdev)
  1221. {
  1222. dev_info(rdev->dev, " R_008010_GRBM_STATUS = 0x%08X\n",
  1223. RREG32(R_008010_GRBM_STATUS));
  1224. dev_info(rdev->dev, " R_008014_GRBM_STATUS2 = 0x%08X\n",
  1225. RREG32(R_008014_GRBM_STATUS2));
  1226. dev_info(rdev->dev, " R_000E50_SRBM_STATUS = 0x%08X\n",
  1227. RREG32(R_000E50_SRBM_STATUS));
  1228. dev_info(rdev->dev, " R_008674_CP_STALLED_STAT1 = 0x%08X\n",
  1229. RREG32(CP_STALLED_STAT1));
  1230. dev_info(rdev->dev, " R_008678_CP_STALLED_STAT2 = 0x%08X\n",
  1231. RREG32(CP_STALLED_STAT2));
  1232. dev_info(rdev->dev, " R_00867C_CP_BUSY_STAT = 0x%08X\n",
  1233. RREG32(CP_BUSY_STAT));
  1234. dev_info(rdev->dev, " R_008680_CP_STAT = 0x%08X\n",
  1235. RREG32(CP_STAT));
  1236. dev_info(rdev->dev, " R_00D034_DMA_STATUS_REG = 0x%08X\n",
  1237. RREG32(DMA_STATUS_REG));
  1238. }
  1239. static bool r600_is_display_hung(struct radeon_device *rdev)
  1240. {
  1241. u32 crtc_hung = 0;
  1242. u32 crtc_status[2];
  1243. u32 i, j, tmp;
  1244. for (i = 0; i < rdev->num_crtc; i++) {
  1245. if (RREG32(AVIVO_D1CRTC_CONTROL + crtc_offsets[i]) & AVIVO_CRTC_EN) {
  1246. crtc_status[i] = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1247. crtc_hung |= (1 << i);
  1248. }
  1249. }
  1250. for (j = 0; j < 10; j++) {
  1251. for (i = 0; i < rdev->num_crtc; i++) {
  1252. if (crtc_hung & (1 << i)) {
  1253. tmp = RREG32(AVIVO_D1CRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  1254. if (tmp != crtc_status[i])
  1255. crtc_hung &= ~(1 << i);
  1256. }
  1257. }
  1258. if (crtc_hung == 0)
  1259. return false;
  1260. udelay(100);
  1261. }
  1262. return true;
  1263. }
  1264. static u32 r600_gpu_check_soft_reset(struct radeon_device *rdev)
  1265. {
  1266. u32 reset_mask = 0;
  1267. u32 tmp;
  1268. /* GRBM_STATUS */
  1269. tmp = RREG32(R_008010_GRBM_STATUS);
  1270. if (rdev->family >= CHIP_RV770) {
  1271. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1272. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1273. G_008010_TA_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1274. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1275. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1276. reset_mask |= RADEON_RESET_GFX;
  1277. } else {
  1278. if (G_008010_PA_BUSY(tmp) | G_008010_SC_BUSY(tmp) |
  1279. G_008010_SH_BUSY(tmp) | G_008010_SX_BUSY(tmp) |
  1280. G_008010_TA03_BUSY(tmp) | G_008010_VGT_BUSY(tmp) |
  1281. G_008010_DB03_BUSY(tmp) | G_008010_CB03_BUSY(tmp) |
  1282. G_008010_SPI03_BUSY(tmp) | G_008010_VGT_BUSY_NO_DMA(tmp))
  1283. reset_mask |= RADEON_RESET_GFX;
  1284. }
  1285. if (G_008010_CF_RQ_PENDING(tmp) | G_008010_PF_RQ_PENDING(tmp) |
  1286. G_008010_CP_BUSY(tmp) | G_008010_CP_COHERENCY_BUSY(tmp))
  1287. reset_mask |= RADEON_RESET_CP;
  1288. if (G_008010_GRBM_EE_BUSY(tmp))
  1289. reset_mask |= RADEON_RESET_GRBM | RADEON_RESET_GFX | RADEON_RESET_CP;
  1290. /* DMA_STATUS_REG */
  1291. tmp = RREG32(DMA_STATUS_REG);
  1292. if (!(tmp & DMA_IDLE))
  1293. reset_mask |= RADEON_RESET_DMA;
  1294. /* SRBM_STATUS */
  1295. tmp = RREG32(R_000E50_SRBM_STATUS);
  1296. if (G_000E50_RLC_RQ_PENDING(tmp) | G_000E50_RLC_BUSY(tmp))
  1297. reset_mask |= RADEON_RESET_RLC;
  1298. if (G_000E50_IH_BUSY(tmp))
  1299. reset_mask |= RADEON_RESET_IH;
  1300. if (G_000E50_SEM_BUSY(tmp))
  1301. reset_mask |= RADEON_RESET_SEM;
  1302. if (G_000E50_GRBM_RQ_PENDING(tmp))
  1303. reset_mask |= RADEON_RESET_GRBM;
  1304. if (G_000E50_VMC_BUSY(tmp))
  1305. reset_mask |= RADEON_RESET_VMC;
  1306. if (G_000E50_MCB_BUSY(tmp) | G_000E50_MCDZ_BUSY(tmp) |
  1307. G_000E50_MCDY_BUSY(tmp) | G_000E50_MCDX_BUSY(tmp) |
  1308. G_000E50_MCDW_BUSY(tmp))
  1309. reset_mask |= RADEON_RESET_MC;
  1310. if (r600_is_display_hung(rdev))
  1311. reset_mask |= RADEON_RESET_DISPLAY;
  1312. /* Skip MC reset as it's mostly likely not hung, just busy */
  1313. if (reset_mask & RADEON_RESET_MC) {
  1314. DRM_DEBUG("MC busy: 0x%08X, clearing.\n", reset_mask);
  1315. reset_mask &= ~RADEON_RESET_MC;
  1316. }
  1317. return reset_mask;
  1318. }
  1319. static void r600_gpu_soft_reset(struct radeon_device *rdev, u32 reset_mask)
  1320. {
  1321. struct rv515_mc_save save;
  1322. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  1323. u32 tmp;
  1324. if (reset_mask == 0)
  1325. return;
  1326. dev_info(rdev->dev, "GPU softreset: 0x%08X\n", reset_mask);
  1327. r600_print_gpu_status_regs(rdev);
  1328. /* Disable CP parsing/prefetching */
  1329. if (rdev->family >= CHIP_RV770)
  1330. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1) | S_0086D8_CP_PFP_HALT(1));
  1331. else
  1332. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1333. /* disable the RLC */
  1334. WREG32(RLC_CNTL, 0);
  1335. if (reset_mask & RADEON_RESET_DMA) {
  1336. /* Disable DMA */
  1337. tmp = RREG32(DMA_RB_CNTL);
  1338. tmp &= ~DMA_RB_ENABLE;
  1339. WREG32(DMA_RB_CNTL, tmp);
  1340. }
  1341. mdelay(50);
  1342. rv515_mc_stop(rdev, &save);
  1343. if (r600_mc_wait_for_idle(rdev)) {
  1344. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1345. }
  1346. if (reset_mask & (RADEON_RESET_GFX | RADEON_RESET_COMPUTE)) {
  1347. if (rdev->family >= CHIP_RV770)
  1348. grbm_soft_reset |= S_008020_SOFT_RESET_DB(1) |
  1349. S_008020_SOFT_RESET_CB(1) |
  1350. S_008020_SOFT_RESET_PA(1) |
  1351. S_008020_SOFT_RESET_SC(1) |
  1352. S_008020_SOFT_RESET_SPI(1) |
  1353. S_008020_SOFT_RESET_SX(1) |
  1354. S_008020_SOFT_RESET_SH(1) |
  1355. S_008020_SOFT_RESET_TC(1) |
  1356. S_008020_SOFT_RESET_TA(1) |
  1357. S_008020_SOFT_RESET_VC(1) |
  1358. S_008020_SOFT_RESET_VGT(1);
  1359. else
  1360. grbm_soft_reset |= S_008020_SOFT_RESET_CR(1) |
  1361. S_008020_SOFT_RESET_DB(1) |
  1362. S_008020_SOFT_RESET_CB(1) |
  1363. S_008020_SOFT_RESET_PA(1) |
  1364. S_008020_SOFT_RESET_SC(1) |
  1365. S_008020_SOFT_RESET_SMX(1) |
  1366. S_008020_SOFT_RESET_SPI(1) |
  1367. S_008020_SOFT_RESET_SX(1) |
  1368. S_008020_SOFT_RESET_SH(1) |
  1369. S_008020_SOFT_RESET_TC(1) |
  1370. S_008020_SOFT_RESET_TA(1) |
  1371. S_008020_SOFT_RESET_VC(1) |
  1372. S_008020_SOFT_RESET_VGT(1);
  1373. }
  1374. if (reset_mask & RADEON_RESET_CP) {
  1375. grbm_soft_reset |= S_008020_SOFT_RESET_CP(1) |
  1376. S_008020_SOFT_RESET_VGT(1);
  1377. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1378. }
  1379. if (reset_mask & RADEON_RESET_DMA) {
  1380. if (rdev->family >= CHIP_RV770)
  1381. srbm_soft_reset |= RV770_SOFT_RESET_DMA;
  1382. else
  1383. srbm_soft_reset |= SOFT_RESET_DMA;
  1384. }
  1385. if (reset_mask & RADEON_RESET_RLC)
  1386. srbm_soft_reset |= S_000E60_SOFT_RESET_RLC(1);
  1387. if (reset_mask & RADEON_RESET_SEM)
  1388. srbm_soft_reset |= S_000E60_SOFT_RESET_SEM(1);
  1389. if (reset_mask & RADEON_RESET_IH)
  1390. srbm_soft_reset |= S_000E60_SOFT_RESET_IH(1);
  1391. if (reset_mask & RADEON_RESET_GRBM)
  1392. srbm_soft_reset |= S_000E60_SOFT_RESET_GRBM(1);
  1393. if (!(rdev->flags & RADEON_IS_IGP)) {
  1394. if (reset_mask & RADEON_RESET_MC)
  1395. srbm_soft_reset |= S_000E60_SOFT_RESET_MC(1);
  1396. }
  1397. if (reset_mask & RADEON_RESET_VMC)
  1398. srbm_soft_reset |= S_000E60_SOFT_RESET_VMC(1);
  1399. if (grbm_soft_reset) {
  1400. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1401. tmp |= grbm_soft_reset;
  1402. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  1403. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1404. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1405. udelay(50);
  1406. tmp &= ~grbm_soft_reset;
  1407. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  1408. tmp = RREG32(R_008020_GRBM_SOFT_RESET);
  1409. }
  1410. if (srbm_soft_reset) {
  1411. tmp = RREG32(SRBM_SOFT_RESET);
  1412. tmp |= srbm_soft_reset;
  1413. dev_info(rdev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1414. WREG32(SRBM_SOFT_RESET, tmp);
  1415. tmp = RREG32(SRBM_SOFT_RESET);
  1416. udelay(50);
  1417. tmp &= ~srbm_soft_reset;
  1418. WREG32(SRBM_SOFT_RESET, tmp);
  1419. tmp = RREG32(SRBM_SOFT_RESET);
  1420. }
  1421. /* Wait a little for things to settle down */
  1422. mdelay(1);
  1423. rv515_mc_resume(rdev, &save);
  1424. udelay(50);
  1425. r600_print_gpu_status_regs(rdev);
  1426. }
  1427. int r600_asic_reset(struct radeon_device *rdev)
  1428. {
  1429. u32 reset_mask;
  1430. reset_mask = r600_gpu_check_soft_reset(rdev);
  1431. if (reset_mask)
  1432. r600_set_bios_scratch_engine_hung(rdev, true);
  1433. r600_gpu_soft_reset(rdev, reset_mask);
  1434. reset_mask = r600_gpu_check_soft_reset(rdev);
  1435. if (!reset_mask)
  1436. r600_set_bios_scratch_engine_hung(rdev, false);
  1437. return 0;
  1438. }
  1439. /**
  1440. * r600_gfx_is_lockup - Check if the GFX engine is locked up
  1441. *
  1442. * @rdev: radeon_device pointer
  1443. * @ring: radeon_ring structure holding ring information
  1444. *
  1445. * Check if the GFX engine is locked up.
  1446. * Returns true if the engine appears to be locked up, false if not.
  1447. */
  1448. bool r600_gfx_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1449. {
  1450. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1451. if (!(reset_mask & (RADEON_RESET_GFX |
  1452. RADEON_RESET_COMPUTE |
  1453. RADEON_RESET_CP))) {
  1454. radeon_ring_lockup_update(ring);
  1455. return false;
  1456. }
  1457. /* force CP activities */
  1458. radeon_ring_force_activity(rdev, ring);
  1459. return radeon_ring_test_lockup(rdev, ring);
  1460. }
  1461. /**
  1462. * r600_dma_is_lockup - Check if the DMA engine is locked up
  1463. *
  1464. * @rdev: radeon_device pointer
  1465. * @ring: radeon_ring structure holding ring information
  1466. *
  1467. * Check if the async DMA engine is locked up.
  1468. * Returns true if the engine appears to be locked up, false if not.
  1469. */
  1470. bool r600_dma_is_lockup(struct radeon_device *rdev, struct radeon_ring *ring)
  1471. {
  1472. u32 reset_mask = r600_gpu_check_soft_reset(rdev);
  1473. if (!(reset_mask & RADEON_RESET_DMA)) {
  1474. radeon_ring_lockup_update(ring);
  1475. return false;
  1476. }
  1477. /* force ring activities */
  1478. radeon_ring_force_activity(rdev, ring);
  1479. return radeon_ring_test_lockup(rdev, ring);
  1480. }
  1481. u32 r6xx_remap_render_backend(struct radeon_device *rdev,
  1482. u32 tiling_pipe_num,
  1483. u32 max_rb_num,
  1484. u32 total_max_rb_num,
  1485. u32 disabled_rb_mask)
  1486. {
  1487. u32 rendering_pipe_num, rb_num_width, req_rb_num;
  1488. u32 pipe_rb_ratio, pipe_rb_remain, tmp;
  1489. u32 data = 0, mask = 1 << (max_rb_num - 1);
  1490. unsigned i, j;
  1491. /* mask out the RBs that don't exist on that asic */
  1492. tmp = disabled_rb_mask | ((0xff << max_rb_num) & 0xff);
  1493. /* make sure at least one RB is available */
  1494. if ((tmp & 0xff) != 0xff)
  1495. disabled_rb_mask = tmp;
  1496. rendering_pipe_num = 1 << tiling_pipe_num;
  1497. req_rb_num = total_max_rb_num - r600_count_pipe_bits(disabled_rb_mask);
  1498. BUG_ON(rendering_pipe_num < req_rb_num);
  1499. pipe_rb_ratio = rendering_pipe_num / req_rb_num;
  1500. pipe_rb_remain = rendering_pipe_num - pipe_rb_ratio * req_rb_num;
  1501. if (rdev->family <= CHIP_RV740) {
  1502. /* r6xx/r7xx */
  1503. rb_num_width = 2;
  1504. } else {
  1505. /* eg+ */
  1506. rb_num_width = 4;
  1507. }
  1508. for (i = 0; i < max_rb_num; i++) {
  1509. if (!(mask & disabled_rb_mask)) {
  1510. for (j = 0; j < pipe_rb_ratio; j++) {
  1511. data <<= rb_num_width;
  1512. data |= max_rb_num - i - 1;
  1513. }
  1514. if (pipe_rb_remain) {
  1515. data <<= rb_num_width;
  1516. data |= max_rb_num - i - 1;
  1517. pipe_rb_remain--;
  1518. }
  1519. }
  1520. mask >>= 1;
  1521. }
  1522. return data;
  1523. }
  1524. int r600_count_pipe_bits(uint32_t val)
  1525. {
  1526. return hweight32(val);
  1527. }
  1528. static void r600_gpu_init(struct radeon_device *rdev)
  1529. {
  1530. u32 tiling_config;
  1531. u32 ramcfg;
  1532. u32 cc_rb_backend_disable;
  1533. u32 cc_gc_shader_pipe_config;
  1534. u32 tmp;
  1535. int i, j;
  1536. u32 sq_config;
  1537. u32 sq_gpr_resource_mgmt_1 = 0;
  1538. u32 sq_gpr_resource_mgmt_2 = 0;
  1539. u32 sq_thread_resource_mgmt = 0;
  1540. u32 sq_stack_resource_mgmt_1 = 0;
  1541. u32 sq_stack_resource_mgmt_2 = 0;
  1542. u32 disabled_rb_mask;
  1543. rdev->config.r600.tiling_group_size = 256;
  1544. switch (rdev->family) {
  1545. case CHIP_R600:
  1546. rdev->config.r600.max_pipes = 4;
  1547. rdev->config.r600.max_tile_pipes = 8;
  1548. rdev->config.r600.max_simds = 4;
  1549. rdev->config.r600.max_backends = 4;
  1550. rdev->config.r600.max_gprs = 256;
  1551. rdev->config.r600.max_threads = 192;
  1552. rdev->config.r600.max_stack_entries = 256;
  1553. rdev->config.r600.max_hw_contexts = 8;
  1554. rdev->config.r600.max_gs_threads = 16;
  1555. rdev->config.r600.sx_max_export_size = 128;
  1556. rdev->config.r600.sx_max_export_pos_size = 16;
  1557. rdev->config.r600.sx_max_export_smx_size = 128;
  1558. rdev->config.r600.sq_num_cf_insts = 2;
  1559. break;
  1560. case CHIP_RV630:
  1561. case CHIP_RV635:
  1562. rdev->config.r600.max_pipes = 2;
  1563. rdev->config.r600.max_tile_pipes = 2;
  1564. rdev->config.r600.max_simds = 3;
  1565. rdev->config.r600.max_backends = 1;
  1566. rdev->config.r600.max_gprs = 128;
  1567. rdev->config.r600.max_threads = 192;
  1568. rdev->config.r600.max_stack_entries = 128;
  1569. rdev->config.r600.max_hw_contexts = 8;
  1570. rdev->config.r600.max_gs_threads = 4;
  1571. rdev->config.r600.sx_max_export_size = 128;
  1572. rdev->config.r600.sx_max_export_pos_size = 16;
  1573. rdev->config.r600.sx_max_export_smx_size = 128;
  1574. rdev->config.r600.sq_num_cf_insts = 2;
  1575. break;
  1576. case CHIP_RV610:
  1577. case CHIP_RV620:
  1578. case CHIP_RS780:
  1579. case CHIP_RS880:
  1580. rdev->config.r600.max_pipes = 1;
  1581. rdev->config.r600.max_tile_pipes = 1;
  1582. rdev->config.r600.max_simds = 2;
  1583. rdev->config.r600.max_backends = 1;
  1584. rdev->config.r600.max_gprs = 128;
  1585. rdev->config.r600.max_threads = 192;
  1586. rdev->config.r600.max_stack_entries = 128;
  1587. rdev->config.r600.max_hw_contexts = 4;
  1588. rdev->config.r600.max_gs_threads = 4;
  1589. rdev->config.r600.sx_max_export_size = 128;
  1590. rdev->config.r600.sx_max_export_pos_size = 16;
  1591. rdev->config.r600.sx_max_export_smx_size = 128;
  1592. rdev->config.r600.sq_num_cf_insts = 1;
  1593. break;
  1594. case CHIP_RV670:
  1595. rdev->config.r600.max_pipes = 4;
  1596. rdev->config.r600.max_tile_pipes = 4;
  1597. rdev->config.r600.max_simds = 4;
  1598. rdev->config.r600.max_backends = 4;
  1599. rdev->config.r600.max_gprs = 192;
  1600. rdev->config.r600.max_threads = 192;
  1601. rdev->config.r600.max_stack_entries = 256;
  1602. rdev->config.r600.max_hw_contexts = 8;
  1603. rdev->config.r600.max_gs_threads = 16;
  1604. rdev->config.r600.sx_max_export_size = 128;
  1605. rdev->config.r600.sx_max_export_pos_size = 16;
  1606. rdev->config.r600.sx_max_export_smx_size = 128;
  1607. rdev->config.r600.sq_num_cf_insts = 2;
  1608. break;
  1609. default:
  1610. break;
  1611. }
  1612. /* Initialize HDP */
  1613. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1614. WREG32((0x2c14 + j), 0x00000000);
  1615. WREG32((0x2c18 + j), 0x00000000);
  1616. WREG32((0x2c1c + j), 0x00000000);
  1617. WREG32((0x2c20 + j), 0x00000000);
  1618. WREG32((0x2c24 + j), 0x00000000);
  1619. }
  1620. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1621. /* Setup tiling */
  1622. tiling_config = 0;
  1623. ramcfg = RREG32(RAMCFG);
  1624. switch (rdev->config.r600.max_tile_pipes) {
  1625. case 1:
  1626. tiling_config |= PIPE_TILING(0);
  1627. break;
  1628. case 2:
  1629. tiling_config |= PIPE_TILING(1);
  1630. break;
  1631. case 4:
  1632. tiling_config |= PIPE_TILING(2);
  1633. break;
  1634. case 8:
  1635. tiling_config |= PIPE_TILING(3);
  1636. break;
  1637. default:
  1638. break;
  1639. }
  1640. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1641. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1642. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1643. tiling_config |= GROUP_SIZE((ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  1644. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1645. if (tmp > 3) {
  1646. tiling_config |= ROW_TILING(3);
  1647. tiling_config |= SAMPLE_SPLIT(3);
  1648. } else {
  1649. tiling_config |= ROW_TILING(tmp);
  1650. tiling_config |= SAMPLE_SPLIT(tmp);
  1651. }
  1652. tiling_config |= BANK_SWAPS(1);
  1653. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1654. tmp = R6XX_MAX_BACKENDS -
  1655. r600_count_pipe_bits((cc_rb_backend_disable >> 16) & R6XX_MAX_BACKENDS_MASK);
  1656. if (tmp < rdev->config.r600.max_backends) {
  1657. rdev->config.r600.max_backends = tmp;
  1658. }
  1659. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0x00ffff00;
  1660. tmp = R6XX_MAX_PIPES -
  1661. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 8) & R6XX_MAX_PIPES_MASK);
  1662. if (tmp < rdev->config.r600.max_pipes) {
  1663. rdev->config.r600.max_pipes = tmp;
  1664. }
  1665. tmp = R6XX_MAX_SIMDS -
  1666. r600_count_pipe_bits((cc_gc_shader_pipe_config >> 16) & R6XX_MAX_SIMDS_MASK);
  1667. if (tmp < rdev->config.r600.max_simds) {
  1668. rdev->config.r600.max_simds = tmp;
  1669. }
  1670. disabled_rb_mask = (RREG32(CC_RB_BACKEND_DISABLE) >> 16) & R6XX_MAX_BACKENDS_MASK;
  1671. tmp = (tiling_config & PIPE_TILING__MASK) >> PIPE_TILING__SHIFT;
  1672. tmp = r6xx_remap_render_backend(rdev, tmp, rdev->config.r600.max_backends,
  1673. R6XX_MAX_BACKENDS, disabled_rb_mask);
  1674. tiling_config |= tmp << 16;
  1675. rdev->config.r600.backend_map = tmp;
  1676. rdev->config.r600.tile_config = tiling_config;
  1677. WREG32(GB_TILING_CONFIG, tiling_config);
  1678. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1679. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1680. WREG32(DMA_TILING_CONFIG, tiling_config & 0xffff);
  1681. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1682. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1683. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1684. /* Setup some CP states */
  1685. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1686. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1687. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1688. SYNC_WALKER | SYNC_ALIGNER));
  1689. /* Setup various GPU states */
  1690. if (rdev->family == CHIP_RV670)
  1691. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1692. tmp = RREG32(SX_DEBUG_1);
  1693. tmp |= SMX_EVENT_RELEASE;
  1694. if ((rdev->family > CHIP_R600))
  1695. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1696. WREG32(SX_DEBUG_1, tmp);
  1697. if (((rdev->family) == CHIP_R600) ||
  1698. ((rdev->family) == CHIP_RV630) ||
  1699. ((rdev->family) == CHIP_RV610) ||
  1700. ((rdev->family) == CHIP_RV620) ||
  1701. ((rdev->family) == CHIP_RS780) ||
  1702. ((rdev->family) == CHIP_RS880)) {
  1703. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1704. } else {
  1705. WREG32(DB_DEBUG, 0);
  1706. }
  1707. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1708. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1709. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1710. WREG32(VGT_NUM_INSTANCES, 0);
  1711. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1712. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1713. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1714. if (((rdev->family) == CHIP_RV610) ||
  1715. ((rdev->family) == CHIP_RV620) ||
  1716. ((rdev->family) == CHIP_RS780) ||
  1717. ((rdev->family) == CHIP_RS880)) {
  1718. tmp = (CACHE_FIFO_SIZE(0xa) |
  1719. FETCH_FIFO_HIWATER(0xa) |
  1720. DONE_FIFO_HIWATER(0xe0) |
  1721. ALU_UPDATE_FIFO_HIWATER(0x8));
  1722. } else if (((rdev->family) == CHIP_R600) ||
  1723. ((rdev->family) == CHIP_RV630)) {
  1724. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1725. tmp |= DONE_FIFO_HIWATER(0x4);
  1726. }
  1727. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1728. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1729. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1730. */
  1731. sq_config = RREG32(SQ_CONFIG);
  1732. sq_config &= ~(PS_PRIO(3) |
  1733. VS_PRIO(3) |
  1734. GS_PRIO(3) |
  1735. ES_PRIO(3));
  1736. sq_config |= (DX9_CONSTS |
  1737. VC_ENABLE |
  1738. PS_PRIO(0) |
  1739. VS_PRIO(1) |
  1740. GS_PRIO(2) |
  1741. ES_PRIO(3));
  1742. if ((rdev->family) == CHIP_R600) {
  1743. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1744. NUM_VS_GPRS(124) |
  1745. NUM_CLAUSE_TEMP_GPRS(4));
  1746. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1747. NUM_ES_GPRS(0));
  1748. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1749. NUM_VS_THREADS(48) |
  1750. NUM_GS_THREADS(4) |
  1751. NUM_ES_THREADS(4));
  1752. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1753. NUM_VS_STACK_ENTRIES(128));
  1754. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1755. NUM_ES_STACK_ENTRIES(0));
  1756. } else if (((rdev->family) == CHIP_RV610) ||
  1757. ((rdev->family) == CHIP_RV620) ||
  1758. ((rdev->family) == CHIP_RS780) ||
  1759. ((rdev->family) == CHIP_RS880)) {
  1760. /* no vertex cache */
  1761. sq_config &= ~VC_ENABLE;
  1762. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1763. NUM_VS_GPRS(44) |
  1764. NUM_CLAUSE_TEMP_GPRS(2));
  1765. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1766. NUM_ES_GPRS(17));
  1767. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1768. NUM_VS_THREADS(78) |
  1769. NUM_GS_THREADS(4) |
  1770. NUM_ES_THREADS(31));
  1771. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1772. NUM_VS_STACK_ENTRIES(40));
  1773. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1774. NUM_ES_STACK_ENTRIES(16));
  1775. } else if (((rdev->family) == CHIP_RV630) ||
  1776. ((rdev->family) == CHIP_RV635)) {
  1777. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1778. NUM_VS_GPRS(44) |
  1779. NUM_CLAUSE_TEMP_GPRS(2));
  1780. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1781. NUM_ES_GPRS(18));
  1782. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1783. NUM_VS_THREADS(78) |
  1784. NUM_GS_THREADS(4) |
  1785. NUM_ES_THREADS(31));
  1786. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1787. NUM_VS_STACK_ENTRIES(40));
  1788. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1789. NUM_ES_STACK_ENTRIES(16));
  1790. } else if ((rdev->family) == CHIP_RV670) {
  1791. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1792. NUM_VS_GPRS(44) |
  1793. NUM_CLAUSE_TEMP_GPRS(2));
  1794. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1795. NUM_ES_GPRS(17));
  1796. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1797. NUM_VS_THREADS(78) |
  1798. NUM_GS_THREADS(4) |
  1799. NUM_ES_THREADS(31));
  1800. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1801. NUM_VS_STACK_ENTRIES(64));
  1802. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1803. NUM_ES_STACK_ENTRIES(64));
  1804. }
  1805. WREG32(SQ_CONFIG, sq_config);
  1806. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1807. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1808. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1809. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1810. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1811. if (((rdev->family) == CHIP_RV610) ||
  1812. ((rdev->family) == CHIP_RV620) ||
  1813. ((rdev->family) == CHIP_RS780) ||
  1814. ((rdev->family) == CHIP_RS880)) {
  1815. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1816. } else {
  1817. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1818. }
  1819. /* More default values. 2D/3D driver should adjust as needed */
  1820. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1821. S1_X(0x4) | S1_Y(0xc)));
  1822. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1823. S1_X(0x2) | S1_Y(0x2) |
  1824. S2_X(0xa) | S2_Y(0x6) |
  1825. S3_X(0x6) | S3_Y(0xa)));
  1826. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1827. S1_X(0x4) | S1_Y(0xc) |
  1828. S2_X(0x1) | S2_Y(0x6) |
  1829. S3_X(0xa) | S3_Y(0xe)));
  1830. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1831. S5_X(0x0) | S5_Y(0x0) |
  1832. S6_X(0xb) | S6_Y(0x4) |
  1833. S7_X(0x7) | S7_Y(0x8)));
  1834. WREG32(VGT_STRMOUT_EN, 0);
  1835. tmp = rdev->config.r600.max_pipes * 16;
  1836. switch (rdev->family) {
  1837. case CHIP_RV610:
  1838. case CHIP_RV620:
  1839. case CHIP_RS780:
  1840. case CHIP_RS880:
  1841. tmp += 32;
  1842. break;
  1843. case CHIP_RV670:
  1844. tmp += 128;
  1845. break;
  1846. default:
  1847. break;
  1848. }
  1849. if (tmp > 256) {
  1850. tmp = 256;
  1851. }
  1852. WREG32(VGT_ES_PER_GS, 128);
  1853. WREG32(VGT_GS_PER_ES, tmp);
  1854. WREG32(VGT_GS_PER_VS, 2);
  1855. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1856. /* more default values. 2D/3D driver should adjust as needed */
  1857. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1858. WREG32(VGT_STRMOUT_EN, 0);
  1859. WREG32(SX_MISC, 0);
  1860. WREG32(PA_SC_MODE_CNTL, 0);
  1861. WREG32(PA_SC_AA_CONFIG, 0);
  1862. WREG32(PA_SC_LINE_STIPPLE, 0);
  1863. WREG32(SPI_INPUT_Z, 0);
  1864. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1865. WREG32(CB_COLOR7_FRAG, 0);
  1866. /* Clear render buffer base addresses */
  1867. WREG32(CB_COLOR0_BASE, 0);
  1868. WREG32(CB_COLOR1_BASE, 0);
  1869. WREG32(CB_COLOR2_BASE, 0);
  1870. WREG32(CB_COLOR3_BASE, 0);
  1871. WREG32(CB_COLOR4_BASE, 0);
  1872. WREG32(CB_COLOR5_BASE, 0);
  1873. WREG32(CB_COLOR6_BASE, 0);
  1874. WREG32(CB_COLOR7_BASE, 0);
  1875. WREG32(CB_COLOR7_FRAG, 0);
  1876. switch (rdev->family) {
  1877. case CHIP_RV610:
  1878. case CHIP_RV620:
  1879. case CHIP_RS780:
  1880. case CHIP_RS880:
  1881. tmp = TC_L2_SIZE(8);
  1882. break;
  1883. case CHIP_RV630:
  1884. case CHIP_RV635:
  1885. tmp = TC_L2_SIZE(4);
  1886. break;
  1887. case CHIP_R600:
  1888. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1889. break;
  1890. default:
  1891. tmp = TC_L2_SIZE(0);
  1892. break;
  1893. }
  1894. WREG32(TC_CNTL, tmp);
  1895. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1896. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1897. tmp = RREG32(ARB_POP);
  1898. tmp |= ENABLE_TC128;
  1899. WREG32(ARB_POP, tmp);
  1900. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1901. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1902. NUM_CLIP_SEQ(3)));
  1903. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1904. WREG32(VC_ENHANCE, 0);
  1905. }
  1906. /*
  1907. * Indirect registers accessor
  1908. */
  1909. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1910. {
  1911. u32 r;
  1912. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1913. (void)RREG32(PCIE_PORT_INDEX);
  1914. r = RREG32(PCIE_PORT_DATA);
  1915. return r;
  1916. }
  1917. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1918. {
  1919. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1920. (void)RREG32(PCIE_PORT_INDEX);
  1921. WREG32(PCIE_PORT_DATA, (v));
  1922. (void)RREG32(PCIE_PORT_DATA);
  1923. }
  1924. /*
  1925. * CP & Ring
  1926. */
  1927. void r600_cp_stop(struct radeon_device *rdev)
  1928. {
  1929. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  1930. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1931. WREG32(SCRATCH_UMSK, 0);
  1932. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ready = false;
  1933. }
  1934. int r600_init_microcode(struct radeon_device *rdev)
  1935. {
  1936. struct platform_device *pdev;
  1937. const char *chip_name;
  1938. const char *rlc_chip_name;
  1939. size_t pfp_req_size, me_req_size, rlc_req_size;
  1940. char fw_name[30];
  1941. int err;
  1942. DRM_DEBUG("\n");
  1943. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1944. err = IS_ERR(pdev);
  1945. if (err) {
  1946. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1947. return -EINVAL;
  1948. }
  1949. switch (rdev->family) {
  1950. case CHIP_R600:
  1951. chip_name = "R600";
  1952. rlc_chip_name = "R600";
  1953. break;
  1954. case CHIP_RV610:
  1955. chip_name = "RV610";
  1956. rlc_chip_name = "R600";
  1957. break;
  1958. case CHIP_RV630:
  1959. chip_name = "RV630";
  1960. rlc_chip_name = "R600";
  1961. break;
  1962. case CHIP_RV620:
  1963. chip_name = "RV620";
  1964. rlc_chip_name = "R600";
  1965. break;
  1966. case CHIP_RV635:
  1967. chip_name = "RV635";
  1968. rlc_chip_name = "R600";
  1969. break;
  1970. case CHIP_RV670:
  1971. chip_name = "RV670";
  1972. rlc_chip_name = "R600";
  1973. break;
  1974. case CHIP_RS780:
  1975. case CHIP_RS880:
  1976. chip_name = "RS780";
  1977. rlc_chip_name = "R600";
  1978. break;
  1979. case CHIP_RV770:
  1980. chip_name = "RV770";
  1981. rlc_chip_name = "R700";
  1982. break;
  1983. case CHIP_RV730:
  1984. case CHIP_RV740:
  1985. chip_name = "RV730";
  1986. rlc_chip_name = "R700";
  1987. break;
  1988. case CHIP_RV710:
  1989. chip_name = "RV710";
  1990. rlc_chip_name = "R700";
  1991. break;
  1992. case CHIP_CEDAR:
  1993. chip_name = "CEDAR";
  1994. rlc_chip_name = "CEDAR";
  1995. break;
  1996. case CHIP_REDWOOD:
  1997. chip_name = "REDWOOD";
  1998. rlc_chip_name = "REDWOOD";
  1999. break;
  2000. case CHIP_JUNIPER:
  2001. chip_name = "JUNIPER";
  2002. rlc_chip_name = "JUNIPER";
  2003. break;
  2004. case CHIP_CYPRESS:
  2005. case CHIP_HEMLOCK:
  2006. chip_name = "CYPRESS";
  2007. rlc_chip_name = "CYPRESS";
  2008. break;
  2009. case CHIP_PALM:
  2010. chip_name = "PALM";
  2011. rlc_chip_name = "SUMO";
  2012. break;
  2013. case CHIP_SUMO:
  2014. chip_name = "SUMO";
  2015. rlc_chip_name = "SUMO";
  2016. break;
  2017. case CHIP_SUMO2:
  2018. chip_name = "SUMO2";
  2019. rlc_chip_name = "SUMO";
  2020. break;
  2021. default: BUG();
  2022. }
  2023. if (rdev->family >= CHIP_CEDAR) {
  2024. pfp_req_size = EVERGREEN_PFP_UCODE_SIZE * 4;
  2025. me_req_size = EVERGREEN_PM4_UCODE_SIZE * 4;
  2026. rlc_req_size = EVERGREEN_RLC_UCODE_SIZE * 4;
  2027. } else if (rdev->family >= CHIP_RV770) {
  2028. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  2029. me_req_size = R700_PM4_UCODE_SIZE * 4;
  2030. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  2031. } else {
  2032. pfp_req_size = PFP_UCODE_SIZE * 4;
  2033. me_req_size = PM4_UCODE_SIZE * 12;
  2034. rlc_req_size = RLC_UCODE_SIZE * 4;
  2035. }
  2036. DRM_INFO("Loading %s Microcode\n", chip_name);
  2037. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  2038. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  2039. if (err)
  2040. goto out;
  2041. if (rdev->pfp_fw->size != pfp_req_size) {
  2042. printk(KERN_ERR
  2043. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2044. rdev->pfp_fw->size, fw_name);
  2045. err = -EINVAL;
  2046. goto out;
  2047. }
  2048. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  2049. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  2050. if (err)
  2051. goto out;
  2052. if (rdev->me_fw->size != me_req_size) {
  2053. printk(KERN_ERR
  2054. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  2055. rdev->me_fw->size, fw_name);
  2056. err = -EINVAL;
  2057. }
  2058. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  2059. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  2060. if (err)
  2061. goto out;
  2062. if (rdev->rlc_fw->size != rlc_req_size) {
  2063. printk(KERN_ERR
  2064. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  2065. rdev->rlc_fw->size, fw_name);
  2066. err = -EINVAL;
  2067. }
  2068. out:
  2069. platform_device_unregister(pdev);
  2070. if (err) {
  2071. if (err != -EINVAL)
  2072. printk(KERN_ERR
  2073. "r600_cp: Failed to load firmware \"%s\"\n",
  2074. fw_name);
  2075. release_firmware(rdev->pfp_fw);
  2076. rdev->pfp_fw = NULL;
  2077. release_firmware(rdev->me_fw);
  2078. rdev->me_fw = NULL;
  2079. release_firmware(rdev->rlc_fw);
  2080. rdev->rlc_fw = NULL;
  2081. }
  2082. return err;
  2083. }
  2084. static int r600_cp_load_microcode(struct radeon_device *rdev)
  2085. {
  2086. const __be32 *fw_data;
  2087. int i;
  2088. if (!rdev->me_fw || !rdev->pfp_fw)
  2089. return -EINVAL;
  2090. r600_cp_stop(rdev);
  2091. WREG32(CP_RB_CNTL,
  2092. #ifdef __BIG_ENDIAN
  2093. BUF_SWAP_32BIT |
  2094. #endif
  2095. RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  2096. /* Reset cp */
  2097. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2098. RREG32(GRBM_SOFT_RESET);
  2099. mdelay(15);
  2100. WREG32(GRBM_SOFT_RESET, 0);
  2101. WREG32(CP_ME_RAM_WADDR, 0);
  2102. fw_data = (const __be32 *)rdev->me_fw->data;
  2103. WREG32(CP_ME_RAM_WADDR, 0);
  2104. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  2105. WREG32(CP_ME_RAM_DATA,
  2106. be32_to_cpup(fw_data++));
  2107. fw_data = (const __be32 *)rdev->pfp_fw->data;
  2108. WREG32(CP_PFP_UCODE_ADDR, 0);
  2109. for (i = 0; i < PFP_UCODE_SIZE; i++)
  2110. WREG32(CP_PFP_UCODE_DATA,
  2111. be32_to_cpup(fw_data++));
  2112. WREG32(CP_PFP_UCODE_ADDR, 0);
  2113. WREG32(CP_ME_RAM_WADDR, 0);
  2114. WREG32(CP_ME_RAM_RADDR, 0);
  2115. return 0;
  2116. }
  2117. int r600_cp_start(struct radeon_device *rdev)
  2118. {
  2119. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2120. int r;
  2121. uint32_t cp_me;
  2122. r = radeon_ring_lock(rdev, ring, 7);
  2123. if (r) {
  2124. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  2125. return r;
  2126. }
  2127. radeon_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  2128. radeon_ring_write(ring, 0x1);
  2129. if (rdev->family >= CHIP_RV770) {
  2130. radeon_ring_write(ring, 0x0);
  2131. radeon_ring_write(ring, rdev->config.rv770.max_hw_contexts - 1);
  2132. } else {
  2133. radeon_ring_write(ring, 0x3);
  2134. radeon_ring_write(ring, rdev->config.r600.max_hw_contexts - 1);
  2135. }
  2136. radeon_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  2137. radeon_ring_write(ring, 0);
  2138. radeon_ring_write(ring, 0);
  2139. radeon_ring_unlock_commit(rdev, ring);
  2140. cp_me = 0xff;
  2141. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  2142. return 0;
  2143. }
  2144. int r600_cp_resume(struct radeon_device *rdev)
  2145. {
  2146. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2147. u32 tmp;
  2148. u32 rb_bufsz;
  2149. int r;
  2150. /* Reset cp */
  2151. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  2152. RREG32(GRBM_SOFT_RESET);
  2153. mdelay(15);
  2154. WREG32(GRBM_SOFT_RESET, 0);
  2155. /* Set ring buffer size */
  2156. rb_bufsz = drm_order(ring->ring_size / 8);
  2157. tmp = (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2158. #ifdef __BIG_ENDIAN
  2159. tmp |= BUF_SWAP_32BIT;
  2160. #endif
  2161. WREG32(CP_RB_CNTL, tmp);
  2162. WREG32(CP_SEM_WAIT_TIMER, 0x0);
  2163. /* Set the write pointer delay */
  2164. WREG32(CP_RB_WPTR_DELAY, 0);
  2165. /* Initialize the ring buffer's read and write pointers */
  2166. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  2167. WREG32(CP_RB_RPTR_WR, 0);
  2168. ring->wptr = 0;
  2169. WREG32(CP_RB_WPTR, ring->wptr);
  2170. /* set the wb address whether it's enabled or not */
  2171. WREG32(CP_RB_RPTR_ADDR,
  2172. ((rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFFFFFFFC));
  2173. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + RADEON_WB_CP_RPTR_OFFSET) & 0xFF);
  2174. WREG32(SCRATCH_ADDR, ((rdev->wb.gpu_addr + RADEON_WB_SCRATCH_OFFSET) >> 8) & 0xFFFFFFFF);
  2175. if (rdev->wb.enabled)
  2176. WREG32(SCRATCH_UMSK, 0xff);
  2177. else {
  2178. tmp |= RB_NO_UPDATE;
  2179. WREG32(SCRATCH_UMSK, 0);
  2180. }
  2181. mdelay(1);
  2182. WREG32(CP_RB_CNTL, tmp);
  2183. WREG32(CP_RB_BASE, ring->gpu_addr >> 8);
  2184. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  2185. ring->rptr = RREG32(CP_RB_RPTR);
  2186. r600_cp_start(rdev);
  2187. ring->ready = true;
  2188. r = radeon_ring_test(rdev, RADEON_RING_TYPE_GFX_INDEX, ring);
  2189. if (r) {
  2190. ring->ready = false;
  2191. return r;
  2192. }
  2193. return 0;
  2194. }
  2195. void r600_ring_init(struct radeon_device *rdev, struct radeon_ring *ring, unsigned ring_size)
  2196. {
  2197. u32 rb_bufsz;
  2198. int r;
  2199. /* Align ring size */
  2200. rb_bufsz = drm_order(ring_size / 8);
  2201. ring_size = (1 << (rb_bufsz + 1)) * 4;
  2202. ring->ring_size = ring_size;
  2203. ring->align_mask = 16 - 1;
  2204. if (radeon_ring_supports_scratch_reg(rdev, ring)) {
  2205. r = radeon_scratch_get(rdev, &ring->rptr_save_reg);
  2206. if (r) {
  2207. DRM_ERROR("failed to get scratch reg for rptr save (%d).\n", r);
  2208. ring->rptr_save_reg = 0;
  2209. }
  2210. }
  2211. }
  2212. void r600_cp_fini(struct radeon_device *rdev)
  2213. {
  2214. struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2215. r600_cp_stop(rdev);
  2216. radeon_ring_fini(rdev, ring);
  2217. radeon_scratch_free(rdev, ring->rptr_save_reg);
  2218. }
  2219. /*
  2220. * DMA
  2221. * Starting with R600, the GPU has an asynchronous
  2222. * DMA engine. The programming model is very similar
  2223. * to the 3D engine (ring buffer, IBs, etc.), but the
  2224. * DMA controller has it's own packet format that is
  2225. * different form the PM4 format used by the 3D engine.
  2226. * It supports copying data, writing embedded data,
  2227. * solid fills, and a number of other things. It also
  2228. * has support for tiling/detiling of buffers.
  2229. */
  2230. /**
  2231. * r600_dma_stop - stop the async dma engine
  2232. *
  2233. * @rdev: radeon_device pointer
  2234. *
  2235. * Stop the async dma engine (r6xx-evergreen).
  2236. */
  2237. void r600_dma_stop(struct radeon_device *rdev)
  2238. {
  2239. u32 rb_cntl = RREG32(DMA_RB_CNTL);
  2240. radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
  2241. rb_cntl &= ~DMA_RB_ENABLE;
  2242. WREG32(DMA_RB_CNTL, rb_cntl);
  2243. rdev->ring[R600_RING_TYPE_DMA_INDEX].ready = false;
  2244. }
  2245. /**
  2246. * r600_dma_resume - setup and start the async dma engine
  2247. *
  2248. * @rdev: radeon_device pointer
  2249. *
  2250. * Set up the DMA ring buffer and enable it. (r6xx-evergreen).
  2251. * Returns 0 for success, error for failure.
  2252. */
  2253. int r600_dma_resume(struct radeon_device *rdev)
  2254. {
  2255. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2256. u32 rb_cntl, dma_cntl, ib_cntl;
  2257. u32 rb_bufsz;
  2258. int r;
  2259. /* Reset dma */
  2260. if (rdev->family >= CHIP_RV770)
  2261. WREG32(SRBM_SOFT_RESET, RV770_SOFT_RESET_DMA);
  2262. else
  2263. WREG32(SRBM_SOFT_RESET, SOFT_RESET_DMA);
  2264. RREG32(SRBM_SOFT_RESET);
  2265. udelay(50);
  2266. WREG32(SRBM_SOFT_RESET, 0);
  2267. WREG32(DMA_SEM_INCOMPLETE_TIMER_CNTL, 0);
  2268. WREG32(DMA_SEM_WAIT_FAIL_TIMER_CNTL, 0);
  2269. /* Set ring buffer size in dwords */
  2270. rb_bufsz = drm_order(ring->ring_size / 4);
  2271. rb_cntl = rb_bufsz << 1;
  2272. #ifdef __BIG_ENDIAN
  2273. rb_cntl |= DMA_RB_SWAP_ENABLE | DMA_RPTR_WRITEBACK_SWAP_ENABLE;
  2274. #endif
  2275. WREG32(DMA_RB_CNTL, rb_cntl);
  2276. /* Initialize the ring buffer's read and write pointers */
  2277. WREG32(DMA_RB_RPTR, 0);
  2278. WREG32(DMA_RB_WPTR, 0);
  2279. /* set the wb address whether it's enabled or not */
  2280. WREG32(DMA_RB_RPTR_ADDR_HI,
  2281. upper_32_bits(rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFF);
  2282. WREG32(DMA_RB_RPTR_ADDR_LO,
  2283. ((rdev->wb.gpu_addr + R600_WB_DMA_RPTR_OFFSET) & 0xFFFFFFFC));
  2284. if (rdev->wb.enabled)
  2285. rb_cntl |= DMA_RPTR_WRITEBACK_ENABLE;
  2286. WREG32(DMA_RB_BASE, ring->gpu_addr >> 8);
  2287. /* enable DMA IBs */
  2288. ib_cntl = DMA_IB_ENABLE;
  2289. #ifdef __BIG_ENDIAN
  2290. ib_cntl |= DMA_IB_SWAP_ENABLE;
  2291. #endif
  2292. WREG32(DMA_IB_CNTL, ib_cntl);
  2293. dma_cntl = RREG32(DMA_CNTL);
  2294. dma_cntl &= ~CTXEMPTY_INT_ENABLE;
  2295. WREG32(DMA_CNTL, dma_cntl);
  2296. if (rdev->family >= CHIP_RV770)
  2297. WREG32(DMA_MODE, 1);
  2298. ring->wptr = 0;
  2299. WREG32(DMA_RB_WPTR, ring->wptr << 2);
  2300. ring->rptr = RREG32(DMA_RB_RPTR) >> 2;
  2301. WREG32(DMA_RB_CNTL, rb_cntl | DMA_RB_ENABLE);
  2302. ring->ready = true;
  2303. r = radeon_ring_test(rdev, R600_RING_TYPE_DMA_INDEX, ring);
  2304. if (r) {
  2305. ring->ready = false;
  2306. return r;
  2307. }
  2308. radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
  2309. return 0;
  2310. }
  2311. /**
  2312. * r600_dma_fini - tear down the async dma engine
  2313. *
  2314. * @rdev: radeon_device pointer
  2315. *
  2316. * Stop the async dma engine and free the ring (r6xx-evergreen).
  2317. */
  2318. void r600_dma_fini(struct radeon_device *rdev)
  2319. {
  2320. r600_dma_stop(rdev);
  2321. radeon_ring_fini(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX]);
  2322. }
  2323. /*
  2324. * UVD
  2325. */
  2326. int r600_uvd_rbc_start(struct radeon_device *rdev)
  2327. {
  2328. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2329. uint64_t rptr_addr;
  2330. uint32_t rb_bufsz, tmp;
  2331. int r;
  2332. rptr_addr = rdev->wb.gpu_addr + R600_WB_UVD_RPTR_OFFSET;
  2333. if (upper_32_bits(rptr_addr) != upper_32_bits(ring->gpu_addr)) {
  2334. DRM_ERROR("UVD ring and rptr not in the same 4GB segment!\n");
  2335. return -EINVAL;
  2336. }
  2337. /* force RBC into idle state */
  2338. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2339. /* Set the write pointer delay */
  2340. WREG32(UVD_RBC_RB_WPTR_CNTL, 0);
  2341. /* set the wb address */
  2342. WREG32(UVD_RBC_RB_RPTR_ADDR, rptr_addr >> 2);
  2343. /* programm the 4GB memory segment for rptr and ring buffer */
  2344. WREG32(UVD_LMI_EXT40_ADDR, upper_32_bits(rptr_addr) |
  2345. (0x7 << 16) | (0x1 << 31));
  2346. /* Initialize the ring buffer's read and write pointers */
  2347. WREG32(UVD_RBC_RB_RPTR, 0x0);
  2348. ring->wptr = ring->rptr = RREG32(UVD_RBC_RB_RPTR);
  2349. WREG32(UVD_RBC_RB_WPTR, ring->wptr);
  2350. /* set the ring address */
  2351. WREG32(UVD_RBC_RB_BASE, ring->gpu_addr);
  2352. /* Set ring buffer size */
  2353. rb_bufsz = drm_order(ring->ring_size);
  2354. rb_bufsz = (0x1 << 8) | rb_bufsz;
  2355. WREG32(UVD_RBC_RB_CNTL, rb_bufsz);
  2356. ring->ready = true;
  2357. r = radeon_ring_test(rdev, R600_RING_TYPE_UVD_INDEX, ring);
  2358. if (r) {
  2359. ring->ready = false;
  2360. return r;
  2361. }
  2362. r = radeon_ring_lock(rdev, ring, 10);
  2363. if (r) {
  2364. DRM_ERROR("radeon: ring failed to lock UVD ring (%d).\n", r);
  2365. return r;
  2366. }
  2367. tmp = PACKET0(UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  2368. radeon_ring_write(ring, tmp);
  2369. radeon_ring_write(ring, 0xFFFFF);
  2370. tmp = PACKET0(UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  2371. radeon_ring_write(ring, tmp);
  2372. radeon_ring_write(ring, 0xFFFFF);
  2373. tmp = PACKET0(UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  2374. radeon_ring_write(ring, tmp);
  2375. radeon_ring_write(ring, 0xFFFFF);
  2376. /* Clear timeout status bits */
  2377. radeon_ring_write(ring, PACKET0(UVD_SEMA_TIMEOUT_STATUS, 0));
  2378. radeon_ring_write(ring, 0x8);
  2379. radeon_ring_write(ring, PACKET0(UVD_SEMA_CNTL, 0));
  2380. radeon_ring_write(ring, 3);
  2381. radeon_ring_unlock_commit(rdev, ring);
  2382. return 0;
  2383. }
  2384. void r600_uvd_rbc_stop(struct radeon_device *rdev)
  2385. {
  2386. struct radeon_ring *ring = &rdev->ring[R600_RING_TYPE_UVD_INDEX];
  2387. /* force RBC into idle state */
  2388. WREG32(UVD_RBC_RB_CNTL, 0x11010101);
  2389. ring->ready = false;
  2390. }
  2391. int r600_uvd_init(struct radeon_device *rdev)
  2392. {
  2393. int i, j, r;
  2394. /* raise clocks while booting up the VCPU */
  2395. radeon_set_uvd_clocks(rdev, 53300, 40000);
  2396. /* disable clock gating */
  2397. WREG32(UVD_CGC_GATE, 0);
  2398. /* disable interupt */
  2399. WREG32_P(UVD_MASTINT_EN, 0, ~(1 << 1));
  2400. /* put LMI, VCPU, RBC etc... into reset */
  2401. WREG32(UVD_SOFT_RESET, LMI_SOFT_RESET | VCPU_SOFT_RESET |
  2402. LBSI_SOFT_RESET | RBC_SOFT_RESET | CSM_SOFT_RESET |
  2403. CXW_SOFT_RESET | TAP_SOFT_RESET | LMI_UMC_SOFT_RESET);
  2404. mdelay(5);
  2405. /* take UVD block out of reset */
  2406. WREG32_P(SRBM_SOFT_RESET, 0, ~SOFT_RESET_UVD);
  2407. mdelay(5);
  2408. /* initialize UVD memory controller */
  2409. WREG32(UVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  2410. (1 << 21) | (1 << 9) | (1 << 20));
  2411. /* disable byte swapping */
  2412. WREG32(UVD_LMI_SWAP_CNTL, 0);
  2413. WREG32(UVD_MP_SWAP_CNTL, 0);
  2414. WREG32(UVD_MPC_SET_MUXA0, 0x40c2040);
  2415. WREG32(UVD_MPC_SET_MUXA1, 0x0);
  2416. WREG32(UVD_MPC_SET_MUXB0, 0x40c2040);
  2417. WREG32(UVD_MPC_SET_MUXB1, 0x0);
  2418. WREG32(UVD_MPC_SET_ALU, 0);
  2419. WREG32(UVD_MPC_SET_MUX, 0x88);
  2420. /* Stall UMC */
  2421. WREG32_P(UVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  2422. WREG32_P(UVD_RB_ARB_CTRL, 1 << 3, ~(1 << 3));
  2423. /* take all subblocks out of reset, except VCPU */
  2424. WREG32(UVD_SOFT_RESET, VCPU_SOFT_RESET);
  2425. mdelay(5);
  2426. /* enable VCPU clock */
  2427. WREG32(UVD_VCPU_CNTL, 1 << 9);
  2428. /* enable UMC */
  2429. WREG32_P(UVD_LMI_CTRL2, 0, ~(1 << 8));
  2430. /* boot up the VCPU */
  2431. WREG32(UVD_SOFT_RESET, 0);
  2432. mdelay(10);
  2433. WREG32_P(UVD_RB_ARB_CTRL, 0, ~(1 << 3));
  2434. for (i = 0; i < 10; ++i) {
  2435. uint32_t status;
  2436. for (j = 0; j < 100; ++j) {
  2437. status = RREG32(UVD_STATUS);
  2438. if (status & 2)
  2439. break;
  2440. mdelay(10);
  2441. }
  2442. r = 0;
  2443. if (status & 2)
  2444. break;
  2445. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  2446. WREG32_P(UVD_SOFT_RESET, VCPU_SOFT_RESET, ~VCPU_SOFT_RESET);
  2447. mdelay(10);
  2448. WREG32_P(UVD_SOFT_RESET, 0, ~VCPU_SOFT_RESET);
  2449. mdelay(10);
  2450. r = -1;
  2451. }
  2452. if (r) {
  2453. DRM_ERROR("UVD not responding, giving up!!!\n");
  2454. radeon_set_uvd_clocks(rdev, 0, 0);
  2455. return r;
  2456. }
  2457. /* enable interupt */
  2458. WREG32_P(UVD_MASTINT_EN, 3<<1, ~(3 << 1));
  2459. r = r600_uvd_rbc_start(rdev);
  2460. if (!r)
  2461. DRM_INFO("UVD initialized successfully.\n");
  2462. /* lower clocks again */
  2463. radeon_set_uvd_clocks(rdev, 0, 0);
  2464. return r;
  2465. }
  2466. /*
  2467. * GPU scratch registers helpers function.
  2468. */
  2469. void r600_scratch_init(struct radeon_device *rdev)
  2470. {
  2471. int i;
  2472. rdev->scratch.num_reg = 7;
  2473. rdev->scratch.reg_base = SCRATCH_REG0;
  2474. for (i = 0; i < rdev->scratch.num_reg; i++) {
  2475. rdev->scratch.free[i] = true;
  2476. rdev->scratch.reg[i] = rdev->scratch.reg_base + (i * 4);
  2477. }
  2478. }
  2479. int r600_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2480. {
  2481. uint32_t scratch;
  2482. uint32_t tmp = 0;
  2483. unsigned i;
  2484. int r;
  2485. r = radeon_scratch_get(rdev, &scratch);
  2486. if (r) {
  2487. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  2488. return r;
  2489. }
  2490. WREG32(scratch, 0xCAFEDEAD);
  2491. r = radeon_ring_lock(rdev, ring, 3);
  2492. if (r) {
  2493. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n", ring->idx, r);
  2494. radeon_scratch_free(rdev, scratch);
  2495. return r;
  2496. }
  2497. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2498. radeon_ring_write(ring, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2499. radeon_ring_write(ring, 0xDEADBEEF);
  2500. radeon_ring_unlock_commit(rdev, ring);
  2501. for (i = 0; i < rdev->usec_timeout; i++) {
  2502. tmp = RREG32(scratch);
  2503. if (tmp == 0xDEADBEEF)
  2504. break;
  2505. DRM_UDELAY(1);
  2506. }
  2507. if (i < rdev->usec_timeout) {
  2508. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2509. } else {
  2510. DRM_ERROR("radeon: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  2511. ring->idx, scratch, tmp);
  2512. r = -EINVAL;
  2513. }
  2514. radeon_scratch_free(rdev, scratch);
  2515. return r;
  2516. }
  2517. /**
  2518. * r600_dma_ring_test - simple async dma engine test
  2519. *
  2520. * @rdev: radeon_device pointer
  2521. * @ring: radeon_ring structure holding ring information
  2522. *
  2523. * Test the DMA engine by writing using it to write an
  2524. * value to memory. (r6xx-SI).
  2525. * Returns 0 for success, error for failure.
  2526. */
  2527. int r600_dma_ring_test(struct radeon_device *rdev,
  2528. struct radeon_ring *ring)
  2529. {
  2530. unsigned i;
  2531. int r;
  2532. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  2533. u32 tmp;
  2534. if (!ptr) {
  2535. DRM_ERROR("invalid vram scratch pointer\n");
  2536. return -EINVAL;
  2537. }
  2538. tmp = 0xCAFEDEAD;
  2539. writel(tmp, ptr);
  2540. r = radeon_ring_lock(rdev, ring, 4);
  2541. if (r) {
  2542. DRM_ERROR("radeon: dma failed to lock ring %d (%d).\n", ring->idx, r);
  2543. return r;
  2544. }
  2545. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  2546. radeon_ring_write(ring, rdev->vram_scratch.gpu_addr & 0xfffffffc);
  2547. radeon_ring_write(ring, upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff);
  2548. radeon_ring_write(ring, 0xDEADBEEF);
  2549. radeon_ring_unlock_commit(rdev, ring);
  2550. for (i = 0; i < rdev->usec_timeout; i++) {
  2551. tmp = readl(ptr);
  2552. if (tmp == 0xDEADBEEF)
  2553. break;
  2554. DRM_UDELAY(1);
  2555. }
  2556. if (i < rdev->usec_timeout) {
  2557. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  2558. } else {
  2559. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2560. ring->idx, tmp);
  2561. r = -EINVAL;
  2562. }
  2563. return r;
  2564. }
  2565. int r600_uvd_ring_test(struct radeon_device *rdev, struct radeon_ring *ring)
  2566. {
  2567. uint32_t tmp = 0;
  2568. unsigned i;
  2569. int r;
  2570. WREG32(UVD_CONTEXT_ID, 0xCAFEDEAD);
  2571. r = radeon_ring_lock(rdev, ring, 3);
  2572. if (r) {
  2573. DRM_ERROR("radeon: cp failed to lock ring %d (%d).\n",
  2574. ring->idx, r);
  2575. return r;
  2576. }
  2577. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2578. radeon_ring_write(ring, 0xDEADBEEF);
  2579. radeon_ring_unlock_commit(rdev, ring);
  2580. for (i = 0; i < rdev->usec_timeout; i++) {
  2581. tmp = RREG32(UVD_CONTEXT_ID);
  2582. if (tmp == 0xDEADBEEF)
  2583. break;
  2584. DRM_UDELAY(1);
  2585. }
  2586. if (i < rdev->usec_timeout) {
  2587. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  2588. ring->idx, i);
  2589. } else {
  2590. DRM_ERROR("radeon: ring %d test failed (0x%08X)\n",
  2591. ring->idx, tmp);
  2592. r = -EINVAL;
  2593. }
  2594. return r;
  2595. }
  2596. /*
  2597. * CP fences/semaphores
  2598. */
  2599. void r600_fence_ring_emit(struct radeon_device *rdev,
  2600. struct radeon_fence *fence)
  2601. {
  2602. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2603. if (rdev->wb.use_event) {
  2604. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2605. /* flush read cache over gart */
  2606. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2607. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2608. PACKET3_VC_ACTION_ENA |
  2609. PACKET3_SH_ACTION_ENA);
  2610. radeon_ring_write(ring, 0xFFFFFFFF);
  2611. radeon_ring_write(ring, 0);
  2612. radeon_ring_write(ring, 10); /* poll interval */
  2613. /* EVENT_WRITE_EOP - flush caches, send int */
  2614. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  2615. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT_TS) | EVENT_INDEX(5));
  2616. radeon_ring_write(ring, addr & 0xffffffff);
  2617. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | DATA_SEL(1) | INT_SEL(2));
  2618. radeon_ring_write(ring, fence->seq);
  2619. radeon_ring_write(ring, 0);
  2620. } else {
  2621. /* flush read cache over gart */
  2622. radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  2623. radeon_ring_write(ring, PACKET3_TC_ACTION_ENA |
  2624. PACKET3_VC_ACTION_ENA |
  2625. PACKET3_SH_ACTION_ENA);
  2626. radeon_ring_write(ring, 0xFFFFFFFF);
  2627. radeon_ring_write(ring, 0);
  2628. radeon_ring_write(ring, 10); /* poll interval */
  2629. radeon_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  2630. radeon_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_EVENT) | EVENT_INDEX(0));
  2631. /* wait for 3D idle clean */
  2632. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2633. radeon_ring_write(ring, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2634. radeon_ring_write(ring, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  2635. /* Emit fence sequence & fire IRQ */
  2636. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  2637. radeon_ring_write(ring, ((rdev->fence_drv[fence->ring].scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  2638. radeon_ring_write(ring, fence->seq);
  2639. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  2640. radeon_ring_write(ring, PACKET0(CP_INT_STATUS, 0));
  2641. radeon_ring_write(ring, RB_INT_STAT);
  2642. }
  2643. }
  2644. void r600_uvd_fence_emit(struct radeon_device *rdev,
  2645. struct radeon_fence *fence)
  2646. {
  2647. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2648. uint32_t addr = rdev->fence_drv[fence->ring].gpu_addr;
  2649. radeon_ring_write(ring, PACKET0(UVD_CONTEXT_ID, 0));
  2650. radeon_ring_write(ring, fence->seq);
  2651. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2652. radeon_ring_write(ring, addr & 0xffffffff);
  2653. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2654. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2655. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2656. radeon_ring_write(ring, 0);
  2657. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA0, 0));
  2658. radeon_ring_write(ring, 0);
  2659. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_DATA1, 0));
  2660. radeon_ring_write(ring, 0);
  2661. radeon_ring_write(ring, PACKET0(UVD_GPCOM_VCPU_CMD, 0));
  2662. radeon_ring_write(ring, 2);
  2663. return;
  2664. }
  2665. void r600_semaphore_ring_emit(struct radeon_device *rdev,
  2666. struct radeon_ring *ring,
  2667. struct radeon_semaphore *semaphore,
  2668. bool emit_wait)
  2669. {
  2670. uint64_t addr = semaphore->gpu_addr;
  2671. unsigned sel = emit_wait ? PACKET3_SEM_SEL_WAIT : PACKET3_SEM_SEL_SIGNAL;
  2672. if (rdev->family < CHIP_CAYMAN)
  2673. sel |= PACKET3_SEM_WAIT_ON_SIGNAL;
  2674. radeon_ring_write(ring, PACKET3(PACKET3_MEM_SEMAPHORE, 1));
  2675. radeon_ring_write(ring, addr & 0xffffffff);
  2676. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff) | sel);
  2677. }
  2678. /*
  2679. * DMA fences/semaphores
  2680. */
  2681. /**
  2682. * r600_dma_fence_ring_emit - emit a fence on the DMA ring
  2683. *
  2684. * @rdev: radeon_device pointer
  2685. * @fence: radeon fence object
  2686. *
  2687. * Add a DMA fence packet to the ring to write
  2688. * the fence seq number and DMA trap packet to generate
  2689. * an interrupt if needed (r6xx-r7xx).
  2690. */
  2691. void r600_dma_fence_ring_emit(struct radeon_device *rdev,
  2692. struct radeon_fence *fence)
  2693. {
  2694. struct radeon_ring *ring = &rdev->ring[fence->ring];
  2695. u64 addr = rdev->fence_drv[fence->ring].gpu_addr;
  2696. /* write the fence */
  2697. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_FENCE, 0, 0, 0));
  2698. radeon_ring_write(ring, addr & 0xfffffffc);
  2699. radeon_ring_write(ring, (upper_32_bits(addr) & 0xff));
  2700. radeon_ring_write(ring, lower_32_bits(fence->seq));
  2701. /* generate an interrupt */
  2702. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_TRAP, 0, 0, 0));
  2703. }
  2704. /**
  2705. * r600_dma_semaphore_ring_emit - emit a semaphore on the dma ring
  2706. *
  2707. * @rdev: radeon_device pointer
  2708. * @ring: radeon_ring structure holding ring information
  2709. * @semaphore: radeon semaphore object
  2710. * @emit_wait: wait or signal semaphore
  2711. *
  2712. * Add a DMA semaphore packet to the ring wait on or signal
  2713. * other rings (r6xx-SI).
  2714. */
  2715. void r600_dma_semaphore_ring_emit(struct radeon_device *rdev,
  2716. struct radeon_ring *ring,
  2717. struct radeon_semaphore *semaphore,
  2718. bool emit_wait)
  2719. {
  2720. u64 addr = semaphore->gpu_addr;
  2721. u32 s = emit_wait ? 0 : 1;
  2722. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_SEMAPHORE, 0, s, 0));
  2723. radeon_ring_write(ring, addr & 0xfffffffc);
  2724. radeon_ring_write(ring, upper_32_bits(addr) & 0xff);
  2725. }
  2726. void r600_uvd_semaphore_emit(struct radeon_device *rdev,
  2727. struct radeon_ring *ring,
  2728. struct radeon_semaphore *semaphore,
  2729. bool emit_wait)
  2730. {
  2731. uint64_t addr = semaphore->gpu_addr;
  2732. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_LOW, 0));
  2733. radeon_ring_write(ring, (addr >> 3) & 0x000FFFFF);
  2734. radeon_ring_write(ring, PACKET0(UVD_SEMA_ADDR_HIGH, 0));
  2735. radeon_ring_write(ring, (addr >> 23) & 0x000FFFFF);
  2736. radeon_ring_write(ring, PACKET0(UVD_SEMA_CMD, 0));
  2737. radeon_ring_write(ring, emit_wait ? 1 : 0);
  2738. }
  2739. int r600_copy_blit(struct radeon_device *rdev,
  2740. uint64_t src_offset,
  2741. uint64_t dst_offset,
  2742. unsigned num_gpu_pages,
  2743. struct radeon_fence **fence)
  2744. {
  2745. struct radeon_semaphore *sem = NULL;
  2746. struct radeon_sa_bo *vb = NULL;
  2747. int r;
  2748. r = r600_blit_prepare_copy(rdev, num_gpu_pages, fence, &vb, &sem);
  2749. if (r) {
  2750. return r;
  2751. }
  2752. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_gpu_pages, vb);
  2753. r600_blit_done_copy(rdev, fence, vb, sem);
  2754. return 0;
  2755. }
  2756. /**
  2757. * r600_copy_dma - copy pages using the DMA engine
  2758. *
  2759. * @rdev: radeon_device pointer
  2760. * @src_offset: src GPU address
  2761. * @dst_offset: dst GPU address
  2762. * @num_gpu_pages: number of GPU pages to xfer
  2763. * @fence: radeon fence object
  2764. *
  2765. * Copy GPU paging using the DMA engine (r6xx).
  2766. * Used by the radeon ttm implementation to move pages if
  2767. * registered as the asic copy callback.
  2768. */
  2769. int r600_copy_dma(struct radeon_device *rdev,
  2770. uint64_t src_offset, uint64_t dst_offset,
  2771. unsigned num_gpu_pages,
  2772. struct radeon_fence **fence)
  2773. {
  2774. struct radeon_semaphore *sem = NULL;
  2775. int ring_index = rdev->asic->copy.dma_ring_index;
  2776. struct radeon_ring *ring = &rdev->ring[ring_index];
  2777. u32 size_in_dw, cur_size_in_dw;
  2778. int i, num_loops;
  2779. int r = 0;
  2780. r = radeon_semaphore_create(rdev, &sem);
  2781. if (r) {
  2782. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2783. return r;
  2784. }
  2785. size_in_dw = (num_gpu_pages << RADEON_GPU_PAGE_SHIFT) / 4;
  2786. num_loops = DIV_ROUND_UP(size_in_dw, 0xFFFE);
  2787. r = radeon_ring_lock(rdev, ring, num_loops * 4 + 8);
  2788. if (r) {
  2789. DRM_ERROR("radeon: moving bo (%d).\n", r);
  2790. radeon_semaphore_free(rdev, &sem, NULL);
  2791. return r;
  2792. }
  2793. if (radeon_fence_need_sync(*fence, ring->idx)) {
  2794. radeon_semaphore_sync_rings(rdev, sem, (*fence)->ring,
  2795. ring->idx);
  2796. radeon_fence_note_sync(*fence, ring->idx);
  2797. } else {
  2798. radeon_semaphore_free(rdev, &sem, NULL);
  2799. }
  2800. for (i = 0; i < num_loops; i++) {
  2801. cur_size_in_dw = size_in_dw;
  2802. if (cur_size_in_dw > 0xFFFE)
  2803. cur_size_in_dw = 0xFFFE;
  2804. size_in_dw -= cur_size_in_dw;
  2805. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_COPY, 0, 0, cur_size_in_dw));
  2806. radeon_ring_write(ring, dst_offset & 0xfffffffc);
  2807. radeon_ring_write(ring, src_offset & 0xfffffffc);
  2808. radeon_ring_write(ring, (((upper_32_bits(dst_offset) & 0xff) << 16) |
  2809. (upper_32_bits(src_offset) & 0xff)));
  2810. src_offset += cur_size_in_dw * 4;
  2811. dst_offset += cur_size_in_dw * 4;
  2812. }
  2813. r = radeon_fence_emit(rdev, fence, ring->idx);
  2814. if (r) {
  2815. radeon_ring_unlock_undo(rdev, ring);
  2816. return r;
  2817. }
  2818. radeon_ring_unlock_commit(rdev, ring);
  2819. radeon_semaphore_free(rdev, &sem, *fence);
  2820. return r;
  2821. }
  2822. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  2823. uint32_t tiling_flags, uint32_t pitch,
  2824. uint32_t offset, uint32_t obj_size)
  2825. {
  2826. /* FIXME: implement */
  2827. return 0;
  2828. }
  2829. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  2830. {
  2831. /* FIXME: implement */
  2832. }
  2833. static int r600_startup(struct radeon_device *rdev)
  2834. {
  2835. struct radeon_ring *ring;
  2836. int r;
  2837. /* enable pcie gen2 link */
  2838. r600_pcie_gen2_enable(rdev);
  2839. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  2840. r = r600_init_microcode(rdev);
  2841. if (r) {
  2842. DRM_ERROR("Failed to load firmware!\n");
  2843. return r;
  2844. }
  2845. }
  2846. r = r600_vram_scratch_init(rdev);
  2847. if (r)
  2848. return r;
  2849. r600_mc_program(rdev);
  2850. if (rdev->flags & RADEON_IS_AGP) {
  2851. r600_agp_enable(rdev);
  2852. } else {
  2853. r = r600_pcie_gart_enable(rdev);
  2854. if (r)
  2855. return r;
  2856. }
  2857. r600_gpu_init(rdev);
  2858. r = r600_blit_init(rdev);
  2859. if (r) {
  2860. r600_blit_fini(rdev);
  2861. rdev->asic->copy.copy = NULL;
  2862. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  2863. }
  2864. /* allocate wb buffer */
  2865. r = radeon_wb_init(rdev);
  2866. if (r)
  2867. return r;
  2868. r = radeon_fence_driver_start_ring(rdev, RADEON_RING_TYPE_GFX_INDEX);
  2869. if (r) {
  2870. dev_err(rdev->dev, "failed initializing CP fences (%d).\n", r);
  2871. return r;
  2872. }
  2873. r = radeon_fence_driver_start_ring(rdev, R600_RING_TYPE_DMA_INDEX);
  2874. if (r) {
  2875. dev_err(rdev->dev, "failed initializing DMA fences (%d).\n", r);
  2876. return r;
  2877. }
  2878. /* Enable IRQ */
  2879. r = r600_irq_init(rdev);
  2880. if (r) {
  2881. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  2882. radeon_irq_kms_fini(rdev);
  2883. return r;
  2884. }
  2885. r600_irq_set(rdev);
  2886. ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
  2887. r = radeon_ring_init(rdev, ring, ring->ring_size, RADEON_WB_CP_RPTR_OFFSET,
  2888. R600_CP_RB_RPTR, R600_CP_RB_WPTR,
  2889. 0, 0xfffff, RADEON_CP_PACKET2);
  2890. if (r)
  2891. return r;
  2892. ring = &rdev->ring[R600_RING_TYPE_DMA_INDEX];
  2893. r = radeon_ring_init(rdev, ring, ring->ring_size, R600_WB_DMA_RPTR_OFFSET,
  2894. DMA_RB_RPTR, DMA_RB_WPTR,
  2895. 2, 0x3fffc, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  2896. if (r)
  2897. return r;
  2898. r = r600_cp_load_microcode(rdev);
  2899. if (r)
  2900. return r;
  2901. r = r600_cp_resume(rdev);
  2902. if (r)
  2903. return r;
  2904. r = r600_dma_resume(rdev);
  2905. if (r)
  2906. return r;
  2907. r = radeon_ib_pool_init(rdev);
  2908. if (r) {
  2909. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  2910. return r;
  2911. }
  2912. r = r600_audio_init(rdev);
  2913. if (r) {
  2914. DRM_ERROR("radeon: audio init failed\n");
  2915. return r;
  2916. }
  2917. return 0;
  2918. }
  2919. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  2920. {
  2921. uint32_t temp;
  2922. temp = RREG32(CONFIG_CNTL);
  2923. if (state == false) {
  2924. temp &= ~(1<<0);
  2925. temp |= (1<<1);
  2926. } else {
  2927. temp &= ~(1<<1);
  2928. }
  2929. WREG32(CONFIG_CNTL, temp);
  2930. }
  2931. int r600_resume(struct radeon_device *rdev)
  2932. {
  2933. int r;
  2934. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  2935. * posting will perform necessary task to bring back GPU into good
  2936. * shape.
  2937. */
  2938. /* post card */
  2939. atom_asic_init(rdev->mode_info.atom_context);
  2940. rdev->accel_working = true;
  2941. r = r600_startup(rdev);
  2942. if (r) {
  2943. DRM_ERROR("r600 startup failed on resume\n");
  2944. rdev->accel_working = false;
  2945. return r;
  2946. }
  2947. return r;
  2948. }
  2949. int r600_suspend(struct radeon_device *rdev)
  2950. {
  2951. r600_audio_fini(rdev);
  2952. r600_cp_stop(rdev);
  2953. r600_dma_stop(rdev);
  2954. r600_irq_suspend(rdev);
  2955. radeon_wb_disable(rdev);
  2956. r600_pcie_gart_disable(rdev);
  2957. return 0;
  2958. }
  2959. /* Plan is to move initialization in that function and use
  2960. * helper function so that radeon_device_init pretty much
  2961. * do nothing more than calling asic specific function. This
  2962. * should also allow to remove a bunch of callback function
  2963. * like vram_info.
  2964. */
  2965. int r600_init(struct radeon_device *rdev)
  2966. {
  2967. int r;
  2968. if (r600_debugfs_mc_info_init(rdev)) {
  2969. DRM_ERROR("Failed to register debugfs file for mc !\n");
  2970. }
  2971. /* Read BIOS */
  2972. if (!radeon_get_bios(rdev)) {
  2973. if (ASIC_IS_AVIVO(rdev))
  2974. return -EINVAL;
  2975. }
  2976. /* Must be an ATOMBIOS */
  2977. if (!rdev->is_atom_bios) {
  2978. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  2979. return -EINVAL;
  2980. }
  2981. r = radeon_atombios_init(rdev);
  2982. if (r)
  2983. return r;
  2984. /* Post card if necessary */
  2985. if (!radeon_card_posted(rdev)) {
  2986. if (!rdev->bios) {
  2987. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  2988. return -EINVAL;
  2989. }
  2990. DRM_INFO("GPU not posted. posting now...\n");
  2991. atom_asic_init(rdev->mode_info.atom_context);
  2992. }
  2993. /* Initialize scratch registers */
  2994. r600_scratch_init(rdev);
  2995. /* Initialize surface registers */
  2996. radeon_surface_init(rdev);
  2997. /* Initialize clocks */
  2998. radeon_get_clock_info(rdev->ddev);
  2999. /* Fence driver */
  3000. r = radeon_fence_driver_init(rdev);
  3001. if (r)
  3002. return r;
  3003. if (rdev->flags & RADEON_IS_AGP) {
  3004. r = radeon_agp_init(rdev);
  3005. if (r)
  3006. radeon_agp_disable(rdev);
  3007. }
  3008. r = r600_mc_init(rdev);
  3009. if (r)
  3010. return r;
  3011. /* Memory manager */
  3012. r = radeon_bo_init(rdev);
  3013. if (r)
  3014. return r;
  3015. r = radeon_irq_kms_init(rdev);
  3016. if (r)
  3017. return r;
  3018. rdev->ring[RADEON_RING_TYPE_GFX_INDEX].ring_obj = NULL;
  3019. r600_ring_init(rdev, &rdev->ring[RADEON_RING_TYPE_GFX_INDEX], 1024 * 1024);
  3020. rdev->ring[R600_RING_TYPE_DMA_INDEX].ring_obj = NULL;
  3021. r600_ring_init(rdev, &rdev->ring[R600_RING_TYPE_DMA_INDEX], 64 * 1024);
  3022. rdev->ih.ring_obj = NULL;
  3023. r600_ih_ring_init(rdev, 64 * 1024);
  3024. r = r600_pcie_gart_init(rdev);
  3025. if (r)
  3026. return r;
  3027. rdev->accel_working = true;
  3028. r = r600_startup(rdev);
  3029. if (r) {
  3030. dev_err(rdev->dev, "disabling GPU acceleration\n");
  3031. r600_cp_fini(rdev);
  3032. r600_dma_fini(rdev);
  3033. r600_irq_fini(rdev);
  3034. radeon_wb_fini(rdev);
  3035. radeon_ib_pool_fini(rdev);
  3036. radeon_irq_kms_fini(rdev);
  3037. r600_pcie_gart_fini(rdev);
  3038. rdev->accel_working = false;
  3039. }
  3040. return 0;
  3041. }
  3042. void r600_fini(struct radeon_device *rdev)
  3043. {
  3044. r600_audio_fini(rdev);
  3045. r600_blit_fini(rdev);
  3046. r600_cp_fini(rdev);
  3047. r600_dma_fini(rdev);
  3048. r600_irq_fini(rdev);
  3049. radeon_wb_fini(rdev);
  3050. radeon_ib_pool_fini(rdev);
  3051. radeon_irq_kms_fini(rdev);
  3052. r600_pcie_gart_fini(rdev);
  3053. r600_vram_scratch_fini(rdev);
  3054. radeon_agp_fini(rdev);
  3055. radeon_gem_fini(rdev);
  3056. radeon_fence_driver_fini(rdev);
  3057. radeon_bo_fini(rdev);
  3058. radeon_atombios_fini(rdev);
  3059. kfree(rdev->bios);
  3060. rdev->bios = NULL;
  3061. }
  3062. /*
  3063. * CS stuff
  3064. */
  3065. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3066. {
  3067. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3068. u32 next_rptr;
  3069. if (ring->rptr_save_reg) {
  3070. next_rptr = ring->wptr + 3 + 4;
  3071. radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  3072. radeon_ring_write(ring, ((ring->rptr_save_reg -
  3073. PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  3074. radeon_ring_write(ring, next_rptr);
  3075. } else if (rdev->wb.enabled) {
  3076. next_rptr = ring->wptr + 5 + 4;
  3077. radeon_ring_write(ring, PACKET3(PACKET3_MEM_WRITE, 3));
  3078. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3079. radeon_ring_write(ring, (upper_32_bits(ring->next_rptr_gpu_addr) & 0xff) | (1 << 18));
  3080. radeon_ring_write(ring, next_rptr);
  3081. radeon_ring_write(ring, 0);
  3082. }
  3083. radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3084. radeon_ring_write(ring,
  3085. #ifdef __BIG_ENDIAN
  3086. (2 << 0) |
  3087. #endif
  3088. (ib->gpu_addr & 0xFFFFFFFC));
  3089. radeon_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFF);
  3090. radeon_ring_write(ring, ib->length_dw);
  3091. }
  3092. void r600_uvd_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3093. {
  3094. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3095. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_BASE, 0));
  3096. radeon_ring_write(ring, ib->gpu_addr);
  3097. radeon_ring_write(ring, PACKET0(UVD_RBC_IB_SIZE, 0));
  3098. radeon_ring_write(ring, ib->length_dw);
  3099. }
  3100. int r600_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3101. {
  3102. struct radeon_ib ib;
  3103. uint32_t scratch;
  3104. uint32_t tmp = 0;
  3105. unsigned i;
  3106. int r;
  3107. r = radeon_scratch_get(rdev, &scratch);
  3108. if (r) {
  3109. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3110. return r;
  3111. }
  3112. WREG32(scratch, 0xCAFEDEAD);
  3113. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3114. if (r) {
  3115. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3116. goto free_scratch;
  3117. }
  3118. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  3119. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  3120. ib.ptr[2] = 0xDEADBEEF;
  3121. ib.length_dw = 3;
  3122. r = radeon_ib_schedule(rdev, &ib, NULL);
  3123. if (r) {
  3124. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3125. goto free_ib;
  3126. }
  3127. r = radeon_fence_wait(ib.fence, false);
  3128. if (r) {
  3129. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3130. goto free_ib;
  3131. }
  3132. for (i = 0; i < rdev->usec_timeout; i++) {
  3133. tmp = RREG32(scratch);
  3134. if (tmp == 0xDEADBEEF)
  3135. break;
  3136. DRM_UDELAY(1);
  3137. }
  3138. if (i < rdev->usec_timeout) {
  3139. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3140. } else {
  3141. DRM_ERROR("radeon: ib test failed (scratch(0x%04X)=0x%08X)\n",
  3142. scratch, tmp);
  3143. r = -EINVAL;
  3144. }
  3145. free_ib:
  3146. radeon_ib_free(rdev, &ib);
  3147. free_scratch:
  3148. radeon_scratch_free(rdev, scratch);
  3149. return r;
  3150. }
  3151. /**
  3152. * r600_dma_ib_test - test an IB on the DMA engine
  3153. *
  3154. * @rdev: radeon_device pointer
  3155. * @ring: radeon_ring structure holding ring information
  3156. *
  3157. * Test a simple IB in the DMA ring (r6xx-SI).
  3158. * Returns 0 on success, error on failure.
  3159. */
  3160. int r600_dma_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3161. {
  3162. struct radeon_ib ib;
  3163. unsigned i;
  3164. int r;
  3165. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  3166. u32 tmp = 0;
  3167. if (!ptr) {
  3168. DRM_ERROR("invalid vram scratch pointer\n");
  3169. return -EINVAL;
  3170. }
  3171. tmp = 0xCAFEDEAD;
  3172. writel(tmp, ptr);
  3173. r = radeon_ib_get(rdev, ring->idx, &ib, NULL, 256);
  3174. if (r) {
  3175. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  3176. return r;
  3177. }
  3178. ib.ptr[0] = DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1);
  3179. ib.ptr[1] = rdev->vram_scratch.gpu_addr & 0xfffffffc;
  3180. ib.ptr[2] = upper_32_bits(rdev->vram_scratch.gpu_addr) & 0xff;
  3181. ib.ptr[3] = 0xDEADBEEF;
  3182. ib.length_dw = 4;
  3183. r = radeon_ib_schedule(rdev, &ib, NULL);
  3184. if (r) {
  3185. radeon_ib_free(rdev, &ib);
  3186. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  3187. return r;
  3188. }
  3189. r = radeon_fence_wait(ib.fence, false);
  3190. if (r) {
  3191. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3192. return r;
  3193. }
  3194. for (i = 0; i < rdev->usec_timeout; i++) {
  3195. tmp = readl(ptr);
  3196. if (tmp == 0xDEADBEEF)
  3197. break;
  3198. DRM_UDELAY(1);
  3199. }
  3200. if (i < rdev->usec_timeout) {
  3201. DRM_INFO("ib test on ring %d succeeded in %u usecs\n", ib.fence->ring, i);
  3202. } else {
  3203. DRM_ERROR("radeon: ib test failed (0x%08X)\n", tmp);
  3204. r = -EINVAL;
  3205. }
  3206. radeon_ib_free(rdev, &ib);
  3207. return r;
  3208. }
  3209. int r600_uvd_ib_test(struct radeon_device *rdev, struct radeon_ring *ring)
  3210. {
  3211. struct radeon_fence *fence = NULL;
  3212. int r;
  3213. r = radeon_set_uvd_clocks(rdev, 53300, 40000);
  3214. if (r) {
  3215. DRM_ERROR("radeon: failed to raise UVD clocks (%d).\n", r);
  3216. return r;
  3217. }
  3218. r = radeon_uvd_get_create_msg(rdev, ring->idx, 1, NULL);
  3219. if (r) {
  3220. DRM_ERROR("radeon: failed to get create msg (%d).\n", r);
  3221. goto error;
  3222. }
  3223. r = radeon_uvd_get_destroy_msg(rdev, ring->idx, 1, &fence);
  3224. if (r) {
  3225. DRM_ERROR("radeon: failed to get destroy ib (%d).\n", r);
  3226. goto error;
  3227. }
  3228. r = radeon_fence_wait(fence, false);
  3229. if (r) {
  3230. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  3231. goto error;
  3232. }
  3233. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  3234. error:
  3235. radeon_fence_unref(&fence);
  3236. radeon_set_uvd_clocks(rdev, 0, 0);
  3237. return r;
  3238. }
  3239. /**
  3240. * r600_dma_ring_ib_execute - Schedule an IB on the DMA engine
  3241. *
  3242. * @rdev: radeon_device pointer
  3243. * @ib: IB object to schedule
  3244. *
  3245. * Schedule an IB in the DMA ring (r6xx-r7xx).
  3246. */
  3247. void r600_dma_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3248. {
  3249. struct radeon_ring *ring = &rdev->ring[ib->ring];
  3250. if (rdev->wb.enabled) {
  3251. u32 next_rptr = ring->wptr + 4;
  3252. while ((next_rptr & 7) != 5)
  3253. next_rptr++;
  3254. next_rptr += 3;
  3255. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_WRITE, 0, 0, 1));
  3256. radeon_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  3257. radeon_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xff);
  3258. radeon_ring_write(ring, next_rptr);
  3259. }
  3260. /* The indirect buffer packet must end on an 8 DW boundary in the DMA ring.
  3261. * Pad as necessary with NOPs.
  3262. */
  3263. while ((ring->wptr & 7) != 5)
  3264. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_NOP, 0, 0, 0));
  3265. radeon_ring_write(ring, DMA_PACKET(DMA_PACKET_INDIRECT_BUFFER, 0, 0, 0));
  3266. radeon_ring_write(ring, (ib->gpu_addr & 0xFFFFFFE0));
  3267. radeon_ring_write(ring, (ib->length_dw << 16) | (upper_32_bits(ib->gpu_addr) & 0xFF));
  3268. }
  3269. /*
  3270. * Interrupts
  3271. *
  3272. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  3273. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  3274. * writing to the ring and the GPU consuming, the GPU writes to the ring
  3275. * and host consumes. As the host irq handler processes interrupts, it
  3276. * increments the rptr. When the rptr catches up with the wptr, all the
  3277. * current interrupts have been processed.
  3278. */
  3279. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  3280. {
  3281. u32 rb_bufsz;
  3282. /* Align ring size */
  3283. rb_bufsz = drm_order(ring_size / 4);
  3284. ring_size = (1 << rb_bufsz) * 4;
  3285. rdev->ih.ring_size = ring_size;
  3286. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  3287. rdev->ih.rptr = 0;
  3288. }
  3289. int r600_ih_ring_alloc(struct radeon_device *rdev)
  3290. {
  3291. int r;
  3292. /* Allocate ring buffer */
  3293. if (rdev->ih.ring_obj == NULL) {
  3294. r = radeon_bo_create(rdev, rdev->ih.ring_size,
  3295. PAGE_SIZE, true,
  3296. RADEON_GEM_DOMAIN_GTT,
  3297. NULL, &rdev->ih.ring_obj);
  3298. if (r) {
  3299. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  3300. return r;
  3301. }
  3302. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3303. if (unlikely(r != 0))
  3304. return r;
  3305. r = radeon_bo_pin(rdev->ih.ring_obj,
  3306. RADEON_GEM_DOMAIN_GTT,
  3307. &rdev->ih.gpu_addr);
  3308. if (r) {
  3309. radeon_bo_unreserve(rdev->ih.ring_obj);
  3310. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  3311. return r;
  3312. }
  3313. r = radeon_bo_kmap(rdev->ih.ring_obj,
  3314. (void **)&rdev->ih.ring);
  3315. radeon_bo_unreserve(rdev->ih.ring_obj);
  3316. if (r) {
  3317. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  3318. return r;
  3319. }
  3320. }
  3321. return 0;
  3322. }
  3323. void r600_ih_ring_fini(struct radeon_device *rdev)
  3324. {
  3325. int r;
  3326. if (rdev->ih.ring_obj) {
  3327. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  3328. if (likely(r == 0)) {
  3329. radeon_bo_kunmap(rdev->ih.ring_obj);
  3330. radeon_bo_unpin(rdev->ih.ring_obj);
  3331. radeon_bo_unreserve(rdev->ih.ring_obj);
  3332. }
  3333. radeon_bo_unref(&rdev->ih.ring_obj);
  3334. rdev->ih.ring = NULL;
  3335. rdev->ih.ring_obj = NULL;
  3336. }
  3337. }
  3338. void r600_rlc_stop(struct radeon_device *rdev)
  3339. {
  3340. if ((rdev->family >= CHIP_RV770) &&
  3341. (rdev->family <= CHIP_RV740)) {
  3342. /* r7xx asics need to soft reset RLC before halting */
  3343. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  3344. RREG32(SRBM_SOFT_RESET);
  3345. mdelay(15);
  3346. WREG32(SRBM_SOFT_RESET, 0);
  3347. RREG32(SRBM_SOFT_RESET);
  3348. }
  3349. WREG32(RLC_CNTL, 0);
  3350. }
  3351. static void r600_rlc_start(struct radeon_device *rdev)
  3352. {
  3353. WREG32(RLC_CNTL, RLC_ENABLE);
  3354. }
  3355. static int r600_rlc_init(struct radeon_device *rdev)
  3356. {
  3357. u32 i;
  3358. const __be32 *fw_data;
  3359. if (!rdev->rlc_fw)
  3360. return -EINVAL;
  3361. r600_rlc_stop(rdev);
  3362. WREG32(RLC_HB_CNTL, 0);
  3363. if (rdev->family == CHIP_ARUBA) {
  3364. WREG32(TN_RLC_SAVE_AND_RESTORE_BASE, rdev->rlc.save_restore_gpu_addr >> 8);
  3365. WREG32(TN_RLC_CLEAR_STATE_RESTORE_BASE, rdev->rlc.clear_state_gpu_addr >> 8);
  3366. }
  3367. if (rdev->family <= CHIP_CAYMAN) {
  3368. WREG32(RLC_HB_BASE, 0);
  3369. WREG32(RLC_HB_RPTR, 0);
  3370. WREG32(RLC_HB_WPTR, 0);
  3371. }
  3372. if (rdev->family <= CHIP_CAICOS) {
  3373. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  3374. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  3375. }
  3376. WREG32(RLC_MC_CNTL, 0);
  3377. WREG32(RLC_UCODE_CNTL, 0);
  3378. fw_data = (const __be32 *)rdev->rlc_fw->data;
  3379. if (rdev->family >= CHIP_ARUBA) {
  3380. for (i = 0; i < ARUBA_RLC_UCODE_SIZE; i++) {
  3381. WREG32(RLC_UCODE_ADDR, i);
  3382. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3383. }
  3384. } else if (rdev->family >= CHIP_CAYMAN) {
  3385. for (i = 0; i < CAYMAN_RLC_UCODE_SIZE; i++) {
  3386. WREG32(RLC_UCODE_ADDR, i);
  3387. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3388. }
  3389. } else if (rdev->family >= CHIP_CEDAR) {
  3390. for (i = 0; i < EVERGREEN_RLC_UCODE_SIZE; i++) {
  3391. WREG32(RLC_UCODE_ADDR, i);
  3392. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3393. }
  3394. } else if (rdev->family >= CHIP_RV770) {
  3395. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  3396. WREG32(RLC_UCODE_ADDR, i);
  3397. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3398. }
  3399. } else {
  3400. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  3401. WREG32(RLC_UCODE_ADDR, i);
  3402. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  3403. }
  3404. }
  3405. WREG32(RLC_UCODE_ADDR, 0);
  3406. r600_rlc_start(rdev);
  3407. return 0;
  3408. }
  3409. static void r600_enable_interrupts(struct radeon_device *rdev)
  3410. {
  3411. u32 ih_cntl = RREG32(IH_CNTL);
  3412. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3413. ih_cntl |= ENABLE_INTR;
  3414. ih_rb_cntl |= IH_RB_ENABLE;
  3415. WREG32(IH_CNTL, ih_cntl);
  3416. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3417. rdev->ih.enabled = true;
  3418. }
  3419. void r600_disable_interrupts(struct radeon_device *rdev)
  3420. {
  3421. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  3422. u32 ih_cntl = RREG32(IH_CNTL);
  3423. ih_rb_cntl &= ~IH_RB_ENABLE;
  3424. ih_cntl &= ~ENABLE_INTR;
  3425. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3426. WREG32(IH_CNTL, ih_cntl);
  3427. /* set rptr, wptr to 0 */
  3428. WREG32(IH_RB_RPTR, 0);
  3429. WREG32(IH_RB_WPTR, 0);
  3430. rdev->ih.enabled = false;
  3431. rdev->ih.rptr = 0;
  3432. }
  3433. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  3434. {
  3435. u32 tmp;
  3436. WREG32(CP_INT_CNTL, CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE);
  3437. tmp = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3438. WREG32(DMA_CNTL, tmp);
  3439. WREG32(GRBM_INT_CNTL, 0);
  3440. WREG32(DxMODE_INT_MASK, 0);
  3441. WREG32(D1GRPH_INTERRUPT_CONTROL, 0);
  3442. WREG32(D2GRPH_INTERRUPT_CONTROL, 0);
  3443. if (ASIC_IS_DCE3(rdev)) {
  3444. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  3445. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  3446. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3447. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3448. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3449. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3450. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3451. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3452. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3453. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3454. if (ASIC_IS_DCE32(rdev)) {
  3455. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3456. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3457. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  3458. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3459. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3460. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3461. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3462. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3463. } else {
  3464. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3465. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3466. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3467. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3468. }
  3469. } else {
  3470. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  3471. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  3472. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3473. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3474. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3475. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3476. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  3477. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3478. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3479. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3480. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3481. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3482. }
  3483. }
  3484. int r600_irq_init(struct radeon_device *rdev)
  3485. {
  3486. int ret = 0;
  3487. int rb_bufsz;
  3488. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  3489. /* allocate ring */
  3490. ret = r600_ih_ring_alloc(rdev);
  3491. if (ret)
  3492. return ret;
  3493. /* disable irqs */
  3494. r600_disable_interrupts(rdev);
  3495. /* init rlc */
  3496. ret = r600_rlc_init(rdev);
  3497. if (ret) {
  3498. r600_ih_ring_fini(rdev);
  3499. return ret;
  3500. }
  3501. /* setup interrupt control */
  3502. /* set dummy read address to ring address */
  3503. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  3504. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  3505. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  3506. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  3507. */
  3508. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  3509. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  3510. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  3511. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  3512. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  3513. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  3514. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  3515. IH_WPTR_OVERFLOW_CLEAR |
  3516. (rb_bufsz << 1));
  3517. if (rdev->wb.enabled)
  3518. ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;
  3519. /* set the writeback address whether it's enabled or not */
  3520. WREG32(IH_RB_WPTR_ADDR_LO, (rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFFFFFFFC);
  3521. WREG32(IH_RB_WPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + R600_WB_IH_WPTR_OFFSET) & 0xFF);
  3522. WREG32(IH_RB_CNTL, ih_rb_cntl);
  3523. /* set rptr, wptr to 0 */
  3524. WREG32(IH_RB_RPTR, 0);
  3525. WREG32(IH_RB_WPTR, 0);
  3526. /* Default settings for IH_CNTL (disabled at first) */
  3527. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  3528. /* RPTR_REARM only works if msi's are enabled */
  3529. if (rdev->msi_enabled)
  3530. ih_cntl |= RPTR_REARM;
  3531. WREG32(IH_CNTL, ih_cntl);
  3532. /* force the active interrupt state to all disabled */
  3533. if (rdev->family >= CHIP_CEDAR)
  3534. evergreen_disable_interrupt_state(rdev);
  3535. else
  3536. r600_disable_interrupt_state(rdev);
  3537. /* at this point everything should be setup correctly to enable master */
  3538. pci_set_master(rdev->pdev);
  3539. /* enable irqs */
  3540. r600_enable_interrupts(rdev);
  3541. return ret;
  3542. }
  3543. void r600_irq_suspend(struct radeon_device *rdev)
  3544. {
  3545. r600_irq_disable(rdev);
  3546. r600_rlc_stop(rdev);
  3547. }
  3548. void r600_irq_fini(struct radeon_device *rdev)
  3549. {
  3550. r600_irq_suspend(rdev);
  3551. r600_ih_ring_fini(rdev);
  3552. }
  3553. int r600_irq_set(struct radeon_device *rdev)
  3554. {
  3555. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  3556. u32 mode_int = 0;
  3557. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  3558. u32 grbm_int_cntl = 0;
  3559. u32 hdmi0, hdmi1;
  3560. u32 d1grph = 0, d2grph = 0;
  3561. u32 dma_cntl;
  3562. if (!rdev->irq.installed) {
  3563. WARN(1, "Can't enable IRQ/MSI because no handler is installed\n");
  3564. return -EINVAL;
  3565. }
  3566. /* don't enable anything if the ih is disabled */
  3567. if (!rdev->ih.enabled) {
  3568. r600_disable_interrupts(rdev);
  3569. /* force the active interrupt state to all disabled */
  3570. r600_disable_interrupt_state(rdev);
  3571. return 0;
  3572. }
  3573. if (ASIC_IS_DCE3(rdev)) {
  3574. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3575. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3576. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3577. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3578. if (ASIC_IS_DCE32(rdev)) {
  3579. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3580. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3581. hdmi0 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3582. hdmi1 = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1) & ~AFMT_AZ_FORMAT_WTRIG_MASK;
  3583. } else {
  3584. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3585. hdmi1 = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3586. }
  3587. } else {
  3588. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3589. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3590. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  3591. hdmi0 = RREG32(HDMI0_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3592. hdmi1 = RREG32(HDMI1_AUDIO_PACKET_CONTROL) & ~HDMI0_AZ_FORMAT_WTRIG_MASK;
  3593. }
  3594. dma_cntl = RREG32(DMA_CNTL) & ~TRAP_ENABLE;
  3595. if (atomic_read(&rdev->irq.ring_int[RADEON_RING_TYPE_GFX_INDEX])) {
  3596. DRM_DEBUG("r600_irq_set: sw int\n");
  3597. cp_int_cntl |= RB_INT_ENABLE;
  3598. cp_int_cntl |= TIME_STAMP_INT_ENABLE;
  3599. }
  3600. if (atomic_read(&rdev->irq.ring_int[R600_RING_TYPE_DMA_INDEX])) {
  3601. DRM_DEBUG("r600_irq_set: sw int dma\n");
  3602. dma_cntl |= TRAP_ENABLE;
  3603. }
  3604. if (rdev->irq.crtc_vblank_int[0] ||
  3605. atomic_read(&rdev->irq.pflip[0])) {
  3606. DRM_DEBUG("r600_irq_set: vblank 0\n");
  3607. mode_int |= D1MODE_VBLANK_INT_MASK;
  3608. }
  3609. if (rdev->irq.crtc_vblank_int[1] ||
  3610. atomic_read(&rdev->irq.pflip[1])) {
  3611. DRM_DEBUG("r600_irq_set: vblank 1\n");
  3612. mode_int |= D2MODE_VBLANK_INT_MASK;
  3613. }
  3614. if (rdev->irq.hpd[0]) {
  3615. DRM_DEBUG("r600_irq_set: hpd 1\n");
  3616. hpd1 |= DC_HPDx_INT_EN;
  3617. }
  3618. if (rdev->irq.hpd[1]) {
  3619. DRM_DEBUG("r600_irq_set: hpd 2\n");
  3620. hpd2 |= DC_HPDx_INT_EN;
  3621. }
  3622. if (rdev->irq.hpd[2]) {
  3623. DRM_DEBUG("r600_irq_set: hpd 3\n");
  3624. hpd3 |= DC_HPDx_INT_EN;
  3625. }
  3626. if (rdev->irq.hpd[3]) {
  3627. DRM_DEBUG("r600_irq_set: hpd 4\n");
  3628. hpd4 |= DC_HPDx_INT_EN;
  3629. }
  3630. if (rdev->irq.hpd[4]) {
  3631. DRM_DEBUG("r600_irq_set: hpd 5\n");
  3632. hpd5 |= DC_HPDx_INT_EN;
  3633. }
  3634. if (rdev->irq.hpd[5]) {
  3635. DRM_DEBUG("r600_irq_set: hpd 6\n");
  3636. hpd6 |= DC_HPDx_INT_EN;
  3637. }
  3638. if (rdev->irq.afmt[0]) {
  3639. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3640. hdmi0 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3641. }
  3642. if (rdev->irq.afmt[1]) {
  3643. DRM_DEBUG("r600_irq_set: hdmi 0\n");
  3644. hdmi1 |= HDMI0_AZ_FORMAT_WTRIG_MASK;
  3645. }
  3646. WREG32(CP_INT_CNTL, cp_int_cntl);
  3647. WREG32(DMA_CNTL, dma_cntl);
  3648. WREG32(DxMODE_INT_MASK, mode_int);
  3649. WREG32(D1GRPH_INTERRUPT_CONTROL, d1grph);
  3650. WREG32(D2GRPH_INTERRUPT_CONTROL, d2grph);
  3651. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  3652. if (ASIC_IS_DCE3(rdev)) {
  3653. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  3654. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  3655. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  3656. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  3657. if (ASIC_IS_DCE32(rdev)) {
  3658. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  3659. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  3660. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, hdmi0);
  3661. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, hdmi1);
  3662. } else {
  3663. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3664. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3665. }
  3666. } else {
  3667. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  3668. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  3669. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  3670. WREG32(HDMI0_AUDIO_PACKET_CONTROL, hdmi0);
  3671. WREG32(HDMI1_AUDIO_PACKET_CONTROL, hdmi1);
  3672. }
  3673. return 0;
  3674. }
  3675. static void r600_irq_ack(struct radeon_device *rdev)
  3676. {
  3677. u32 tmp;
  3678. if (ASIC_IS_DCE3(rdev)) {
  3679. rdev->irq.stat_regs.r600.disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  3680. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  3681. rdev->irq.stat_regs.r600.disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  3682. if (ASIC_IS_DCE32(rdev)) {
  3683. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET0);
  3684. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(AFMT_STATUS + DCE3_HDMI_OFFSET1);
  3685. } else {
  3686. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3687. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(DCE3_HDMI1_STATUS);
  3688. }
  3689. } else {
  3690. rdev->irq.stat_regs.r600.disp_int = RREG32(DISP_INTERRUPT_STATUS);
  3691. rdev->irq.stat_regs.r600.disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  3692. rdev->irq.stat_regs.r600.disp_int_cont2 = 0;
  3693. rdev->irq.stat_regs.r600.hdmi0_status = RREG32(HDMI0_STATUS);
  3694. rdev->irq.stat_regs.r600.hdmi1_status = RREG32(HDMI1_STATUS);
  3695. }
  3696. rdev->irq.stat_regs.r600.d1grph_int = RREG32(D1GRPH_INTERRUPT_STATUS);
  3697. rdev->irq.stat_regs.r600.d2grph_int = RREG32(D2GRPH_INTERRUPT_STATUS);
  3698. if (rdev->irq.stat_regs.r600.d1grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3699. WREG32(D1GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3700. if (rdev->irq.stat_regs.r600.d2grph_int & DxGRPH_PFLIP_INT_OCCURRED)
  3701. WREG32(D2GRPH_INTERRUPT_STATUS, DxGRPH_PFLIP_INT_CLEAR);
  3702. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT)
  3703. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3704. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT)
  3705. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3706. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT)
  3707. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  3708. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT)
  3709. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  3710. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3711. if (ASIC_IS_DCE3(rdev)) {
  3712. tmp = RREG32(DC_HPD1_INT_CONTROL);
  3713. tmp |= DC_HPDx_INT_ACK;
  3714. WREG32(DC_HPD1_INT_CONTROL, tmp);
  3715. } else {
  3716. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  3717. tmp |= DC_HPDx_INT_ACK;
  3718. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  3719. }
  3720. }
  3721. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3722. if (ASIC_IS_DCE3(rdev)) {
  3723. tmp = RREG32(DC_HPD2_INT_CONTROL);
  3724. tmp |= DC_HPDx_INT_ACK;
  3725. WREG32(DC_HPD2_INT_CONTROL, tmp);
  3726. } else {
  3727. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  3728. tmp |= DC_HPDx_INT_ACK;
  3729. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  3730. }
  3731. }
  3732. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3733. if (ASIC_IS_DCE3(rdev)) {
  3734. tmp = RREG32(DC_HPD3_INT_CONTROL);
  3735. tmp |= DC_HPDx_INT_ACK;
  3736. WREG32(DC_HPD3_INT_CONTROL, tmp);
  3737. } else {
  3738. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  3739. tmp |= DC_HPDx_INT_ACK;
  3740. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  3741. }
  3742. }
  3743. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3744. tmp = RREG32(DC_HPD4_INT_CONTROL);
  3745. tmp |= DC_HPDx_INT_ACK;
  3746. WREG32(DC_HPD4_INT_CONTROL, tmp);
  3747. }
  3748. if (ASIC_IS_DCE32(rdev)) {
  3749. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3750. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3751. tmp |= DC_HPDx_INT_ACK;
  3752. WREG32(DC_HPD5_INT_CONTROL, tmp);
  3753. }
  3754. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3755. tmp = RREG32(DC_HPD5_INT_CONTROL);
  3756. tmp |= DC_HPDx_INT_ACK;
  3757. WREG32(DC_HPD6_INT_CONTROL, tmp);
  3758. }
  3759. if (rdev->irq.stat_regs.r600.hdmi0_status & AFMT_AZ_FORMAT_WTRIG) {
  3760. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0);
  3761. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3762. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET0, tmp);
  3763. }
  3764. if (rdev->irq.stat_regs.r600.hdmi1_status & AFMT_AZ_FORMAT_WTRIG) {
  3765. tmp = RREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1);
  3766. tmp |= AFMT_AZ_FORMAT_WTRIG_ACK;
  3767. WREG32(AFMT_AUDIO_PACKET_CONTROL + DCE3_HDMI_OFFSET1, tmp);
  3768. }
  3769. } else {
  3770. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3771. tmp = RREG32(HDMI0_AUDIO_PACKET_CONTROL);
  3772. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3773. WREG32(HDMI0_AUDIO_PACKET_CONTROL, tmp);
  3774. }
  3775. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3776. if (ASIC_IS_DCE3(rdev)) {
  3777. tmp = RREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL);
  3778. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3779. WREG32(DCE3_HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3780. } else {
  3781. tmp = RREG32(HDMI1_AUDIO_PACKET_CONTROL);
  3782. tmp |= HDMI0_AZ_FORMAT_WTRIG_ACK;
  3783. WREG32(HDMI1_AUDIO_PACKET_CONTROL, tmp);
  3784. }
  3785. }
  3786. }
  3787. }
  3788. void r600_irq_disable(struct radeon_device *rdev)
  3789. {
  3790. r600_disable_interrupts(rdev);
  3791. /* Wait and acknowledge irq */
  3792. mdelay(1);
  3793. r600_irq_ack(rdev);
  3794. r600_disable_interrupt_state(rdev);
  3795. }
  3796. static u32 r600_get_ih_wptr(struct radeon_device *rdev)
  3797. {
  3798. u32 wptr, tmp;
  3799. if (rdev->wb.enabled)
  3800. wptr = le32_to_cpu(rdev->wb.wb[R600_WB_IH_WPTR_OFFSET/4]);
  3801. else
  3802. wptr = RREG32(IH_RB_WPTR);
  3803. if (wptr & RB_OVERFLOW) {
  3804. /* When a ring buffer overflow happen start parsing interrupt
  3805. * from the last not overwritten vector (wptr + 16). Hopefully
  3806. * this should allow us to catchup.
  3807. */
  3808. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  3809. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  3810. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  3811. tmp = RREG32(IH_RB_CNTL);
  3812. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  3813. WREG32(IH_RB_CNTL, tmp);
  3814. }
  3815. return (wptr & rdev->ih.ptr_mask);
  3816. }
  3817. /* r600 IV Ring
  3818. * Each IV ring entry is 128 bits:
  3819. * [7:0] - interrupt source id
  3820. * [31:8] - reserved
  3821. * [59:32] - interrupt source data
  3822. * [127:60] - reserved
  3823. *
  3824. * The basic interrupt vector entries
  3825. * are decoded as follows:
  3826. * src_id src_data description
  3827. * 1 0 D1 Vblank
  3828. * 1 1 D1 Vline
  3829. * 5 0 D2 Vblank
  3830. * 5 1 D2 Vline
  3831. * 19 0 FP Hot plug detection A
  3832. * 19 1 FP Hot plug detection B
  3833. * 19 2 DAC A auto-detection
  3834. * 19 3 DAC B auto-detection
  3835. * 21 4 HDMI block A
  3836. * 21 5 HDMI block B
  3837. * 176 - CP_INT RB
  3838. * 177 - CP_INT IB1
  3839. * 178 - CP_INT IB2
  3840. * 181 - EOP Interrupt
  3841. * 233 - GUI Idle
  3842. *
  3843. * Note, these are based on r600 and may need to be
  3844. * adjusted or added to on newer asics
  3845. */
  3846. int r600_irq_process(struct radeon_device *rdev)
  3847. {
  3848. u32 wptr;
  3849. u32 rptr;
  3850. u32 src_id, src_data;
  3851. u32 ring_index;
  3852. bool queue_hotplug = false;
  3853. bool queue_hdmi = false;
  3854. if (!rdev->ih.enabled || rdev->shutdown)
  3855. return IRQ_NONE;
  3856. /* No MSIs, need a dummy read to flush PCI DMAs */
  3857. if (!rdev->msi_enabled)
  3858. RREG32(IH_RB_WPTR);
  3859. wptr = r600_get_ih_wptr(rdev);
  3860. restart_ih:
  3861. /* is somebody else already processing irqs? */
  3862. if (atomic_xchg(&rdev->ih.lock, 1))
  3863. return IRQ_NONE;
  3864. rptr = rdev->ih.rptr;
  3865. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  3866. /* Order reading of wptr vs. reading of IH ring data */
  3867. rmb();
  3868. /* display interrupts */
  3869. r600_irq_ack(rdev);
  3870. while (rptr != wptr) {
  3871. /* wptr/rptr are in bytes! */
  3872. ring_index = rptr / 4;
  3873. src_id = le32_to_cpu(rdev->ih.ring[ring_index]) & 0xff;
  3874. src_data = le32_to_cpu(rdev->ih.ring[ring_index + 1]) & 0xfffffff;
  3875. switch (src_id) {
  3876. case 1: /* D1 vblank/vline */
  3877. switch (src_data) {
  3878. case 0: /* D1 vblank */
  3879. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VBLANK_INTERRUPT) {
  3880. if (rdev->irq.crtc_vblank_int[0]) {
  3881. drm_handle_vblank(rdev->ddev, 0);
  3882. rdev->pm.vblank_sync = true;
  3883. wake_up(&rdev->irq.vblank_queue);
  3884. }
  3885. if (atomic_read(&rdev->irq.pflip[0]))
  3886. radeon_crtc_handle_flip(rdev, 0);
  3887. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  3888. DRM_DEBUG("IH: D1 vblank\n");
  3889. }
  3890. break;
  3891. case 1: /* D1 vline */
  3892. if (rdev->irq.stat_regs.r600.disp_int & LB_D1_VLINE_INTERRUPT) {
  3893. rdev->irq.stat_regs.r600.disp_int &= ~LB_D1_VLINE_INTERRUPT;
  3894. DRM_DEBUG("IH: D1 vline\n");
  3895. }
  3896. break;
  3897. default:
  3898. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3899. break;
  3900. }
  3901. break;
  3902. case 5: /* D2 vblank/vline */
  3903. switch (src_data) {
  3904. case 0: /* D2 vblank */
  3905. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VBLANK_INTERRUPT) {
  3906. if (rdev->irq.crtc_vblank_int[1]) {
  3907. drm_handle_vblank(rdev->ddev, 1);
  3908. rdev->pm.vblank_sync = true;
  3909. wake_up(&rdev->irq.vblank_queue);
  3910. }
  3911. if (atomic_read(&rdev->irq.pflip[1]))
  3912. radeon_crtc_handle_flip(rdev, 1);
  3913. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  3914. DRM_DEBUG("IH: D2 vblank\n");
  3915. }
  3916. break;
  3917. case 1: /* D1 vline */
  3918. if (rdev->irq.stat_regs.r600.disp_int & LB_D2_VLINE_INTERRUPT) {
  3919. rdev->irq.stat_regs.r600.disp_int &= ~LB_D2_VLINE_INTERRUPT;
  3920. DRM_DEBUG("IH: D2 vline\n");
  3921. }
  3922. break;
  3923. default:
  3924. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3925. break;
  3926. }
  3927. break;
  3928. case 19: /* HPD/DAC hotplug */
  3929. switch (src_data) {
  3930. case 0:
  3931. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD1_INTERRUPT) {
  3932. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD1_INTERRUPT;
  3933. queue_hotplug = true;
  3934. DRM_DEBUG("IH: HPD1\n");
  3935. }
  3936. break;
  3937. case 1:
  3938. if (rdev->irq.stat_regs.r600.disp_int & DC_HPD2_INTERRUPT) {
  3939. rdev->irq.stat_regs.r600.disp_int &= ~DC_HPD2_INTERRUPT;
  3940. queue_hotplug = true;
  3941. DRM_DEBUG("IH: HPD2\n");
  3942. }
  3943. break;
  3944. case 4:
  3945. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD3_INTERRUPT) {
  3946. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD3_INTERRUPT;
  3947. queue_hotplug = true;
  3948. DRM_DEBUG("IH: HPD3\n");
  3949. }
  3950. break;
  3951. case 5:
  3952. if (rdev->irq.stat_regs.r600.disp_int_cont & DC_HPD4_INTERRUPT) {
  3953. rdev->irq.stat_regs.r600.disp_int_cont &= ~DC_HPD4_INTERRUPT;
  3954. queue_hotplug = true;
  3955. DRM_DEBUG("IH: HPD4\n");
  3956. }
  3957. break;
  3958. case 10:
  3959. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD5_INTERRUPT) {
  3960. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD5_INTERRUPT;
  3961. queue_hotplug = true;
  3962. DRM_DEBUG("IH: HPD5\n");
  3963. }
  3964. break;
  3965. case 12:
  3966. if (rdev->irq.stat_regs.r600.disp_int_cont2 & DC_HPD6_INTERRUPT) {
  3967. rdev->irq.stat_regs.r600.disp_int_cont2 &= ~DC_HPD6_INTERRUPT;
  3968. queue_hotplug = true;
  3969. DRM_DEBUG("IH: HPD6\n");
  3970. }
  3971. break;
  3972. default:
  3973. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  3974. break;
  3975. }
  3976. break;
  3977. case 21: /* hdmi */
  3978. switch (src_data) {
  3979. case 4:
  3980. if (rdev->irq.stat_regs.r600.hdmi0_status & HDMI0_AZ_FORMAT_WTRIG) {
  3981. rdev->irq.stat_regs.r600.hdmi0_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3982. queue_hdmi = true;
  3983. DRM_DEBUG("IH: HDMI0\n");
  3984. }
  3985. break;
  3986. case 5:
  3987. if (rdev->irq.stat_regs.r600.hdmi1_status & HDMI0_AZ_FORMAT_WTRIG) {
  3988. rdev->irq.stat_regs.r600.hdmi1_status &= ~HDMI0_AZ_FORMAT_WTRIG;
  3989. queue_hdmi = true;
  3990. DRM_DEBUG("IH: HDMI1\n");
  3991. }
  3992. break;
  3993. default:
  3994. DRM_ERROR("Unhandled interrupt: %d %d\n", src_id, src_data);
  3995. break;
  3996. }
  3997. break;
  3998. case 176: /* CP_INT in ring buffer */
  3999. case 177: /* CP_INT in IB1 */
  4000. case 178: /* CP_INT in IB2 */
  4001. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  4002. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4003. break;
  4004. case 181: /* CP EOP event */
  4005. DRM_DEBUG("IH: CP EOP\n");
  4006. radeon_fence_process(rdev, RADEON_RING_TYPE_GFX_INDEX);
  4007. break;
  4008. case 224: /* DMA trap event */
  4009. DRM_DEBUG("IH: DMA trap\n");
  4010. radeon_fence_process(rdev, R600_RING_TYPE_DMA_INDEX);
  4011. break;
  4012. case 233: /* GUI IDLE */
  4013. DRM_DEBUG("IH: GUI idle\n");
  4014. break;
  4015. default:
  4016. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  4017. break;
  4018. }
  4019. /* wptr/rptr are in bytes! */
  4020. rptr += 16;
  4021. rptr &= rdev->ih.ptr_mask;
  4022. }
  4023. if (queue_hotplug)
  4024. schedule_work(&rdev->hotplug_work);
  4025. if (queue_hdmi)
  4026. schedule_work(&rdev->audio_work);
  4027. rdev->ih.rptr = rptr;
  4028. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  4029. atomic_set(&rdev->ih.lock, 0);
  4030. /* make sure wptr hasn't changed while processing */
  4031. wptr = r600_get_ih_wptr(rdev);
  4032. if (wptr != rptr)
  4033. goto restart_ih;
  4034. return IRQ_HANDLED;
  4035. }
  4036. /*
  4037. * Debugfs info
  4038. */
  4039. #if defined(CONFIG_DEBUG_FS)
  4040. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  4041. {
  4042. struct drm_info_node *node = (struct drm_info_node *) m->private;
  4043. struct drm_device *dev = node->minor->dev;
  4044. struct radeon_device *rdev = dev->dev_private;
  4045. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  4046. DREG32_SYS(m, rdev, VM_L2_STATUS);
  4047. return 0;
  4048. }
  4049. static struct drm_info_list r600_mc_info_list[] = {
  4050. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  4051. };
  4052. #endif
  4053. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  4054. {
  4055. #if defined(CONFIG_DEBUG_FS)
  4056. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  4057. #else
  4058. return 0;
  4059. #endif
  4060. }
  4061. /**
  4062. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  4063. * rdev: radeon device structure
  4064. * bo: buffer object struct which userspace is waiting for idle
  4065. *
  4066. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  4067. * through ring buffer, this leads to corruption in rendering, see
  4068. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  4069. * directly perform HDP flush by writing register through MMIO.
  4070. */
  4071. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  4072. {
  4073. /* r7xx hw bug. write to HDP_DEBUG1 followed by fb read
  4074. * rather than write to HDP_REG_COHERENCY_FLUSH_CNTL.
  4075. * This seems to cause problems on some AGP cards. Just use the old
  4076. * method for them.
  4077. */
  4078. if ((rdev->family >= CHIP_RV770) && (rdev->family <= CHIP_RV740) &&
  4079. rdev->vram_scratch.ptr && !(rdev->flags & RADEON_IS_AGP)) {
  4080. void __iomem *ptr = (void *)rdev->vram_scratch.ptr;
  4081. u32 tmp;
  4082. WREG32(HDP_DEBUG1, 0);
  4083. tmp = readl((void __iomem *)ptr);
  4084. } else
  4085. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  4086. }
  4087. void r600_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  4088. {
  4089. u32 link_width_cntl, mask;
  4090. if (rdev->flags & RADEON_IS_IGP)
  4091. return;
  4092. if (!(rdev->flags & RADEON_IS_PCIE))
  4093. return;
  4094. /* x2 cards have a special sequence */
  4095. if (ASIC_IS_X2(rdev))
  4096. return;
  4097. radeon_gui_idle(rdev);
  4098. switch (lanes) {
  4099. case 0:
  4100. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  4101. break;
  4102. case 1:
  4103. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  4104. break;
  4105. case 2:
  4106. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  4107. break;
  4108. case 4:
  4109. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  4110. break;
  4111. case 8:
  4112. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  4113. break;
  4114. case 12:
  4115. /* not actually supported */
  4116. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  4117. break;
  4118. case 16:
  4119. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  4120. break;
  4121. default:
  4122. DRM_ERROR("invalid pcie lane request: %d\n", lanes);
  4123. return;
  4124. }
  4125. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4126. link_width_cntl &= ~RADEON_PCIE_LC_LINK_WIDTH_MASK;
  4127. link_width_cntl |= mask << RADEON_PCIE_LC_LINK_WIDTH_SHIFT;
  4128. link_width_cntl |= (RADEON_PCIE_LC_RECONFIG_NOW |
  4129. R600_PCIE_LC_RECONFIG_ARC_MISSING_ESCAPE);
  4130. WREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4131. }
  4132. int r600_get_pcie_lanes(struct radeon_device *rdev)
  4133. {
  4134. u32 link_width_cntl;
  4135. if (rdev->flags & RADEON_IS_IGP)
  4136. return 0;
  4137. if (!(rdev->flags & RADEON_IS_PCIE))
  4138. return 0;
  4139. /* x2 cards have a special sequence */
  4140. if (ASIC_IS_X2(rdev))
  4141. return 0;
  4142. radeon_gui_idle(rdev);
  4143. link_width_cntl = RREG32_PCIE_PORT(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  4144. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  4145. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  4146. return 1;
  4147. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  4148. return 2;
  4149. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  4150. return 4;
  4151. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  4152. return 8;
  4153. case RADEON_PCIE_LC_LINK_WIDTH_X12:
  4154. /* not actually supported */
  4155. return 12;
  4156. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  4157. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  4158. default:
  4159. return 16;
  4160. }
  4161. }
  4162. static void r600_pcie_gen2_enable(struct radeon_device *rdev)
  4163. {
  4164. u32 link_width_cntl, lanes, speed_cntl, training_cntl, tmp;
  4165. u16 link_cntl2;
  4166. u32 mask;
  4167. int ret;
  4168. if (radeon_pcie_gen2 == 0)
  4169. return;
  4170. if (rdev->flags & RADEON_IS_IGP)
  4171. return;
  4172. if (!(rdev->flags & RADEON_IS_PCIE))
  4173. return;
  4174. /* x2 cards have a special sequence */
  4175. if (ASIC_IS_X2(rdev))
  4176. return;
  4177. /* only RV6xx+ chips are supported */
  4178. if (rdev->family <= CHIP_R600)
  4179. return;
  4180. ret = drm_pcie_get_speed_cap_mask(rdev->ddev, &mask);
  4181. if (ret != 0)
  4182. return;
  4183. if (!(mask & DRM_PCIE_SPEED_50))
  4184. return;
  4185. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4186. if (speed_cntl & LC_CURRENT_DATA_RATE) {
  4187. DRM_INFO("PCIE gen 2 link speeds already enabled\n");
  4188. return;
  4189. }
  4190. DRM_INFO("enabling PCIE gen 2 link speeds, disable with radeon.pcie_gen2=0\n");
  4191. /* 55 nm r6xx asics */
  4192. if ((rdev->family == CHIP_RV670) ||
  4193. (rdev->family == CHIP_RV620) ||
  4194. (rdev->family == CHIP_RV635)) {
  4195. /* advertise upconfig capability */
  4196. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4197. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4198. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4199. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4200. if (link_width_cntl & LC_RENEGOTIATION_SUPPORT) {
  4201. lanes = (link_width_cntl & LC_LINK_WIDTH_RD_MASK) >> LC_LINK_WIDTH_RD_SHIFT;
  4202. link_width_cntl &= ~(LC_LINK_WIDTH_MASK |
  4203. LC_RECONFIG_ARC_MISSING_ESCAPE);
  4204. link_width_cntl |= lanes | LC_RECONFIG_NOW | LC_RENEGOTIATE_EN;
  4205. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4206. } else {
  4207. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4208. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4209. }
  4210. }
  4211. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4212. if ((speed_cntl & LC_OTHER_SIDE_EVER_SENT_GEN2) &&
  4213. (speed_cntl & LC_OTHER_SIDE_SUPPORTS_GEN2)) {
  4214. /* 55 nm r6xx asics */
  4215. if ((rdev->family == CHIP_RV670) ||
  4216. (rdev->family == CHIP_RV620) ||
  4217. (rdev->family == CHIP_RV635)) {
  4218. WREG32(MM_CFGREGS_CNTL, 0x8);
  4219. link_cntl2 = RREG32(0x4088);
  4220. WREG32(MM_CFGREGS_CNTL, 0);
  4221. /* not supported yet */
  4222. if (link_cntl2 & SELECTABLE_DEEMPHASIS)
  4223. return;
  4224. }
  4225. speed_cntl &= ~LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_MASK;
  4226. speed_cntl |= (0x3 << LC_SPEED_CHANGE_ATTEMPTS_ALLOWED_SHIFT);
  4227. speed_cntl &= ~LC_VOLTAGE_TIMER_SEL_MASK;
  4228. speed_cntl &= ~LC_FORCE_DIS_HW_SPEED_CHANGE;
  4229. speed_cntl |= LC_FORCE_EN_HW_SPEED_CHANGE;
  4230. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4231. tmp = RREG32(0x541c);
  4232. WREG32(0x541c, tmp | 0x8);
  4233. WREG32(MM_CFGREGS_CNTL, MM_WR_TO_CFG_EN);
  4234. link_cntl2 = RREG16(0x4088);
  4235. link_cntl2 &= ~TARGET_LINK_SPEED_MASK;
  4236. link_cntl2 |= 0x2;
  4237. WREG16(0x4088, link_cntl2);
  4238. WREG32(MM_CFGREGS_CNTL, 0);
  4239. if ((rdev->family == CHIP_RV670) ||
  4240. (rdev->family == CHIP_RV620) ||
  4241. (rdev->family == CHIP_RV635)) {
  4242. training_cntl = RREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL);
  4243. training_cntl &= ~LC_POINT_7_PLUS_EN;
  4244. WREG32_PCIE_PORT(PCIE_LC_TRAINING_CNTL, training_cntl);
  4245. } else {
  4246. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4247. speed_cntl &= ~LC_TARGET_LINK_SPEED_OVERRIDE_EN;
  4248. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4249. }
  4250. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL);
  4251. speed_cntl |= LC_GEN2_EN_STRAP;
  4252. WREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL, speed_cntl);
  4253. } else {
  4254. link_width_cntl = RREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL);
  4255. /* XXX: only disable it if gen1 bridge vendor == 0x111d or 0x1106 */
  4256. if (1)
  4257. link_width_cntl |= LC_UPCONFIGURE_DIS;
  4258. else
  4259. link_width_cntl &= ~LC_UPCONFIGURE_DIS;
  4260. WREG32_PCIE_PORT(PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  4261. }
  4262. }
  4263. /**
  4264. * r600_get_gpu_clock_counter - return GPU clock counter snapshot
  4265. *
  4266. * @rdev: radeon_device pointer
  4267. *
  4268. * Fetches a GPU clock counter snapshot (R6xx-cayman).
  4269. * Returns the 64 bit clock counter snapshot.
  4270. */
  4271. uint64_t r600_get_gpu_clock_counter(struct radeon_device *rdev)
  4272. {
  4273. uint64_t clock;
  4274. mutex_lock(&rdev->gpu_clock_mutex);
  4275. WREG32(RLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4276. clock = (uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_LSB) |
  4277. ((uint64_t)RREG32(RLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4278. mutex_unlock(&rdev->gpu_clock_mutex);
  4279. return clock;
  4280. }