evergreen_hdmi.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Christian König.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Christian König
  25. * Rafał Miłecki
  26. */
  27. #include <linux/hdmi.h>
  28. #include <drm/drmP.h>
  29. #include <drm/radeon_drm.h>
  30. #include "radeon.h"
  31. #include "radeon_asic.h"
  32. #include "evergreend.h"
  33. #include "atom.h"
  34. /*
  35. * update the N and CTS parameters for a given pixel clock rate
  36. */
  37. static void evergreen_hdmi_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  38. {
  39. struct drm_device *dev = encoder->dev;
  40. struct radeon_device *rdev = dev->dev_private;
  41. struct radeon_hdmi_acr acr = r600_hdmi_acr(clock);
  42. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  43. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  44. uint32_t offset = dig->afmt->offset;
  45. WREG32(HDMI_ACR_32_0 + offset, HDMI_ACR_CTS_32(acr.cts_32khz));
  46. WREG32(HDMI_ACR_32_1 + offset, acr.n_32khz);
  47. WREG32(HDMI_ACR_44_0 + offset, HDMI_ACR_CTS_44(acr.cts_44_1khz));
  48. WREG32(HDMI_ACR_44_1 + offset, acr.n_44_1khz);
  49. WREG32(HDMI_ACR_48_0 + offset, HDMI_ACR_CTS_48(acr.cts_48khz));
  50. WREG32(HDMI_ACR_48_1 + offset, acr.n_48khz);
  51. }
  52. static void evergreen_hdmi_write_sad_regs(struct drm_encoder *encoder)
  53. {
  54. struct radeon_device *rdev = encoder->dev->dev_private;
  55. struct drm_connector *connector;
  56. struct radeon_connector *radeon_connector = NULL;
  57. struct cea_sad *sads;
  58. int i, sad_count;
  59. static const u16 eld_reg_to_type[][2] = {
  60. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  61. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  62. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  63. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  64. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  65. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  66. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  67. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  68. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  69. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  70. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  71. { AZ_F0_CODEC_PIN0_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  72. };
  73. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  74. if (connector->encoder == encoder)
  75. radeon_connector = to_radeon_connector(connector);
  76. }
  77. if (!radeon_connector) {
  78. DRM_ERROR("Couldn't find encoder's connector\n");
  79. return;
  80. }
  81. sad_count = drm_edid_to_sad(radeon_connector->edid, &sads);
  82. if (sad_count < 0) {
  83. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  84. return;
  85. }
  86. BUG_ON(!sads);
  87. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  88. u32 value = 0;
  89. int j;
  90. for (j = 0; j < sad_count; j++) {
  91. struct cea_sad *sad = &sads[j];
  92. if (sad->format == eld_reg_to_type[i][1]) {
  93. value = MAX_CHANNELS(sad->channels) |
  94. DESCRIPTOR_BYTE_2(sad->byte2) |
  95. SUPPORTED_FREQUENCIES(sad->freq);
  96. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  97. value |= SUPPORTED_FREQUENCIES_STEREO(sad->freq);
  98. break;
  99. }
  100. }
  101. WREG32(eld_reg_to_type[i][0], value);
  102. }
  103. kfree(sads);
  104. }
  105. /*
  106. * build a HDMI Video Info Frame
  107. */
  108. static void evergreen_hdmi_update_avi_infoframe(struct drm_encoder *encoder,
  109. void *buffer, size_t size)
  110. {
  111. struct drm_device *dev = encoder->dev;
  112. struct radeon_device *rdev = dev->dev_private;
  113. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  114. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  115. uint32_t offset = dig->afmt->offset;
  116. uint8_t *frame = buffer + 3;
  117. /* Our header values (type, version, length) should be alright, Intel
  118. * is using the same. Checksum function also seems to be OK, it works
  119. * fine for audio infoframe. However calculated value is always lower
  120. * by 2 in comparison to fglrx. It breaks displaying anything in case
  121. * of TVs that strictly check the checksum. Hack it manually here to
  122. * workaround this issue. */
  123. frame[0x0] += 2;
  124. WREG32(AFMT_AVI_INFO0 + offset,
  125. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  126. WREG32(AFMT_AVI_INFO1 + offset,
  127. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  128. WREG32(AFMT_AVI_INFO2 + offset,
  129. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  130. WREG32(AFMT_AVI_INFO3 + offset,
  131. frame[0xC] | (frame[0xD] << 8));
  132. }
  133. static void evergreen_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  134. {
  135. struct drm_device *dev = encoder->dev;
  136. struct radeon_device *rdev = dev->dev_private;
  137. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  138. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  139. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  140. u32 base_rate = 24000;
  141. if (!dig || !dig->afmt)
  142. return;
  143. /* XXX two dtos; generally use dto0 for hdmi */
  144. /* Express [24MHz / target pixel clock] as an exact rational
  145. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  146. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  147. */
  148. WREG32(DCCG_AUDIO_DTO0_PHASE, base_rate * 100);
  149. WREG32(DCCG_AUDIO_DTO0_MODULE, clock * 100);
  150. WREG32(DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL(radeon_crtc->crtc_id));
  151. }
  152. /*
  153. * update the info frames with the data from the current display mode
  154. */
  155. void evergreen_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode)
  156. {
  157. struct drm_device *dev = encoder->dev;
  158. struct radeon_device *rdev = dev->dev_private;
  159. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  160. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  161. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  162. struct hdmi_avi_infoframe frame;
  163. uint32_t offset;
  164. ssize_t err;
  165. /* Silent, r600_hdmi_enable will raise WARN for us */
  166. if (!dig->afmt->enabled)
  167. return;
  168. offset = dig->afmt->offset;
  169. evergreen_audio_set_dto(encoder, mode->clock);
  170. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  171. HDMI_NULL_SEND); /* send null packets when required */
  172. WREG32(AFMT_AUDIO_CRC_CONTROL + offset, 0x1000);
  173. WREG32(HDMI_VBI_PACKET_CONTROL + offset,
  174. HDMI_NULL_SEND | /* send null packets when required */
  175. HDMI_GC_SEND | /* send general control packets */
  176. HDMI_GC_CONT); /* send general control packets every frame */
  177. WREG32(HDMI_INFOFRAME_CONTROL0 + offset,
  178. HDMI_AUDIO_INFO_SEND | /* enable audio info frames (frames won't be set until audio is enabled) */
  179. HDMI_AUDIO_INFO_CONT); /* required for audio info values to be updated */
  180. WREG32(AFMT_INFOFRAME_CONTROL0 + offset,
  181. AFMT_AUDIO_INFO_UPDATE); /* required for audio info values to be updated */
  182. WREG32(HDMI_INFOFRAME_CONTROL1 + offset,
  183. HDMI_AUDIO_INFO_LINE(2)); /* anything other than 0 */
  184. WREG32(HDMI_GC + offset, 0); /* unset HDMI_GC_AVMUTE */
  185. WREG32(HDMI_AUDIO_PACKET_CONTROL + offset,
  186. HDMI_AUDIO_DELAY_EN(1) | /* set the default audio delay */
  187. HDMI_AUDIO_PACKETS_PER_LINE(3)); /* should be suffient for all audio modes and small enough for all hblanks */
  188. WREG32(AFMT_AUDIO_PACKET_CONTROL + offset,
  189. AFMT_60958_CS_UPDATE); /* allow 60958 channel status fields to be updated */
  190. /* fglrx clears sth in AFMT_AUDIO_PACKET_CONTROL2 here */
  191. WREG32(HDMI_ACR_PACKET_CONTROL + offset,
  192. HDMI_ACR_AUTO_SEND | /* allow hw to sent ACR packets when required */
  193. HDMI_ACR_SOURCE); /* select SW CTS value */
  194. evergreen_hdmi_update_ACR(encoder, mode->clock);
  195. WREG32(AFMT_60958_0 + offset,
  196. AFMT_60958_CS_CHANNEL_NUMBER_L(1));
  197. WREG32(AFMT_60958_1 + offset,
  198. AFMT_60958_CS_CHANNEL_NUMBER_R(2));
  199. WREG32(AFMT_60958_2 + offset,
  200. AFMT_60958_CS_CHANNEL_NUMBER_2(3) |
  201. AFMT_60958_CS_CHANNEL_NUMBER_3(4) |
  202. AFMT_60958_CS_CHANNEL_NUMBER_4(5) |
  203. AFMT_60958_CS_CHANNEL_NUMBER_5(6) |
  204. AFMT_60958_CS_CHANNEL_NUMBER_6(7) |
  205. AFMT_60958_CS_CHANNEL_NUMBER_7(8));
  206. /* fglrx sets 0x0001005f | (x & 0x00fc0000) in 0x5f78 here */
  207. WREG32(AFMT_AUDIO_PACKET_CONTROL2 + offset,
  208. AFMT_AUDIO_CHANNEL_ENABLE(0xff));
  209. /* fglrx sets 0x40 in 0x5f80 here */
  210. evergreen_hdmi_write_sad_regs(encoder);
  211. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  212. if (err < 0) {
  213. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  214. return;
  215. }
  216. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  217. if (err < 0) {
  218. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  219. return;
  220. }
  221. evergreen_hdmi_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  222. WREG32_OR(HDMI_INFOFRAME_CONTROL0 + offset,
  223. HDMI_AVI_INFO_SEND | /* enable AVI info frames */
  224. HDMI_AVI_INFO_CONT); /* required for audio info values to be updated */
  225. WREG32_P(HDMI_INFOFRAME_CONTROL1 + offset,
  226. HDMI_AVI_INFO_LINE(2), /* anything other than 0 */
  227. ~HDMI_AVI_INFO_LINE_MASK);
  228. WREG32_OR(AFMT_AUDIO_PACKET_CONTROL + offset,
  229. AFMT_AUDIO_SAMPLE_SEND); /* send audio packets */
  230. /* it's unknown what these bits do excatly, but it's indeed quite useful for debugging */
  231. WREG32(AFMT_RAMP_CONTROL0 + offset, 0x00FFFFFF);
  232. WREG32(AFMT_RAMP_CONTROL1 + offset, 0x007FFFFF);
  233. WREG32(AFMT_RAMP_CONTROL2 + offset, 0x00000001);
  234. WREG32(AFMT_RAMP_CONTROL3 + offset, 0x00000001);
  235. }
  236. void evergreen_hdmi_enable(struct drm_encoder *encoder, bool enable)
  237. {
  238. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  239. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  240. /* Silent, r600_hdmi_enable will raise WARN for us */
  241. if (enable && dig->afmt->enabled)
  242. return;
  243. if (!enable && !dig->afmt->enabled)
  244. return;
  245. dig->afmt->enabled = enable;
  246. DRM_DEBUG("%sabling HDMI interface @ 0x%04X for encoder 0x%x\n",
  247. enable ? "En" : "Dis", dig->afmt->offset, radeon_encoder->encoder_id);
  248. }