intel_crt.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * Copyright © 2006-2007 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. */
  26. #include <linux/dmi.h>
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include <drm/drm_edid.h>
  33. #include "intel_drv.h"
  34. #include <drm/i915_drm.h>
  35. #include "i915_drv.h"
  36. /* Here's the desired hotplug mode */
  37. #define ADPA_HOTPLUG_BITS (ADPA_CRT_HOTPLUG_PERIOD_128 | \
  38. ADPA_CRT_HOTPLUG_WARMUP_10MS | \
  39. ADPA_CRT_HOTPLUG_SAMPLE_4S | \
  40. ADPA_CRT_HOTPLUG_VOLTAGE_50 | \
  41. ADPA_CRT_HOTPLUG_VOLREF_325MV | \
  42. ADPA_CRT_HOTPLUG_ENABLE)
  43. struct intel_crt {
  44. struct intel_encoder base;
  45. /* DPMS state is stored in the connector, which we need in the
  46. * encoder's enable/disable callbacks */
  47. struct intel_connector *connector;
  48. bool force_hotplug_required;
  49. u32 adpa_reg;
  50. };
  51. static struct intel_crt *intel_attached_crt(struct drm_connector *connector)
  52. {
  53. return container_of(intel_attached_encoder(connector),
  54. struct intel_crt, base);
  55. }
  56. static struct intel_crt *intel_encoder_to_crt(struct intel_encoder *encoder)
  57. {
  58. return container_of(encoder, struct intel_crt, base);
  59. }
  60. static bool intel_crt_get_hw_state(struct intel_encoder *encoder,
  61. enum pipe *pipe)
  62. {
  63. struct drm_device *dev = encoder->base.dev;
  64. struct drm_i915_private *dev_priv = dev->dev_private;
  65. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  66. u32 tmp;
  67. tmp = I915_READ(crt->adpa_reg);
  68. if (!(tmp & ADPA_DAC_ENABLE))
  69. return false;
  70. if (HAS_PCH_CPT(dev))
  71. *pipe = PORT_TO_PIPE_CPT(tmp);
  72. else
  73. *pipe = PORT_TO_PIPE(tmp);
  74. return true;
  75. }
  76. /* Note: The caller is required to filter out dpms modes not supported by the
  77. * platform. */
  78. static void intel_crt_set_dpms(struct intel_encoder *encoder, int mode)
  79. {
  80. struct drm_device *dev = encoder->base.dev;
  81. struct drm_i915_private *dev_priv = dev->dev_private;
  82. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  83. u32 temp;
  84. temp = I915_READ(crt->adpa_reg);
  85. temp &= ~(ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE);
  86. temp &= ~ADPA_DAC_ENABLE;
  87. switch (mode) {
  88. case DRM_MODE_DPMS_ON:
  89. temp |= ADPA_DAC_ENABLE;
  90. break;
  91. case DRM_MODE_DPMS_STANDBY:
  92. temp |= ADPA_DAC_ENABLE | ADPA_HSYNC_CNTL_DISABLE;
  93. break;
  94. case DRM_MODE_DPMS_SUSPEND:
  95. temp |= ADPA_DAC_ENABLE | ADPA_VSYNC_CNTL_DISABLE;
  96. break;
  97. case DRM_MODE_DPMS_OFF:
  98. temp |= ADPA_HSYNC_CNTL_DISABLE | ADPA_VSYNC_CNTL_DISABLE;
  99. break;
  100. }
  101. I915_WRITE(crt->adpa_reg, temp);
  102. }
  103. static void intel_disable_crt(struct intel_encoder *encoder)
  104. {
  105. intel_crt_set_dpms(encoder, DRM_MODE_DPMS_OFF);
  106. }
  107. static void intel_enable_crt(struct intel_encoder *encoder)
  108. {
  109. struct intel_crt *crt = intel_encoder_to_crt(encoder);
  110. intel_crt_set_dpms(encoder, crt->connector->base.dpms);
  111. }
  112. static void intel_crt_dpms(struct drm_connector *connector, int mode)
  113. {
  114. struct drm_device *dev = connector->dev;
  115. struct intel_encoder *encoder = intel_attached_encoder(connector);
  116. struct drm_crtc *crtc;
  117. int old_dpms;
  118. /* PCH platforms and VLV only support on/off. */
  119. if (INTEL_INFO(dev)->gen >= 5 && mode != DRM_MODE_DPMS_ON)
  120. mode = DRM_MODE_DPMS_OFF;
  121. if (mode == connector->dpms)
  122. return;
  123. old_dpms = connector->dpms;
  124. connector->dpms = mode;
  125. /* Only need to change hw state when actually enabled */
  126. crtc = encoder->base.crtc;
  127. if (!crtc) {
  128. encoder->connectors_active = false;
  129. return;
  130. }
  131. /* We need the pipe to run for anything but OFF. */
  132. if (mode == DRM_MODE_DPMS_OFF)
  133. encoder->connectors_active = false;
  134. else
  135. encoder->connectors_active = true;
  136. if (mode < old_dpms) {
  137. /* From off to on, enable the pipe first. */
  138. intel_crtc_update_dpms(crtc);
  139. intel_crt_set_dpms(encoder, mode);
  140. } else {
  141. intel_crt_set_dpms(encoder, mode);
  142. intel_crtc_update_dpms(crtc);
  143. }
  144. intel_modeset_check_state(connector->dev);
  145. }
  146. static int intel_crt_mode_valid(struct drm_connector *connector,
  147. struct drm_display_mode *mode)
  148. {
  149. struct drm_device *dev = connector->dev;
  150. int max_clock = 0;
  151. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  152. return MODE_NO_DBLESCAN;
  153. if (mode->clock < 25000)
  154. return MODE_CLOCK_LOW;
  155. if (IS_GEN2(dev))
  156. max_clock = 350000;
  157. else
  158. max_clock = 400000;
  159. if (mode->clock > max_clock)
  160. return MODE_CLOCK_HIGH;
  161. /* The FDI receiver on LPT only supports 8bpc and only has 2 lanes. */
  162. if (HAS_PCH_LPT(dev) &&
  163. (ironlake_get_lanes_required(mode->clock, 270000, 24) > 2))
  164. return MODE_CLOCK_HIGH;
  165. return MODE_OK;
  166. }
  167. static bool intel_crt_compute_config(struct intel_encoder *encoder,
  168. struct intel_crtc_config *pipe_config)
  169. {
  170. struct drm_device *dev = encoder->base.dev;
  171. if (HAS_PCH_SPLIT(dev))
  172. pipe_config->has_pch_encoder = true;
  173. return true;
  174. }
  175. static void intel_crt_mode_set(struct drm_encoder *encoder,
  176. struct drm_display_mode *mode,
  177. struct drm_display_mode *adjusted_mode)
  178. {
  179. struct drm_device *dev = encoder->dev;
  180. struct drm_crtc *crtc = encoder->crtc;
  181. struct intel_crt *crt =
  182. intel_encoder_to_crt(to_intel_encoder(encoder));
  183. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. u32 adpa;
  186. if (HAS_PCH_SPLIT(dev))
  187. adpa = ADPA_HOTPLUG_BITS;
  188. else
  189. adpa = 0;
  190. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  191. adpa |= ADPA_HSYNC_ACTIVE_HIGH;
  192. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  193. adpa |= ADPA_VSYNC_ACTIVE_HIGH;
  194. /* For CPT allow 3 pipe config, for others just use A or B */
  195. if (HAS_PCH_LPT(dev))
  196. ; /* Those bits don't exist here */
  197. else if (HAS_PCH_CPT(dev))
  198. adpa |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  199. else if (intel_crtc->pipe == 0)
  200. adpa |= ADPA_PIPE_A_SELECT;
  201. else
  202. adpa |= ADPA_PIPE_B_SELECT;
  203. if (!HAS_PCH_SPLIT(dev))
  204. I915_WRITE(BCLRPAT(intel_crtc->pipe), 0);
  205. I915_WRITE(crt->adpa_reg, adpa);
  206. }
  207. static bool intel_ironlake_crt_detect_hotplug(struct drm_connector *connector)
  208. {
  209. struct drm_device *dev = connector->dev;
  210. struct intel_crt *crt = intel_attached_crt(connector);
  211. struct drm_i915_private *dev_priv = dev->dev_private;
  212. u32 adpa;
  213. bool ret;
  214. /* The first time through, trigger an explicit detection cycle */
  215. if (crt->force_hotplug_required) {
  216. bool turn_off_dac = HAS_PCH_SPLIT(dev);
  217. u32 save_adpa;
  218. crt->force_hotplug_required = 0;
  219. save_adpa = adpa = I915_READ(crt->adpa_reg);
  220. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  221. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  222. if (turn_off_dac)
  223. adpa &= ~ADPA_DAC_ENABLE;
  224. I915_WRITE(crt->adpa_reg, adpa);
  225. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  226. 1000))
  227. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  228. if (turn_off_dac) {
  229. I915_WRITE(crt->adpa_reg, save_adpa);
  230. POSTING_READ(crt->adpa_reg);
  231. }
  232. }
  233. /* Check the status to see if both blue and green are on now */
  234. adpa = I915_READ(crt->adpa_reg);
  235. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  236. ret = true;
  237. else
  238. ret = false;
  239. DRM_DEBUG_KMS("ironlake hotplug adpa=0x%x, result %d\n", adpa, ret);
  240. return ret;
  241. }
  242. static bool valleyview_crt_detect_hotplug(struct drm_connector *connector)
  243. {
  244. struct drm_device *dev = connector->dev;
  245. struct intel_crt *crt = intel_attached_crt(connector);
  246. struct drm_i915_private *dev_priv = dev->dev_private;
  247. u32 adpa;
  248. bool ret;
  249. u32 save_adpa;
  250. save_adpa = adpa = I915_READ(crt->adpa_reg);
  251. DRM_DEBUG_KMS("trigger hotplug detect cycle: adpa=0x%x\n", adpa);
  252. adpa |= ADPA_CRT_HOTPLUG_FORCE_TRIGGER;
  253. I915_WRITE(crt->adpa_reg, adpa);
  254. if (wait_for((I915_READ(crt->adpa_reg) & ADPA_CRT_HOTPLUG_FORCE_TRIGGER) == 0,
  255. 1000)) {
  256. DRM_DEBUG_KMS("timed out waiting for FORCE_TRIGGER");
  257. I915_WRITE(crt->adpa_reg, save_adpa);
  258. }
  259. /* Check the status to see if both blue and green are on now */
  260. adpa = I915_READ(crt->adpa_reg);
  261. if ((adpa & ADPA_CRT_HOTPLUG_MONITOR_MASK) != 0)
  262. ret = true;
  263. else
  264. ret = false;
  265. DRM_DEBUG_KMS("valleyview hotplug adpa=0x%x, result %d\n", adpa, ret);
  266. /* FIXME: debug force function and remove */
  267. ret = true;
  268. return ret;
  269. }
  270. /**
  271. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect CRT presence.
  272. *
  273. * Not for i915G/i915GM
  274. *
  275. * \return true if CRT is connected.
  276. * \return false if CRT is disconnected.
  277. */
  278. static bool intel_crt_detect_hotplug(struct drm_connector *connector)
  279. {
  280. struct drm_device *dev = connector->dev;
  281. struct drm_i915_private *dev_priv = dev->dev_private;
  282. u32 hotplug_en, orig, stat;
  283. bool ret = false;
  284. int i, tries = 0;
  285. if (HAS_PCH_SPLIT(dev))
  286. return intel_ironlake_crt_detect_hotplug(connector);
  287. if (IS_VALLEYVIEW(dev))
  288. return valleyview_crt_detect_hotplug(connector);
  289. /*
  290. * On 4 series desktop, CRT detect sequence need to be done twice
  291. * to get a reliable result.
  292. */
  293. if (IS_G4X(dev) && !IS_GM45(dev))
  294. tries = 2;
  295. else
  296. tries = 1;
  297. hotplug_en = orig = I915_READ(PORT_HOTPLUG_EN);
  298. hotplug_en |= CRT_HOTPLUG_FORCE_DETECT;
  299. for (i = 0; i < tries ; i++) {
  300. /* turn on the FORCE_DETECT */
  301. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  302. /* wait for FORCE_DETECT to go off */
  303. if (wait_for((I915_READ(PORT_HOTPLUG_EN) &
  304. CRT_HOTPLUG_FORCE_DETECT) == 0,
  305. 1000))
  306. DRM_DEBUG_KMS("timed out waiting for FORCE_DETECT to go off");
  307. }
  308. stat = I915_READ(PORT_HOTPLUG_STAT);
  309. if ((stat & CRT_HOTPLUG_MONITOR_MASK) != CRT_HOTPLUG_MONITOR_NONE)
  310. ret = true;
  311. /* clear the interrupt we just generated, if any */
  312. I915_WRITE(PORT_HOTPLUG_STAT, CRT_HOTPLUG_INT_STATUS);
  313. /* and put the bits back */
  314. I915_WRITE(PORT_HOTPLUG_EN, orig);
  315. return ret;
  316. }
  317. static struct edid *intel_crt_get_edid(struct drm_connector *connector,
  318. struct i2c_adapter *i2c)
  319. {
  320. struct edid *edid;
  321. edid = drm_get_edid(connector, i2c);
  322. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  323. DRM_DEBUG_KMS("CRT GMBUS EDID read failed, retry using GPIO bit-banging\n");
  324. intel_gmbus_force_bit(i2c, true);
  325. edid = drm_get_edid(connector, i2c);
  326. intel_gmbus_force_bit(i2c, false);
  327. }
  328. return edid;
  329. }
  330. /* local version of intel_ddc_get_modes() to use intel_crt_get_edid() */
  331. static int intel_crt_ddc_get_modes(struct drm_connector *connector,
  332. struct i2c_adapter *adapter)
  333. {
  334. struct edid *edid;
  335. int ret;
  336. edid = intel_crt_get_edid(connector, adapter);
  337. if (!edid)
  338. return 0;
  339. ret = intel_connector_update_modes(connector, edid);
  340. kfree(edid);
  341. return ret;
  342. }
  343. static bool intel_crt_detect_ddc(struct drm_connector *connector)
  344. {
  345. struct intel_crt *crt = intel_attached_crt(connector);
  346. struct drm_i915_private *dev_priv = crt->base.base.dev->dev_private;
  347. struct edid *edid;
  348. struct i2c_adapter *i2c;
  349. BUG_ON(crt->base.type != INTEL_OUTPUT_ANALOG);
  350. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  351. edid = intel_crt_get_edid(connector, i2c);
  352. if (edid) {
  353. bool is_digital = edid->input & DRM_EDID_INPUT_DIGITAL;
  354. /*
  355. * This may be a DVI-I connector with a shared DDC
  356. * link between analog and digital outputs, so we
  357. * have to check the EDID input spec of the attached device.
  358. */
  359. if (!is_digital) {
  360. DRM_DEBUG_KMS("CRT detected via DDC:0x50 [EDID]\n");
  361. return true;
  362. }
  363. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [EDID reports a digital panel]\n");
  364. } else {
  365. DRM_DEBUG_KMS("CRT not detected via DDC:0x50 [no valid EDID found]\n");
  366. }
  367. kfree(edid);
  368. return false;
  369. }
  370. static enum drm_connector_status
  371. intel_crt_load_detect(struct intel_crt *crt)
  372. {
  373. struct drm_device *dev = crt->base.base.dev;
  374. struct drm_i915_private *dev_priv = dev->dev_private;
  375. uint32_t pipe = to_intel_crtc(crt->base.base.crtc)->pipe;
  376. uint32_t save_bclrpat;
  377. uint32_t save_vtotal;
  378. uint32_t vtotal, vactive;
  379. uint32_t vsample;
  380. uint32_t vblank, vblank_start, vblank_end;
  381. uint32_t dsl;
  382. uint32_t bclrpat_reg;
  383. uint32_t vtotal_reg;
  384. uint32_t vblank_reg;
  385. uint32_t vsync_reg;
  386. uint32_t pipeconf_reg;
  387. uint32_t pipe_dsl_reg;
  388. uint8_t st00;
  389. enum drm_connector_status status;
  390. DRM_DEBUG_KMS("starting load-detect on CRT\n");
  391. bclrpat_reg = BCLRPAT(pipe);
  392. vtotal_reg = VTOTAL(pipe);
  393. vblank_reg = VBLANK(pipe);
  394. vsync_reg = VSYNC(pipe);
  395. pipeconf_reg = PIPECONF(pipe);
  396. pipe_dsl_reg = PIPEDSL(pipe);
  397. save_bclrpat = I915_READ(bclrpat_reg);
  398. save_vtotal = I915_READ(vtotal_reg);
  399. vblank = I915_READ(vblank_reg);
  400. vtotal = ((save_vtotal >> 16) & 0xfff) + 1;
  401. vactive = (save_vtotal & 0x7ff) + 1;
  402. vblank_start = (vblank & 0xfff) + 1;
  403. vblank_end = ((vblank >> 16) & 0xfff) + 1;
  404. /* Set the border color to purple. */
  405. I915_WRITE(bclrpat_reg, 0x500050);
  406. if (!IS_GEN2(dev)) {
  407. uint32_t pipeconf = I915_READ(pipeconf_reg);
  408. I915_WRITE(pipeconf_reg, pipeconf | PIPECONF_FORCE_BORDER);
  409. POSTING_READ(pipeconf_reg);
  410. /* Wait for next Vblank to substitue
  411. * border color for Color info */
  412. intel_wait_for_vblank(dev, pipe);
  413. st00 = I915_READ8(VGA_MSR_WRITE);
  414. status = ((st00 & (1 << 4)) != 0) ?
  415. connector_status_connected :
  416. connector_status_disconnected;
  417. I915_WRITE(pipeconf_reg, pipeconf);
  418. } else {
  419. bool restore_vblank = false;
  420. int count, detect;
  421. /*
  422. * If there isn't any border, add some.
  423. * Yes, this will flicker
  424. */
  425. if (vblank_start <= vactive && vblank_end >= vtotal) {
  426. uint32_t vsync = I915_READ(vsync_reg);
  427. uint32_t vsync_start = (vsync & 0xffff) + 1;
  428. vblank_start = vsync_start;
  429. I915_WRITE(vblank_reg,
  430. (vblank_start - 1) |
  431. ((vblank_end - 1) << 16));
  432. restore_vblank = true;
  433. }
  434. /* sample in the vertical border, selecting the larger one */
  435. if (vblank_start - vactive >= vtotal - vblank_end)
  436. vsample = (vblank_start + vactive) >> 1;
  437. else
  438. vsample = (vtotal + vblank_end) >> 1;
  439. /*
  440. * Wait for the border to be displayed
  441. */
  442. while (I915_READ(pipe_dsl_reg) >= vactive)
  443. ;
  444. while ((dsl = I915_READ(pipe_dsl_reg)) <= vsample)
  445. ;
  446. /*
  447. * Watch ST00 for an entire scanline
  448. */
  449. detect = 0;
  450. count = 0;
  451. do {
  452. count++;
  453. /* Read the ST00 VGA status register */
  454. st00 = I915_READ8(VGA_MSR_WRITE);
  455. if (st00 & (1 << 4))
  456. detect++;
  457. } while ((I915_READ(pipe_dsl_reg) == dsl));
  458. /* restore vblank if necessary */
  459. if (restore_vblank)
  460. I915_WRITE(vblank_reg, vblank);
  461. /*
  462. * If more than 3/4 of the scanline detected a monitor,
  463. * then it is assumed to be present. This works even on i830,
  464. * where there isn't any way to force the border color across
  465. * the screen
  466. */
  467. status = detect * 4 > count * 3 ?
  468. connector_status_connected :
  469. connector_status_disconnected;
  470. }
  471. /* Restore previous settings */
  472. I915_WRITE(bclrpat_reg, save_bclrpat);
  473. return status;
  474. }
  475. static enum drm_connector_status
  476. intel_crt_detect(struct drm_connector *connector, bool force)
  477. {
  478. struct drm_device *dev = connector->dev;
  479. struct intel_crt *crt = intel_attached_crt(connector);
  480. enum drm_connector_status status;
  481. struct intel_load_detect_pipe tmp;
  482. if (I915_HAS_HOTPLUG(dev)) {
  483. /* We can not rely on the HPD pin always being correctly wired
  484. * up, for example many KVM do not pass it through, and so
  485. * only trust an assertion that the monitor is connected.
  486. */
  487. if (intel_crt_detect_hotplug(connector)) {
  488. DRM_DEBUG_KMS("CRT detected via hotplug\n");
  489. return connector_status_connected;
  490. } else
  491. DRM_DEBUG_KMS("CRT not detected via hotplug\n");
  492. }
  493. if (intel_crt_detect_ddc(connector))
  494. return connector_status_connected;
  495. /* Load detection is broken on HPD capable machines. Whoever wants a
  496. * broken monitor (without edid) to work behind a broken kvm (that fails
  497. * to have the right resistors for HP detection) needs to fix this up.
  498. * For now just bail out. */
  499. if (I915_HAS_HOTPLUG(dev))
  500. return connector_status_disconnected;
  501. if (!force)
  502. return connector->status;
  503. /* for pre-945g platforms use load detect */
  504. if (intel_get_load_detect_pipe(connector, NULL, &tmp)) {
  505. if (intel_crt_detect_ddc(connector))
  506. status = connector_status_connected;
  507. else
  508. status = intel_crt_load_detect(crt);
  509. intel_release_load_detect_pipe(connector, &tmp);
  510. } else
  511. status = connector_status_unknown;
  512. return status;
  513. }
  514. static void intel_crt_destroy(struct drm_connector *connector)
  515. {
  516. drm_sysfs_connector_remove(connector);
  517. drm_connector_cleanup(connector);
  518. kfree(connector);
  519. }
  520. static int intel_crt_get_modes(struct drm_connector *connector)
  521. {
  522. struct drm_device *dev = connector->dev;
  523. struct drm_i915_private *dev_priv = dev->dev_private;
  524. int ret;
  525. struct i2c_adapter *i2c;
  526. i2c = intel_gmbus_get_adapter(dev_priv, dev_priv->crt_ddc_pin);
  527. ret = intel_crt_ddc_get_modes(connector, i2c);
  528. if (ret || !IS_G4X(dev))
  529. return ret;
  530. /* Try to probe digital port for output in DVI-I -> VGA mode. */
  531. i2c = intel_gmbus_get_adapter(dev_priv, GMBUS_PORT_DPB);
  532. return intel_crt_ddc_get_modes(connector, i2c);
  533. }
  534. static int intel_crt_set_property(struct drm_connector *connector,
  535. struct drm_property *property,
  536. uint64_t value)
  537. {
  538. return 0;
  539. }
  540. static void intel_crt_reset(struct drm_connector *connector)
  541. {
  542. struct drm_device *dev = connector->dev;
  543. struct drm_i915_private *dev_priv = dev->dev_private;
  544. struct intel_crt *crt = intel_attached_crt(connector);
  545. if (HAS_PCH_SPLIT(dev)) {
  546. u32 adpa;
  547. adpa = I915_READ(crt->adpa_reg);
  548. adpa &= ~ADPA_CRT_HOTPLUG_MASK;
  549. adpa |= ADPA_HOTPLUG_BITS;
  550. I915_WRITE(crt->adpa_reg, adpa);
  551. POSTING_READ(crt->adpa_reg);
  552. DRM_DEBUG_KMS("pch crt adpa set to 0x%x\n", adpa);
  553. crt->force_hotplug_required = 1;
  554. }
  555. }
  556. /*
  557. * Routines for controlling stuff on the analog port
  558. */
  559. static const struct drm_encoder_helper_funcs crt_encoder_funcs = {
  560. .mode_set = intel_crt_mode_set,
  561. };
  562. static const struct drm_connector_funcs intel_crt_connector_funcs = {
  563. .reset = intel_crt_reset,
  564. .dpms = intel_crt_dpms,
  565. .detect = intel_crt_detect,
  566. .fill_modes = drm_helper_probe_single_connector_modes,
  567. .destroy = intel_crt_destroy,
  568. .set_property = intel_crt_set_property,
  569. };
  570. static const struct drm_connector_helper_funcs intel_crt_connector_helper_funcs = {
  571. .mode_valid = intel_crt_mode_valid,
  572. .get_modes = intel_crt_get_modes,
  573. .best_encoder = intel_best_encoder,
  574. };
  575. static const struct drm_encoder_funcs intel_crt_enc_funcs = {
  576. .destroy = intel_encoder_destroy,
  577. };
  578. static int __init intel_no_crt_dmi_callback(const struct dmi_system_id *id)
  579. {
  580. DRM_INFO("Skipping CRT initialization for %s\n", id->ident);
  581. return 1;
  582. }
  583. static const struct dmi_system_id intel_no_crt[] = {
  584. {
  585. .callback = intel_no_crt_dmi_callback,
  586. .ident = "ACER ZGB",
  587. .matches = {
  588. DMI_MATCH(DMI_SYS_VENDOR, "ACER"),
  589. DMI_MATCH(DMI_PRODUCT_NAME, "ZGB"),
  590. },
  591. },
  592. { }
  593. };
  594. void intel_crt_init(struct drm_device *dev)
  595. {
  596. struct drm_connector *connector;
  597. struct intel_crt *crt;
  598. struct intel_connector *intel_connector;
  599. struct drm_i915_private *dev_priv = dev->dev_private;
  600. /* Skip machines without VGA that falsely report hotplug events */
  601. if (dmi_check_system(intel_no_crt))
  602. return;
  603. crt = kzalloc(sizeof(struct intel_crt), GFP_KERNEL);
  604. if (!crt)
  605. return;
  606. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  607. if (!intel_connector) {
  608. kfree(crt);
  609. return;
  610. }
  611. connector = &intel_connector->base;
  612. crt->connector = intel_connector;
  613. drm_connector_init(dev, &intel_connector->base,
  614. &intel_crt_connector_funcs, DRM_MODE_CONNECTOR_VGA);
  615. drm_encoder_init(dev, &crt->base.base, &intel_crt_enc_funcs,
  616. DRM_MODE_ENCODER_DAC);
  617. intel_connector_attach_encoder(intel_connector, &crt->base);
  618. crt->base.type = INTEL_OUTPUT_ANALOG;
  619. crt->base.cloneable = true;
  620. if (IS_I830(dev))
  621. crt->base.crtc_mask = (1 << 0);
  622. else
  623. crt->base.crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  624. if (IS_GEN2(dev))
  625. connector->interlace_allowed = 0;
  626. else
  627. connector->interlace_allowed = 1;
  628. connector->doublescan_allowed = 0;
  629. if (HAS_PCH_SPLIT(dev))
  630. crt->adpa_reg = PCH_ADPA;
  631. else if (IS_VALLEYVIEW(dev))
  632. crt->adpa_reg = VLV_ADPA;
  633. else
  634. crt->adpa_reg = ADPA;
  635. crt->base.compute_config = intel_crt_compute_config;
  636. crt->base.disable = intel_disable_crt;
  637. crt->base.enable = intel_enable_crt;
  638. if (I915_HAS_HOTPLUG(dev))
  639. crt->base.hpd_pin = HPD_CRT;
  640. if (HAS_DDI(dev))
  641. crt->base.get_hw_state = intel_ddi_get_hw_state;
  642. else
  643. crt->base.get_hw_state = intel_crt_get_hw_state;
  644. intel_connector->get_hw_state = intel_connector_get_hw_state;
  645. drm_encoder_helper_add(&crt->base.base, &crt_encoder_funcs);
  646. drm_connector_helper_add(connector, &intel_crt_connector_helper_funcs);
  647. drm_sysfs_connector_add(connector);
  648. if (!I915_HAS_HOTPLUG(dev))
  649. intel_connector->polled = DRM_CONNECTOR_POLL_CONNECT;
  650. /*
  651. * Configure the automatic hotplug detection stuff
  652. */
  653. crt->force_hotplug_required = 0;
  654. /*
  655. * TODO: find a proper way to discover whether we need to set the the
  656. * polarity and link reversal bits or not, instead of relying on the
  657. * BIOS.
  658. */
  659. if (HAS_PCH_LPT(dev)) {
  660. u32 fdi_config = FDI_RX_POLARITY_REVERSED_LPT |
  661. FDI_RX_LINK_REVERSAL_OVERRIDE;
  662. dev_priv->fdi_rx_config = I915_READ(_FDI_RXA_CTL) & fdi_config;
  663. }
  664. }