i915_irq.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <drm/drmP.h>
  32. #include <drm/i915_drm.h>
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. static const u32 hpd_ibx[] = {
  37. [HPD_CRT] = SDE_CRT_HOTPLUG,
  38. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  39. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  40. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  41. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  42. };
  43. static const u32 hpd_cpt[] = {
  44. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  45. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  46. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  47. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  48. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  49. };
  50. static const u32 hpd_mask_i915[] = {
  51. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  52. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  53. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  54. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  55. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  56. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  57. };
  58. static const u32 hpd_status_gen4[] = {
  59. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  60. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  61. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  62. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  63. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  64. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  65. };
  66. static const u32 hpd_status_i965[] = {
  67. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  68. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
  69. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
  70. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  71. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  72. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  73. };
  74. static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
  75. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  81. };
  82. static void ibx_hpd_irq_setup(struct drm_device *dev);
  83. static void i915_hpd_irq_setup(struct drm_device *dev);
  84. /* For display hotplug interrupt */
  85. static void
  86. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  87. {
  88. if ((dev_priv->irq_mask & mask) != 0) {
  89. dev_priv->irq_mask &= ~mask;
  90. I915_WRITE(DEIMR, dev_priv->irq_mask);
  91. POSTING_READ(DEIMR);
  92. }
  93. }
  94. static void
  95. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  96. {
  97. if ((dev_priv->irq_mask & mask) != mask) {
  98. dev_priv->irq_mask |= mask;
  99. I915_WRITE(DEIMR, dev_priv->irq_mask);
  100. POSTING_READ(DEIMR);
  101. }
  102. }
  103. void
  104. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  105. {
  106. u32 reg = PIPESTAT(pipe);
  107. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  108. if ((pipestat & mask) == mask)
  109. return;
  110. /* Enable the interrupt, clear any pending status */
  111. pipestat |= mask | (mask >> 16);
  112. I915_WRITE(reg, pipestat);
  113. POSTING_READ(reg);
  114. }
  115. void
  116. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  117. {
  118. u32 reg = PIPESTAT(pipe);
  119. u32 pipestat = I915_READ(reg) & 0x7fff0000;
  120. if ((pipestat & mask) == 0)
  121. return;
  122. pipestat &= ~mask;
  123. I915_WRITE(reg, pipestat);
  124. POSTING_READ(reg);
  125. }
  126. /**
  127. * intel_enable_asle - enable ASLE interrupt for OpRegion
  128. */
  129. void intel_enable_asle(struct drm_device *dev)
  130. {
  131. drm_i915_private_t *dev_priv = dev->dev_private;
  132. unsigned long irqflags;
  133. /* FIXME: opregion/asle for VLV */
  134. if (IS_VALLEYVIEW(dev))
  135. return;
  136. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  137. if (HAS_PCH_SPLIT(dev))
  138. ironlake_enable_display_irq(dev_priv, DE_GSE);
  139. else {
  140. i915_enable_pipestat(dev_priv, 1,
  141. PIPE_LEGACY_BLC_EVENT_ENABLE);
  142. if (INTEL_INFO(dev)->gen >= 4)
  143. i915_enable_pipestat(dev_priv, 0,
  144. PIPE_LEGACY_BLC_EVENT_ENABLE);
  145. }
  146. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  147. }
  148. /**
  149. * i915_pipe_enabled - check if a pipe is enabled
  150. * @dev: DRM device
  151. * @pipe: pipe to check
  152. *
  153. * Reading certain registers when the pipe is disabled can hang the chip.
  154. * Use this routine to make sure the PLL is running and the pipe is active
  155. * before reading such registers if unsure.
  156. */
  157. static int
  158. i915_pipe_enabled(struct drm_device *dev, int pipe)
  159. {
  160. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  161. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  162. pipe);
  163. return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
  164. }
  165. /* Called from drm generic code, passed a 'crtc', which
  166. * we use as a pipe index
  167. */
  168. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  169. {
  170. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  171. unsigned long high_frame;
  172. unsigned long low_frame;
  173. u32 high1, high2, low;
  174. if (!i915_pipe_enabled(dev, pipe)) {
  175. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  176. "pipe %c\n", pipe_name(pipe));
  177. return 0;
  178. }
  179. high_frame = PIPEFRAME(pipe);
  180. low_frame = PIPEFRAMEPIXEL(pipe);
  181. /*
  182. * High & low register fields aren't synchronized, so make sure
  183. * we get a low value that's stable across two reads of the high
  184. * register.
  185. */
  186. do {
  187. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  188. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  189. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  190. } while (high1 != high2);
  191. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  192. low >>= PIPE_FRAME_LOW_SHIFT;
  193. return (high1 << 8) | low;
  194. }
  195. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  196. {
  197. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  198. int reg = PIPE_FRMCOUNT_GM45(pipe);
  199. if (!i915_pipe_enabled(dev, pipe)) {
  200. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  201. "pipe %c\n", pipe_name(pipe));
  202. return 0;
  203. }
  204. return I915_READ(reg);
  205. }
  206. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  207. int *vpos, int *hpos)
  208. {
  209. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  210. u32 vbl = 0, position = 0;
  211. int vbl_start, vbl_end, htotal, vtotal;
  212. bool in_vbl = true;
  213. int ret = 0;
  214. enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
  215. pipe);
  216. if (!i915_pipe_enabled(dev, pipe)) {
  217. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  218. "pipe %c\n", pipe_name(pipe));
  219. return 0;
  220. }
  221. /* Get vtotal. */
  222. vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  223. if (INTEL_INFO(dev)->gen >= 4) {
  224. /* No obvious pixelcount register. Only query vertical
  225. * scanout position from Display scan line register.
  226. */
  227. position = I915_READ(PIPEDSL(pipe));
  228. /* Decode into vertical scanout position. Don't have
  229. * horizontal scanout position.
  230. */
  231. *vpos = position & 0x1fff;
  232. *hpos = 0;
  233. } else {
  234. /* Have access to pixelcount since start of frame.
  235. * We can split this into vertical and horizontal
  236. * scanout position.
  237. */
  238. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  239. htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
  240. *vpos = position / htotal;
  241. *hpos = position - (*vpos * htotal);
  242. }
  243. /* Query vblank area. */
  244. vbl = I915_READ(VBLANK(cpu_transcoder));
  245. /* Test position against vblank region. */
  246. vbl_start = vbl & 0x1fff;
  247. vbl_end = (vbl >> 16) & 0x1fff;
  248. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  249. in_vbl = false;
  250. /* Inside "upper part" of vblank area? Apply corrective offset: */
  251. if (in_vbl && (*vpos >= vbl_start))
  252. *vpos = *vpos - vtotal;
  253. /* Readouts valid? */
  254. if (vbl > 0)
  255. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  256. /* In vblank? */
  257. if (in_vbl)
  258. ret |= DRM_SCANOUTPOS_INVBL;
  259. return ret;
  260. }
  261. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  262. int *max_error,
  263. struct timeval *vblank_time,
  264. unsigned flags)
  265. {
  266. struct drm_crtc *crtc;
  267. if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
  268. DRM_ERROR("Invalid crtc %d\n", pipe);
  269. return -EINVAL;
  270. }
  271. /* Get drm_crtc to timestamp: */
  272. crtc = intel_get_crtc_for_pipe(dev, pipe);
  273. if (crtc == NULL) {
  274. DRM_ERROR("Invalid crtc %d\n", pipe);
  275. return -EINVAL;
  276. }
  277. if (!crtc->enabled) {
  278. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  279. return -EBUSY;
  280. }
  281. /* Helper routine in DRM core does all the work: */
  282. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  283. vblank_time, flags,
  284. crtc);
  285. }
  286. /*
  287. * Handle hotplug events outside the interrupt handler proper.
  288. */
  289. #define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
  290. static void i915_hotplug_work_func(struct work_struct *work)
  291. {
  292. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  293. hotplug_work);
  294. struct drm_device *dev = dev_priv->dev;
  295. struct drm_mode_config *mode_config = &dev->mode_config;
  296. struct intel_connector *intel_connector;
  297. struct intel_encoder *intel_encoder;
  298. struct drm_connector *connector;
  299. unsigned long irqflags;
  300. bool hpd_disabled = false;
  301. /* HPD irq before everything is fully set up. */
  302. if (!dev_priv->enable_hotplug_processing)
  303. return;
  304. mutex_lock(&mode_config->mutex);
  305. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  306. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  307. list_for_each_entry(connector, &mode_config->connector_list, head) {
  308. intel_connector = to_intel_connector(connector);
  309. intel_encoder = intel_connector->encoder;
  310. if (intel_encoder->hpd_pin > HPD_NONE &&
  311. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
  312. connector->polled == DRM_CONNECTOR_POLL_HPD) {
  313. DRM_INFO("HPD interrupt storm detected on connector %s: "
  314. "switching from hotplug detection to polling\n",
  315. drm_get_connector_name(connector));
  316. dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
  317. connector->polled = DRM_CONNECTOR_POLL_CONNECT
  318. | DRM_CONNECTOR_POLL_DISCONNECT;
  319. hpd_disabled = true;
  320. }
  321. }
  322. /* if there were no outputs to poll, poll was disabled,
  323. * therefore make sure it's enabled when disabling HPD on
  324. * some connectors */
  325. if (hpd_disabled) {
  326. drm_kms_helper_poll_enable(dev);
  327. mod_timer(&dev_priv->hotplug_reenable_timer,
  328. jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
  329. }
  330. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  331. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  332. if (intel_encoder->hot_plug)
  333. intel_encoder->hot_plug(intel_encoder);
  334. mutex_unlock(&mode_config->mutex);
  335. /* Just fire off a uevent and let userspace tell us what to do */
  336. drm_helper_hpd_irq_event(dev);
  337. }
  338. static void ironlake_handle_rps_change(struct drm_device *dev)
  339. {
  340. drm_i915_private_t *dev_priv = dev->dev_private;
  341. u32 busy_up, busy_down, max_avg, min_avg;
  342. u8 new_delay;
  343. unsigned long flags;
  344. spin_lock_irqsave(&mchdev_lock, flags);
  345. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  346. new_delay = dev_priv->ips.cur_delay;
  347. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  348. busy_up = I915_READ(RCPREVBSYTUPAVG);
  349. busy_down = I915_READ(RCPREVBSYTDNAVG);
  350. max_avg = I915_READ(RCBMAXAVG);
  351. min_avg = I915_READ(RCBMINAVG);
  352. /* Handle RCS change request from hw */
  353. if (busy_up > max_avg) {
  354. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  355. new_delay = dev_priv->ips.cur_delay - 1;
  356. if (new_delay < dev_priv->ips.max_delay)
  357. new_delay = dev_priv->ips.max_delay;
  358. } else if (busy_down < min_avg) {
  359. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  360. new_delay = dev_priv->ips.cur_delay + 1;
  361. if (new_delay > dev_priv->ips.min_delay)
  362. new_delay = dev_priv->ips.min_delay;
  363. }
  364. if (ironlake_set_drps(dev, new_delay))
  365. dev_priv->ips.cur_delay = new_delay;
  366. spin_unlock_irqrestore(&mchdev_lock, flags);
  367. return;
  368. }
  369. static void notify_ring(struct drm_device *dev,
  370. struct intel_ring_buffer *ring)
  371. {
  372. struct drm_i915_private *dev_priv = dev->dev_private;
  373. if (ring->obj == NULL)
  374. return;
  375. trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
  376. wake_up_all(&ring->irq_queue);
  377. if (i915_enable_hangcheck) {
  378. dev_priv->gpu_error.hangcheck_count = 0;
  379. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  380. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  381. }
  382. }
  383. static void gen6_pm_rps_work(struct work_struct *work)
  384. {
  385. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  386. rps.work);
  387. u32 pm_iir, pm_imr;
  388. u8 new_delay;
  389. spin_lock_irq(&dev_priv->rps.lock);
  390. pm_iir = dev_priv->rps.pm_iir;
  391. dev_priv->rps.pm_iir = 0;
  392. pm_imr = I915_READ(GEN6_PMIMR);
  393. I915_WRITE(GEN6_PMIMR, 0);
  394. spin_unlock_irq(&dev_priv->rps.lock);
  395. if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
  396. return;
  397. mutex_lock(&dev_priv->rps.hw_lock);
  398. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
  399. new_delay = dev_priv->rps.cur_delay + 1;
  400. else
  401. new_delay = dev_priv->rps.cur_delay - 1;
  402. /* sysfs frequency interfaces may have snuck in while servicing the
  403. * interrupt
  404. */
  405. if (!(new_delay > dev_priv->rps.max_delay ||
  406. new_delay < dev_priv->rps.min_delay)) {
  407. gen6_set_rps(dev_priv->dev, new_delay);
  408. }
  409. mutex_unlock(&dev_priv->rps.hw_lock);
  410. }
  411. /**
  412. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  413. * occurred.
  414. * @work: workqueue struct
  415. *
  416. * Doesn't actually do anything except notify userspace. As a consequence of
  417. * this event, userspace should try to remap the bad rows since statistically
  418. * it is likely the same row is more likely to go bad again.
  419. */
  420. static void ivybridge_parity_work(struct work_struct *work)
  421. {
  422. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  423. l3_parity.error_work);
  424. u32 error_status, row, bank, subbank;
  425. char *parity_event[5];
  426. uint32_t misccpctl;
  427. unsigned long flags;
  428. /* We must turn off DOP level clock gating to access the L3 registers.
  429. * In order to prevent a get/put style interface, acquire struct mutex
  430. * any time we access those registers.
  431. */
  432. mutex_lock(&dev_priv->dev->struct_mutex);
  433. misccpctl = I915_READ(GEN7_MISCCPCTL);
  434. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  435. POSTING_READ(GEN7_MISCCPCTL);
  436. error_status = I915_READ(GEN7_L3CDERRST1);
  437. row = GEN7_PARITY_ERROR_ROW(error_status);
  438. bank = GEN7_PARITY_ERROR_BANK(error_status);
  439. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  440. I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
  441. GEN7_L3CDERRST1_ENABLE);
  442. POSTING_READ(GEN7_L3CDERRST1);
  443. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  444. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  445. dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  446. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  447. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  448. mutex_unlock(&dev_priv->dev->struct_mutex);
  449. parity_event[0] = "L3_PARITY_ERROR=1";
  450. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  451. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  452. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  453. parity_event[4] = NULL;
  454. kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
  455. KOBJ_CHANGE, parity_event);
  456. DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
  457. row, bank, subbank);
  458. kfree(parity_event[3]);
  459. kfree(parity_event[2]);
  460. kfree(parity_event[1]);
  461. }
  462. static void ivybridge_handle_parity_error(struct drm_device *dev)
  463. {
  464. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  465. unsigned long flags;
  466. if (!HAS_L3_GPU_CACHE(dev))
  467. return;
  468. spin_lock_irqsave(&dev_priv->irq_lock, flags);
  469. dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  470. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  471. spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
  472. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  473. }
  474. static void snb_gt_irq_handler(struct drm_device *dev,
  475. struct drm_i915_private *dev_priv,
  476. u32 gt_iir)
  477. {
  478. if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
  479. GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
  480. notify_ring(dev, &dev_priv->ring[RCS]);
  481. if (gt_iir & GEN6_BSD_USER_INTERRUPT)
  482. notify_ring(dev, &dev_priv->ring[VCS]);
  483. if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
  484. notify_ring(dev, &dev_priv->ring[BCS]);
  485. if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
  486. GT_GEN6_BSD_CS_ERROR_INTERRUPT |
  487. GT_RENDER_CS_ERROR_INTERRUPT)) {
  488. DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
  489. i915_handle_error(dev, false);
  490. }
  491. if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
  492. ivybridge_handle_parity_error(dev);
  493. }
  494. static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
  495. u32 pm_iir)
  496. {
  497. unsigned long flags;
  498. /*
  499. * IIR bits should never already be set because IMR should
  500. * prevent an interrupt from being shown in IIR. The warning
  501. * displays a case where we've unsafely cleared
  502. * dev_priv->rps.pm_iir. Although missing an interrupt of the same
  503. * type is not a problem, it displays a problem in the logic.
  504. *
  505. * The mask bit in IMR is cleared by dev_priv->rps.work.
  506. */
  507. spin_lock_irqsave(&dev_priv->rps.lock, flags);
  508. dev_priv->rps.pm_iir |= pm_iir;
  509. I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
  510. POSTING_READ(GEN6_PMIMR);
  511. spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
  512. queue_work(dev_priv->wq, &dev_priv->rps.work);
  513. }
  514. #define HPD_STORM_DETECT_PERIOD 1000
  515. #define HPD_STORM_THRESHOLD 5
  516. static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
  517. u32 hotplug_trigger,
  518. const u32 *hpd)
  519. {
  520. drm_i915_private_t *dev_priv = dev->dev_private;
  521. unsigned long irqflags;
  522. int i;
  523. bool ret = false;
  524. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  525. for (i = 1; i < HPD_NUM_PINS; i++) {
  526. if (!(hpd[i] & hotplug_trigger) ||
  527. dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
  528. continue;
  529. if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
  530. dev_priv->hpd_stats[i].hpd_last_jiffies
  531. + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
  532. dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
  533. dev_priv->hpd_stats[i].hpd_cnt = 0;
  534. } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
  535. dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
  536. DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
  537. ret = true;
  538. } else {
  539. dev_priv->hpd_stats[i].hpd_cnt++;
  540. }
  541. }
  542. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  543. return ret;
  544. }
  545. static void gmbus_irq_handler(struct drm_device *dev)
  546. {
  547. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  548. wake_up_all(&dev_priv->gmbus_wait_queue);
  549. }
  550. static void dp_aux_irq_handler(struct drm_device *dev)
  551. {
  552. struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
  553. wake_up_all(&dev_priv->gmbus_wait_queue);
  554. }
  555. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  556. {
  557. struct drm_device *dev = (struct drm_device *) arg;
  558. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  559. u32 iir, gt_iir, pm_iir;
  560. irqreturn_t ret = IRQ_NONE;
  561. unsigned long irqflags;
  562. int pipe;
  563. u32 pipe_stats[I915_MAX_PIPES];
  564. atomic_inc(&dev_priv->irq_received);
  565. while (true) {
  566. iir = I915_READ(VLV_IIR);
  567. gt_iir = I915_READ(GTIIR);
  568. pm_iir = I915_READ(GEN6_PMIIR);
  569. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  570. goto out;
  571. ret = IRQ_HANDLED;
  572. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  573. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  574. for_each_pipe(pipe) {
  575. int reg = PIPESTAT(pipe);
  576. pipe_stats[pipe] = I915_READ(reg);
  577. /*
  578. * Clear the PIPE*STAT regs before the IIR
  579. */
  580. if (pipe_stats[pipe] & 0x8000ffff) {
  581. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  582. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  583. pipe_name(pipe));
  584. I915_WRITE(reg, pipe_stats[pipe]);
  585. }
  586. }
  587. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  588. for_each_pipe(pipe) {
  589. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  590. drm_handle_vblank(dev, pipe);
  591. if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
  592. intel_prepare_page_flip(dev, pipe);
  593. intel_finish_page_flip(dev, pipe);
  594. }
  595. }
  596. /* Consume port. Then clear IIR or we'll miss events */
  597. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  598. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  599. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  600. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  601. hotplug_status);
  602. if (hotplug_trigger) {
  603. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  604. i915_hpd_irq_setup(dev);
  605. queue_work(dev_priv->wq,
  606. &dev_priv->hotplug_work);
  607. }
  608. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  609. I915_READ(PORT_HOTPLUG_STAT);
  610. }
  611. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  612. gmbus_irq_handler(dev);
  613. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  614. gen6_queue_rps_work(dev_priv, pm_iir);
  615. I915_WRITE(GTIIR, gt_iir);
  616. I915_WRITE(GEN6_PMIIR, pm_iir);
  617. I915_WRITE(VLV_IIR, iir);
  618. }
  619. out:
  620. return ret;
  621. }
  622. static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
  623. {
  624. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  625. int pipe;
  626. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  627. if (hotplug_trigger) {
  628. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
  629. ibx_hpd_irq_setup(dev);
  630. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  631. }
  632. if (pch_iir & SDE_AUDIO_POWER_MASK)
  633. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  634. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  635. SDE_AUDIO_POWER_SHIFT);
  636. if (pch_iir & SDE_AUX_MASK)
  637. dp_aux_irq_handler(dev);
  638. if (pch_iir & SDE_GMBUS)
  639. gmbus_irq_handler(dev);
  640. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  641. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  642. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  643. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  644. if (pch_iir & SDE_POISON)
  645. DRM_ERROR("PCH poison interrupt\n");
  646. if (pch_iir & SDE_FDI_MASK)
  647. for_each_pipe(pipe)
  648. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  649. pipe_name(pipe),
  650. I915_READ(FDI_RX_IIR(pipe)));
  651. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  652. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  653. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  654. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  655. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  656. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  657. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  658. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  659. }
  660. static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
  661. {
  662. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  663. int pipe;
  664. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  665. if (hotplug_trigger) {
  666. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
  667. ibx_hpd_irq_setup(dev);
  668. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  669. }
  670. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT)
  671. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  672. (pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  673. SDE_AUDIO_POWER_SHIFT_CPT);
  674. if (pch_iir & SDE_AUX_MASK_CPT)
  675. dp_aux_irq_handler(dev);
  676. if (pch_iir & SDE_GMBUS_CPT)
  677. gmbus_irq_handler(dev);
  678. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  679. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  680. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  681. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  682. if (pch_iir & SDE_FDI_MASK_CPT)
  683. for_each_pipe(pipe)
  684. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  685. pipe_name(pipe),
  686. I915_READ(FDI_RX_IIR(pipe)));
  687. }
  688. static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
  689. {
  690. struct drm_device *dev = (struct drm_device *) arg;
  691. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  692. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
  693. irqreturn_t ret = IRQ_NONE;
  694. int i;
  695. atomic_inc(&dev_priv->irq_received);
  696. /* disable master interrupt before clearing iir */
  697. de_ier = I915_READ(DEIER);
  698. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  699. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  700. * interrupts will will be stored on its back queue, and then we'll be
  701. * able to process them after we restore SDEIER (as soon as we restore
  702. * it, we'll get an interrupt if SDEIIR still has something to process
  703. * due to its back queue). */
  704. if (!HAS_PCH_NOP(dev)) {
  705. sde_ier = I915_READ(SDEIER);
  706. I915_WRITE(SDEIER, 0);
  707. POSTING_READ(SDEIER);
  708. }
  709. gt_iir = I915_READ(GTIIR);
  710. if (gt_iir) {
  711. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  712. I915_WRITE(GTIIR, gt_iir);
  713. ret = IRQ_HANDLED;
  714. }
  715. de_iir = I915_READ(DEIIR);
  716. if (de_iir) {
  717. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  718. dp_aux_irq_handler(dev);
  719. if (de_iir & DE_GSE_IVB)
  720. intel_opregion_gse_intr(dev);
  721. for (i = 0; i < 3; i++) {
  722. if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
  723. drm_handle_vblank(dev, i);
  724. if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
  725. intel_prepare_page_flip(dev, i);
  726. intel_finish_page_flip_plane(dev, i);
  727. }
  728. }
  729. /* check event from PCH */
  730. if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
  731. u32 pch_iir = I915_READ(SDEIIR);
  732. cpt_irq_handler(dev, pch_iir);
  733. /* clear PCH hotplug event before clear CPU irq */
  734. I915_WRITE(SDEIIR, pch_iir);
  735. }
  736. I915_WRITE(DEIIR, de_iir);
  737. ret = IRQ_HANDLED;
  738. }
  739. pm_iir = I915_READ(GEN6_PMIIR);
  740. if (pm_iir) {
  741. if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
  742. gen6_queue_rps_work(dev_priv, pm_iir);
  743. I915_WRITE(GEN6_PMIIR, pm_iir);
  744. ret = IRQ_HANDLED;
  745. }
  746. I915_WRITE(DEIER, de_ier);
  747. POSTING_READ(DEIER);
  748. if (!HAS_PCH_NOP(dev)) {
  749. I915_WRITE(SDEIER, sde_ier);
  750. POSTING_READ(SDEIER);
  751. }
  752. return ret;
  753. }
  754. static void ilk_gt_irq_handler(struct drm_device *dev,
  755. struct drm_i915_private *dev_priv,
  756. u32 gt_iir)
  757. {
  758. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  759. notify_ring(dev, &dev_priv->ring[RCS]);
  760. if (gt_iir & GT_BSD_USER_INTERRUPT)
  761. notify_ring(dev, &dev_priv->ring[VCS]);
  762. }
  763. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  764. {
  765. struct drm_device *dev = (struct drm_device *) arg;
  766. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  767. int ret = IRQ_NONE;
  768. u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
  769. atomic_inc(&dev_priv->irq_received);
  770. /* disable master interrupt before clearing iir */
  771. de_ier = I915_READ(DEIER);
  772. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  773. POSTING_READ(DEIER);
  774. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  775. * interrupts will will be stored on its back queue, and then we'll be
  776. * able to process them after we restore SDEIER (as soon as we restore
  777. * it, we'll get an interrupt if SDEIIR still has something to process
  778. * due to its back queue). */
  779. sde_ier = I915_READ(SDEIER);
  780. I915_WRITE(SDEIER, 0);
  781. POSTING_READ(SDEIER);
  782. de_iir = I915_READ(DEIIR);
  783. gt_iir = I915_READ(GTIIR);
  784. pm_iir = I915_READ(GEN6_PMIIR);
  785. if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
  786. goto done;
  787. ret = IRQ_HANDLED;
  788. if (IS_GEN5(dev))
  789. ilk_gt_irq_handler(dev, dev_priv, gt_iir);
  790. else
  791. snb_gt_irq_handler(dev, dev_priv, gt_iir);
  792. if (de_iir & DE_AUX_CHANNEL_A)
  793. dp_aux_irq_handler(dev);
  794. if (de_iir & DE_GSE)
  795. intel_opregion_gse_intr(dev);
  796. if (de_iir & DE_PIPEA_VBLANK)
  797. drm_handle_vblank(dev, 0);
  798. if (de_iir & DE_PIPEB_VBLANK)
  799. drm_handle_vblank(dev, 1);
  800. if (de_iir & DE_PLANEA_FLIP_DONE) {
  801. intel_prepare_page_flip(dev, 0);
  802. intel_finish_page_flip_plane(dev, 0);
  803. }
  804. if (de_iir & DE_PLANEB_FLIP_DONE) {
  805. intel_prepare_page_flip(dev, 1);
  806. intel_finish_page_flip_plane(dev, 1);
  807. }
  808. /* check event from PCH */
  809. if (de_iir & DE_PCH_EVENT) {
  810. u32 pch_iir = I915_READ(SDEIIR);
  811. if (HAS_PCH_CPT(dev))
  812. cpt_irq_handler(dev, pch_iir);
  813. else
  814. ibx_irq_handler(dev, pch_iir);
  815. /* should clear PCH hotplug event before clear CPU irq */
  816. I915_WRITE(SDEIIR, pch_iir);
  817. }
  818. if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
  819. ironlake_handle_rps_change(dev);
  820. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
  821. gen6_queue_rps_work(dev_priv, pm_iir);
  822. I915_WRITE(GTIIR, gt_iir);
  823. I915_WRITE(DEIIR, de_iir);
  824. I915_WRITE(GEN6_PMIIR, pm_iir);
  825. done:
  826. I915_WRITE(DEIER, de_ier);
  827. POSTING_READ(DEIER);
  828. I915_WRITE(SDEIER, sde_ier);
  829. POSTING_READ(SDEIER);
  830. return ret;
  831. }
  832. /**
  833. * i915_error_work_func - do process context error handling work
  834. * @work: work struct
  835. *
  836. * Fire an error uevent so userspace can see that a hang or error
  837. * was detected.
  838. */
  839. static void i915_error_work_func(struct work_struct *work)
  840. {
  841. struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
  842. work);
  843. drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
  844. gpu_error);
  845. struct drm_device *dev = dev_priv->dev;
  846. struct intel_ring_buffer *ring;
  847. char *error_event[] = { "ERROR=1", NULL };
  848. char *reset_event[] = { "RESET=1", NULL };
  849. char *reset_done_event[] = { "ERROR=0", NULL };
  850. int i, ret;
  851. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  852. /*
  853. * Note that there's only one work item which does gpu resets, so we
  854. * need not worry about concurrent gpu resets potentially incrementing
  855. * error->reset_counter twice. We only need to take care of another
  856. * racing irq/hangcheck declaring the gpu dead for a second time. A
  857. * quick check for that is good enough: schedule_work ensures the
  858. * correct ordering between hang detection and this work item, and since
  859. * the reset in-progress bit is only ever set by code outside of this
  860. * work we don't need to worry about any other races.
  861. */
  862. if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
  863. DRM_DEBUG_DRIVER("resetting chip\n");
  864. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
  865. reset_event);
  866. ret = i915_reset(dev);
  867. if (ret == 0) {
  868. /*
  869. * After all the gem state is reset, increment the reset
  870. * counter and wake up everyone waiting for the reset to
  871. * complete.
  872. *
  873. * Since unlock operations are a one-sided barrier only,
  874. * we need to insert a barrier here to order any seqno
  875. * updates before
  876. * the counter increment.
  877. */
  878. smp_mb__before_atomic_inc();
  879. atomic_inc(&dev_priv->gpu_error.reset_counter);
  880. kobject_uevent_env(&dev->primary->kdev.kobj,
  881. KOBJ_CHANGE, reset_done_event);
  882. } else {
  883. atomic_set(&error->reset_counter, I915_WEDGED);
  884. }
  885. for_each_ring(ring, dev_priv, i)
  886. wake_up_all(&ring->irq_queue);
  887. intel_display_handle_reset(dev);
  888. wake_up_all(&dev_priv->gpu_error.reset_queue);
  889. }
  890. }
  891. /* NB: please notice the memset */
  892. static void i915_get_extra_instdone(struct drm_device *dev,
  893. uint32_t *instdone)
  894. {
  895. struct drm_i915_private *dev_priv = dev->dev_private;
  896. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  897. switch(INTEL_INFO(dev)->gen) {
  898. case 2:
  899. case 3:
  900. instdone[0] = I915_READ(INSTDONE);
  901. break;
  902. case 4:
  903. case 5:
  904. case 6:
  905. instdone[0] = I915_READ(INSTDONE_I965);
  906. instdone[1] = I915_READ(INSTDONE1);
  907. break;
  908. default:
  909. WARN_ONCE(1, "Unsupported platform\n");
  910. case 7:
  911. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  912. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  913. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  914. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  915. break;
  916. }
  917. }
  918. #ifdef CONFIG_DEBUG_FS
  919. static struct drm_i915_error_object *
  920. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  921. struct drm_i915_gem_object *src,
  922. const int num_pages)
  923. {
  924. struct drm_i915_error_object *dst;
  925. int i;
  926. u32 reloc_offset;
  927. if (src == NULL || src->pages == NULL)
  928. return NULL;
  929. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  930. if (dst == NULL)
  931. return NULL;
  932. reloc_offset = src->gtt_offset;
  933. for (i = 0; i < num_pages; i++) {
  934. unsigned long flags;
  935. void *d;
  936. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  937. if (d == NULL)
  938. goto unwind;
  939. local_irq_save(flags);
  940. if (reloc_offset < dev_priv->gtt.mappable_end &&
  941. src->has_global_gtt_mapping) {
  942. void __iomem *s;
  943. /* Simply ignore tiling or any overlapping fence.
  944. * It's part of the error state, and this hopefully
  945. * captures what the GPU read.
  946. */
  947. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  948. reloc_offset);
  949. memcpy_fromio(d, s, PAGE_SIZE);
  950. io_mapping_unmap_atomic(s);
  951. } else if (src->stolen) {
  952. unsigned long offset;
  953. offset = dev_priv->mm.stolen_base;
  954. offset += src->stolen->start;
  955. offset += i << PAGE_SHIFT;
  956. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  957. } else {
  958. struct page *page;
  959. void *s;
  960. page = i915_gem_object_get_page(src, i);
  961. drm_clflush_pages(&page, 1);
  962. s = kmap_atomic(page);
  963. memcpy(d, s, PAGE_SIZE);
  964. kunmap_atomic(s);
  965. drm_clflush_pages(&page, 1);
  966. }
  967. local_irq_restore(flags);
  968. dst->pages[i] = d;
  969. reloc_offset += PAGE_SIZE;
  970. }
  971. dst->page_count = num_pages;
  972. dst->gtt_offset = src->gtt_offset;
  973. return dst;
  974. unwind:
  975. while (i--)
  976. kfree(dst->pages[i]);
  977. kfree(dst);
  978. return NULL;
  979. }
  980. #define i915_error_object_create(dev_priv, src) \
  981. i915_error_object_create_sized((dev_priv), (src), \
  982. (src)->base.size>>PAGE_SHIFT)
  983. static void
  984. i915_error_object_free(struct drm_i915_error_object *obj)
  985. {
  986. int page;
  987. if (obj == NULL)
  988. return;
  989. for (page = 0; page < obj->page_count; page++)
  990. kfree(obj->pages[page]);
  991. kfree(obj);
  992. }
  993. void
  994. i915_error_state_free(struct kref *error_ref)
  995. {
  996. struct drm_i915_error_state *error = container_of(error_ref,
  997. typeof(*error), ref);
  998. int i;
  999. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  1000. i915_error_object_free(error->ring[i].batchbuffer);
  1001. i915_error_object_free(error->ring[i].ringbuffer);
  1002. kfree(error->ring[i].requests);
  1003. }
  1004. kfree(error->active_bo);
  1005. kfree(error->overlay);
  1006. kfree(error);
  1007. }
  1008. static void capture_bo(struct drm_i915_error_buffer *err,
  1009. struct drm_i915_gem_object *obj)
  1010. {
  1011. err->size = obj->base.size;
  1012. err->name = obj->base.name;
  1013. err->rseqno = obj->last_read_seqno;
  1014. err->wseqno = obj->last_write_seqno;
  1015. err->gtt_offset = obj->gtt_offset;
  1016. err->read_domains = obj->base.read_domains;
  1017. err->write_domain = obj->base.write_domain;
  1018. err->fence_reg = obj->fence_reg;
  1019. err->pinned = 0;
  1020. if (obj->pin_count > 0)
  1021. err->pinned = 1;
  1022. if (obj->user_pin_count > 0)
  1023. err->pinned = -1;
  1024. err->tiling = obj->tiling_mode;
  1025. err->dirty = obj->dirty;
  1026. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  1027. err->ring = obj->ring ? obj->ring->id : -1;
  1028. err->cache_level = obj->cache_level;
  1029. }
  1030. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  1031. int count, struct list_head *head)
  1032. {
  1033. struct drm_i915_gem_object *obj;
  1034. int i = 0;
  1035. list_for_each_entry(obj, head, mm_list) {
  1036. capture_bo(err++, obj);
  1037. if (++i == count)
  1038. break;
  1039. }
  1040. return i;
  1041. }
  1042. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  1043. int count, struct list_head *head)
  1044. {
  1045. struct drm_i915_gem_object *obj;
  1046. int i = 0;
  1047. list_for_each_entry(obj, head, gtt_list) {
  1048. if (obj->pin_count == 0)
  1049. continue;
  1050. capture_bo(err++, obj);
  1051. if (++i == count)
  1052. break;
  1053. }
  1054. return i;
  1055. }
  1056. static void i915_gem_record_fences(struct drm_device *dev,
  1057. struct drm_i915_error_state *error)
  1058. {
  1059. struct drm_i915_private *dev_priv = dev->dev_private;
  1060. int i;
  1061. /* Fences */
  1062. switch (INTEL_INFO(dev)->gen) {
  1063. case 7:
  1064. case 6:
  1065. for (i = 0; i < dev_priv->num_fence_regs; i++)
  1066. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  1067. break;
  1068. case 5:
  1069. case 4:
  1070. for (i = 0; i < 16; i++)
  1071. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  1072. break;
  1073. case 3:
  1074. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  1075. for (i = 0; i < 8; i++)
  1076. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  1077. case 2:
  1078. for (i = 0; i < 8; i++)
  1079. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  1080. break;
  1081. default:
  1082. BUG();
  1083. }
  1084. }
  1085. static struct drm_i915_error_object *
  1086. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  1087. struct intel_ring_buffer *ring)
  1088. {
  1089. struct drm_i915_gem_object *obj;
  1090. u32 seqno;
  1091. if (!ring->get_seqno)
  1092. return NULL;
  1093. if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
  1094. u32 acthd = I915_READ(ACTHD);
  1095. if (WARN_ON(ring->id != RCS))
  1096. return NULL;
  1097. obj = ring->private;
  1098. if (acthd >= obj->gtt_offset &&
  1099. acthd < obj->gtt_offset + obj->base.size)
  1100. return i915_error_object_create(dev_priv, obj);
  1101. }
  1102. seqno = ring->get_seqno(ring, false);
  1103. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  1104. if (obj->ring != ring)
  1105. continue;
  1106. if (i915_seqno_passed(seqno, obj->last_read_seqno))
  1107. continue;
  1108. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  1109. continue;
  1110. /* We need to copy these to an anonymous buffer as the simplest
  1111. * method to avoid being overwritten by userspace.
  1112. */
  1113. return i915_error_object_create(dev_priv, obj);
  1114. }
  1115. return NULL;
  1116. }
  1117. static void i915_record_ring_state(struct drm_device *dev,
  1118. struct drm_i915_error_state *error,
  1119. struct intel_ring_buffer *ring)
  1120. {
  1121. struct drm_i915_private *dev_priv = dev->dev_private;
  1122. if (INTEL_INFO(dev)->gen >= 6) {
  1123. error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
  1124. error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
  1125. error->semaphore_mboxes[ring->id][0]
  1126. = I915_READ(RING_SYNC_0(ring->mmio_base));
  1127. error->semaphore_mboxes[ring->id][1]
  1128. = I915_READ(RING_SYNC_1(ring->mmio_base));
  1129. error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
  1130. error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
  1131. }
  1132. if (INTEL_INFO(dev)->gen >= 4) {
  1133. error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
  1134. error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
  1135. error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
  1136. error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
  1137. error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
  1138. if (ring->id == RCS)
  1139. error->bbaddr = I915_READ64(BB_ADDR);
  1140. } else {
  1141. error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
  1142. error->ipeir[ring->id] = I915_READ(IPEIR);
  1143. error->ipehr[ring->id] = I915_READ(IPEHR);
  1144. error->instdone[ring->id] = I915_READ(INSTDONE);
  1145. }
  1146. error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
  1147. error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
  1148. error->seqno[ring->id] = ring->get_seqno(ring, false);
  1149. error->acthd[ring->id] = intel_ring_get_active_head(ring);
  1150. error->head[ring->id] = I915_READ_HEAD(ring);
  1151. error->tail[ring->id] = I915_READ_TAIL(ring);
  1152. error->ctl[ring->id] = I915_READ_CTL(ring);
  1153. error->cpu_ring_head[ring->id] = ring->head;
  1154. error->cpu_ring_tail[ring->id] = ring->tail;
  1155. }
  1156. static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
  1157. struct drm_i915_error_state *error,
  1158. struct drm_i915_error_ring *ering)
  1159. {
  1160. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1161. struct drm_i915_gem_object *obj;
  1162. /* Currently render ring is the only HW context user */
  1163. if (ring->id != RCS || !error->ccid)
  1164. return;
  1165. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
  1166. if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
  1167. ering->ctx = i915_error_object_create_sized(dev_priv,
  1168. obj, 1);
  1169. }
  1170. }
  1171. }
  1172. static void i915_gem_record_rings(struct drm_device *dev,
  1173. struct drm_i915_error_state *error)
  1174. {
  1175. struct drm_i915_private *dev_priv = dev->dev_private;
  1176. struct intel_ring_buffer *ring;
  1177. struct drm_i915_gem_request *request;
  1178. int i, count;
  1179. for_each_ring(ring, dev_priv, i) {
  1180. i915_record_ring_state(dev, error, ring);
  1181. error->ring[i].batchbuffer =
  1182. i915_error_first_batchbuffer(dev_priv, ring);
  1183. error->ring[i].ringbuffer =
  1184. i915_error_object_create(dev_priv, ring->obj);
  1185. i915_gem_record_active_context(ring, error, &error->ring[i]);
  1186. count = 0;
  1187. list_for_each_entry(request, &ring->request_list, list)
  1188. count++;
  1189. error->ring[i].num_requests = count;
  1190. error->ring[i].requests =
  1191. kmalloc(count*sizeof(struct drm_i915_error_request),
  1192. GFP_ATOMIC);
  1193. if (error->ring[i].requests == NULL) {
  1194. error->ring[i].num_requests = 0;
  1195. continue;
  1196. }
  1197. count = 0;
  1198. list_for_each_entry(request, &ring->request_list, list) {
  1199. struct drm_i915_error_request *erq;
  1200. erq = &error->ring[i].requests[count++];
  1201. erq->seqno = request->seqno;
  1202. erq->jiffies = request->emitted_jiffies;
  1203. erq->tail = request->tail;
  1204. }
  1205. }
  1206. }
  1207. /**
  1208. * i915_capture_error_state - capture an error record for later analysis
  1209. * @dev: drm device
  1210. *
  1211. * Should be called when an error is detected (either a hang or an error
  1212. * interrupt) to capture error state from the time of the error. Fills
  1213. * out a structure which becomes available in debugfs for user level tools
  1214. * to pick up.
  1215. */
  1216. static void i915_capture_error_state(struct drm_device *dev)
  1217. {
  1218. struct drm_i915_private *dev_priv = dev->dev_private;
  1219. struct drm_i915_gem_object *obj;
  1220. struct drm_i915_error_state *error;
  1221. unsigned long flags;
  1222. int i, pipe;
  1223. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1224. error = dev_priv->gpu_error.first_error;
  1225. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1226. if (error)
  1227. return;
  1228. /* Account for pipe specific data like PIPE*STAT */
  1229. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1230. if (!error) {
  1231. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1232. return;
  1233. }
  1234. DRM_INFO("capturing error event; look for more information in "
  1235. "/sys/kernel/debug/dri/%d/i915_error_state\n",
  1236. dev->primary->index);
  1237. kref_init(&error->ref);
  1238. error->eir = I915_READ(EIR);
  1239. error->pgtbl_er = I915_READ(PGTBL_ER);
  1240. if (HAS_HW_CONTEXTS(dev))
  1241. error->ccid = I915_READ(CCID);
  1242. if (HAS_PCH_SPLIT(dev))
  1243. error->ier = I915_READ(DEIER) | I915_READ(GTIER);
  1244. else if (IS_VALLEYVIEW(dev))
  1245. error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
  1246. else if (IS_GEN2(dev))
  1247. error->ier = I915_READ16(IER);
  1248. else
  1249. error->ier = I915_READ(IER);
  1250. if (INTEL_INFO(dev)->gen >= 6)
  1251. error->derrmr = I915_READ(DERRMR);
  1252. if (IS_VALLEYVIEW(dev))
  1253. error->forcewake = I915_READ(FORCEWAKE_VLV);
  1254. else if (INTEL_INFO(dev)->gen >= 7)
  1255. error->forcewake = I915_READ(FORCEWAKE_MT);
  1256. else if (INTEL_INFO(dev)->gen == 6)
  1257. error->forcewake = I915_READ(FORCEWAKE);
  1258. if (!HAS_PCH_SPLIT(dev))
  1259. for_each_pipe(pipe)
  1260. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  1261. if (INTEL_INFO(dev)->gen >= 6) {
  1262. error->error = I915_READ(ERROR_GEN6);
  1263. error->done_reg = I915_READ(DONE_REG);
  1264. }
  1265. if (INTEL_INFO(dev)->gen == 7)
  1266. error->err_int = I915_READ(GEN7_ERR_INT);
  1267. i915_get_extra_instdone(dev, error->extra_instdone);
  1268. i915_gem_record_fences(dev, error);
  1269. i915_gem_record_rings(dev, error);
  1270. /* Record buffers on the active and pinned lists. */
  1271. error->active_bo = NULL;
  1272. error->pinned_bo = NULL;
  1273. i = 0;
  1274. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  1275. i++;
  1276. error->active_bo_count = i;
  1277. list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
  1278. if (obj->pin_count)
  1279. i++;
  1280. error->pinned_bo_count = i - error->active_bo_count;
  1281. error->active_bo = NULL;
  1282. error->pinned_bo = NULL;
  1283. if (i) {
  1284. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  1285. GFP_ATOMIC);
  1286. if (error->active_bo)
  1287. error->pinned_bo =
  1288. error->active_bo + error->active_bo_count;
  1289. }
  1290. if (error->active_bo)
  1291. error->active_bo_count =
  1292. capture_active_bo(error->active_bo,
  1293. error->active_bo_count,
  1294. &dev_priv->mm.active_list);
  1295. if (error->pinned_bo)
  1296. error->pinned_bo_count =
  1297. capture_pinned_bo(error->pinned_bo,
  1298. error->pinned_bo_count,
  1299. &dev_priv->mm.bound_list);
  1300. do_gettimeofday(&error->time);
  1301. error->overlay = intel_overlay_capture_error_state(dev);
  1302. error->display = intel_display_capture_error_state(dev);
  1303. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1304. if (dev_priv->gpu_error.first_error == NULL) {
  1305. dev_priv->gpu_error.first_error = error;
  1306. error = NULL;
  1307. }
  1308. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1309. if (error)
  1310. i915_error_state_free(&error->ref);
  1311. }
  1312. void i915_destroy_error_state(struct drm_device *dev)
  1313. {
  1314. struct drm_i915_private *dev_priv = dev->dev_private;
  1315. struct drm_i915_error_state *error;
  1316. unsigned long flags;
  1317. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1318. error = dev_priv->gpu_error.first_error;
  1319. dev_priv->gpu_error.first_error = NULL;
  1320. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1321. if (error)
  1322. kref_put(&error->ref, i915_error_state_free);
  1323. }
  1324. #else
  1325. #define i915_capture_error_state(x)
  1326. #endif
  1327. static void i915_report_and_clear_eir(struct drm_device *dev)
  1328. {
  1329. struct drm_i915_private *dev_priv = dev->dev_private;
  1330. uint32_t instdone[I915_NUM_INSTDONE_REG];
  1331. u32 eir = I915_READ(EIR);
  1332. int pipe, i;
  1333. if (!eir)
  1334. return;
  1335. pr_err("render error detected, EIR: 0x%08x\n", eir);
  1336. i915_get_extra_instdone(dev, instdone);
  1337. if (IS_G4X(dev)) {
  1338. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  1339. u32 ipeir = I915_READ(IPEIR_I965);
  1340. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1341. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1342. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1343. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1344. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1345. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1346. I915_WRITE(IPEIR_I965, ipeir);
  1347. POSTING_READ(IPEIR_I965);
  1348. }
  1349. if (eir & GM45_ERROR_PAGE_TABLE) {
  1350. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1351. pr_err("page table error\n");
  1352. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1353. I915_WRITE(PGTBL_ER, pgtbl_err);
  1354. POSTING_READ(PGTBL_ER);
  1355. }
  1356. }
  1357. if (!IS_GEN2(dev)) {
  1358. if (eir & I915_ERROR_PAGE_TABLE) {
  1359. u32 pgtbl_err = I915_READ(PGTBL_ER);
  1360. pr_err("page table error\n");
  1361. pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
  1362. I915_WRITE(PGTBL_ER, pgtbl_err);
  1363. POSTING_READ(PGTBL_ER);
  1364. }
  1365. }
  1366. if (eir & I915_ERROR_MEMORY_REFRESH) {
  1367. pr_err("memory refresh error:\n");
  1368. for_each_pipe(pipe)
  1369. pr_err("pipe %c stat: 0x%08x\n",
  1370. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  1371. /* pipestat has already been acked */
  1372. }
  1373. if (eir & I915_ERROR_INSTRUCTION) {
  1374. pr_err("instruction error\n");
  1375. pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
  1376. for (i = 0; i < ARRAY_SIZE(instdone); i++)
  1377. pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
  1378. if (INTEL_INFO(dev)->gen < 4) {
  1379. u32 ipeir = I915_READ(IPEIR);
  1380. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
  1381. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
  1382. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
  1383. I915_WRITE(IPEIR, ipeir);
  1384. POSTING_READ(IPEIR);
  1385. } else {
  1386. u32 ipeir = I915_READ(IPEIR_I965);
  1387. pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
  1388. pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
  1389. pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
  1390. pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
  1391. I915_WRITE(IPEIR_I965, ipeir);
  1392. POSTING_READ(IPEIR_I965);
  1393. }
  1394. }
  1395. I915_WRITE(EIR, eir);
  1396. POSTING_READ(EIR);
  1397. eir = I915_READ(EIR);
  1398. if (eir) {
  1399. /*
  1400. * some errors might have become stuck,
  1401. * mask them.
  1402. */
  1403. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  1404. I915_WRITE(EMR, I915_READ(EMR) | eir);
  1405. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  1406. }
  1407. }
  1408. /**
  1409. * i915_handle_error - handle an error interrupt
  1410. * @dev: drm device
  1411. *
  1412. * Do some basic checking of regsiter state at error interrupt time and
  1413. * dump it to the syslog. Also call i915_capture_error_state() to make
  1414. * sure we get a record and make it available in debugfs. Fire a uevent
  1415. * so userspace knows something bad happened (should trigger collection
  1416. * of a ring dump etc.).
  1417. */
  1418. void i915_handle_error(struct drm_device *dev, bool wedged)
  1419. {
  1420. struct drm_i915_private *dev_priv = dev->dev_private;
  1421. struct intel_ring_buffer *ring;
  1422. int i;
  1423. i915_capture_error_state(dev);
  1424. i915_report_and_clear_eir(dev);
  1425. if (wedged) {
  1426. atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
  1427. &dev_priv->gpu_error.reset_counter);
  1428. /*
  1429. * Wakeup waiting processes so that the reset work item
  1430. * doesn't deadlock trying to grab various locks.
  1431. */
  1432. for_each_ring(ring, dev_priv, i)
  1433. wake_up_all(&ring->irq_queue);
  1434. }
  1435. queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
  1436. }
  1437. static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  1438. {
  1439. drm_i915_private_t *dev_priv = dev->dev_private;
  1440. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  1441. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  1442. struct drm_i915_gem_object *obj;
  1443. struct intel_unpin_work *work;
  1444. unsigned long flags;
  1445. bool stall_detected;
  1446. /* Ignore early vblank irqs */
  1447. if (intel_crtc == NULL)
  1448. return;
  1449. spin_lock_irqsave(&dev->event_lock, flags);
  1450. work = intel_crtc->unpin_work;
  1451. if (work == NULL ||
  1452. atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
  1453. !work->enable_stall_check) {
  1454. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1455. spin_unlock_irqrestore(&dev->event_lock, flags);
  1456. return;
  1457. }
  1458. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1459. obj = work->pending_flip_obj;
  1460. if (INTEL_INFO(dev)->gen >= 4) {
  1461. int dspsurf = DSPSURF(intel_crtc->plane);
  1462. stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
  1463. obj->gtt_offset;
  1464. } else {
  1465. int dspaddr = DSPADDR(intel_crtc->plane);
  1466. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1467. crtc->y * crtc->fb->pitches[0] +
  1468. crtc->x * crtc->fb->bits_per_pixel/8);
  1469. }
  1470. spin_unlock_irqrestore(&dev->event_lock, flags);
  1471. if (stall_detected) {
  1472. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1473. intel_prepare_page_flip(dev, intel_crtc->plane);
  1474. }
  1475. }
  1476. /* Called from drm generic code, passed 'crtc' which
  1477. * we use as a pipe index
  1478. */
  1479. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1480. {
  1481. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1482. unsigned long irqflags;
  1483. if (!i915_pipe_enabled(dev, pipe))
  1484. return -EINVAL;
  1485. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1486. if (INTEL_INFO(dev)->gen >= 4)
  1487. i915_enable_pipestat(dev_priv, pipe,
  1488. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1489. else
  1490. i915_enable_pipestat(dev_priv, pipe,
  1491. PIPE_VBLANK_INTERRUPT_ENABLE);
  1492. /* maintain vblank delivery even in deep C-states */
  1493. if (dev_priv->info->gen == 3)
  1494. I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
  1495. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1496. return 0;
  1497. }
  1498. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1499. {
  1500. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1501. unsigned long irqflags;
  1502. if (!i915_pipe_enabled(dev, pipe))
  1503. return -EINVAL;
  1504. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1505. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1506. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1507. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1508. return 0;
  1509. }
  1510. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1511. {
  1512. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1513. unsigned long irqflags;
  1514. if (!i915_pipe_enabled(dev, pipe))
  1515. return -EINVAL;
  1516. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1517. ironlake_enable_display_irq(dev_priv,
  1518. DE_PIPEA_VBLANK_IVB << (5 * pipe));
  1519. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1520. return 0;
  1521. }
  1522. static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
  1523. {
  1524. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1525. unsigned long irqflags;
  1526. u32 imr;
  1527. if (!i915_pipe_enabled(dev, pipe))
  1528. return -EINVAL;
  1529. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1530. imr = I915_READ(VLV_IMR);
  1531. if (pipe == 0)
  1532. imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1533. else
  1534. imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1535. I915_WRITE(VLV_IMR, imr);
  1536. i915_enable_pipestat(dev_priv, pipe,
  1537. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1538. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1539. return 0;
  1540. }
  1541. /* Called from drm generic code, passed 'crtc' which
  1542. * we use as a pipe index
  1543. */
  1544. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1545. {
  1546. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1547. unsigned long irqflags;
  1548. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1549. if (dev_priv->info->gen == 3)
  1550. I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
  1551. i915_disable_pipestat(dev_priv, pipe,
  1552. PIPE_VBLANK_INTERRUPT_ENABLE |
  1553. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1554. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1555. }
  1556. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1557. {
  1558. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1559. unsigned long irqflags;
  1560. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1561. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1562. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1563. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1564. }
  1565. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1566. {
  1567. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1568. unsigned long irqflags;
  1569. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1570. ironlake_disable_display_irq(dev_priv,
  1571. DE_PIPEA_VBLANK_IVB << (pipe * 5));
  1572. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1573. }
  1574. static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
  1575. {
  1576. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1577. unsigned long irqflags;
  1578. u32 imr;
  1579. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1580. i915_disable_pipestat(dev_priv, pipe,
  1581. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1582. imr = I915_READ(VLV_IMR);
  1583. if (pipe == 0)
  1584. imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
  1585. else
  1586. imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1587. I915_WRITE(VLV_IMR, imr);
  1588. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1589. }
  1590. static u32
  1591. ring_last_seqno(struct intel_ring_buffer *ring)
  1592. {
  1593. return list_entry(ring->request_list.prev,
  1594. struct drm_i915_gem_request, list)->seqno;
  1595. }
  1596. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1597. {
  1598. if (list_empty(&ring->request_list) ||
  1599. i915_seqno_passed(ring->get_seqno(ring, false),
  1600. ring_last_seqno(ring))) {
  1601. /* Issue a wake-up to catch stuck h/w. */
  1602. if (waitqueue_active(&ring->irq_queue)) {
  1603. DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
  1604. ring->name);
  1605. wake_up_all(&ring->irq_queue);
  1606. *err = true;
  1607. }
  1608. return true;
  1609. }
  1610. return false;
  1611. }
  1612. static bool semaphore_passed(struct intel_ring_buffer *ring)
  1613. {
  1614. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  1615. u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
  1616. struct intel_ring_buffer *signaller;
  1617. u32 cmd, ipehr, acthd_min;
  1618. ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  1619. if ((ipehr & ~(0x3 << 16)) !=
  1620. (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
  1621. return false;
  1622. /* ACTHD is likely pointing to the dword after the actual command,
  1623. * so scan backwards until we find the MBOX.
  1624. */
  1625. acthd_min = max((int)acthd - 3 * 4, 0);
  1626. do {
  1627. cmd = ioread32(ring->virtual_start + acthd);
  1628. if (cmd == ipehr)
  1629. break;
  1630. acthd -= 4;
  1631. if (acthd < acthd_min)
  1632. return false;
  1633. } while (1);
  1634. signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
  1635. return i915_seqno_passed(signaller->get_seqno(signaller, false),
  1636. ioread32(ring->virtual_start+acthd+4)+1);
  1637. }
  1638. static bool kick_ring(struct intel_ring_buffer *ring)
  1639. {
  1640. struct drm_device *dev = ring->dev;
  1641. struct drm_i915_private *dev_priv = dev->dev_private;
  1642. u32 tmp = I915_READ_CTL(ring);
  1643. if (tmp & RING_WAIT) {
  1644. DRM_ERROR("Kicking stuck wait on %s\n",
  1645. ring->name);
  1646. I915_WRITE_CTL(ring, tmp);
  1647. return true;
  1648. }
  1649. if (INTEL_INFO(dev)->gen >= 6 &&
  1650. tmp & RING_WAIT_SEMAPHORE &&
  1651. semaphore_passed(ring)) {
  1652. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1653. ring->name);
  1654. I915_WRITE_CTL(ring, tmp);
  1655. return true;
  1656. }
  1657. return false;
  1658. }
  1659. static bool i915_hangcheck_hung(struct drm_device *dev)
  1660. {
  1661. drm_i915_private_t *dev_priv = dev->dev_private;
  1662. if (dev_priv->gpu_error.hangcheck_count++ > 1) {
  1663. bool hung = true;
  1664. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1665. i915_handle_error(dev, true);
  1666. if (!IS_GEN2(dev)) {
  1667. struct intel_ring_buffer *ring;
  1668. int i;
  1669. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1670. * If so we can simply poke the RB_WAIT bit
  1671. * and break the hang. This should work on
  1672. * all but the second generation chipsets.
  1673. */
  1674. for_each_ring(ring, dev_priv, i)
  1675. hung &= !kick_ring(ring);
  1676. }
  1677. return hung;
  1678. }
  1679. return false;
  1680. }
  1681. /**
  1682. * This is called when the chip hasn't reported back with completed
  1683. * batchbuffers in a long time. The first time this is called we simply record
  1684. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1685. * again, we assume the chip is wedged and try to fix it.
  1686. */
  1687. void i915_hangcheck_elapsed(unsigned long data)
  1688. {
  1689. struct drm_device *dev = (struct drm_device *)data;
  1690. drm_i915_private_t *dev_priv = dev->dev_private;
  1691. uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
  1692. struct intel_ring_buffer *ring;
  1693. bool err = false, idle;
  1694. int i;
  1695. if (!i915_enable_hangcheck)
  1696. return;
  1697. memset(acthd, 0, sizeof(acthd));
  1698. idle = true;
  1699. for_each_ring(ring, dev_priv, i) {
  1700. idle &= i915_hangcheck_ring_idle(ring, &err);
  1701. acthd[i] = intel_ring_get_active_head(ring);
  1702. }
  1703. /* If all work is done then ACTHD clearly hasn't advanced. */
  1704. if (idle) {
  1705. if (err) {
  1706. if (i915_hangcheck_hung(dev))
  1707. return;
  1708. goto repeat;
  1709. }
  1710. dev_priv->gpu_error.hangcheck_count = 0;
  1711. return;
  1712. }
  1713. i915_get_extra_instdone(dev, instdone);
  1714. if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
  1715. sizeof(acthd)) == 0 &&
  1716. memcmp(dev_priv->gpu_error.prev_instdone, instdone,
  1717. sizeof(instdone)) == 0) {
  1718. if (i915_hangcheck_hung(dev))
  1719. return;
  1720. } else {
  1721. dev_priv->gpu_error.hangcheck_count = 0;
  1722. memcpy(dev_priv->gpu_error.last_acthd, acthd,
  1723. sizeof(acthd));
  1724. memcpy(dev_priv->gpu_error.prev_instdone, instdone,
  1725. sizeof(instdone));
  1726. }
  1727. repeat:
  1728. /* Reset timer case chip hangs without another request being added */
  1729. mod_timer(&dev_priv->gpu_error.hangcheck_timer,
  1730. round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
  1731. }
  1732. /* drm_dma.h hooks
  1733. */
  1734. static void ironlake_irq_preinstall(struct drm_device *dev)
  1735. {
  1736. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1737. atomic_set(&dev_priv->irq_received, 0);
  1738. I915_WRITE(HWSTAM, 0xeffe);
  1739. /* XXX hotplug from PCH */
  1740. I915_WRITE(DEIMR, 0xffffffff);
  1741. I915_WRITE(DEIER, 0x0);
  1742. POSTING_READ(DEIER);
  1743. /* and GT */
  1744. I915_WRITE(GTIMR, 0xffffffff);
  1745. I915_WRITE(GTIER, 0x0);
  1746. POSTING_READ(GTIER);
  1747. if (HAS_PCH_NOP(dev))
  1748. return;
  1749. /* south display irq */
  1750. I915_WRITE(SDEIMR, 0xffffffff);
  1751. /*
  1752. * SDEIER is also touched by the interrupt handler to work around missed
  1753. * PCH interrupts. Hence we can't update it after the interrupt handler
  1754. * is enabled - instead we unconditionally enable all PCH interrupt
  1755. * sources here, but then only unmask them as needed with SDEIMR.
  1756. */
  1757. I915_WRITE(SDEIER, 0xffffffff);
  1758. POSTING_READ(SDEIER);
  1759. }
  1760. static void valleyview_irq_preinstall(struct drm_device *dev)
  1761. {
  1762. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1763. int pipe;
  1764. atomic_set(&dev_priv->irq_received, 0);
  1765. /* VLV magic */
  1766. I915_WRITE(VLV_IMR, 0);
  1767. I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
  1768. I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
  1769. I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
  1770. /* and GT */
  1771. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1772. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1773. I915_WRITE(GTIMR, 0xffffffff);
  1774. I915_WRITE(GTIER, 0x0);
  1775. POSTING_READ(GTIER);
  1776. I915_WRITE(DPINVGTT, 0xff);
  1777. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1778. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1779. for_each_pipe(pipe)
  1780. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1781. I915_WRITE(VLV_IIR, 0xffffffff);
  1782. I915_WRITE(VLV_IMR, 0xffffffff);
  1783. I915_WRITE(VLV_IER, 0x0);
  1784. POSTING_READ(VLV_IER);
  1785. }
  1786. static void ibx_hpd_irq_setup(struct drm_device *dev)
  1787. {
  1788. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1789. struct drm_mode_config *mode_config = &dev->mode_config;
  1790. struct intel_encoder *intel_encoder;
  1791. u32 mask = ~I915_READ(SDEIMR);
  1792. u32 hotplug;
  1793. if (HAS_PCH_IBX(dev)) {
  1794. mask &= ~SDE_HOTPLUG_MASK;
  1795. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1796. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1797. mask |= hpd_ibx[intel_encoder->hpd_pin];
  1798. } else {
  1799. mask &= ~SDE_HOTPLUG_MASK_CPT;
  1800. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  1801. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  1802. mask |= hpd_cpt[intel_encoder->hpd_pin];
  1803. }
  1804. I915_WRITE(SDEIMR, ~mask);
  1805. /*
  1806. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1807. * duration to 2ms (which is the minimum in the Display Port spec)
  1808. *
  1809. * This register is the same on all known PCH chips.
  1810. */
  1811. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1812. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1813. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1814. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1815. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1816. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1817. }
  1818. static void ibx_irq_postinstall(struct drm_device *dev)
  1819. {
  1820. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1821. u32 mask;
  1822. if (HAS_PCH_IBX(dev))
  1823. mask = SDE_GMBUS | SDE_AUX_MASK;
  1824. else
  1825. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  1826. if (HAS_PCH_NOP(dev))
  1827. return;
  1828. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1829. I915_WRITE(SDEIMR, ~mask);
  1830. }
  1831. static int ironlake_irq_postinstall(struct drm_device *dev)
  1832. {
  1833. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1834. /* enable kind of interrupts always enabled */
  1835. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1836. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
  1837. DE_AUX_CHANNEL_A;
  1838. u32 render_irqs;
  1839. dev_priv->irq_mask = ~display_mask;
  1840. /* should always can generate irq */
  1841. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1842. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1843. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1844. POSTING_READ(DEIER);
  1845. dev_priv->gt_irq_mask = ~0;
  1846. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1847. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1848. if (IS_GEN6(dev))
  1849. render_irqs =
  1850. GT_USER_INTERRUPT |
  1851. GEN6_BSD_USER_INTERRUPT |
  1852. GEN6_BLITTER_USER_INTERRUPT;
  1853. else
  1854. render_irqs =
  1855. GT_USER_INTERRUPT |
  1856. GT_PIPE_NOTIFY |
  1857. GT_BSD_USER_INTERRUPT;
  1858. I915_WRITE(GTIER, render_irqs);
  1859. POSTING_READ(GTIER);
  1860. ibx_irq_postinstall(dev);
  1861. if (IS_IRONLAKE_M(dev)) {
  1862. /* Clear & enable PCU event interrupts */
  1863. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1864. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1865. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1866. }
  1867. return 0;
  1868. }
  1869. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1870. {
  1871. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1872. /* enable kind of interrupts always enabled */
  1873. u32 display_mask =
  1874. DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
  1875. DE_PLANEC_FLIP_DONE_IVB |
  1876. DE_PLANEB_FLIP_DONE_IVB |
  1877. DE_PLANEA_FLIP_DONE_IVB |
  1878. DE_AUX_CHANNEL_A_IVB;
  1879. u32 render_irqs;
  1880. dev_priv->irq_mask = ~display_mask;
  1881. /* should always can generate irq */
  1882. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1883. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1884. I915_WRITE(DEIER,
  1885. display_mask |
  1886. DE_PIPEC_VBLANK_IVB |
  1887. DE_PIPEB_VBLANK_IVB |
  1888. DE_PIPEA_VBLANK_IVB);
  1889. POSTING_READ(DEIER);
  1890. dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1891. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1892. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1893. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1894. GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
  1895. I915_WRITE(GTIER, render_irqs);
  1896. POSTING_READ(GTIER);
  1897. ibx_irq_postinstall(dev);
  1898. return 0;
  1899. }
  1900. static int valleyview_irq_postinstall(struct drm_device *dev)
  1901. {
  1902. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1903. u32 enable_mask;
  1904. u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
  1905. u32 render_irqs;
  1906. u16 msid;
  1907. enable_mask = I915_DISPLAY_PORT_INTERRUPT;
  1908. enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  1909. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1910. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  1911. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1912. /*
  1913. *Leave vblank interrupts masked initially. enable/disable will
  1914. * toggle them based on usage.
  1915. */
  1916. dev_priv->irq_mask = (~enable_mask) |
  1917. I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
  1918. I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
  1919. /* Hack for broken MSIs on VLV */
  1920. pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
  1921. pci_read_config_word(dev->pdev, 0x98, &msid);
  1922. msid &= 0xff; /* mask out delivery bits */
  1923. msid |= (1<<14);
  1924. pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
  1925. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1926. POSTING_READ(PORT_HOTPLUG_EN);
  1927. I915_WRITE(VLV_IMR, dev_priv->irq_mask);
  1928. I915_WRITE(VLV_IER, enable_mask);
  1929. I915_WRITE(VLV_IIR, 0xffffffff);
  1930. I915_WRITE(PIPESTAT(0), 0xffff);
  1931. I915_WRITE(PIPESTAT(1), 0xffff);
  1932. POSTING_READ(VLV_IER);
  1933. i915_enable_pipestat(dev_priv, 0, pipestat_enable);
  1934. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  1935. i915_enable_pipestat(dev_priv, 1, pipestat_enable);
  1936. I915_WRITE(VLV_IIR, 0xffffffff);
  1937. I915_WRITE(VLV_IIR, 0xffffffff);
  1938. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1939. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1940. render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
  1941. GEN6_BLITTER_USER_INTERRUPT;
  1942. I915_WRITE(GTIER, render_irqs);
  1943. POSTING_READ(GTIER);
  1944. /* ack & enable invalid PTE error interrupts */
  1945. #if 0 /* FIXME: add support to irq handler for checking these bits */
  1946. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  1947. I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
  1948. #endif
  1949. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1950. return 0;
  1951. }
  1952. static void valleyview_irq_uninstall(struct drm_device *dev)
  1953. {
  1954. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1955. int pipe;
  1956. if (!dev_priv)
  1957. return;
  1958. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1959. for_each_pipe(pipe)
  1960. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1961. I915_WRITE(HWSTAM, 0xffffffff);
  1962. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1963. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1964. for_each_pipe(pipe)
  1965. I915_WRITE(PIPESTAT(pipe), 0xffff);
  1966. I915_WRITE(VLV_IIR, 0xffffffff);
  1967. I915_WRITE(VLV_IMR, 0xffffffff);
  1968. I915_WRITE(VLV_IER, 0x0);
  1969. POSTING_READ(VLV_IER);
  1970. }
  1971. static void ironlake_irq_uninstall(struct drm_device *dev)
  1972. {
  1973. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1974. if (!dev_priv)
  1975. return;
  1976. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  1977. I915_WRITE(HWSTAM, 0xffffffff);
  1978. I915_WRITE(DEIMR, 0xffffffff);
  1979. I915_WRITE(DEIER, 0x0);
  1980. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1981. I915_WRITE(GTIMR, 0xffffffff);
  1982. I915_WRITE(GTIER, 0x0);
  1983. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1984. if (HAS_PCH_NOP(dev))
  1985. return;
  1986. I915_WRITE(SDEIMR, 0xffffffff);
  1987. I915_WRITE(SDEIER, 0x0);
  1988. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1989. }
  1990. static void i8xx_irq_preinstall(struct drm_device * dev)
  1991. {
  1992. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1993. int pipe;
  1994. atomic_set(&dev_priv->irq_received, 0);
  1995. for_each_pipe(pipe)
  1996. I915_WRITE(PIPESTAT(pipe), 0);
  1997. I915_WRITE16(IMR, 0xffff);
  1998. I915_WRITE16(IER, 0x0);
  1999. POSTING_READ16(IER);
  2000. }
  2001. static int i8xx_irq_postinstall(struct drm_device *dev)
  2002. {
  2003. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2004. I915_WRITE16(EMR,
  2005. ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2006. /* Unmask the interrupts that we always want on. */
  2007. dev_priv->irq_mask =
  2008. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2009. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2010. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2011. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2012. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2013. I915_WRITE16(IMR, dev_priv->irq_mask);
  2014. I915_WRITE16(IER,
  2015. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2016. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2017. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2018. I915_USER_INTERRUPT);
  2019. POSTING_READ16(IER);
  2020. return 0;
  2021. }
  2022. /*
  2023. * Returns true when a page flip has completed.
  2024. */
  2025. static bool i8xx_handle_vblank(struct drm_device *dev,
  2026. int pipe, u16 iir)
  2027. {
  2028. drm_i915_private_t *dev_priv = dev->dev_private;
  2029. u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
  2030. if (!drm_handle_vblank(dev, pipe))
  2031. return false;
  2032. if ((iir & flip_pending) == 0)
  2033. return false;
  2034. intel_prepare_page_flip(dev, pipe);
  2035. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2036. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2037. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2038. * the flip is completed (no longer pending). Since this doesn't raise
  2039. * an interrupt per se, we watch for the change at vblank.
  2040. */
  2041. if (I915_READ16(ISR) & flip_pending)
  2042. return false;
  2043. intel_finish_page_flip(dev, pipe);
  2044. return true;
  2045. }
  2046. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  2047. {
  2048. struct drm_device *dev = (struct drm_device *) arg;
  2049. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2050. u16 iir, new_iir;
  2051. u32 pipe_stats[2];
  2052. unsigned long irqflags;
  2053. int irq_received;
  2054. int pipe;
  2055. u16 flip_mask =
  2056. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2057. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2058. atomic_inc(&dev_priv->irq_received);
  2059. iir = I915_READ16(IIR);
  2060. if (iir == 0)
  2061. return IRQ_NONE;
  2062. while (iir & ~flip_mask) {
  2063. /* Can't rely on pipestat interrupt bit in iir as it might
  2064. * have been cleared after the pipestat interrupt was received.
  2065. * It doesn't set the bit in iir again, but it still produces
  2066. * interrupts (for non-MSI).
  2067. */
  2068. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2069. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2070. i915_handle_error(dev, false);
  2071. for_each_pipe(pipe) {
  2072. int reg = PIPESTAT(pipe);
  2073. pipe_stats[pipe] = I915_READ(reg);
  2074. /*
  2075. * Clear the PIPE*STAT regs before the IIR
  2076. */
  2077. if (pipe_stats[pipe] & 0x8000ffff) {
  2078. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2079. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2080. pipe_name(pipe));
  2081. I915_WRITE(reg, pipe_stats[pipe]);
  2082. irq_received = 1;
  2083. }
  2084. }
  2085. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2086. I915_WRITE16(IIR, iir & ~flip_mask);
  2087. new_iir = I915_READ16(IIR); /* Flush posted writes */
  2088. i915_update_dri1_breadcrumb(dev);
  2089. if (iir & I915_USER_INTERRUPT)
  2090. notify_ring(dev, &dev_priv->ring[RCS]);
  2091. if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2092. i8xx_handle_vblank(dev, 0, iir))
  2093. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
  2094. if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2095. i8xx_handle_vblank(dev, 1, iir))
  2096. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
  2097. iir = new_iir;
  2098. }
  2099. return IRQ_HANDLED;
  2100. }
  2101. static void i8xx_irq_uninstall(struct drm_device * dev)
  2102. {
  2103. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2104. int pipe;
  2105. for_each_pipe(pipe) {
  2106. /* Clear enable bits; then clear status bits */
  2107. I915_WRITE(PIPESTAT(pipe), 0);
  2108. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2109. }
  2110. I915_WRITE16(IMR, 0xffff);
  2111. I915_WRITE16(IER, 0x0);
  2112. I915_WRITE16(IIR, I915_READ16(IIR));
  2113. }
  2114. static void i915_irq_preinstall(struct drm_device * dev)
  2115. {
  2116. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2117. int pipe;
  2118. atomic_set(&dev_priv->irq_received, 0);
  2119. if (I915_HAS_HOTPLUG(dev)) {
  2120. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2121. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2122. }
  2123. I915_WRITE16(HWSTAM, 0xeffe);
  2124. for_each_pipe(pipe)
  2125. I915_WRITE(PIPESTAT(pipe), 0);
  2126. I915_WRITE(IMR, 0xffffffff);
  2127. I915_WRITE(IER, 0x0);
  2128. POSTING_READ(IER);
  2129. }
  2130. static int i915_irq_postinstall(struct drm_device *dev)
  2131. {
  2132. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2133. u32 enable_mask;
  2134. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
  2135. /* Unmask the interrupts that we always want on. */
  2136. dev_priv->irq_mask =
  2137. ~(I915_ASLE_INTERRUPT |
  2138. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2139. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2140. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2141. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2142. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2143. enable_mask =
  2144. I915_ASLE_INTERRUPT |
  2145. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2146. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2147. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  2148. I915_USER_INTERRUPT;
  2149. if (I915_HAS_HOTPLUG(dev)) {
  2150. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2151. POSTING_READ(PORT_HOTPLUG_EN);
  2152. /* Enable in IER... */
  2153. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  2154. /* and unmask in IMR */
  2155. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  2156. }
  2157. I915_WRITE(IMR, dev_priv->irq_mask);
  2158. I915_WRITE(IER, enable_mask);
  2159. POSTING_READ(IER);
  2160. intel_opregion_enable_asle(dev);
  2161. return 0;
  2162. }
  2163. /*
  2164. * Returns true when a page flip has completed.
  2165. */
  2166. static bool i915_handle_vblank(struct drm_device *dev,
  2167. int plane, int pipe, u32 iir)
  2168. {
  2169. drm_i915_private_t *dev_priv = dev->dev_private;
  2170. u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
  2171. if (!drm_handle_vblank(dev, pipe))
  2172. return false;
  2173. if ((iir & flip_pending) == 0)
  2174. return false;
  2175. intel_prepare_page_flip(dev, plane);
  2176. /* We detect FlipDone by looking for the change in PendingFlip from '1'
  2177. * to '0' on the following vblank, i.e. IIR has the Pendingflip
  2178. * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
  2179. * the flip is completed (no longer pending). Since this doesn't raise
  2180. * an interrupt per se, we watch for the change at vblank.
  2181. */
  2182. if (I915_READ(ISR) & flip_pending)
  2183. return false;
  2184. intel_finish_page_flip(dev, pipe);
  2185. return true;
  2186. }
  2187. static irqreturn_t i915_irq_handler(int irq, void *arg)
  2188. {
  2189. struct drm_device *dev = (struct drm_device *) arg;
  2190. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2191. u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
  2192. unsigned long irqflags;
  2193. u32 flip_mask =
  2194. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2195. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2196. int pipe, ret = IRQ_NONE;
  2197. atomic_inc(&dev_priv->irq_received);
  2198. iir = I915_READ(IIR);
  2199. do {
  2200. bool irq_received = (iir & ~flip_mask) != 0;
  2201. bool blc_event = false;
  2202. /* Can't rely on pipestat interrupt bit in iir as it might
  2203. * have been cleared after the pipestat interrupt was received.
  2204. * It doesn't set the bit in iir again, but it still produces
  2205. * interrupts (for non-MSI).
  2206. */
  2207. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2208. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2209. i915_handle_error(dev, false);
  2210. for_each_pipe(pipe) {
  2211. int reg = PIPESTAT(pipe);
  2212. pipe_stats[pipe] = I915_READ(reg);
  2213. /* Clear the PIPE*STAT regs before the IIR */
  2214. if (pipe_stats[pipe] & 0x8000ffff) {
  2215. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2216. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2217. pipe_name(pipe));
  2218. I915_WRITE(reg, pipe_stats[pipe]);
  2219. irq_received = true;
  2220. }
  2221. }
  2222. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2223. if (!irq_received)
  2224. break;
  2225. /* Consume port. Then clear IIR or we'll miss events */
  2226. if ((I915_HAS_HOTPLUG(dev)) &&
  2227. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  2228. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2229. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  2230. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2231. hotplug_status);
  2232. if (hotplug_trigger) {
  2233. if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
  2234. i915_hpd_irq_setup(dev);
  2235. queue_work(dev_priv->wq,
  2236. &dev_priv->hotplug_work);
  2237. }
  2238. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2239. POSTING_READ(PORT_HOTPLUG_STAT);
  2240. }
  2241. I915_WRITE(IIR, iir & ~flip_mask);
  2242. new_iir = I915_READ(IIR); /* Flush posted writes */
  2243. if (iir & I915_USER_INTERRUPT)
  2244. notify_ring(dev, &dev_priv->ring[RCS]);
  2245. for_each_pipe(pipe) {
  2246. int plane = pipe;
  2247. if (IS_MOBILE(dev))
  2248. plane = !plane;
  2249. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
  2250. i915_handle_vblank(dev, plane, pipe, iir))
  2251. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
  2252. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2253. blc_event = true;
  2254. }
  2255. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2256. intel_opregion_asle_intr(dev);
  2257. /* With MSI, interrupts are only generated when iir
  2258. * transitions from zero to nonzero. If another bit got
  2259. * set while we were handling the existing iir bits, then
  2260. * we would never get another interrupt.
  2261. *
  2262. * This is fine on non-MSI as well, as if we hit this path
  2263. * we avoid exiting the interrupt handler only to generate
  2264. * another one.
  2265. *
  2266. * Note that for MSI this could cause a stray interrupt report
  2267. * if an interrupt landed in the time between writing IIR and
  2268. * the posting read. This should be rare enough to never
  2269. * trigger the 99% of 100,000 interrupts test for disabling
  2270. * stray interrupts.
  2271. */
  2272. ret = IRQ_HANDLED;
  2273. iir = new_iir;
  2274. } while (iir & ~flip_mask);
  2275. i915_update_dri1_breadcrumb(dev);
  2276. return ret;
  2277. }
  2278. static void i915_irq_uninstall(struct drm_device * dev)
  2279. {
  2280. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2281. int pipe;
  2282. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2283. if (I915_HAS_HOTPLUG(dev)) {
  2284. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2285. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2286. }
  2287. I915_WRITE16(HWSTAM, 0xffff);
  2288. for_each_pipe(pipe) {
  2289. /* Clear enable bits; then clear status bits */
  2290. I915_WRITE(PIPESTAT(pipe), 0);
  2291. I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
  2292. }
  2293. I915_WRITE(IMR, 0xffffffff);
  2294. I915_WRITE(IER, 0x0);
  2295. I915_WRITE(IIR, I915_READ(IIR));
  2296. }
  2297. static void i965_irq_preinstall(struct drm_device * dev)
  2298. {
  2299. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2300. int pipe;
  2301. atomic_set(&dev_priv->irq_received, 0);
  2302. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2303. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2304. I915_WRITE(HWSTAM, 0xeffe);
  2305. for_each_pipe(pipe)
  2306. I915_WRITE(PIPESTAT(pipe), 0);
  2307. I915_WRITE(IMR, 0xffffffff);
  2308. I915_WRITE(IER, 0x0);
  2309. POSTING_READ(IER);
  2310. }
  2311. static int i965_irq_postinstall(struct drm_device *dev)
  2312. {
  2313. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2314. u32 enable_mask;
  2315. u32 error_mask;
  2316. /* Unmask the interrupts that we always want on. */
  2317. dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
  2318. I915_DISPLAY_PORT_INTERRUPT |
  2319. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2320. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2321. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2322. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
  2323. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2324. enable_mask = ~dev_priv->irq_mask;
  2325. enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2326. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
  2327. enable_mask |= I915_USER_INTERRUPT;
  2328. if (IS_G4X(dev))
  2329. enable_mask |= I915_BSD_USER_INTERRUPT;
  2330. i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
  2331. /*
  2332. * Enable some error detection, note the instruction error mask
  2333. * bit is reserved, so we leave it masked.
  2334. */
  2335. if (IS_G4X(dev)) {
  2336. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  2337. GM45_ERROR_MEM_PRIV |
  2338. GM45_ERROR_CP_PRIV |
  2339. I915_ERROR_MEMORY_REFRESH);
  2340. } else {
  2341. error_mask = ~(I915_ERROR_PAGE_TABLE |
  2342. I915_ERROR_MEMORY_REFRESH);
  2343. }
  2344. I915_WRITE(EMR, error_mask);
  2345. I915_WRITE(IMR, dev_priv->irq_mask);
  2346. I915_WRITE(IER, enable_mask);
  2347. POSTING_READ(IER);
  2348. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2349. POSTING_READ(PORT_HOTPLUG_EN);
  2350. intel_opregion_enable_asle(dev);
  2351. return 0;
  2352. }
  2353. static void i915_hpd_irq_setup(struct drm_device *dev)
  2354. {
  2355. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2356. struct drm_mode_config *mode_config = &dev->mode_config;
  2357. struct intel_encoder *intel_encoder;
  2358. u32 hotplug_en;
  2359. if (I915_HAS_HOTPLUG(dev)) {
  2360. hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  2361. hotplug_en &= ~HOTPLUG_INT_EN_MASK;
  2362. /* Note HDMI and DP share hotplug bits */
  2363. /* enable bits are the same for all generations */
  2364. list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
  2365. if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
  2366. hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
  2367. /* Programming the CRT detection parameters tends
  2368. to generate a spurious hotplug event about three
  2369. seconds later. So just do it once.
  2370. */
  2371. if (IS_G4X(dev))
  2372. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  2373. hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
  2374. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  2375. /* Ignore TV since it's buggy */
  2376. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  2377. }
  2378. }
  2379. static irqreturn_t i965_irq_handler(int irq, void *arg)
  2380. {
  2381. struct drm_device *dev = (struct drm_device *) arg;
  2382. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2383. u32 iir, new_iir;
  2384. u32 pipe_stats[I915_MAX_PIPES];
  2385. unsigned long irqflags;
  2386. int irq_received;
  2387. int ret = IRQ_NONE, pipe;
  2388. u32 flip_mask =
  2389. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
  2390. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
  2391. atomic_inc(&dev_priv->irq_received);
  2392. iir = I915_READ(IIR);
  2393. for (;;) {
  2394. bool blc_event = false;
  2395. irq_received = (iir & ~flip_mask) != 0;
  2396. /* Can't rely on pipestat interrupt bit in iir as it might
  2397. * have been cleared after the pipestat interrupt was received.
  2398. * It doesn't set the bit in iir again, but it still produces
  2399. * interrupts (for non-MSI).
  2400. */
  2401. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2402. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  2403. i915_handle_error(dev, false);
  2404. for_each_pipe(pipe) {
  2405. int reg = PIPESTAT(pipe);
  2406. pipe_stats[pipe] = I915_READ(reg);
  2407. /*
  2408. * Clear the PIPE*STAT regs before the IIR
  2409. */
  2410. if (pipe_stats[pipe] & 0x8000ffff) {
  2411. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  2412. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  2413. pipe_name(pipe));
  2414. I915_WRITE(reg, pipe_stats[pipe]);
  2415. irq_received = 1;
  2416. }
  2417. }
  2418. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2419. if (!irq_received)
  2420. break;
  2421. ret = IRQ_HANDLED;
  2422. /* Consume port. Then clear IIR or we'll miss events */
  2423. if (iir & I915_DISPLAY_PORT_INTERRUPT) {
  2424. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  2425. u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
  2426. HOTPLUG_INT_STATUS_G4X :
  2427. HOTPLUG_INT_STATUS_I965);
  2428. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  2429. hotplug_status);
  2430. if (hotplug_trigger) {
  2431. if (hotplug_irq_storm_detect(dev, hotplug_trigger,
  2432. IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
  2433. i915_hpd_irq_setup(dev);
  2434. queue_work(dev_priv->wq,
  2435. &dev_priv->hotplug_work);
  2436. }
  2437. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  2438. I915_READ(PORT_HOTPLUG_STAT);
  2439. }
  2440. I915_WRITE(IIR, iir & ~flip_mask);
  2441. new_iir = I915_READ(IIR); /* Flush posted writes */
  2442. if (iir & I915_USER_INTERRUPT)
  2443. notify_ring(dev, &dev_priv->ring[RCS]);
  2444. if (iir & I915_BSD_USER_INTERRUPT)
  2445. notify_ring(dev, &dev_priv->ring[VCS]);
  2446. for_each_pipe(pipe) {
  2447. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
  2448. i915_handle_vblank(dev, pipe, pipe, iir))
  2449. flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
  2450. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  2451. blc_event = true;
  2452. }
  2453. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  2454. intel_opregion_asle_intr(dev);
  2455. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  2456. gmbus_irq_handler(dev);
  2457. /* With MSI, interrupts are only generated when iir
  2458. * transitions from zero to nonzero. If another bit got
  2459. * set while we were handling the existing iir bits, then
  2460. * we would never get another interrupt.
  2461. *
  2462. * This is fine on non-MSI as well, as if we hit this path
  2463. * we avoid exiting the interrupt handler only to generate
  2464. * another one.
  2465. *
  2466. * Note that for MSI this could cause a stray interrupt report
  2467. * if an interrupt landed in the time between writing IIR and
  2468. * the posting read. This should be rare enough to never
  2469. * trigger the 99% of 100,000 interrupts test for disabling
  2470. * stray interrupts.
  2471. */
  2472. iir = new_iir;
  2473. }
  2474. i915_update_dri1_breadcrumb(dev);
  2475. return ret;
  2476. }
  2477. static void i965_irq_uninstall(struct drm_device * dev)
  2478. {
  2479. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  2480. int pipe;
  2481. if (!dev_priv)
  2482. return;
  2483. del_timer_sync(&dev_priv->hotplug_reenable_timer);
  2484. I915_WRITE(PORT_HOTPLUG_EN, 0);
  2485. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2486. I915_WRITE(HWSTAM, 0xffffffff);
  2487. for_each_pipe(pipe)
  2488. I915_WRITE(PIPESTAT(pipe), 0);
  2489. I915_WRITE(IMR, 0xffffffff);
  2490. I915_WRITE(IER, 0x0);
  2491. for_each_pipe(pipe)
  2492. I915_WRITE(PIPESTAT(pipe),
  2493. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  2494. I915_WRITE(IIR, I915_READ(IIR));
  2495. }
  2496. static void i915_reenable_hotplug_timer_func(unsigned long data)
  2497. {
  2498. drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
  2499. struct drm_device *dev = dev_priv->dev;
  2500. struct drm_mode_config *mode_config = &dev->mode_config;
  2501. unsigned long irqflags;
  2502. int i;
  2503. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2504. for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
  2505. struct drm_connector *connector;
  2506. if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
  2507. continue;
  2508. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2509. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2510. struct intel_connector *intel_connector = to_intel_connector(connector);
  2511. if (intel_connector->encoder->hpd_pin == i) {
  2512. if (connector->polled != intel_connector->polled)
  2513. DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
  2514. drm_get_connector_name(connector));
  2515. connector->polled = intel_connector->polled;
  2516. if (!connector->polled)
  2517. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2518. }
  2519. }
  2520. }
  2521. if (dev_priv->display.hpd_irq_setup)
  2522. dev_priv->display.hpd_irq_setup(dev);
  2523. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2524. }
  2525. void intel_irq_init(struct drm_device *dev)
  2526. {
  2527. struct drm_i915_private *dev_priv = dev->dev_private;
  2528. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  2529. INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
  2530. INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
  2531. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  2532. setup_timer(&dev_priv->gpu_error.hangcheck_timer,
  2533. i915_hangcheck_elapsed,
  2534. (unsigned long) dev);
  2535. setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
  2536. (unsigned long) dev_priv);
  2537. pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
  2538. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  2539. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  2540. if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
  2541. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  2542. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  2543. }
  2544. if (drm_core_check_feature(dev, DRIVER_MODESET))
  2545. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  2546. else
  2547. dev->driver->get_vblank_timestamp = NULL;
  2548. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  2549. if (IS_VALLEYVIEW(dev)) {
  2550. dev->driver->irq_handler = valleyview_irq_handler;
  2551. dev->driver->irq_preinstall = valleyview_irq_preinstall;
  2552. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  2553. dev->driver->irq_uninstall = valleyview_irq_uninstall;
  2554. dev->driver->enable_vblank = valleyview_enable_vblank;
  2555. dev->driver->disable_vblank = valleyview_disable_vblank;
  2556. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2557. } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
  2558. /* Share pre & uninstall handlers with ILK/SNB */
  2559. dev->driver->irq_handler = ivybridge_irq_handler;
  2560. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2561. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  2562. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2563. dev->driver->enable_vblank = ivybridge_enable_vblank;
  2564. dev->driver->disable_vblank = ivybridge_disable_vblank;
  2565. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2566. } else if (HAS_PCH_SPLIT(dev)) {
  2567. dev->driver->irq_handler = ironlake_irq_handler;
  2568. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  2569. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  2570. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  2571. dev->driver->enable_vblank = ironlake_enable_vblank;
  2572. dev->driver->disable_vblank = ironlake_disable_vblank;
  2573. dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
  2574. } else {
  2575. if (INTEL_INFO(dev)->gen == 2) {
  2576. dev->driver->irq_preinstall = i8xx_irq_preinstall;
  2577. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  2578. dev->driver->irq_handler = i8xx_irq_handler;
  2579. dev->driver->irq_uninstall = i8xx_irq_uninstall;
  2580. } else if (INTEL_INFO(dev)->gen == 3) {
  2581. dev->driver->irq_preinstall = i915_irq_preinstall;
  2582. dev->driver->irq_postinstall = i915_irq_postinstall;
  2583. dev->driver->irq_uninstall = i915_irq_uninstall;
  2584. dev->driver->irq_handler = i915_irq_handler;
  2585. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2586. } else {
  2587. dev->driver->irq_preinstall = i965_irq_preinstall;
  2588. dev->driver->irq_postinstall = i965_irq_postinstall;
  2589. dev->driver->irq_uninstall = i965_irq_uninstall;
  2590. dev->driver->irq_handler = i965_irq_handler;
  2591. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  2592. }
  2593. dev->driver->enable_vblank = i915_enable_vblank;
  2594. dev->driver->disable_vblank = i915_disable_vblank;
  2595. }
  2596. }
  2597. void intel_hpd_init(struct drm_device *dev)
  2598. {
  2599. struct drm_i915_private *dev_priv = dev->dev_private;
  2600. struct drm_mode_config *mode_config = &dev->mode_config;
  2601. struct drm_connector *connector;
  2602. int i;
  2603. for (i = 1; i < HPD_NUM_PINS; i++) {
  2604. dev_priv->hpd_stats[i].hpd_cnt = 0;
  2605. dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
  2606. }
  2607. list_for_each_entry(connector, &mode_config->connector_list, head) {
  2608. struct intel_connector *intel_connector = to_intel_connector(connector);
  2609. connector->polled = intel_connector->polled;
  2610. if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
  2611. connector->polled = DRM_CONNECTOR_POLL_HPD;
  2612. }
  2613. if (dev_priv->display.hpd_irq_setup)
  2614. dev_priv->display.hpd_irq_setup(dev);
  2615. }