i915_gem_execbuffer.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /*
  2. * Copyright © 2008,2010 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Chris Wilson <chris@chris-wilson.co.uk>
  26. *
  27. */
  28. #include <drm/drmP.h>
  29. #include <drm/i915_drm.h>
  30. #include "i915_drv.h"
  31. #include "i915_trace.h"
  32. #include "intel_drv.h"
  33. #include <linux/dma_remapping.h>
  34. struct eb_objects {
  35. struct list_head objects;
  36. int and;
  37. union {
  38. struct drm_i915_gem_object *lut[0];
  39. struct hlist_head buckets[0];
  40. };
  41. };
  42. static struct eb_objects *
  43. eb_create(struct drm_i915_gem_execbuffer2 *args)
  44. {
  45. struct eb_objects *eb = NULL;
  46. if (args->flags & I915_EXEC_HANDLE_LUT) {
  47. int size = args->buffer_count;
  48. size *= sizeof(struct drm_i915_gem_object *);
  49. size += sizeof(struct eb_objects);
  50. eb = kmalloc(size, GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
  51. }
  52. if (eb == NULL) {
  53. int size = args->buffer_count;
  54. int count = PAGE_SIZE / sizeof(struct hlist_head) / 2;
  55. BUILD_BUG_ON_NOT_POWER_OF_2(PAGE_SIZE / sizeof(struct hlist_head));
  56. while (count > 2*size)
  57. count >>= 1;
  58. eb = kzalloc(count*sizeof(struct hlist_head) +
  59. sizeof(struct eb_objects),
  60. GFP_TEMPORARY);
  61. if (eb == NULL)
  62. return eb;
  63. eb->and = count - 1;
  64. } else
  65. eb->and = -args->buffer_count;
  66. INIT_LIST_HEAD(&eb->objects);
  67. return eb;
  68. }
  69. static void
  70. eb_reset(struct eb_objects *eb)
  71. {
  72. if (eb->and >= 0)
  73. memset(eb->buckets, 0, (eb->and+1)*sizeof(struct hlist_head));
  74. }
  75. static int
  76. eb_lookup_objects(struct eb_objects *eb,
  77. struct drm_i915_gem_exec_object2 *exec,
  78. const struct drm_i915_gem_execbuffer2 *args,
  79. struct drm_file *file)
  80. {
  81. int i;
  82. spin_lock(&file->table_lock);
  83. for (i = 0; i < args->buffer_count; i++) {
  84. struct drm_i915_gem_object *obj;
  85. obj = to_intel_bo(idr_find(&file->object_idr, exec[i].handle));
  86. if (obj == NULL) {
  87. spin_unlock(&file->table_lock);
  88. DRM_DEBUG("Invalid object handle %d at index %d\n",
  89. exec[i].handle, i);
  90. return -ENOENT;
  91. }
  92. if (!list_empty(&obj->exec_list)) {
  93. spin_unlock(&file->table_lock);
  94. DRM_DEBUG("Object %p [handle %d, index %d] appears more than once in object list\n",
  95. obj, exec[i].handle, i);
  96. return -EINVAL;
  97. }
  98. drm_gem_object_reference(&obj->base);
  99. list_add_tail(&obj->exec_list, &eb->objects);
  100. obj->exec_entry = &exec[i];
  101. if (eb->and < 0) {
  102. eb->lut[i] = obj;
  103. } else {
  104. uint32_t handle = args->flags & I915_EXEC_HANDLE_LUT ? i : exec[i].handle;
  105. obj->exec_handle = handle;
  106. hlist_add_head(&obj->exec_node,
  107. &eb->buckets[handle & eb->and]);
  108. }
  109. }
  110. spin_unlock(&file->table_lock);
  111. return 0;
  112. }
  113. static struct drm_i915_gem_object *
  114. eb_get_object(struct eb_objects *eb, unsigned long handle)
  115. {
  116. if (eb->and < 0) {
  117. if (handle >= -eb->and)
  118. return NULL;
  119. return eb->lut[handle];
  120. } else {
  121. struct hlist_head *head;
  122. struct hlist_node *node;
  123. head = &eb->buckets[handle & eb->and];
  124. hlist_for_each(node, head) {
  125. struct drm_i915_gem_object *obj;
  126. obj = hlist_entry(node, struct drm_i915_gem_object, exec_node);
  127. if (obj->exec_handle == handle)
  128. return obj;
  129. }
  130. return NULL;
  131. }
  132. }
  133. static void
  134. eb_destroy(struct eb_objects *eb)
  135. {
  136. while (!list_empty(&eb->objects)) {
  137. struct drm_i915_gem_object *obj;
  138. obj = list_first_entry(&eb->objects,
  139. struct drm_i915_gem_object,
  140. exec_list);
  141. list_del_init(&obj->exec_list);
  142. drm_gem_object_unreference(&obj->base);
  143. }
  144. kfree(eb);
  145. }
  146. static inline int use_cpu_reloc(struct drm_i915_gem_object *obj)
  147. {
  148. return (obj->base.write_domain == I915_GEM_DOMAIN_CPU ||
  149. !obj->map_and_fenceable ||
  150. obj->cache_level != I915_CACHE_NONE);
  151. }
  152. static int
  153. i915_gem_execbuffer_relocate_entry(struct drm_i915_gem_object *obj,
  154. struct eb_objects *eb,
  155. struct drm_i915_gem_relocation_entry *reloc)
  156. {
  157. struct drm_device *dev = obj->base.dev;
  158. struct drm_gem_object *target_obj;
  159. struct drm_i915_gem_object *target_i915_obj;
  160. uint32_t target_offset;
  161. int ret = -EINVAL;
  162. /* we've already hold a reference to all valid objects */
  163. target_obj = &eb_get_object(eb, reloc->target_handle)->base;
  164. if (unlikely(target_obj == NULL))
  165. return -ENOENT;
  166. target_i915_obj = to_intel_bo(target_obj);
  167. target_offset = target_i915_obj->gtt_offset;
  168. /* Sandybridge PPGTT errata: We need a global gtt mapping for MI and
  169. * pipe_control writes because the gpu doesn't properly redirect them
  170. * through the ppgtt for non_secure batchbuffers. */
  171. if (unlikely(IS_GEN6(dev) &&
  172. reloc->write_domain == I915_GEM_DOMAIN_INSTRUCTION &&
  173. !target_i915_obj->has_global_gtt_mapping)) {
  174. i915_gem_gtt_bind_object(target_i915_obj,
  175. target_i915_obj->cache_level);
  176. }
  177. /* Validate that the target is in a valid r/w GPU domain */
  178. if (unlikely(reloc->write_domain & (reloc->write_domain - 1))) {
  179. DRM_DEBUG("reloc with multiple write domains: "
  180. "obj %p target %d offset %d "
  181. "read %08x write %08x",
  182. obj, reloc->target_handle,
  183. (int) reloc->offset,
  184. reloc->read_domains,
  185. reloc->write_domain);
  186. return ret;
  187. }
  188. if (unlikely((reloc->write_domain | reloc->read_domains)
  189. & ~I915_GEM_GPU_DOMAINS)) {
  190. DRM_DEBUG("reloc with read/write non-GPU domains: "
  191. "obj %p target %d offset %d "
  192. "read %08x write %08x",
  193. obj, reloc->target_handle,
  194. (int) reloc->offset,
  195. reloc->read_domains,
  196. reloc->write_domain);
  197. return ret;
  198. }
  199. target_obj->pending_read_domains |= reloc->read_domains;
  200. target_obj->pending_write_domain |= reloc->write_domain;
  201. /* If the relocation already has the right value in it, no
  202. * more work needs to be done.
  203. */
  204. if (target_offset == reloc->presumed_offset)
  205. return 0;
  206. /* Check that the relocation address is valid... */
  207. if (unlikely(reloc->offset > obj->base.size - 4)) {
  208. DRM_DEBUG("Relocation beyond object bounds: "
  209. "obj %p target %d offset %d size %d.\n",
  210. obj, reloc->target_handle,
  211. (int) reloc->offset,
  212. (int) obj->base.size);
  213. return ret;
  214. }
  215. if (unlikely(reloc->offset & 3)) {
  216. DRM_DEBUG("Relocation not 4-byte aligned: "
  217. "obj %p target %d offset %d.\n",
  218. obj, reloc->target_handle,
  219. (int) reloc->offset);
  220. return ret;
  221. }
  222. /* We can't wait for rendering with pagefaults disabled */
  223. if (obj->active && in_atomic())
  224. return -EFAULT;
  225. reloc->delta += target_offset;
  226. if (use_cpu_reloc(obj)) {
  227. uint32_t page_offset = reloc->offset & ~PAGE_MASK;
  228. char *vaddr;
  229. ret = i915_gem_object_set_to_cpu_domain(obj, 1);
  230. if (ret)
  231. return ret;
  232. vaddr = kmap_atomic(i915_gem_object_get_page(obj,
  233. reloc->offset >> PAGE_SHIFT));
  234. *(uint32_t *)(vaddr + page_offset) = reloc->delta;
  235. kunmap_atomic(vaddr);
  236. } else {
  237. struct drm_i915_private *dev_priv = dev->dev_private;
  238. uint32_t __iomem *reloc_entry;
  239. void __iomem *reloc_page;
  240. ret = i915_gem_object_set_to_gtt_domain(obj, true);
  241. if (ret)
  242. return ret;
  243. ret = i915_gem_object_put_fence(obj);
  244. if (ret)
  245. return ret;
  246. /* Map the page containing the relocation we're going to perform. */
  247. reloc->offset += obj->gtt_offset;
  248. reloc_page = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  249. reloc->offset & PAGE_MASK);
  250. reloc_entry = (uint32_t __iomem *)
  251. (reloc_page + (reloc->offset & ~PAGE_MASK));
  252. iowrite32(reloc->delta, reloc_entry);
  253. io_mapping_unmap_atomic(reloc_page);
  254. }
  255. /* and update the user's relocation entry */
  256. reloc->presumed_offset = target_offset;
  257. return 0;
  258. }
  259. static int
  260. i915_gem_execbuffer_relocate_object(struct drm_i915_gem_object *obj,
  261. struct eb_objects *eb)
  262. {
  263. #define N_RELOC(x) ((x) / sizeof(struct drm_i915_gem_relocation_entry))
  264. struct drm_i915_gem_relocation_entry stack_reloc[N_RELOC(512)];
  265. struct drm_i915_gem_relocation_entry __user *user_relocs;
  266. struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
  267. int remain, ret;
  268. user_relocs = to_user_ptr(entry->relocs_ptr);
  269. remain = entry->relocation_count;
  270. while (remain) {
  271. struct drm_i915_gem_relocation_entry *r = stack_reloc;
  272. int count = remain;
  273. if (count > ARRAY_SIZE(stack_reloc))
  274. count = ARRAY_SIZE(stack_reloc);
  275. remain -= count;
  276. if (__copy_from_user_inatomic(r, user_relocs, count*sizeof(r[0])))
  277. return -EFAULT;
  278. do {
  279. u64 offset = r->presumed_offset;
  280. ret = i915_gem_execbuffer_relocate_entry(obj, eb, r);
  281. if (ret)
  282. return ret;
  283. if (r->presumed_offset != offset &&
  284. __copy_to_user_inatomic(&user_relocs->presumed_offset,
  285. &r->presumed_offset,
  286. sizeof(r->presumed_offset))) {
  287. return -EFAULT;
  288. }
  289. user_relocs++;
  290. r++;
  291. } while (--count);
  292. }
  293. return 0;
  294. #undef N_RELOC
  295. }
  296. static int
  297. i915_gem_execbuffer_relocate_object_slow(struct drm_i915_gem_object *obj,
  298. struct eb_objects *eb,
  299. struct drm_i915_gem_relocation_entry *relocs)
  300. {
  301. const struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
  302. int i, ret;
  303. for (i = 0; i < entry->relocation_count; i++) {
  304. ret = i915_gem_execbuffer_relocate_entry(obj, eb, &relocs[i]);
  305. if (ret)
  306. return ret;
  307. }
  308. return 0;
  309. }
  310. static int
  311. i915_gem_execbuffer_relocate(struct eb_objects *eb)
  312. {
  313. struct drm_i915_gem_object *obj;
  314. int ret = 0;
  315. /* This is the fast path and we cannot handle a pagefault whilst
  316. * holding the struct mutex lest the user pass in the relocations
  317. * contained within a mmaped bo. For in such a case we, the page
  318. * fault handler would call i915_gem_fault() and we would try to
  319. * acquire the struct mutex again. Obviously this is bad and so
  320. * lockdep complains vehemently.
  321. */
  322. pagefault_disable();
  323. list_for_each_entry(obj, &eb->objects, exec_list) {
  324. ret = i915_gem_execbuffer_relocate_object(obj, eb);
  325. if (ret)
  326. break;
  327. }
  328. pagefault_enable();
  329. return ret;
  330. }
  331. #define __EXEC_OBJECT_HAS_PIN (1<<31)
  332. #define __EXEC_OBJECT_HAS_FENCE (1<<30)
  333. static int
  334. need_reloc_mappable(struct drm_i915_gem_object *obj)
  335. {
  336. struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
  337. return entry->relocation_count && !use_cpu_reloc(obj);
  338. }
  339. static int
  340. i915_gem_execbuffer_reserve_object(struct drm_i915_gem_object *obj,
  341. struct intel_ring_buffer *ring,
  342. bool *need_reloc)
  343. {
  344. struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
  345. struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
  346. bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
  347. bool need_fence, need_mappable;
  348. int ret;
  349. need_fence =
  350. has_fenced_gpu_access &&
  351. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  352. obj->tiling_mode != I915_TILING_NONE;
  353. need_mappable = need_fence || need_reloc_mappable(obj);
  354. ret = i915_gem_object_pin(obj, entry->alignment, need_mappable, false);
  355. if (ret)
  356. return ret;
  357. entry->flags |= __EXEC_OBJECT_HAS_PIN;
  358. if (has_fenced_gpu_access) {
  359. if (entry->flags & EXEC_OBJECT_NEEDS_FENCE) {
  360. ret = i915_gem_object_get_fence(obj);
  361. if (ret)
  362. return ret;
  363. if (i915_gem_object_pin_fence(obj))
  364. entry->flags |= __EXEC_OBJECT_HAS_FENCE;
  365. obj->pending_fenced_gpu_access = true;
  366. }
  367. }
  368. /* Ensure ppgtt mapping exists if needed */
  369. if (dev_priv->mm.aliasing_ppgtt && !obj->has_aliasing_ppgtt_mapping) {
  370. i915_ppgtt_bind_object(dev_priv->mm.aliasing_ppgtt,
  371. obj, obj->cache_level);
  372. obj->has_aliasing_ppgtt_mapping = 1;
  373. }
  374. if (entry->offset != obj->gtt_offset) {
  375. entry->offset = obj->gtt_offset;
  376. *need_reloc = true;
  377. }
  378. if (entry->flags & EXEC_OBJECT_WRITE) {
  379. obj->base.pending_read_domains = I915_GEM_DOMAIN_RENDER;
  380. obj->base.pending_write_domain = I915_GEM_DOMAIN_RENDER;
  381. }
  382. if (entry->flags & EXEC_OBJECT_NEEDS_GTT &&
  383. !obj->has_global_gtt_mapping)
  384. i915_gem_gtt_bind_object(obj, obj->cache_level);
  385. return 0;
  386. }
  387. static void
  388. i915_gem_execbuffer_unreserve_object(struct drm_i915_gem_object *obj)
  389. {
  390. struct drm_i915_gem_exec_object2 *entry;
  391. if (!obj->gtt_space)
  392. return;
  393. entry = obj->exec_entry;
  394. if (entry->flags & __EXEC_OBJECT_HAS_FENCE)
  395. i915_gem_object_unpin_fence(obj);
  396. if (entry->flags & __EXEC_OBJECT_HAS_PIN)
  397. i915_gem_object_unpin(obj);
  398. entry->flags &= ~(__EXEC_OBJECT_HAS_FENCE | __EXEC_OBJECT_HAS_PIN);
  399. }
  400. static int
  401. i915_gem_execbuffer_reserve(struct intel_ring_buffer *ring,
  402. struct list_head *objects,
  403. bool *need_relocs)
  404. {
  405. struct drm_i915_gem_object *obj;
  406. struct list_head ordered_objects;
  407. bool has_fenced_gpu_access = INTEL_INFO(ring->dev)->gen < 4;
  408. int retry;
  409. INIT_LIST_HEAD(&ordered_objects);
  410. while (!list_empty(objects)) {
  411. struct drm_i915_gem_exec_object2 *entry;
  412. bool need_fence, need_mappable;
  413. obj = list_first_entry(objects,
  414. struct drm_i915_gem_object,
  415. exec_list);
  416. entry = obj->exec_entry;
  417. need_fence =
  418. has_fenced_gpu_access &&
  419. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  420. obj->tiling_mode != I915_TILING_NONE;
  421. need_mappable = need_fence || need_reloc_mappable(obj);
  422. if (need_mappable)
  423. list_move(&obj->exec_list, &ordered_objects);
  424. else
  425. list_move_tail(&obj->exec_list, &ordered_objects);
  426. obj->base.pending_read_domains = I915_GEM_GPU_DOMAINS & ~I915_GEM_DOMAIN_COMMAND;
  427. obj->base.pending_write_domain = 0;
  428. obj->pending_fenced_gpu_access = false;
  429. }
  430. list_splice(&ordered_objects, objects);
  431. /* Attempt to pin all of the buffers into the GTT.
  432. * This is done in 3 phases:
  433. *
  434. * 1a. Unbind all objects that do not match the GTT constraints for
  435. * the execbuffer (fenceable, mappable, alignment etc).
  436. * 1b. Increment pin count for already bound objects.
  437. * 2. Bind new objects.
  438. * 3. Decrement pin count.
  439. *
  440. * This avoid unnecessary unbinding of later objects in order to make
  441. * room for the earlier objects *unless* we need to defragment.
  442. */
  443. retry = 0;
  444. do {
  445. int ret = 0;
  446. /* Unbind any ill-fitting objects or pin. */
  447. list_for_each_entry(obj, objects, exec_list) {
  448. struct drm_i915_gem_exec_object2 *entry = obj->exec_entry;
  449. bool need_fence, need_mappable;
  450. if (!obj->gtt_space)
  451. continue;
  452. need_fence =
  453. has_fenced_gpu_access &&
  454. entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
  455. obj->tiling_mode != I915_TILING_NONE;
  456. need_mappable = need_fence || need_reloc_mappable(obj);
  457. if ((entry->alignment && obj->gtt_offset & (entry->alignment - 1)) ||
  458. (need_mappable && !obj->map_and_fenceable))
  459. ret = i915_gem_object_unbind(obj);
  460. else
  461. ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
  462. if (ret)
  463. goto err;
  464. }
  465. /* Bind fresh objects */
  466. list_for_each_entry(obj, objects, exec_list) {
  467. if (obj->gtt_space)
  468. continue;
  469. ret = i915_gem_execbuffer_reserve_object(obj, ring, need_relocs);
  470. if (ret)
  471. goto err;
  472. }
  473. err: /* Decrement pin count for bound objects */
  474. list_for_each_entry(obj, objects, exec_list)
  475. i915_gem_execbuffer_unreserve_object(obj);
  476. if (ret != -ENOSPC || retry++)
  477. return ret;
  478. ret = i915_gem_evict_everything(ring->dev);
  479. if (ret)
  480. return ret;
  481. } while (1);
  482. }
  483. static int
  484. i915_gem_execbuffer_relocate_slow(struct drm_device *dev,
  485. struct drm_i915_gem_execbuffer2 *args,
  486. struct drm_file *file,
  487. struct intel_ring_buffer *ring,
  488. struct eb_objects *eb,
  489. struct drm_i915_gem_exec_object2 *exec)
  490. {
  491. struct drm_i915_gem_relocation_entry *reloc;
  492. struct drm_i915_gem_object *obj;
  493. bool need_relocs;
  494. int *reloc_offset;
  495. int i, total, ret;
  496. int count = args->buffer_count;
  497. /* We may process another execbuffer during the unlock... */
  498. while (!list_empty(&eb->objects)) {
  499. obj = list_first_entry(&eb->objects,
  500. struct drm_i915_gem_object,
  501. exec_list);
  502. list_del_init(&obj->exec_list);
  503. drm_gem_object_unreference(&obj->base);
  504. }
  505. mutex_unlock(&dev->struct_mutex);
  506. total = 0;
  507. for (i = 0; i < count; i++)
  508. total += exec[i].relocation_count;
  509. reloc_offset = drm_malloc_ab(count, sizeof(*reloc_offset));
  510. reloc = drm_malloc_ab(total, sizeof(*reloc));
  511. if (reloc == NULL || reloc_offset == NULL) {
  512. drm_free_large(reloc);
  513. drm_free_large(reloc_offset);
  514. mutex_lock(&dev->struct_mutex);
  515. return -ENOMEM;
  516. }
  517. total = 0;
  518. for (i = 0; i < count; i++) {
  519. struct drm_i915_gem_relocation_entry __user *user_relocs;
  520. u64 invalid_offset = (u64)-1;
  521. int j;
  522. user_relocs = to_user_ptr(exec[i].relocs_ptr);
  523. if (copy_from_user(reloc+total, user_relocs,
  524. exec[i].relocation_count * sizeof(*reloc))) {
  525. ret = -EFAULT;
  526. mutex_lock(&dev->struct_mutex);
  527. goto err;
  528. }
  529. /* As we do not update the known relocation offsets after
  530. * relocating (due to the complexities in lock handling),
  531. * we need to mark them as invalid now so that we force the
  532. * relocation processing next time. Just in case the target
  533. * object is evicted and then rebound into its old
  534. * presumed_offset before the next execbuffer - if that
  535. * happened we would make the mistake of assuming that the
  536. * relocations were valid.
  537. */
  538. for (j = 0; j < exec[i].relocation_count; j++) {
  539. if (copy_to_user(&user_relocs[j].presumed_offset,
  540. &invalid_offset,
  541. sizeof(invalid_offset))) {
  542. ret = -EFAULT;
  543. mutex_lock(&dev->struct_mutex);
  544. goto err;
  545. }
  546. }
  547. reloc_offset[i] = total;
  548. total += exec[i].relocation_count;
  549. }
  550. ret = i915_mutex_lock_interruptible(dev);
  551. if (ret) {
  552. mutex_lock(&dev->struct_mutex);
  553. goto err;
  554. }
  555. /* reacquire the objects */
  556. eb_reset(eb);
  557. ret = eb_lookup_objects(eb, exec, args, file);
  558. if (ret)
  559. goto err;
  560. need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
  561. ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
  562. if (ret)
  563. goto err;
  564. list_for_each_entry(obj, &eb->objects, exec_list) {
  565. int offset = obj->exec_entry - exec;
  566. ret = i915_gem_execbuffer_relocate_object_slow(obj, eb,
  567. reloc + reloc_offset[offset]);
  568. if (ret)
  569. goto err;
  570. }
  571. /* Leave the user relocations as are, this is the painfully slow path,
  572. * and we want to avoid the complication of dropping the lock whilst
  573. * having buffers reserved in the aperture and so causing spurious
  574. * ENOSPC for random operations.
  575. */
  576. err:
  577. drm_free_large(reloc);
  578. drm_free_large(reloc_offset);
  579. return ret;
  580. }
  581. static int
  582. i915_gem_execbuffer_move_to_gpu(struct intel_ring_buffer *ring,
  583. struct list_head *objects)
  584. {
  585. struct drm_i915_gem_object *obj;
  586. uint32_t flush_domains = 0;
  587. int ret;
  588. list_for_each_entry(obj, objects, exec_list) {
  589. ret = i915_gem_object_sync(obj, ring);
  590. if (ret)
  591. return ret;
  592. if (obj->base.write_domain & I915_GEM_DOMAIN_CPU)
  593. i915_gem_clflush_object(obj);
  594. flush_domains |= obj->base.write_domain;
  595. }
  596. if (flush_domains & I915_GEM_DOMAIN_CPU)
  597. i915_gem_chipset_flush(ring->dev);
  598. if (flush_domains & I915_GEM_DOMAIN_GTT)
  599. wmb();
  600. /* Unconditionally invalidate gpu caches and ensure that we do flush
  601. * any residual writes from the previous batch.
  602. */
  603. return intel_ring_invalidate_all_caches(ring);
  604. }
  605. static bool
  606. i915_gem_check_execbuffer(struct drm_i915_gem_execbuffer2 *exec)
  607. {
  608. if (exec->flags & __I915_EXEC_UNKNOWN_FLAGS)
  609. return false;
  610. return ((exec->batch_start_offset | exec->batch_len) & 0x7) == 0;
  611. }
  612. static int
  613. validate_exec_list(struct drm_i915_gem_exec_object2 *exec,
  614. int count)
  615. {
  616. int i;
  617. int relocs_total = 0;
  618. int relocs_max = INT_MAX / sizeof(struct drm_i915_gem_relocation_entry);
  619. for (i = 0; i < count; i++) {
  620. char __user *ptr = to_user_ptr(exec[i].relocs_ptr);
  621. int length; /* limited by fault_in_pages_readable() */
  622. if (exec[i].flags & __EXEC_OBJECT_UNKNOWN_FLAGS)
  623. return -EINVAL;
  624. /* First check for malicious input causing overflow in
  625. * the worst case where we need to allocate the entire
  626. * relocation tree as a single array.
  627. */
  628. if (exec[i].relocation_count > relocs_max - relocs_total)
  629. return -EINVAL;
  630. relocs_total += exec[i].relocation_count;
  631. length = exec[i].relocation_count *
  632. sizeof(struct drm_i915_gem_relocation_entry);
  633. /*
  634. * We must check that the entire relocation array is safe
  635. * to read, but since we may need to update the presumed
  636. * offsets during execution, check for full write access.
  637. */
  638. if (!access_ok(VERIFY_WRITE, ptr, length))
  639. return -EFAULT;
  640. if (fault_in_multipages_readable(ptr, length))
  641. return -EFAULT;
  642. }
  643. return 0;
  644. }
  645. static void
  646. i915_gem_execbuffer_move_to_active(struct list_head *objects,
  647. struct intel_ring_buffer *ring)
  648. {
  649. struct drm_i915_gem_object *obj;
  650. list_for_each_entry(obj, objects, exec_list) {
  651. u32 old_read = obj->base.read_domains;
  652. u32 old_write = obj->base.write_domain;
  653. obj->base.write_domain = obj->base.pending_write_domain;
  654. if (obj->base.write_domain == 0)
  655. obj->base.pending_read_domains |= obj->base.read_domains;
  656. obj->base.read_domains = obj->base.pending_read_domains;
  657. obj->fenced_gpu_access = obj->pending_fenced_gpu_access;
  658. i915_gem_object_move_to_active(obj, ring);
  659. if (obj->base.write_domain) {
  660. obj->dirty = 1;
  661. obj->last_write_seqno = intel_ring_get_seqno(ring);
  662. if (obj->pin_count) /* check for potential scanout */
  663. intel_mark_fb_busy(obj);
  664. }
  665. trace_i915_gem_object_change_domain(obj, old_read, old_write);
  666. }
  667. }
  668. static void
  669. i915_gem_execbuffer_retire_commands(struct drm_device *dev,
  670. struct drm_file *file,
  671. struct intel_ring_buffer *ring)
  672. {
  673. /* Unconditionally force add_request to emit a full flush. */
  674. ring->gpu_caches_dirty = true;
  675. /* Add a breadcrumb for the completion of the batch buffer */
  676. (void)i915_add_request(ring, file, NULL);
  677. }
  678. static int
  679. i915_reset_gen7_sol_offsets(struct drm_device *dev,
  680. struct intel_ring_buffer *ring)
  681. {
  682. drm_i915_private_t *dev_priv = dev->dev_private;
  683. int ret, i;
  684. if (!IS_GEN7(dev) || ring != &dev_priv->ring[RCS])
  685. return 0;
  686. ret = intel_ring_begin(ring, 4 * 3);
  687. if (ret)
  688. return ret;
  689. for (i = 0; i < 4; i++) {
  690. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  691. intel_ring_emit(ring, GEN7_SO_WRITE_OFFSET(i));
  692. intel_ring_emit(ring, 0);
  693. }
  694. intel_ring_advance(ring);
  695. return 0;
  696. }
  697. static int
  698. i915_gem_do_execbuffer(struct drm_device *dev, void *data,
  699. struct drm_file *file,
  700. struct drm_i915_gem_execbuffer2 *args,
  701. struct drm_i915_gem_exec_object2 *exec)
  702. {
  703. drm_i915_private_t *dev_priv = dev->dev_private;
  704. struct eb_objects *eb;
  705. struct drm_i915_gem_object *batch_obj;
  706. struct drm_clip_rect *cliprects = NULL;
  707. struct intel_ring_buffer *ring;
  708. u32 ctx_id = i915_execbuffer2_get_context_id(*args);
  709. u32 exec_start, exec_len;
  710. u32 mask, flags;
  711. int ret, mode, i;
  712. bool need_relocs;
  713. if (!i915_gem_check_execbuffer(args))
  714. return -EINVAL;
  715. ret = validate_exec_list(exec, args->buffer_count);
  716. if (ret)
  717. return ret;
  718. flags = 0;
  719. if (args->flags & I915_EXEC_SECURE) {
  720. if (!file->is_master || !capable(CAP_SYS_ADMIN))
  721. return -EPERM;
  722. flags |= I915_DISPATCH_SECURE;
  723. }
  724. if (args->flags & I915_EXEC_IS_PINNED)
  725. flags |= I915_DISPATCH_PINNED;
  726. switch (args->flags & I915_EXEC_RING_MASK) {
  727. case I915_EXEC_DEFAULT:
  728. case I915_EXEC_RENDER:
  729. ring = &dev_priv->ring[RCS];
  730. break;
  731. case I915_EXEC_BSD:
  732. ring = &dev_priv->ring[VCS];
  733. if (ctx_id != 0) {
  734. DRM_DEBUG("Ring %s doesn't support contexts\n",
  735. ring->name);
  736. return -EPERM;
  737. }
  738. break;
  739. case I915_EXEC_BLT:
  740. ring = &dev_priv->ring[BCS];
  741. if (ctx_id != 0) {
  742. DRM_DEBUG("Ring %s doesn't support contexts\n",
  743. ring->name);
  744. return -EPERM;
  745. }
  746. break;
  747. default:
  748. DRM_DEBUG("execbuf with unknown ring: %d\n",
  749. (int)(args->flags & I915_EXEC_RING_MASK));
  750. return -EINVAL;
  751. }
  752. if (!intel_ring_initialized(ring)) {
  753. DRM_DEBUG("execbuf with invalid ring: %d\n",
  754. (int)(args->flags & I915_EXEC_RING_MASK));
  755. return -EINVAL;
  756. }
  757. mode = args->flags & I915_EXEC_CONSTANTS_MASK;
  758. mask = I915_EXEC_CONSTANTS_MASK;
  759. switch (mode) {
  760. case I915_EXEC_CONSTANTS_REL_GENERAL:
  761. case I915_EXEC_CONSTANTS_ABSOLUTE:
  762. case I915_EXEC_CONSTANTS_REL_SURFACE:
  763. if (ring == &dev_priv->ring[RCS] &&
  764. mode != dev_priv->relative_constants_mode) {
  765. if (INTEL_INFO(dev)->gen < 4)
  766. return -EINVAL;
  767. if (INTEL_INFO(dev)->gen > 5 &&
  768. mode == I915_EXEC_CONSTANTS_REL_SURFACE)
  769. return -EINVAL;
  770. /* The HW changed the meaning on this bit on gen6 */
  771. if (INTEL_INFO(dev)->gen >= 6)
  772. mask &= ~I915_EXEC_CONSTANTS_REL_SURFACE;
  773. }
  774. break;
  775. default:
  776. DRM_DEBUG("execbuf with unknown constants: %d\n", mode);
  777. return -EINVAL;
  778. }
  779. if (args->buffer_count < 1) {
  780. DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
  781. return -EINVAL;
  782. }
  783. if (args->num_cliprects != 0) {
  784. if (ring != &dev_priv->ring[RCS]) {
  785. DRM_DEBUG("clip rectangles are only valid with the render ring\n");
  786. return -EINVAL;
  787. }
  788. if (INTEL_INFO(dev)->gen >= 5) {
  789. DRM_DEBUG("clip rectangles are only valid on pre-gen5\n");
  790. return -EINVAL;
  791. }
  792. if (args->num_cliprects > UINT_MAX / sizeof(*cliprects)) {
  793. DRM_DEBUG("execbuf with %u cliprects\n",
  794. args->num_cliprects);
  795. return -EINVAL;
  796. }
  797. cliprects = kmalloc(args->num_cliprects * sizeof(*cliprects),
  798. GFP_KERNEL);
  799. if (cliprects == NULL) {
  800. ret = -ENOMEM;
  801. goto pre_mutex_err;
  802. }
  803. if (copy_from_user(cliprects,
  804. to_user_ptr(args->cliprects_ptr),
  805. sizeof(*cliprects)*args->num_cliprects)) {
  806. ret = -EFAULT;
  807. goto pre_mutex_err;
  808. }
  809. }
  810. ret = i915_mutex_lock_interruptible(dev);
  811. if (ret)
  812. goto pre_mutex_err;
  813. if (dev_priv->mm.suspended) {
  814. mutex_unlock(&dev->struct_mutex);
  815. ret = -EBUSY;
  816. goto pre_mutex_err;
  817. }
  818. eb = eb_create(args);
  819. if (eb == NULL) {
  820. mutex_unlock(&dev->struct_mutex);
  821. ret = -ENOMEM;
  822. goto pre_mutex_err;
  823. }
  824. /* Look up object handles */
  825. ret = eb_lookup_objects(eb, exec, args, file);
  826. if (ret)
  827. goto err;
  828. /* take note of the batch buffer before we might reorder the lists */
  829. batch_obj = list_entry(eb->objects.prev,
  830. struct drm_i915_gem_object,
  831. exec_list);
  832. /* Move the objects en-masse into the GTT, evicting if necessary. */
  833. need_relocs = (args->flags & I915_EXEC_NO_RELOC) == 0;
  834. ret = i915_gem_execbuffer_reserve(ring, &eb->objects, &need_relocs);
  835. if (ret)
  836. goto err;
  837. /* The objects are in their final locations, apply the relocations. */
  838. if (need_relocs)
  839. ret = i915_gem_execbuffer_relocate(eb);
  840. if (ret) {
  841. if (ret == -EFAULT) {
  842. ret = i915_gem_execbuffer_relocate_slow(dev, args, file, ring,
  843. eb, exec);
  844. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  845. }
  846. if (ret)
  847. goto err;
  848. }
  849. /* Set the pending read domains for the batch buffer to COMMAND */
  850. if (batch_obj->base.pending_write_domain) {
  851. DRM_DEBUG("Attempting to use self-modifying batch buffer\n");
  852. ret = -EINVAL;
  853. goto err;
  854. }
  855. batch_obj->base.pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
  856. /* snb/ivb/vlv conflate the "batch in ppgtt" bit with the "non-secure
  857. * batch" bit. Hence we need to pin secure batches into the global gtt.
  858. * hsw should have this fixed, but let's be paranoid and do it
  859. * unconditionally for now. */
  860. if (flags & I915_DISPATCH_SECURE && !batch_obj->has_global_gtt_mapping)
  861. i915_gem_gtt_bind_object(batch_obj, batch_obj->cache_level);
  862. ret = i915_gem_execbuffer_move_to_gpu(ring, &eb->objects);
  863. if (ret)
  864. goto err;
  865. ret = i915_switch_context(ring, file, ctx_id);
  866. if (ret)
  867. goto err;
  868. if (ring == &dev_priv->ring[RCS] &&
  869. mode != dev_priv->relative_constants_mode) {
  870. ret = intel_ring_begin(ring, 4);
  871. if (ret)
  872. goto err;
  873. intel_ring_emit(ring, MI_NOOP);
  874. intel_ring_emit(ring, MI_LOAD_REGISTER_IMM(1));
  875. intel_ring_emit(ring, INSTPM);
  876. intel_ring_emit(ring, mask << 16 | mode);
  877. intel_ring_advance(ring);
  878. dev_priv->relative_constants_mode = mode;
  879. }
  880. if (args->flags & I915_EXEC_GEN7_SOL_RESET) {
  881. ret = i915_reset_gen7_sol_offsets(dev, ring);
  882. if (ret)
  883. goto err;
  884. }
  885. exec_start = batch_obj->gtt_offset + args->batch_start_offset;
  886. exec_len = args->batch_len;
  887. if (cliprects) {
  888. for (i = 0; i < args->num_cliprects; i++) {
  889. ret = i915_emit_box(dev, &cliprects[i],
  890. args->DR1, args->DR4);
  891. if (ret)
  892. goto err;
  893. ret = ring->dispatch_execbuffer(ring,
  894. exec_start, exec_len,
  895. flags);
  896. if (ret)
  897. goto err;
  898. }
  899. } else {
  900. ret = ring->dispatch_execbuffer(ring,
  901. exec_start, exec_len,
  902. flags);
  903. if (ret)
  904. goto err;
  905. }
  906. trace_i915_gem_ring_dispatch(ring, intel_ring_get_seqno(ring), flags);
  907. i915_gem_execbuffer_move_to_active(&eb->objects, ring);
  908. i915_gem_execbuffer_retire_commands(dev, file, ring);
  909. err:
  910. eb_destroy(eb);
  911. mutex_unlock(&dev->struct_mutex);
  912. pre_mutex_err:
  913. kfree(cliprects);
  914. return ret;
  915. }
  916. /*
  917. * Legacy execbuffer just creates an exec2 list from the original exec object
  918. * list array and passes it to the real function.
  919. */
  920. int
  921. i915_gem_execbuffer(struct drm_device *dev, void *data,
  922. struct drm_file *file)
  923. {
  924. struct drm_i915_gem_execbuffer *args = data;
  925. struct drm_i915_gem_execbuffer2 exec2;
  926. struct drm_i915_gem_exec_object *exec_list = NULL;
  927. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  928. int ret, i;
  929. if (args->buffer_count < 1) {
  930. DRM_DEBUG("execbuf with %d buffers\n", args->buffer_count);
  931. return -EINVAL;
  932. }
  933. /* Copy in the exec list from userland */
  934. exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
  935. exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
  936. if (exec_list == NULL || exec2_list == NULL) {
  937. DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
  938. args->buffer_count);
  939. drm_free_large(exec_list);
  940. drm_free_large(exec2_list);
  941. return -ENOMEM;
  942. }
  943. ret = copy_from_user(exec_list,
  944. to_user_ptr(args->buffers_ptr),
  945. sizeof(*exec_list) * args->buffer_count);
  946. if (ret != 0) {
  947. DRM_DEBUG("copy %d exec entries failed %d\n",
  948. args->buffer_count, ret);
  949. drm_free_large(exec_list);
  950. drm_free_large(exec2_list);
  951. return -EFAULT;
  952. }
  953. for (i = 0; i < args->buffer_count; i++) {
  954. exec2_list[i].handle = exec_list[i].handle;
  955. exec2_list[i].relocation_count = exec_list[i].relocation_count;
  956. exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
  957. exec2_list[i].alignment = exec_list[i].alignment;
  958. exec2_list[i].offset = exec_list[i].offset;
  959. if (INTEL_INFO(dev)->gen < 4)
  960. exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
  961. else
  962. exec2_list[i].flags = 0;
  963. }
  964. exec2.buffers_ptr = args->buffers_ptr;
  965. exec2.buffer_count = args->buffer_count;
  966. exec2.batch_start_offset = args->batch_start_offset;
  967. exec2.batch_len = args->batch_len;
  968. exec2.DR1 = args->DR1;
  969. exec2.DR4 = args->DR4;
  970. exec2.num_cliprects = args->num_cliprects;
  971. exec2.cliprects_ptr = args->cliprects_ptr;
  972. exec2.flags = I915_EXEC_RENDER;
  973. i915_execbuffer2_set_context_id(exec2, 0);
  974. ret = i915_gem_do_execbuffer(dev, data, file, &exec2, exec2_list);
  975. if (!ret) {
  976. /* Copy the new buffer offsets back to the user's exec list. */
  977. for (i = 0; i < args->buffer_count; i++)
  978. exec_list[i].offset = exec2_list[i].offset;
  979. /* ... and back out to userspace */
  980. ret = copy_to_user(to_user_ptr(args->buffers_ptr),
  981. exec_list,
  982. sizeof(*exec_list) * args->buffer_count);
  983. if (ret) {
  984. ret = -EFAULT;
  985. DRM_DEBUG("failed to copy %d exec entries "
  986. "back to user (%d)\n",
  987. args->buffer_count, ret);
  988. }
  989. }
  990. drm_free_large(exec_list);
  991. drm_free_large(exec2_list);
  992. return ret;
  993. }
  994. int
  995. i915_gem_execbuffer2(struct drm_device *dev, void *data,
  996. struct drm_file *file)
  997. {
  998. struct drm_i915_gem_execbuffer2 *args = data;
  999. struct drm_i915_gem_exec_object2 *exec2_list = NULL;
  1000. int ret;
  1001. if (args->buffer_count < 1 ||
  1002. args->buffer_count > UINT_MAX / sizeof(*exec2_list)) {
  1003. DRM_DEBUG("execbuf2 with %d buffers\n", args->buffer_count);
  1004. return -EINVAL;
  1005. }
  1006. exec2_list = kmalloc(sizeof(*exec2_list)*args->buffer_count,
  1007. GFP_TEMPORARY | __GFP_NOWARN | __GFP_NORETRY);
  1008. if (exec2_list == NULL)
  1009. exec2_list = drm_malloc_ab(sizeof(*exec2_list),
  1010. args->buffer_count);
  1011. if (exec2_list == NULL) {
  1012. DRM_DEBUG("Failed to allocate exec list for %d buffers\n",
  1013. args->buffer_count);
  1014. return -ENOMEM;
  1015. }
  1016. ret = copy_from_user(exec2_list,
  1017. to_user_ptr(args->buffers_ptr),
  1018. sizeof(*exec2_list) * args->buffer_count);
  1019. if (ret != 0) {
  1020. DRM_DEBUG("copy %d exec entries failed %d\n",
  1021. args->buffer_count, ret);
  1022. drm_free_large(exec2_list);
  1023. return -EFAULT;
  1024. }
  1025. ret = i915_gem_do_execbuffer(dev, data, file, args, exec2_list);
  1026. if (!ret) {
  1027. /* Copy the new buffer offsets back to the user's exec list. */
  1028. ret = copy_to_user(to_user_ptr(args->buffers_ptr),
  1029. exec2_list,
  1030. sizeof(*exec2_list) * args->buffer_count);
  1031. if (ret) {
  1032. ret = -EFAULT;
  1033. DRM_DEBUG("failed to copy %d exec entries "
  1034. "back to user (%d)\n",
  1035. args->buffer_count, ret);
  1036. }
  1037. }
  1038. drm_free_large(exec2_list);
  1039. return ret;
  1040. }