pasemi_mac.h 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486
  1. /*
  2. * Copyright (C) 2006 PA Semi, Inc
  3. *
  4. * Driver for the PA6T-1682M onchip 1G/10G Ethernet MACs, soft state and
  5. * hardware register layouts.
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #ifndef PASEMI_MAC_H
  21. #define PASEMI_MAC_H
  22. #include <linux/ethtool.h>
  23. #include <linux/netdevice.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/phy.h>
  26. struct pasemi_mac_txring {
  27. spinlock_t lock;
  28. struct pas_dma_xct_descr *desc;
  29. dma_addr_t dma;
  30. unsigned int size;
  31. unsigned int next_to_fill;
  32. unsigned int next_to_clean;
  33. struct pasemi_mac_buffer *desc_info;
  34. char irq_name[10]; /* "eth%d tx" */
  35. };
  36. struct pasemi_mac_rxring {
  37. spinlock_t lock;
  38. struct pas_dma_xct_descr *desc; /* RX channel descriptor ring */
  39. dma_addr_t dma;
  40. u64 *buffers; /* RX interface buffer ring */
  41. dma_addr_t buf_dma;
  42. unsigned int size;
  43. unsigned int next_to_fill;
  44. unsigned int next_to_clean;
  45. struct pasemi_mac_buffer *desc_info;
  46. char irq_name[10]; /* "eth%d rx" */
  47. };
  48. struct pasemi_mac {
  49. struct net_device *netdev;
  50. void __iomem *regs;
  51. void __iomem *dma_regs;
  52. void __iomem *iob_regs;
  53. struct pci_dev *pdev;
  54. struct pci_dev *dma_pdev;
  55. struct pci_dev *iob_pdev;
  56. struct phy_device *phydev;
  57. struct napi_struct napi;
  58. /* Pointer to the cacheable per-channel status registers */
  59. u64 *rx_status;
  60. u64 *tx_status;
  61. u8 type;
  62. #define MAC_TYPE_GMAC 1
  63. #define MAC_TYPE_XAUI 2
  64. u32 dma_txch;
  65. u32 dma_if;
  66. u32 dma_rxch;
  67. u8 mac_addr[6];
  68. struct timer_list rxtimer;
  69. struct pasemi_mac_txring *tx;
  70. struct pasemi_mac_rxring *rx;
  71. unsigned long tx_irq;
  72. unsigned long rx_irq;
  73. int link;
  74. int speed;
  75. int duplex;
  76. unsigned int msg_enable;
  77. char phy_id[BUS_ID_SIZE];
  78. };
  79. /* Software status descriptor (desc_info) */
  80. struct pasemi_mac_buffer {
  81. struct sk_buff *skb;
  82. dma_addr_t dma;
  83. };
  84. /* status register layout in IOB region, at 0xfb800000 */
  85. struct pasdma_status {
  86. u64 rx_sta[64];
  87. u64 tx_sta[20];
  88. };
  89. /* descriptor structure */
  90. struct pas_dma_xct_descr {
  91. union {
  92. u64 mactx;
  93. u64 macrx;
  94. };
  95. union {
  96. u64 ptr;
  97. u64 rxb;
  98. };
  99. };
  100. /* MAC CFG register offsets */
  101. enum {
  102. PAS_MAC_CFG_PCFG = 0x80,
  103. PAS_MAC_CFG_TXP = 0x98,
  104. PAS_MAC_IPC_CHNL = 0x208,
  105. };
  106. /* MAC CFG register fields */
  107. #define PAS_MAC_CFG_PCFG_PE 0x80000000
  108. #define PAS_MAC_CFG_PCFG_CE 0x40000000
  109. #define PAS_MAC_CFG_PCFG_BU 0x20000000
  110. #define PAS_MAC_CFG_PCFG_TT 0x10000000
  111. #define PAS_MAC_CFG_PCFG_TSR_M 0x0c000000
  112. #define PAS_MAC_CFG_PCFG_TSR_10M 0x00000000
  113. #define PAS_MAC_CFG_PCFG_TSR_100M 0x04000000
  114. #define PAS_MAC_CFG_PCFG_TSR_1G 0x08000000
  115. #define PAS_MAC_CFG_PCFG_TSR_10G 0x0c000000
  116. #define PAS_MAC_CFG_PCFG_T24 0x02000000
  117. #define PAS_MAC_CFG_PCFG_PR 0x01000000
  118. #define PAS_MAC_CFG_PCFG_CRO_M 0x00ff0000
  119. #define PAS_MAC_CFG_PCFG_CRO_S 16
  120. #define PAS_MAC_CFG_PCFG_IPO_M 0x0000ff00
  121. #define PAS_MAC_CFG_PCFG_IPO_S 8
  122. #define PAS_MAC_CFG_PCFG_S1 0x00000080
  123. #define PAS_MAC_CFG_PCFG_IO_M 0x00000060
  124. #define PAS_MAC_CFG_PCFG_IO_MAC 0x00000000
  125. #define PAS_MAC_CFG_PCFG_IO_OFF 0x00000020
  126. #define PAS_MAC_CFG_PCFG_IO_IND_ETH 0x00000040
  127. #define PAS_MAC_CFG_PCFG_IO_IND_IP 0x00000060
  128. #define PAS_MAC_CFG_PCFG_LP 0x00000010
  129. #define PAS_MAC_CFG_PCFG_TS 0x00000008
  130. #define PAS_MAC_CFG_PCFG_HD 0x00000004
  131. #define PAS_MAC_CFG_PCFG_SPD_M 0x00000003
  132. #define PAS_MAC_CFG_PCFG_SPD_10M 0x00000000
  133. #define PAS_MAC_CFG_PCFG_SPD_100M 0x00000001
  134. #define PAS_MAC_CFG_PCFG_SPD_1G 0x00000002
  135. #define PAS_MAC_CFG_PCFG_SPD_10G 0x00000003
  136. #define PAS_MAC_CFG_TXP_FCF 0x01000000
  137. #define PAS_MAC_CFG_TXP_FCE 0x00800000
  138. #define PAS_MAC_CFG_TXP_FC 0x00400000
  139. #define PAS_MAC_CFG_TXP_FPC_M 0x00300000
  140. #define PAS_MAC_CFG_TXP_FPC_S 20
  141. #define PAS_MAC_CFG_TXP_FPC(x) (((x) << PAS_MAC_CFG_TXP_FPC_S) & \
  142. PAS_MAC_CFG_TXP_FPC_M)
  143. #define PAS_MAC_CFG_TXP_RT 0x00080000
  144. #define PAS_MAC_CFG_TXP_BL 0x00040000
  145. #define PAS_MAC_CFG_TXP_SL_M 0x00030000
  146. #define PAS_MAC_CFG_TXP_SL_S 16
  147. #define PAS_MAC_CFG_TXP_SL(x) (((x) << PAS_MAC_CFG_TXP_SL_S) & \
  148. PAS_MAC_CFG_TXP_SL_M)
  149. #define PAS_MAC_CFG_TXP_COB_M 0x0000f000
  150. #define PAS_MAC_CFG_TXP_COB_S 12
  151. #define PAS_MAC_CFG_TXP_COB(x) (((x) << PAS_MAC_CFG_TXP_COB_S) & \
  152. PAS_MAC_CFG_TXP_COB_M)
  153. #define PAS_MAC_CFG_TXP_TIFT_M 0x00000f00
  154. #define PAS_MAC_CFG_TXP_TIFT_S 8
  155. #define PAS_MAC_CFG_TXP_TIFT(x) (((x) << PAS_MAC_CFG_TXP_TIFT_S) & \
  156. PAS_MAC_CFG_TXP_TIFT_M)
  157. #define PAS_MAC_CFG_TXP_TIFG_M 0x000000ff
  158. #define PAS_MAC_CFG_TXP_TIFG_S 0
  159. #define PAS_MAC_CFG_TXP_TIFG(x) (((x) << PAS_MAC_CFG_TXP_TIFG_S) & \
  160. PAS_MAC_CFG_TXP_TIFG_M)
  161. #define PAS_MAC_IPC_CHNL_DCHNO_M 0x003f0000
  162. #define PAS_MAC_IPC_CHNL_DCHNO_S 16
  163. #define PAS_MAC_IPC_CHNL_DCHNO(x) (((x) << PAS_MAC_IPC_CHNL_DCHNO_S) & \
  164. PAS_MAC_IPC_CHNL_DCHNO_M)
  165. #define PAS_MAC_IPC_CHNL_BCH_M 0x0000003f
  166. #define PAS_MAC_IPC_CHNL_BCH_S 0
  167. #define PAS_MAC_IPC_CHNL_BCH(x) (((x) << PAS_MAC_IPC_CHNL_BCH_S) & \
  168. PAS_MAC_IPC_CHNL_BCH_M)
  169. /* All these registers live in the PCI configuration space for the DMA PCI
  170. * device. Use the normal PCI config access functions for them.
  171. */
  172. enum {
  173. PAS_DMA_COM_TXCMD = 0x100, /* Transmit Command Register */
  174. PAS_DMA_COM_TXSTA = 0x104, /* Transmit Status Register */
  175. PAS_DMA_COM_RXCMD = 0x108, /* Receive Command Register */
  176. PAS_DMA_COM_RXSTA = 0x10c, /* Receive Status Register */
  177. };
  178. #define PAS_DMA_COM_TXCMD_EN 0x00000001 /* enable */
  179. #define PAS_DMA_COM_TXSTA_ACT 0x00000001 /* active */
  180. #define PAS_DMA_COM_RXCMD_EN 0x00000001 /* enable */
  181. #define PAS_DMA_COM_RXSTA_ACT 0x00000001 /* active */
  182. /* Per-interface and per-channel registers */
  183. #define _PAS_DMA_RXINT_STRIDE 0x20
  184. #define PAS_DMA_RXINT_RCMDSTA(i) (0x200+(i)*_PAS_DMA_RXINT_STRIDE)
  185. #define PAS_DMA_RXINT_RCMDSTA_EN 0x00000001
  186. #define PAS_DMA_RXINT_RCMDSTA_ST 0x00000002
  187. #define PAS_DMA_RXINT_RCMDSTA_MBT 0x00000008
  188. #define PAS_DMA_RXINT_RCMDSTA_MDR 0x00000010
  189. #define PAS_DMA_RXINT_RCMDSTA_MOO 0x00000020
  190. #define PAS_DMA_RXINT_RCMDSTA_MBP 0x00000040
  191. #define PAS_DMA_RXINT_RCMDSTA_BT 0x00000800
  192. #define PAS_DMA_RXINT_RCMDSTA_DR 0x00001000
  193. #define PAS_DMA_RXINT_RCMDSTA_OO 0x00002000
  194. #define PAS_DMA_RXINT_RCMDSTA_BP 0x00004000
  195. #define PAS_DMA_RXINT_RCMDSTA_TB 0x00008000
  196. #define PAS_DMA_RXINT_RCMDSTA_ACT 0x00010000
  197. #define PAS_DMA_RXINT_RCMDSTA_DROPS_M 0xfffe0000
  198. #define PAS_DMA_RXINT_RCMDSTA_DROPS_S 17
  199. #define PAS_DMA_RXINT_CFG(i) (0x204+(i)*_PAS_DMA_RXINT_STRIDE)
  200. #define PAS_DMA_RXINT_CFG_DHL_M 0x07000000
  201. #define PAS_DMA_RXINT_CFG_DHL_S 24
  202. #define PAS_DMA_RXINT_CFG_DHL(x) (((x) << PAS_DMA_RXINT_CFG_DHL_S) & \
  203. PAS_DMA_RXINT_CFG_DHL_M)
  204. #define PAS_DMA_RXINT_CFG_WIF 0x00000002
  205. #define PAS_DMA_RXINT_CFG_WIL 0x00000001
  206. #define PAS_DMA_RXINT_INCR(i) (0x210+(i)*_PAS_DMA_RXINT_STRIDE)
  207. #define PAS_DMA_RXINT_INCR_INCR_M 0x0000ffff
  208. #define PAS_DMA_RXINT_INCR_INCR_S 0
  209. #define PAS_DMA_RXINT_INCR_INCR(x) ((x) & 0x0000ffff)
  210. #define PAS_DMA_RXINT_BASEL(i) (0x218+(i)*_PAS_DMA_RXINT_STRIDE)
  211. #define PAS_DMA_RXINT_BASEL_BRBL(x) ((x) & ~0x3f)
  212. #define PAS_DMA_RXINT_BASEU(i) (0x21c+(i)*_PAS_DMA_RXINT_STRIDE)
  213. #define PAS_DMA_RXINT_BASEU_BRBH(x) ((x) & 0xfff)
  214. #define PAS_DMA_RXINT_BASEU_SIZ_M 0x3fff0000 /* # of cache lines worth of buffer ring */
  215. #define PAS_DMA_RXINT_BASEU_SIZ_S 16 /* 0 = 16K */
  216. #define PAS_DMA_RXINT_BASEU_SIZ(x) (((x) << PAS_DMA_RXINT_BASEU_SIZ_S) & \
  217. PAS_DMA_RXINT_BASEU_SIZ_M)
  218. #define _PAS_DMA_TXCHAN_STRIDE 0x20 /* Size per channel */
  219. #define _PAS_DMA_TXCHAN_TCMDSTA 0x300 /* Command / Status */
  220. #define _PAS_DMA_TXCHAN_CFG 0x304 /* Configuration */
  221. #define _PAS_DMA_TXCHAN_DSCRBU 0x308 /* Descriptor BU Allocation */
  222. #define _PAS_DMA_TXCHAN_INCR 0x310 /* Descriptor increment */
  223. #define _PAS_DMA_TXCHAN_CNT 0x314 /* Descriptor count/offset */
  224. #define _PAS_DMA_TXCHAN_BASEL 0x318 /* Descriptor ring base (low) */
  225. #define _PAS_DMA_TXCHAN_BASEU 0x31c /* (high) */
  226. #define PAS_DMA_TXCHAN_TCMDSTA(c) (0x300+(c)*_PAS_DMA_TXCHAN_STRIDE)
  227. #define PAS_DMA_TXCHAN_TCMDSTA_EN 0x00000001 /* Enabled */
  228. #define PAS_DMA_TXCHAN_TCMDSTA_ST 0x00000002 /* Stop interface */
  229. #define PAS_DMA_TXCHAN_TCMDSTA_ACT 0x00010000 /* Active */
  230. #define PAS_DMA_TXCHAN_CFG(c) (0x304+(c)*_PAS_DMA_TXCHAN_STRIDE)
  231. #define PAS_DMA_TXCHAN_CFG_TY_IFACE 0x00000000 /* Type = interface */
  232. #define PAS_DMA_TXCHAN_CFG_TATTR_M 0x0000003c
  233. #define PAS_DMA_TXCHAN_CFG_TATTR_S 2
  234. #define PAS_DMA_TXCHAN_CFG_TATTR(x) (((x) << PAS_DMA_TXCHAN_CFG_TATTR_S) & \
  235. PAS_DMA_TXCHAN_CFG_TATTR_M)
  236. #define PAS_DMA_TXCHAN_CFG_WT_M 0x000001c0
  237. #define PAS_DMA_TXCHAN_CFG_WT_S 6
  238. #define PAS_DMA_TXCHAN_CFG_WT(x) (((x) << PAS_DMA_TXCHAN_CFG_WT_S) & \
  239. PAS_DMA_TXCHAN_CFG_WT_M)
  240. #define PAS_DMA_TXCHAN_CFG_CF 0x00001000 /* Clean first line */
  241. #define PAS_DMA_TXCHAN_CFG_CL 0x00002000 /* Clean last line */
  242. #define PAS_DMA_TXCHAN_CFG_UP 0x00004000 /* update tx descr when sent */
  243. #define PAS_DMA_TXCHAN_INCR(c) (0x310+(c)*_PAS_DMA_TXCHAN_STRIDE)
  244. #define PAS_DMA_TXCHAN_BASEL(c) (0x318+(c)*_PAS_DMA_TXCHAN_STRIDE)
  245. #define PAS_DMA_TXCHAN_BASEL_BRBL_M 0xffffffc0
  246. #define PAS_DMA_TXCHAN_BASEL_BRBL_S 0
  247. #define PAS_DMA_TXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_TXCHAN_BASEL_BRBL_S) & \
  248. PAS_DMA_TXCHAN_BASEL_BRBL_M)
  249. #define PAS_DMA_TXCHAN_BASEU(c) (0x31c+(c)*_PAS_DMA_TXCHAN_STRIDE)
  250. #define PAS_DMA_TXCHAN_BASEU_BRBH_M 0x00000fff
  251. #define PAS_DMA_TXCHAN_BASEU_BRBH_S 0
  252. #define PAS_DMA_TXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_TXCHAN_BASEU_BRBH_S) & \
  253. PAS_DMA_TXCHAN_BASEU_BRBH_M)
  254. /* # of cache lines worth of buffer ring */
  255. #define PAS_DMA_TXCHAN_BASEU_SIZ_M 0x3fff0000
  256. #define PAS_DMA_TXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
  257. #define PAS_DMA_TXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_TXCHAN_BASEU_SIZ_S) & \
  258. PAS_DMA_TXCHAN_BASEU_SIZ_M)
  259. #define _PAS_DMA_RXCHAN_STRIDE 0x20 /* Size per channel */
  260. #define _PAS_DMA_RXCHAN_CCMDSTA 0x800 /* Command / Status */
  261. #define _PAS_DMA_RXCHAN_CFG 0x804 /* Configuration */
  262. #define _PAS_DMA_RXCHAN_INCR 0x810 /* Descriptor increment */
  263. #define _PAS_DMA_RXCHAN_CNT 0x814 /* Descriptor count/offset */
  264. #define _PAS_DMA_RXCHAN_BASEL 0x818 /* Descriptor ring base (low) */
  265. #define _PAS_DMA_RXCHAN_BASEU 0x81c /* (high) */
  266. #define PAS_DMA_RXCHAN_CCMDSTA(c) (0x800+(c)*_PAS_DMA_RXCHAN_STRIDE)
  267. #define PAS_DMA_RXCHAN_CCMDSTA_EN 0x00000001 /* Enabled */
  268. #define PAS_DMA_RXCHAN_CCMDSTA_ST 0x00000002 /* Stop interface */
  269. #define PAS_DMA_RXCHAN_CCMDSTA_ACT 0x00010000 /* Active */
  270. #define PAS_DMA_RXCHAN_CCMDSTA_DU 0x00020000
  271. #define PAS_DMA_RXCHAN_CFG(c) (0x804+(c)*_PAS_DMA_RXCHAN_STRIDE)
  272. #define PAS_DMA_RXCHAN_CFG_HBU_M 0x00000380
  273. #define PAS_DMA_RXCHAN_CFG_HBU_S 7
  274. #define PAS_DMA_RXCHAN_CFG_HBU(x) (((x) << PAS_DMA_RXCHAN_CFG_HBU_S) & \
  275. PAS_DMA_RXCHAN_CFG_HBU_M)
  276. #define PAS_DMA_RXCHAN_INCR(c) (0x810+(c)*_PAS_DMA_RXCHAN_STRIDE)
  277. #define PAS_DMA_RXCHAN_BASEL(c) (0x818+(c)*_PAS_DMA_RXCHAN_STRIDE)
  278. #define PAS_DMA_RXCHAN_BASEL_BRBL_M 0xffffffc0
  279. #define PAS_DMA_RXCHAN_BASEL_BRBL_S 0
  280. #define PAS_DMA_RXCHAN_BASEL_BRBL(x) (((x) << PAS_DMA_RXCHAN_BASEL_BRBL_S) & \
  281. PAS_DMA_RXCHAN_BASEL_BRBL_M)
  282. #define PAS_DMA_RXCHAN_BASEU(c) (0x81c+(c)*_PAS_DMA_RXCHAN_STRIDE)
  283. #define PAS_DMA_RXCHAN_BASEU_BRBH_M 0x00000fff
  284. #define PAS_DMA_RXCHAN_BASEU_BRBH_S 0
  285. #define PAS_DMA_RXCHAN_BASEU_BRBH(x) (((x) << PAS_DMA_RXCHAN_BASEU_BRBH_S) & \
  286. PAS_DMA_RXCHAN_BASEU_BRBH_M)
  287. /* # of cache lines worth of buffer ring */
  288. #define PAS_DMA_RXCHAN_BASEU_SIZ_M 0x3fff0000
  289. #define PAS_DMA_RXCHAN_BASEU_SIZ_S 16 /* 0 = 16K */
  290. #define PAS_DMA_RXCHAN_BASEU_SIZ(x) (((x) << PAS_DMA_RXCHAN_BASEU_SIZ_S) & \
  291. PAS_DMA_RXCHAN_BASEU_SIZ_M)
  292. #define PAS_STATUS_PCNT_M 0x000000000000ffffull
  293. #define PAS_STATUS_PCNT_S 0
  294. #define PAS_STATUS_DCNT_M 0x00000000ffff0000ull
  295. #define PAS_STATUS_DCNT_S 16
  296. #define PAS_STATUS_BPCNT_M 0x0000ffff00000000ull
  297. #define PAS_STATUS_BPCNT_S 32
  298. #define PAS_STATUS_CAUSE_M 0xf000000000000000ull
  299. #define PAS_STATUS_TIMER 0x1000000000000000ull
  300. #define PAS_STATUS_ERROR 0x2000000000000000ull
  301. #define PAS_STATUS_SOFT 0x4000000000000000ull
  302. #define PAS_STATUS_INT 0x8000000000000000ull
  303. #define PAS_IOB_DMA_RXCH_CFG(i) (0x1100 + (i)*4)
  304. #define PAS_IOB_DMA_RXCH_CFG_CNTTH_M 0x00000fff
  305. #define PAS_IOB_DMA_RXCH_CFG_CNTTH_S 0
  306. #define PAS_IOB_DMA_RXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_RXCH_CFG_CNTTH_S) & \
  307. PAS_IOB_DMA_RXCH_CFG_CNTTH_M)
  308. #define PAS_IOB_DMA_TXCH_CFG(i) (0x1200 + (i)*4)
  309. #define PAS_IOB_DMA_TXCH_CFG_CNTTH_M 0x00000fff
  310. #define PAS_IOB_DMA_TXCH_CFG_CNTTH_S 0
  311. #define PAS_IOB_DMA_TXCH_CFG_CNTTH(x) (((x) << PAS_IOB_DMA_TXCH_CFG_CNTTH_S) & \
  312. PAS_IOB_DMA_TXCH_CFG_CNTTH_M)
  313. #define PAS_IOB_DMA_RXCH_STAT(i) (0x1300 + (i)*4)
  314. #define PAS_IOB_DMA_RXCH_STAT_INTGEN 0x00001000
  315. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL_M 0x00000fff
  316. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL_S 0
  317. #define PAS_IOB_DMA_RXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_RXCH_STAT_CNTDEL_S) &\
  318. PAS_IOB_DMA_RXCH_STAT_CNTDEL_M)
  319. #define PAS_IOB_DMA_TXCH_STAT(i) (0x1400 + (i)*4)
  320. #define PAS_IOB_DMA_TXCH_STAT_INTGEN 0x00001000
  321. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL_M 0x00000fff
  322. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL_S 0
  323. #define PAS_IOB_DMA_TXCH_STAT_CNTDEL(x) (((x) << PAS_IOB_DMA_TXCH_STAT_CNTDEL_S) &\
  324. PAS_IOB_DMA_TXCH_STAT_CNTDEL_M)
  325. #define PAS_IOB_DMA_RXCH_RESET(i) (0x1500 + (i)*4)
  326. #define PAS_IOB_DMA_RXCH_RESET_PCNT_M 0xffff0000
  327. #define PAS_IOB_DMA_RXCH_RESET_PCNT_S 16
  328. #define PAS_IOB_DMA_RXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_RXCH_RESET_PCNT_S) & \
  329. PAS_IOB_DMA_RXCH_RESET_PCNT_M)
  330. #define PAS_IOB_DMA_RXCH_RESET_PCNTRST 0x00000020
  331. #define PAS_IOB_DMA_RXCH_RESET_DCNTRST 0x00000010
  332. #define PAS_IOB_DMA_RXCH_RESET_TINTC 0x00000008
  333. #define PAS_IOB_DMA_RXCH_RESET_DINTC 0x00000004
  334. #define PAS_IOB_DMA_RXCH_RESET_SINTC 0x00000002
  335. #define PAS_IOB_DMA_RXCH_RESET_PINTC 0x00000001
  336. #define PAS_IOB_DMA_TXCH_RESET(i) (0x1600 + (i)*4)
  337. #define PAS_IOB_DMA_TXCH_RESET_PCNT_M 0xffff0000
  338. #define PAS_IOB_DMA_TXCH_RESET_PCNT_S 16
  339. #define PAS_IOB_DMA_TXCH_RESET_PCNT(x) (((x) << PAS_IOB_DMA_TXCH_RESET_PCNT_S) & \
  340. PAS_IOB_DMA_TXCH_RESET_PCNT_M)
  341. #define PAS_IOB_DMA_TXCH_RESET_PCNTRST 0x00000020
  342. #define PAS_IOB_DMA_TXCH_RESET_DCNTRST 0x00000010
  343. #define PAS_IOB_DMA_TXCH_RESET_TINTC 0x00000008
  344. #define PAS_IOB_DMA_TXCH_RESET_DINTC 0x00000004
  345. #define PAS_IOB_DMA_TXCH_RESET_SINTC 0x00000002
  346. #define PAS_IOB_DMA_TXCH_RESET_PINTC 0x00000001
  347. #define PAS_IOB_DMA_COM_TIMEOUTCFG 0x1700
  348. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M 0x00ffffff
  349. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S 0
  350. #define PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT(x) (((x) << PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_S) & \
  351. PAS_IOB_DMA_COM_TIMEOUTCFG_TCNT_M)
  352. /* Transmit descriptor fields */
  353. #define XCT_MACTX_T 0x8000000000000000ull
  354. #define XCT_MACTX_ST 0x4000000000000000ull
  355. #define XCT_MACTX_NORES 0x0000000000000000ull
  356. #define XCT_MACTX_8BRES 0x1000000000000000ull
  357. #define XCT_MACTX_24BRES 0x2000000000000000ull
  358. #define XCT_MACTX_40BRES 0x3000000000000000ull
  359. #define XCT_MACTX_I 0x0800000000000000ull
  360. #define XCT_MACTX_O 0x0400000000000000ull
  361. #define XCT_MACTX_E 0x0200000000000000ull
  362. #define XCT_MACTX_VLAN_M 0x0180000000000000ull
  363. #define XCT_MACTX_VLAN_NOP 0x0000000000000000ull
  364. #define XCT_MACTX_VLAN_REMOVE 0x0080000000000000ull
  365. #define XCT_MACTX_VLAN_INSERT 0x0100000000000000ull
  366. #define XCT_MACTX_VLAN_REPLACE 0x0180000000000000ull
  367. #define XCT_MACTX_CRC_M 0x0060000000000000ull
  368. #define XCT_MACTX_CRC_NOP 0x0000000000000000ull
  369. #define XCT_MACTX_CRC_INSERT 0x0020000000000000ull
  370. #define XCT_MACTX_CRC_PAD 0x0040000000000000ull
  371. #define XCT_MACTX_CRC_REPLACE 0x0060000000000000ull
  372. #define XCT_MACTX_SS 0x0010000000000000ull
  373. #define XCT_MACTX_LLEN_M 0x00007fff00000000ull
  374. #define XCT_MACTX_LLEN_S 32ull
  375. #define XCT_MACTX_LLEN(x) ((((long)(x)) << XCT_MACTX_LLEN_S) & \
  376. XCT_MACTX_LLEN_M)
  377. #define XCT_MACTX_IPH_M 0x00000000f8000000ull
  378. #define XCT_MACTX_IPH_S 27ull
  379. #define XCT_MACTX_IPH(x) ((((long)(x)) << XCT_MACTX_IPH_S) & \
  380. XCT_MACTX_IPH_M)
  381. #define XCT_MACTX_IPO_M 0x0000000007c00000ull
  382. #define XCT_MACTX_IPO_S 22ull
  383. #define XCT_MACTX_IPO(x) ((((long)(x)) << XCT_MACTX_IPO_S) & \
  384. XCT_MACTX_IPO_M)
  385. #define XCT_MACTX_CSUM_M 0x0000000000000060ull
  386. #define XCT_MACTX_CSUM_NOP 0x0000000000000000ull
  387. #define XCT_MACTX_CSUM_TCP 0x0000000000000040ull
  388. #define XCT_MACTX_CSUM_UDP 0x0000000000000060ull
  389. #define XCT_MACTX_V6 0x0000000000000010ull
  390. #define XCT_MACTX_C 0x0000000000000004ull
  391. #define XCT_MACTX_AL2 0x0000000000000002ull
  392. /* Receive descriptor fields */
  393. #define XCT_MACRX_T 0x8000000000000000ull
  394. #define XCT_MACRX_ST 0x4000000000000000ull
  395. #define XCT_MACRX_NORES 0x0000000000000000ull
  396. #define XCT_MACRX_8BRES 0x1000000000000000ull
  397. #define XCT_MACRX_24BRES 0x2000000000000000ull
  398. #define XCT_MACRX_40BRES 0x3000000000000000ull
  399. #define XCT_MACRX_O 0x0400000000000000ull
  400. #define XCT_MACRX_E 0x0200000000000000ull
  401. #define XCT_MACRX_FF 0x0100000000000000ull
  402. #define XCT_MACRX_PF 0x0080000000000000ull
  403. #define XCT_MACRX_OB 0x0040000000000000ull
  404. #define XCT_MACRX_OD 0x0020000000000000ull
  405. #define XCT_MACRX_FS 0x0010000000000000ull
  406. #define XCT_MACRX_NB_M 0x000fc00000000000ull
  407. #define XCT_MACRX_NB_S 46ULL
  408. #define XCT_MACRX_NB(x) ((((long)(x)) << XCT_MACRX_NB_S) & \
  409. XCT_MACRX_NB_M)
  410. #define XCT_MACRX_LLEN_M 0x00003fff00000000ull
  411. #define XCT_MACRX_LLEN_S 32ULL
  412. #define XCT_MACRX_LLEN(x) ((((long)(x)) << XCT_MACRX_LLEN_S) & \
  413. XCT_MACRX_LLEN_M)
  414. #define XCT_MACRX_CRC 0x0000000080000000ull
  415. #define XCT_MACRX_LEN_M 0x0000000060000000ull
  416. #define XCT_MACRX_LEN_TOOSHORT 0x0000000020000000ull
  417. #define XCT_MACRX_LEN_BELOWMIN 0x0000000040000000ull
  418. #define XCT_MACRX_LEN_TRUNC 0x0000000060000000ull
  419. #define XCT_MACRX_CAST_M 0x0000000018000000ull
  420. #define XCT_MACRX_CAST_UNI 0x0000000000000000ull
  421. #define XCT_MACRX_CAST_MULTI 0x0000000008000000ull
  422. #define XCT_MACRX_CAST_BROAD 0x0000000010000000ull
  423. #define XCT_MACRX_CAST_PAUSE 0x0000000018000000ull
  424. #define XCT_MACRX_VLC_M 0x0000000006000000ull
  425. #define XCT_MACRX_FM 0x0000000001000000ull
  426. #define XCT_MACRX_HTY_M 0x0000000000c00000ull
  427. #define XCT_MACRX_HTY_IPV4_OK 0x0000000000000000ull
  428. #define XCT_MACRX_HTY_IPV6 0x0000000000400000ull
  429. #define XCT_MACRX_HTY_IPV4_BAD 0x0000000000800000ull
  430. #define XCT_MACRX_HTY_NONIP 0x0000000000c00000ull
  431. #define XCT_MACRX_IPP_M 0x00000000003f0000ull
  432. #define XCT_MACRX_IPP_S 16
  433. #define XCT_MACRX_CSUM_M 0x000000000000ffffull
  434. #define XCT_MACRX_CSUM_S 0
  435. #define XCT_PTR_T 0x8000000000000000ull
  436. #define XCT_PTR_LEN_M 0x7ffff00000000000ull
  437. #define XCT_PTR_LEN_S 44
  438. #define XCT_PTR_LEN(x) ((((long)(x)) << XCT_PTR_LEN_S) & \
  439. XCT_PTR_LEN_M)
  440. #define XCT_PTR_ADDR_M 0x00000fffffffffffull
  441. #define XCT_PTR_ADDR_S 0
  442. #define XCT_PTR_ADDR(x) ((((long)(x)) << XCT_PTR_ADDR_S) & \
  443. XCT_PTR_ADDR_M)
  444. /* Receive interface buffer fields */
  445. #define XCT_RXB_LEN_M 0x0ffff00000000000ull
  446. #define XCT_RXB_LEN_S 44
  447. #define XCT_RXB_LEN(x) ((((long)(x)) << XCT_PTR_LEN_S) & XCT_PTR_LEN_M)
  448. #define XCT_RXB_ADDR_M 0x00000fffffffffffull
  449. #define XCT_RXB_ADDR_S 0
  450. #define XCT_RXB_ADDR(x) ((((long)(x)) << XCT_PTR_ADDR_S) & XCT_PTR_ADDR_M)
  451. #endif /* PASEMI_MAC_H */