mv643xx_eth.c 79 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746
  1. /*
  2. * drivers/net/mv643xx_eth.c - Driver for MV643XX ethernet ports
  3. * Copyright (C) 2002 Matthew Dharm <mdharm@momenco.com>
  4. *
  5. * Based on the 64360 driver from:
  6. * Copyright (C) 2002 rabeeh@galileo.co.il
  7. *
  8. * Copyright (C) 2003 PMC-Sierra, Inc.,
  9. * written by Manish Lachwani
  10. *
  11. * Copyright (C) 2003 Ralf Baechle <ralf@linux-mips.org>
  12. *
  13. * Copyright (C) 2004-2006 MontaVista Software, Inc.
  14. * Dale Farnsworth <dale@farnsworth.org>
  15. *
  16. * Copyright (C) 2004 Steven J. Hill <sjhill1@rockwellcollins.com>
  17. * <sjhill@realitydiluted.com>
  18. *
  19. * This program is free software; you can redistribute it and/or
  20. * modify it under the terms of the GNU General Public License
  21. * as published by the Free Software Foundation; either version 2
  22. * of the License, or (at your option) any later version.
  23. *
  24. * This program is distributed in the hope that it will be useful,
  25. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  26. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  27. * GNU General Public License for more details.
  28. *
  29. * You should have received a copy of the GNU General Public License
  30. * along with this program; if not, write to the Free Software
  31. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/in.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/udp.h>
  39. #include <linux/etherdevice.h>
  40. #include <linux/bitops.h>
  41. #include <linux/delay.h>
  42. #include <linux/ethtool.h>
  43. #include <linux/platform_device.h>
  44. #include <asm/io.h>
  45. #include <asm/types.h>
  46. #include <asm/pgtable.h>
  47. #include <asm/system.h>
  48. #include <asm/delay.h>
  49. #include "mv643xx_eth.h"
  50. /* Static function declarations */
  51. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr);
  52. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr);
  53. static void eth_port_set_multicast_list(struct net_device *);
  54. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  55. unsigned int queues);
  56. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  57. unsigned int queues);
  58. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num);
  59. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num);
  60. static int mv643xx_eth_open(struct net_device *);
  61. static int mv643xx_eth_stop(struct net_device *);
  62. static int mv643xx_eth_change_mtu(struct net_device *, int);
  63. static void eth_port_init_mac_tables(unsigned int eth_port_num);
  64. #ifdef MV643XX_NAPI
  65. static int mv643xx_poll(struct napi_struct *napi, int budget);
  66. #endif
  67. static int ethernet_phy_get(unsigned int eth_port_num);
  68. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  69. static int ethernet_phy_detect(unsigned int eth_port_num);
  70. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location);
  71. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val);
  72. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd);
  73. static const struct ethtool_ops mv643xx_ethtool_ops;
  74. static char mv643xx_driver_name[] = "mv643xx_eth";
  75. static char mv643xx_driver_version[] = "1.0";
  76. static void __iomem *mv643xx_eth_shared_base;
  77. /* used to protect MV643XX_ETH_SMI_REG, which is shared across ports */
  78. static DEFINE_SPINLOCK(mv643xx_eth_phy_lock);
  79. static inline u32 mv_read(int offset)
  80. {
  81. void __iomem *reg_base;
  82. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  83. return readl(reg_base + offset);
  84. }
  85. static inline void mv_write(int offset, u32 data)
  86. {
  87. void __iomem *reg_base;
  88. reg_base = mv643xx_eth_shared_base - MV643XX_ETH_SHARED_REGS;
  89. writel(data, reg_base + offset);
  90. }
  91. /*
  92. * Changes MTU (maximum transfer unit) of the gigabit ethenret port
  93. *
  94. * Input : pointer to ethernet interface network device structure
  95. * new mtu size
  96. * Output : 0 upon success, -EINVAL upon failure
  97. */
  98. static int mv643xx_eth_change_mtu(struct net_device *dev, int new_mtu)
  99. {
  100. if ((new_mtu > 9500) || (new_mtu < 64))
  101. return -EINVAL;
  102. dev->mtu = new_mtu;
  103. /*
  104. * Stop then re-open the interface. This will allocate RX skb's with
  105. * the new MTU.
  106. * There is a possible danger that the open will not successed, due
  107. * to memory is full, which might fail the open function.
  108. */
  109. if (netif_running(dev)) {
  110. mv643xx_eth_stop(dev);
  111. if (mv643xx_eth_open(dev))
  112. printk(KERN_ERR
  113. "%s: Fatal error on opening device\n",
  114. dev->name);
  115. }
  116. return 0;
  117. }
  118. /*
  119. * mv643xx_eth_rx_refill_descs
  120. *
  121. * Fills / refills RX queue on a certain gigabit ethernet port
  122. *
  123. * Input : pointer to ethernet interface network device structure
  124. * Output : N/A
  125. */
  126. static void mv643xx_eth_rx_refill_descs(struct net_device *dev)
  127. {
  128. struct mv643xx_private *mp = netdev_priv(dev);
  129. struct pkt_info pkt_info;
  130. struct sk_buff *skb;
  131. int unaligned;
  132. while (mp->rx_desc_count < mp->rx_ring_size) {
  133. skb = dev_alloc_skb(ETH_RX_SKB_SIZE + dma_get_cache_alignment());
  134. if (!skb)
  135. break;
  136. mp->rx_desc_count++;
  137. unaligned = (u32)skb->data & (dma_get_cache_alignment() - 1);
  138. if (unaligned)
  139. skb_reserve(skb, dma_get_cache_alignment() - unaligned);
  140. pkt_info.cmd_sts = ETH_RX_ENABLE_INTERRUPT;
  141. pkt_info.byte_cnt = ETH_RX_SKB_SIZE;
  142. pkt_info.buf_ptr = dma_map_single(NULL, skb->data,
  143. ETH_RX_SKB_SIZE, DMA_FROM_DEVICE);
  144. pkt_info.return_info = skb;
  145. if (eth_rx_return_buff(mp, &pkt_info) != ETH_OK) {
  146. printk(KERN_ERR
  147. "%s: Error allocating RX Ring\n", dev->name);
  148. break;
  149. }
  150. skb_reserve(skb, ETH_HW_IP_ALIGN);
  151. }
  152. /*
  153. * If RX ring is empty of SKB, set a timer to try allocating
  154. * again at a later time.
  155. */
  156. if (mp->rx_desc_count == 0) {
  157. printk(KERN_INFO "%s: Rx ring is empty\n", dev->name);
  158. mp->timeout.expires = jiffies + (HZ / 10); /* 100 mSec */
  159. add_timer(&mp->timeout);
  160. }
  161. }
  162. /*
  163. * mv643xx_eth_rx_refill_descs_timer_wrapper
  164. *
  165. * Timer routine to wake up RX queue filling task. This function is
  166. * used only in case the RX queue is empty, and all alloc_skb has
  167. * failed (due to out of memory event).
  168. *
  169. * Input : pointer to ethernet interface network device structure
  170. * Output : N/A
  171. */
  172. static inline void mv643xx_eth_rx_refill_descs_timer_wrapper(unsigned long data)
  173. {
  174. mv643xx_eth_rx_refill_descs((struct net_device *)data);
  175. }
  176. /*
  177. * mv643xx_eth_update_mac_address
  178. *
  179. * Update the MAC address of the port in the address table
  180. *
  181. * Input : pointer to ethernet interface network device structure
  182. * Output : N/A
  183. */
  184. static void mv643xx_eth_update_mac_address(struct net_device *dev)
  185. {
  186. struct mv643xx_private *mp = netdev_priv(dev);
  187. unsigned int port_num = mp->port_num;
  188. eth_port_init_mac_tables(port_num);
  189. eth_port_uc_addr_set(port_num, dev->dev_addr);
  190. }
  191. /*
  192. * mv643xx_eth_set_rx_mode
  193. *
  194. * Change from promiscuos to regular rx mode
  195. *
  196. * Input : pointer to ethernet interface network device structure
  197. * Output : N/A
  198. */
  199. static void mv643xx_eth_set_rx_mode(struct net_device *dev)
  200. {
  201. struct mv643xx_private *mp = netdev_priv(dev);
  202. u32 config_reg;
  203. config_reg = mv_read(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num));
  204. if (dev->flags & IFF_PROMISC)
  205. config_reg |= (u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  206. else
  207. config_reg &= ~(u32) MV643XX_ETH_UNICAST_PROMISCUOUS_MODE;
  208. mv_write(MV643XX_ETH_PORT_CONFIG_REG(mp->port_num), config_reg);
  209. eth_port_set_multicast_list(dev);
  210. }
  211. /*
  212. * mv643xx_eth_set_mac_address
  213. *
  214. * Change the interface's mac address.
  215. * No special hardware thing should be done because interface is always
  216. * put in promiscuous mode.
  217. *
  218. * Input : pointer to ethernet interface network device structure and
  219. * a pointer to the designated entry to be added to the cache.
  220. * Output : zero upon success, negative upon failure
  221. */
  222. static int mv643xx_eth_set_mac_address(struct net_device *dev, void *addr)
  223. {
  224. int i;
  225. for (i = 0; i < 6; i++)
  226. /* +2 is for the offset of the HW addr type */
  227. dev->dev_addr[i] = ((unsigned char *)addr)[i + 2];
  228. mv643xx_eth_update_mac_address(dev);
  229. return 0;
  230. }
  231. /*
  232. * mv643xx_eth_tx_timeout
  233. *
  234. * Called upon a timeout on transmitting a packet
  235. *
  236. * Input : pointer to ethernet interface network device structure.
  237. * Output : N/A
  238. */
  239. static void mv643xx_eth_tx_timeout(struct net_device *dev)
  240. {
  241. struct mv643xx_private *mp = netdev_priv(dev);
  242. printk(KERN_INFO "%s: TX timeout ", dev->name);
  243. /* Do the reset outside of interrupt context */
  244. schedule_work(&mp->tx_timeout_task);
  245. }
  246. /*
  247. * mv643xx_eth_tx_timeout_task
  248. *
  249. * Actual routine to reset the adapter when a timeout on Tx has occurred
  250. */
  251. static void mv643xx_eth_tx_timeout_task(struct work_struct *ugly)
  252. {
  253. struct mv643xx_private *mp = container_of(ugly, struct mv643xx_private,
  254. tx_timeout_task);
  255. struct net_device *dev = mp->mii.dev; /* yuck */
  256. if (!netif_running(dev))
  257. return;
  258. netif_stop_queue(dev);
  259. eth_port_reset(mp->port_num);
  260. eth_port_start(dev);
  261. if (mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  262. netif_wake_queue(dev);
  263. }
  264. /**
  265. * mv643xx_eth_free_tx_descs - Free the tx desc data for completed descriptors
  266. *
  267. * If force is non-zero, frees uncompleted descriptors as well
  268. */
  269. int mv643xx_eth_free_tx_descs(struct net_device *dev, int force)
  270. {
  271. struct mv643xx_private *mp = netdev_priv(dev);
  272. struct eth_tx_desc *desc;
  273. u32 cmd_sts;
  274. struct sk_buff *skb;
  275. unsigned long flags;
  276. int tx_index;
  277. dma_addr_t addr;
  278. int count;
  279. int released = 0;
  280. while (mp->tx_desc_count > 0) {
  281. spin_lock_irqsave(&mp->lock, flags);
  282. /* tx_desc_count might have changed before acquiring the lock */
  283. if (mp->tx_desc_count <= 0) {
  284. spin_unlock_irqrestore(&mp->lock, flags);
  285. return released;
  286. }
  287. tx_index = mp->tx_used_desc_q;
  288. desc = &mp->p_tx_desc_area[tx_index];
  289. cmd_sts = desc->cmd_sts;
  290. if (!force && (cmd_sts & ETH_BUFFER_OWNED_BY_DMA)) {
  291. spin_unlock_irqrestore(&mp->lock, flags);
  292. return released;
  293. }
  294. mp->tx_used_desc_q = (tx_index + 1) % mp->tx_ring_size;
  295. mp->tx_desc_count--;
  296. addr = desc->buf_ptr;
  297. count = desc->byte_cnt;
  298. skb = mp->tx_skb[tx_index];
  299. if (skb)
  300. mp->tx_skb[tx_index] = NULL;
  301. if (cmd_sts & ETH_ERROR_SUMMARY) {
  302. printk("%s: Error in TX\n", dev->name);
  303. dev->stats.tx_errors++;
  304. }
  305. spin_unlock_irqrestore(&mp->lock, flags);
  306. if (cmd_sts & ETH_TX_FIRST_DESC)
  307. dma_unmap_single(NULL, addr, count, DMA_TO_DEVICE);
  308. else
  309. dma_unmap_page(NULL, addr, count, DMA_TO_DEVICE);
  310. if (skb)
  311. dev_kfree_skb_irq(skb);
  312. released = 1;
  313. }
  314. return released;
  315. }
  316. static void mv643xx_eth_free_completed_tx_descs(struct net_device *dev)
  317. {
  318. struct mv643xx_private *mp = netdev_priv(dev);
  319. if (mv643xx_eth_free_tx_descs(dev, 0) &&
  320. mp->tx_ring_size - mp->tx_desc_count >= MAX_DESCS_PER_SKB)
  321. netif_wake_queue(dev);
  322. }
  323. static void mv643xx_eth_free_all_tx_descs(struct net_device *dev)
  324. {
  325. mv643xx_eth_free_tx_descs(dev, 1);
  326. }
  327. /*
  328. * mv643xx_eth_receive
  329. *
  330. * This function is forward packets that are received from the port's
  331. * queues toward kernel core or FastRoute them to another interface.
  332. *
  333. * Input : dev - a pointer to the required interface
  334. * max - maximum number to receive (0 means unlimted)
  335. *
  336. * Output : number of served packets
  337. */
  338. static int mv643xx_eth_receive_queue(struct net_device *dev, int budget)
  339. {
  340. struct mv643xx_private *mp = netdev_priv(dev);
  341. struct net_device_stats *stats = &dev->stats;
  342. unsigned int received_packets = 0;
  343. struct sk_buff *skb;
  344. struct pkt_info pkt_info;
  345. while (budget-- > 0 && eth_port_receive(mp, &pkt_info) == ETH_OK) {
  346. dma_unmap_single(NULL, pkt_info.buf_ptr, ETH_RX_SKB_SIZE,
  347. DMA_FROM_DEVICE);
  348. mp->rx_desc_count--;
  349. received_packets++;
  350. /*
  351. * Update statistics.
  352. * Note byte count includes 4 byte CRC count
  353. */
  354. stats->rx_packets++;
  355. stats->rx_bytes += pkt_info.byte_cnt;
  356. skb = pkt_info.return_info;
  357. /*
  358. * In case received a packet without first / last bits on OR
  359. * the error summary bit is on, the packets needs to be dropeed.
  360. */
  361. if (((pkt_info.cmd_sts
  362. & (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) !=
  363. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC))
  364. || (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)) {
  365. stats->rx_dropped++;
  366. if ((pkt_info.cmd_sts & (ETH_RX_FIRST_DESC |
  367. ETH_RX_LAST_DESC)) !=
  368. (ETH_RX_FIRST_DESC | ETH_RX_LAST_DESC)) {
  369. if (net_ratelimit())
  370. printk(KERN_ERR
  371. "%s: Received packet spread "
  372. "on multiple descriptors\n",
  373. dev->name);
  374. }
  375. if (pkt_info.cmd_sts & ETH_ERROR_SUMMARY)
  376. stats->rx_errors++;
  377. dev_kfree_skb_irq(skb);
  378. } else {
  379. /*
  380. * The -4 is for the CRC in the trailer of the
  381. * received packet
  382. */
  383. skb_put(skb, pkt_info.byte_cnt - 4);
  384. if (pkt_info.cmd_sts & ETH_LAYER_4_CHECKSUM_OK) {
  385. skb->ip_summed = CHECKSUM_UNNECESSARY;
  386. skb->csum = htons(
  387. (pkt_info.cmd_sts & 0x0007fff8) >> 3);
  388. }
  389. skb->protocol = eth_type_trans(skb, dev);
  390. #ifdef MV643XX_NAPI
  391. netif_receive_skb(skb);
  392. #else
  393. netif_rx(skb);
  394. #endif
  395. }
  396. dev->last_rx = jiffies;
  397. }
  398. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  399. return received_packets;
  400. }
  401. /* Set the mv643xx port configuration register for the speed/duplex mode. */
  402. static void mv643xx_eth_update_pscr(struct net_device *dev,
  403. struct ethtool_cmd *ecmd)
  404. {
  405. struct mv643xx_private *mp = netdev_priv(dev);
  406. int port_num = mp->port_num;
  407. u32 o_pscr, n_pscr;
  408. unsigned int queues;
  409. o_pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  410. n_pscr = o_pscr;
  411. /* clear speed, duplex and rx buffer size fields */
  412. n_pscr &= ~(MV643XX_ETH_SET_MII_SPEED_TO_100 |
  413. MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  414. MV643XX_ETH_SET_FULL_DUPLEX_MODE |
  415. MV643XX_ETH_MAX_RX_PACKET_MASK);
  416. if (ecmd->duplex == DUPLEX_FULL)
  417. n_pscr |= MV643XX_ETH_SET_FULL_DUPLEX_MODE;
  418. if (ecmd->speed == SPEED_1000)
  419. n_pscr |= MV643XX_ETH_SET_GMII_SPEED_TO_1000 |
  420. MV643XX_ETH_MAX_RX_PACKET_9700BYTE;
  421. else {
  422. if (ecmd->speed == SPEED_100)
  423. n_pscr |= MV643XX_ETH_SET_MII_SPEED_TO_100;
  424. n_pscr |= MV643XX_ETH_MAX_RX_PACKET_1522BYTE;
  425. }
  426. if (n_pscr != o_pscr) {
  427. if ((o_pscr & MV643XX_ETH_SERIAL_PORT_ENABLE) == 0)
  428. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  429. n_pscr);
  430. else {
  431. queues = mv643xx_eth_port_disable_tx(port_num);
  432. o_pscr &= ~MV643XX_ETH_SERIAL_PORT_ENABLE;
  433. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  434. o_pscr);
  435. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  436. n_pscr);
  437. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num),
  438. n_pscr);
  439. if (queues)
  440. mv643xx_eth_port_enable_tx(port_num, queues);
  441. }
  442. }
  443. }
  444. /*
  445. * mv643xx_eth_int_handler
  446. *
  447. * Main interrupt handler for the gigbit ethernet ports
  448. *
  449. * Input : irq - irq number (not used)
  450. * dev_id - a pointer to the required interface's data structure
  451. * regs - not used
  452. * Output : N/A
  453. */
  454. static irqreturn_t mv643xx_eth_int_handler(int irq, void *dev_id)
  455. {
  456. struct net_device *dev = (struct net_device *)dev_id;
  457. struct mv643xx_private *mp = netdev_priv(dev);
  458. u32 eth_int_cause, eth_int_cause_ext = 0;
  459. unsigned int port_num = mp->port_num;
  460. /* Read interrupt cause registers */
  461. eth_int_cause = mv_read(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num)) &
  462. ETH_INT_UNMASK_ALL;
  463. if (eth_int_cause & ETH_INT_CAUSE_EXT) {
  464. eth_int_cause_ext = mv_read(
  465. MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num)) &
  466. ETH_INT_UNMASK_ALL_EXT;
  467. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num),
  468. ~eth_int_cause_ext);
  469. }
  470. /* PHY status changed */
  471. if (eth_int_cause_ext & (ETH_INT_CAUSE_PHY | ETH_INT_CAUSE_STATE)) {
  472. struct ethtool_cmd cmd;
  473. if (mii_link_ok(&mp->mii)) {
  474. mii_ethtool_gset(&mp->mii, &cmd);
  475. mv643xx_eth_update_pscr(dev, &cmd);
  476. mv643xx_eth_port_enable_tx(port_num,
  477. ETH_TX_QUEUES_ENABLED);
  478. if (!netif_carrier_ok(dev)) {
  479. netif_carrier_on(dev);
  480. if (mp->tx_ring_size - mp->tx_desc_count >=
  481. MAX_DESCS_PER_SKB)
  482. netif_wake_queue(dev);
  483. }
  484. } else if (netif_carrier_ok(dev)) {
  485. netif_stop_queue(dev);
  486. netif_carrier_off(dev);
  487. }
  488. }
  489. #ifdef MV643XX_NAPI
  490. if (eth_int_cause & ETH_INT_CAUSE_RX) {
  491. /* schedule the NAPI poll routine to maintain port */
  492. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  493. ETH_INT_MASK_ALL);
  494. /* wait for previous write to complete */
  495. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  496. netif_rx_schedule(dev, &mp->napi);
  497. }
  498. #else
  499. if (eth_int_cause & ETH_INT_CAUSE_RX)
  500. mv643xx_eth_receive_queue(dev, INT_MAX);
  501. #endif
  502. if (eth_int_cause_ext & ETH_INT_CAUSE_TX)
  503. mv643xx_eth_free_completed_tx_descs(dev);
  504. /*
  505. * If no real interrupt occured, exit.
  506. * This can happen when using gigE interrupt coalescing mechanism.
  507. */
  508. if ((eth_int_cause == 0x0) && (eth_int_cause_ext == 0x0))
  509. return IRQ_NONE;
  510. return IRQ_HANDLED;
  511. }
  512. #ifdef MV643XX_COAL
  513. /*
  514. * eth_port_set_rx_coal - Sets coalescing interrupt mechanism on RX path
  515. *
  516. * DESCRIPTION:
  517. * This routine sets the RX coalescing interrupt mechanism parameter.
  518. * This parameter is a timeout counter, that counts in 64 t_clk
  519. * chunks ; that when timeout event occurs a maskable interrupt
  520. * occurs.
  521. * The parameter is calculated using the tClk of the MV-643xx chip
  522. * , and the required delay of the interrupt in usec.
  523. *
  524. * INPUT:
  525. * unsigned int eth_port_num Ethernet port number
  526. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  527. * unsigned int delay Delay in usec
  528. *
  529. * OUTPUT:
  530. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  531. *
  532. * RETURN:
  533. * The interrupt coalescing value set in the gigE port.
  534. *
  535. */
  536. static unsigned int eth_port_set_rx_coal(unsigned int eth_port_num,
  537. unsigned int t_clk, unsigned int delay)
  538. {
  539. unsigned int coal = ((t_clk / 1000000) * delay) / 64;
  540. /* Set RX Coalescing mechanism */
  541. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num),
  542. ((coal & 0x3fff) << 8) |
  543. (mv_read(MV643XX_ETH_SDMA_CONFIG_REG(eth_port_num))
  544. & 0xffc000ff));
  545. return coal;
  546. }
  547. #endif
  548. /*
  549. * eth_port_set_tx_coal - Sets coalescing interrupt mechanism on TX path
  550. *
  551. * DESCRIPTION:
  552. * This routine sets the TX coalescing interrupt mechanism parameter.
  553. * This parameter is a timeout counter, that counts in 64 t_clk
  554. * chunks ; that when timeout event occurs a maskable interrupt
  555. * occurs.
  556. * The parameter is calculated using the t_cLK frequency of the
  557. * MV-643xx chip and the required delay in the interrupt in uSec
  558. *
  559. * INPUT:
  560. * unsigned int eth_port_num Ethernet port number
  561. * unsigned int t_clk t_clk of the MV-643xx chip in HZ units
  562. * unsigned int delay Delay in uSeconds
  563. *
  564. * OUTPUT:
  565. * Interrupt coalescing mechanism value is set in MV-643xx chip.
  566. *
  567. * RETURN:
  568. * The interrupt coalescing value set in the gigE port.
  569. *
  570. */
  571. static unsigned int eth_port_set_tx_coal(unsigned int eth_port_num,
  572. unsigned int t_clk, unsigned int delay)
  573. {
  574. unsigned int coal;
  575. coal = ((t_clk / 1000000) * delay) / 64;
  576. /* Set TX Coalescing mechanism */
  577. mv_write(MV643XX_ETH_TX_FIFO_URGENT_THRESHOLD_REG(eth_port_num),
  578. coal << 4);
  579. return coal;
  580. }
  581. /*
  582. * ether_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
  583. *
  584. * DESCRIPTION:
  585. * This function prepares a Rx chained list of descriptors and packet
  586. * buffers in a form of a ring. The routine must be called after port
  587. * initialization routine and before port start routine.
  588. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  589. * devices in the system (i.e. DRAM). This function uses the ethernet
  590. * struct 'virtual to physical' routine (set by the user) to set the ring
  591. * with physical addresses.
  592. *
  593. * INPUT:
  594. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  595. *
  596. * OUTPUT:
  597. * The routine updates the Ethernet port control struct with information
  598. * regarding the Rx descriptors and buffers.
  599. *
  600. * RETURN:
  601. * None.
  602. */
  603. static void ether_init_rx_desc_ring(struct mv643xx_private *mp)
  604. {
  605. volatile struct eth_rx_desc *p_rx_desc;
  606. int rx_desc_num = mp->rx_ring_size;
  607. int i;
  608. /* initialize the next_desc_ptr links in the Rx descriptors ring */
  609. p_rx_desc = (struct eth_rx_desc *)mp->p_rx_desc_area;
  610. for (i = 0; i < rx_desc_num; i++) {
  611. p_rx_desc[i].next_desc_ptr = mp->rx_desc_dma +
  612. ((i + 1) % rx_desc_num) * sizeof(struct eth_rx_desc);
  613. }
  614. /* Save Rx desc pointer to driver struct. */
  615. mp->rx_curr_desc_q = 0;
  616. mp->rx_used_desc_q = 0;
  617. mp->rx_desc_area_size = rx_desc_num * sizeof(struct eth_rx_desc);
  618. }
  619. /*
  620. * ether_init_tx_desc_ring - Curve a Tx chain desc list and buffer in memory.
  621. *
  622. * DESCRIPTION:
  623. * This function prepares a Tx chained list of descriptors and packet
  624. * buffers in a form of a ring. The routine must be called after port
  625. * initialization routine and before port start routine.
  626. * The Ethernet SDMA engine uses CPU bus addresses to access the various
  627. * devices in the system (i.e. DRAM). This function uses the ethernet
  628. * struct 'virtual to physical' routine (set by the user) to set the ring
  629. * with physical addresses.
  630. *
  631. * INPUT:
  632. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  633. *
  634. * OUTPUT:
  635. * The routine updates the Ethernet port control struct with information
  636. * regarding the Tx descriptors and buffers.
  637. *
  638. * RETURN:
  639. * None.
  640. */
  641. static void ether_init_tx_desc_ring(struct mv643xx_private *mp)
  642. {
  643. int tx_desc_num = mp->tx_ring_size;
  644. struct eth_tx_desc *p_tx_desc;
  645. int i;
  646. /* Initialize the next_desc_ptr links in the Tx descriptors ring */
  647. p_tx_desc = (struct eth_tx_desc *)mp->p_tx_desc_area;
  648. for (i = 0; i < tx_desc_num; i++) {
  649. p_tx_desc[i].next_desc_ptr = mp->tx_desc_dma +
  650. ((i + 1) % tx_desc_num) * sizeof(struct eth_tx_desc);
  651. }
  652. mp->tx_curr_desc_q = 0;
  653. mp->tx_used_desc_q = 0;
  654. mp->tx_desc_area_size = tx_desc_num * sizeof(struct eth_tx_desc);
  655. }
  656. static int mv643xx_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  657. {
  658. struct mv643xx_private *mp = netdev_priv(dev);
  659. int err;
  660. spin_lock_irq(&mp->lock);
  661. err = mii_ethtool_sset(&mp->mii, cmd);
  662. spin_unlock_irq(&mp->lock);
  663. return err;
  664. }
  665. static int mv643xx_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  666. {
  667. struct mv643xx_private *mp = netdev_priv(dev);
  668. int err;
  669. spin_lock_irq(&mp->lock);
  670. err = mii_ethtool_gset(&mp->mii, cmd);
  671. spin_unlock_irq(&mp->lock);
  672. /* The PHY may support 1000baseT_Half, but the mv643xx does not */
  673. cmd->supported &= ~SUPPORTED_1000baseT_Half;
  674. cmd->advertising &= ~ADVERTISED_1000baseT_Half;
  675. return err;
  676. }
  677. /*
  678. * mv643xx_eth_open
  679. *
  680. * This function is called when openning the network device. The function
  681. * should initialize all the hardware, initialize cyclic Rx/Tx
  682. * descriptors chain and buffers and allocate an IRQ to the network
  683. * device.
  684. *
  685. * Input : a pointer to the network device structure
  686. *
  687. * Output : zero of success , nonzero if fails.
  688. */
  689. static int mv643xx_eth_open(struct net_device *dev)
  690. {
  691. struct mv643xx_private *mp = netdev_priv(dev);
  692. unsigned int port_num = mp->port_num;
  693. unsigned int size;
  694. int err;
  695. /* Clear any pending ethernet port interrupts */
  696. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  697. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  698. /* wait for previous write to complete */
  699. mv_read (MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num));
  700. err = request_irq(dev->irq, mv643xx_eth_int_handler,
  701. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  702. if (err) {
  703. printk(KERN_ERR "Can not assign IRQ number to MV643XX_eth%d\n",
  704. port_num);
  705. return -EAGAIN;
  706. }
  707. eth_port_init(mp);
  708. memset(&mp->timeout, 0, sizeof(struct timer_list));
  709. mp->timeout.function = mv643xx_eth_rx_refill_descs_timer_wrapper;
  710. mp->timeout.data = (unsigned long)dev;
  711. /* Allocate RX and TX skb rings */
  712. mp->rx_skb = kmalloc(sizeof(*mp->rx_skb) * mp->rx_ring_size,
  713. GFP_KERNEL);
  714. if (!mp->rx_skb) {
  715. printk(KERN_ERR "%s: Cannot allocate Rx skb ring\n", dev->name);
  716. err = -ENOMEM;
  717. goto out_free_irq;
  718. }
  719. mp->tx_skb = kmalloc(sizeof(*mp->tx_skb) * mp->tx_ring_size,
  720. GFP_KERNEL);
  721. if (!mp->tx_skb) {
  722. printk(KERN_ERR "%s: Cannot allocate Tx skb ring\n", dev->name);
  723. err = -ENOMEM;
  724. goto out_free_rx_skb;
  725. }
  726. /* Allocate TX ring */
  727. mp->tx_desc_count = 0;
  728. size = mp->tx_ring_size * sizeof(struct eth_tx_desc);
  729. mp->tx_desc_area_size = size;
  730. if (mp->tx_sram_size) {
  731. mp->p_tx_desc_area = ioremap(mp->tx_sram_addr,
  732. mp->tx_sram_size);
  733. mp->tx_desc_dma = mp->tx_sram_addr;
  734. } else
  735. mp->p_tx_desc_area = dma_alloc_coherent(NULL, size,
  736. &mp->tx_desc_dma,
  737. GFP_KERNEL);
  738. if (!mp->p_tx_desc_area) {
  739. printk(KERN_ERR "%s: Cannot allocate Tx Ring (size %d bytes)\n",
  740. dev->name, size);
  741. err = -ENOMEM;
  742. goto out_free_tx_skb;
  743. }
  744. BUG_ON((u32) mp->p_tx_desc_area & 0xf); /* check 16-byte alignment */
  745. memset((void *)mp->p_tx_desc_area, 0, mp->tx_desc_area_size);
  746. ether_init_tx_desc_ring(mp);
  747. /* Allocate RX ring */
  748. mp->rx_desc_count = 0;
  749. size = mp->rx_ring_size * sizeof(struct eth_rx_desc);
  750. mp->rx_desc_area_size = size;
  751. if (mp->rx_sram_size) {
  752. mp->p_rx_desc_area = ioremap(mp->rx_sram_addr,
  753. mp->rx_sram_size);
  754. mp->rx_desc_dma = mp->rx_sram_addr;
  755. } else
  756. mp->p_rx_desc_area = dma_alloc_coherent(NULL, size,
  757. &mp->rx_desc_dma,
  758. GFP_KERNEL);
  759. if (!mp->p_rx_desc_area) {
  760. printk(KERN_ERR "%s: Cannot allocate Rx ring (size %d bytes)\n",
  761. dev->name, size);
  762. printk(KERN_ERR "%s: Freeing previously allocated TX queues...",
  763. dev->name);
  764. if (mp->rx_sram_size)
  765. iounmap(mp->p_tx_desc_area);
  766. else
  767. dma_free_coherent(NULL, mp->tx_desc_area_size,
  768. mp->p_tx_desc_area, mp->tx_desc_dma);
  769. err = -ENOMEM;
  770. goto out_free_tx_skb;
  771. }
  772. memset((void *)mp->p_rx_desc_area, 0, size);
  773. ether_init_rx_desc_ring(mp);
  774. mv643xx_eth_rx_refill_descs(dev); /* Fill RX ring with skb's */
  775. #ifdef MV643XX_NAPI
  776. napi_enable(&mp->napi);
  777. #endif
  778. eth_port_start(dev);
  779. /* Interrupt Coalescing */
  780. #ifdef MV643XX_COAL
  781. mp->rx_int_coal =
  782. eth_port_set_rx_coal(port_num, 133000000, MV643XX_RX_COAL);
  783. #endif
  784. mp->tx_int_coal =
  785. eth_port_set_tx_coal(port_num, 133000000, MV643XX_TX_COAL);
  786. /* Unmask phy and link status changes interrupts */
  787. mv_write(MV643XX_ETH_INTERRUPT_EXTEND_MASK_REG(port_num),
  788. ETH_INT_UNMASK_ALL_EXT);
  789. /* Unmask RX buffer and TX end interrupt */
  790. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  791. return 0;
  792. out_free_tx_skb:
  793. kfree(mp->tx_skb);
  794. out_free_rx_skb:
  795. kfree(mp->rx_skb);
  796. out_free_irq:
  797. free_irq(dev->irq, dev);
  798. return err;
  799. }
  800. static void mv643xx_eth_free_tx_rings(struct net_device *dev)
  801. {
  802. struct mv643xx_private *mp = netdev_priv(dev);
  803. /* Stop Tx Queues */
  804. mv643xx_eth_port_disable_tx(mp->port_num);
  805. /* Free outstanding skb's on TX ring */
  806. mv643xx_eth_free_all_tx_descs(dev);
  807. BUG_ON(mp->tx_used_desc_q != mp->tx_curr_desc_q);
  808. /* Free TX ring */
  809. if (mp->tx_sram_size)
  810. iounmap(mp->p_tx_desc_area);
  811. else
  812. dma_free_coherent(NULL, mp->tx_desc_area_size,
  813. mp->p_tx_desc_area, mp->tx_desc_dma);
  814. }
  815. static void mv643xx_eth_free_rx_rings(struct net_device *dev)
  816. {
  817. struct mv643xx_private *mp = netdev_priv(dev);
  818. unsigned int port_num = mp->port_num;
  819. int curr;
  820. /* Stop RX Queues */
  821. mv643xx_eth_port_disable_rx(port_num);
  822. /* Free preallocated skb's on RX rings */
  823. for (curr = 0; mp->rx_desc_count && curr < mp->rx_ring_size; curr++) {
  824. if (mp->rx_skb[curr]) {
  825. dev_kfree_skb(mp->rx_skb[curr]);
  826. mp->rx_desc_count--;
  827. }
  828. }
  829. if (mp->rx_desc_count)
  830. printk(KERN_ERR
  831. "%s: Error in freeing Rx Ring. %d skb's still"
  832. " stuck in RX Ring - ignoring them\n", dev->name,
  833. mp->rx_desc_count);
  834. /* Free RX ring */
  835. if (mp->rx_sram_size)
  836. iounmap(mp->p_rx_desc_area);
  837. else
  838. dma_free_coherent(NULL, mp->rx_desc_area_size,
  839. mp->p_rx_desc_area, mp->rx_desc_dma);
  840. }
  841. /*
  842. * mv643xx_eth_stop
  843. *
  844. * This function is used when closing the network device.
  845. * It updates the hardware,
  846. * release all memory that holds buffers and descriptors and release the IRQ.
  847. * Input : a pointer to the device structure
  848. * Output : zero if success , nonzero if fails
  849. */
  850. static int mv643xx_eth_stop(struct net_device *dev)
  851. {
  852. struct mv643xx_private *mp = netdev_priv(dev);
  853. unsigned int port_num = mp->port_num;
  854. /* Mask all interrupts on ethernet port */
  855. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  856. /* wait for previous write to complete */
  857. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  858. #ifdef MV643XX_NAPI
  859. napi_disable(&mp->napi);
  860. #endif
  861. netif_carrier_off(dev);
  862. netif_stop_queue(dev);
  863. eth_port_reset(mp->port_num);
  864. mv643xx_eth_free_tx_rings(dev);
  865. mv643xx_eth_free_rx_rings(dev);
  866. free_irq(dev->irq, dev);
  867. return 0;
  868. }
  869. #ifdef MV643XX_NAPI
  870. /*
  871. * mv643xx_poll
  872. *
  873. * This function is used in case of NAPI
  874. */
  875. static int mv643xx_poll(struct napi_struct *napi, int budget)
  876. {
  877. struct mv643xx_private *mp = container_of(napi, struct mv643xx_private, napi);
  878. struct net_device *dev = mp->dev;
  879. unsigned int port_num = mp->port_num;
  880. int work_done;
  881. #ifdef MV643XX_TX_FAST_REFILL
  882. if (++mp->tx_clean_threshold > 5) {
  883. mv643xx_eth_free_completed_tx_descs(dev);
  884. mp->tx_clean_threshold = 0;
  885. }
  886. #endif
  887. work_done = 0;
  888. if ((mv_read(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num)))
  889. != (u32) mp->rx_used_desc_q)
  890. work_done = mv643xx_eth_receive_queue(dev, budget);
  891. if (work_done < budget) {
  892. netif_rx_complete(dev, napi);
  893. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_REG(port_num), 0);
  894. mv_write(MV643XX_ETH_INTERRUPT_CAUSE_EXTEND_REG(port_num), 0);
  895. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num),
  896. ETH_INT_UNMASK_ALL);
  897. }
  898. return work_done;
  899. }
  900. #endif
  901. /**
  902. * has_tiny_unaligned_frags - check if skb has any small, unaligned fragments
  903. *
  904. * Hardware can't handle unaligned fragments smaller than 9 bytes.
  905. * This helper function detects that case.
  906. */
  907. static inline unsigned int has_tiny_unaligned_frags(struct sk_buff *skb)
  908. {
  909. unsigned int frag;
  910. skb_frag_t *fragp;
  911. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  912. fragp = &skb_shinfo(skb)->frags[frag];
  913. if (fragp->size <= 8 && fragp->page_offset & 0x7)
  914. return 1;
  915. }
  916. return 0;
  917. }
  918. /**
  919. * eth_alloc_tx_desc_index - return the index of the next available tx desc
  920. */
  921. static int eth_alloc_tx_desc_index(struct mv643xx_private *mp)
  922. {
  923. int tx_desc_curr;
  924. BUG_ON(mp->tx_desc_count >= mp->tx_ring_size);
  925. tx_desc_curr = mp->tx_curr_desc_q;
  926. mp->tx_curr_desc_q = (tx_desc_curr + 1) % mp->tx_ring_size;
  927. BUG_ON(mp->tx_curr_desc_q == mp->tx_used_desc_q);
  928. return tx_desc_curr;
  929. }
  930. /**
  931. * eth_tx_fill_frag_descs - fill tx hw descriptors for an skb's fragments.
  932. *
  933. * Ensure the data for each fragment to be transmitted is mapped properly,
  934. * then fill in descriptors in the tx hw queue.
  935. */
  936. static void eth_tx_fill_frag_descs(struct mv643xx_private *mp,
  937. struct sk_buff *skb)
  938. {
  939. int frag;
  940. int tx_index;
  941. struct eth_tx_desc *desc;
  942. for (frag = 0; frag < skb_shinfo(skb)->nr_frags; frag++) {
  943. skb_frag_t *this_frag = &skb_shinfo(skb)->frags[frag];
  944. tx_index = eth_alloc_tx_desc_index(mp);
  945. desc = &mp->p_tx_desc_area[tx_index];
  946. desc->cmd_sts = ETH_BUFFER_OWNED_BY_DMA;
  947. /* Last Frag enables interrupt and frees the skb */
  948. if (frag == (skb_shinfo(skb)->nr_frags - 1)) {
  949. desc->cmd_sts |= ETH_ZERO_PADDING |
  950. ETH_TX_LAST_DESC |
  951. ETH_TX_ENABLE_INTERRUPT;
  952. mp->tx_skb[tx_index] = skb;
  953. } else
  954. mp->tx_skb[tx_index] = NULL;
  955. desc = &mp->p_tx_desc_area[tx_index];
  956. desc->l4i_chk = 0;
  957. desc->byte_cnt = this_frag->size;
  958. desc->buf_ptr = dma_map_page(NULL, this_frag->page,
  959. this_frag->page_offset,
  960. this_frag->size,
  961. DMA_TO_DEVICE);
  962. }
  963. }
  964. /**
  965. * eth_tx_submit_descs_for_skb - submit data from an skb to the tx hw
  966. *
  967. * Ensure the data for an skb to be transmitted is mapped properly,
  968. * then fill in descriptors in the tx hw queue and start the hardware.
  969. */
  970. static void eth_tx_submit_descs_for_skb(struct mv643xx_private *mp,
  971. struct sk_buff *skb)
  972. {
  973. int tx_index;
  974. struct eth_tx_desc *desc;
  975. u32 cmd_sts;
  976. int length;
  977. int nr_frags = skb_shinfo(skb)->nr_frags;
  978. cmd_sts = ETH_TX_FIRST_DESC | ETH_GEN_CRC | ETH_BUFFER_OWNED_BY_DMA;
  979. tx_index = eth_alloc_tx_desc_index(mp);
  980. desc = &mp->p_tx_desc_area[tx_index];
  981. if (nr_frags) {
  982. eth_tx_fill_frag_descs(mp, skb);
  983. length = skb_headlen(skb);
  984. mp->tx_skb[tx_index] = NULL;
  985. } else {
  986. cmd_sts |= ETH_ZERO_PADDING |
  987. ETH_TX_LAST_DESC |
  988. ETH_TX_ENABLE_INTERRUPT;
  989. length = skb->len;
  990. mp->tx_skb[tx_index] = skb;
  991. }
  992. desc->byte_cnt = length;
  993. desc->buf_ptr = dma_map_single(NULL, skb->data, length, DMA_TO_DEVICE);
  994. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  995. BUG_ON(skb->protocol != ETH_P_IP);
  996. cmd_sts |= ETH_GEN_TCP_UDP_CHECKSUM |
  997. ETH_GEN_IP_V_4_CHECKSUM |
  998. ip_hdr(skb)->ihl << ETH_TX_IHL_SHIFT;
  999. switch (ip_hdr(skb)->protocol) {
  1000. case IPPROTO_UDP:
  1001. cmd_sts |= ETH_UDP_FRAME;
  1002. desc->l4i_chk = udp_hdr(skb)->check;
  1003. break;
  1004. case IPPROTO_TCP:
  1005. desc->l4i_chk = tcp_hdr(skb)->check;
  1006. break;
  1007. default:
  1008. BUG();
  1009. }
  1010. } else {
  1011. /* Errata BTS #50, IHL must be 5 if no HW checksum */
  1012. cmd_sts |= 5 << ETH_TX_IHL_SHIFT;
  1013. desc->l4i_chk = 0;
  1014. }
  1015. /* ensure all other descriptors are written before first cmd_sts */
  1016. wmb();
  1017. desc->cmd_sts = cmd_sts;
  1018. /* ensure all descriptors are written before poking hardware */
  1019. wmb();
  1020. mv643xx_eth_port_enable_tx(mp->port_num, ETH_TX_QUEUES_ENABLED);
  1021. mp->tx_desc_count += nr_frags + 1;
  1022. }
  1023. /**
  1024. * mv643xx_eth_start_xmit - queue an skb to the hardware for transmission
  1025. *
  1026. */
  1027. static int mv643xx_eth_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1028. {
  1029. struct mv643xx_private *mp = netdev_priv(dev);
  1030. struct net_device_stats *stats = &dev->stats;
  1031. unsigned long flags;
  1032. BUG_ON(netif_queue_stopped(dev));
  1033. BUG_ON(skb == NULL);
  1034. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB) {
  1035. printk(KERN_ERR "%s: transmit with queue full\n", dev->name);
  1036. netif_stop_queue(dev);
  1037. return 1;
  1038. }
  1039. if (has_tiny_unaligned_frags(skb)) {
  1040. if (__skb_linearize(skb)) {
  1041. stats->tx_dropped++;
  1042. printk(KERN_DEBUG "%s: failed to linearize tiny "
  1043. "unaligned fragment\n", dev->name);
  1044. return 1;
  1045. }
  1046. }
  1047. spin_lock_irqsave(&mp->lock, flags);
  1048. eth_tx_submit_descs_for_skb(mp, skb);
  1049. stats->tx_bytes += skb->len;
  1050. stats->tx_packets++;
  1051. dev->trans_start = jiffies;
  1052. if (mp->tx_ring_size - mp->tx_desc_count < MAX_DESCS_PER_SKB)
  1053. netif_stop_queue(dev);
  1054. spin_unlock_irqrestore(&mp->lock, flags);
  1055. return 0; /* success */
  1056. }
  1057. #ifdef CONFIG_NET_POLL_CONTROLLER
  1058. static void mv643xx_netpoll(struct net_device *netdev)
  1059. {
  1060. struct mv643xx_private *mp = netdev_priv(netdev);
  1061. int port_num = mp->port_num;
  1062. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_MASK_ALL);
  1063. /* wait for previous write to complete */
  1064. mv_read(MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1065. mv643xx_eth_int_handler(netdev->irq, netdev);
  1066. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), ETH_INT_UNMASK_ALL);
  1067. }
  1068. #endif
  1069. static void mv643xx_init_ethtool_cmd(struct net_device *dev, int phy_address,
  1070. int speed, int duplex,
  1071. struct ethtool_cmd *cmd)
  1072. {
  1073. struct mv643xx_private *mp = netdev_priv(dev);
  1074. memset(cmd, 0, sizeof(*cmd));
  1075. cmd->port = PORT_MII;
  1076. cmd->transceiver = XCVR_INTERNAL;
  1077. cmd->phy_address = phy_address;
  1078. if (speed == 0) {
  1079. cmd->autoneg = AUTONEG_ENABLE;
  1080. /* mii lib checks, but doesn't use speed on AUTONEG_ENABLE */
  1081. cmd->speed = SPEED_100;
  1082. cmd->advertising = ADVERTISED_10baseT_Half |
  1083. ADVERTISED_10baseT_Full |
  1084. ADVERTISED_100baseT_Half |
  1085. ADVERTISED_100baseT_Full;
  1086. if (mp->mii.supports_gmii)
  1087. cmd->advertising |= ADVERTISED_1000baseT_Full;
  1088. } else {
  1089. cmd->autoneg = AUTONEG_DISABLE;
  1090. cmd->speed = speed;
  1091. cmd->duplex = duplex;
  1092. }
  1093. }
  1094. /*/
  1095. * mv643xx_eth_probe
  1096. *
  1097. * First function called after registering the network device.
  1098. * It's purpose is to initialize the device as an ethernet device,
  1099. * fill the ethernet device structure with pointers * to functions,
  1100. * and set the MAC address of the interface
  1101. *
  1102. * Input : struct device *
  1103. * Output : -ENOMEM if failed , 0 if success
  1104. */
  1105. static int mv643xx_eth_probe(struct platform_device *pdev)
  1106. {
  1107. struct mv643xx_eth_platform_data *pd;
  1108. int port_num;
  1109. struct mv643xx_private *mp;
  1110. struct net_device *dev;
  1111. u8 *p;
  1112. struct resource *res;
  1113. int err;
  1114. struct ethtool_cmd cmd;
  1115. int duplex = DUPLEX_HALF;
  1116. int speed = 0; /* default to auto-negotiation */
  1117. pd = pdev->dev.platform_data;
  1118. if (pd == NULL) {
  1119. printk(KERN_ERR "No mv643xx_eth_platform_data\n");
  1120. return -ENODEV;
  1121. }
  1122. dev = alloc_etherdev(sizeof(struct mv643xx_private));
  1123. if (!dev)
  1124. return -ENOMEM;
  1125. platform_set_drvdata(pdev, dev);
  1126. mp = netdev_priv(dev);
  1127. mp->dev = dev;
  1128. #ifdef MV643XX_NAPI
  1129. netif_napi_add(dev, &mp->napi, mv643xx_poll, 64);
  1130. #endif
  1131. res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  1132. BUG_ON(!res);
  1133. dev->irq = res->start;
  1134. dev->open = mv643xx_eth_open;
  1135. dev->stop = mv643xx_eth_stop;
  1136. dev->hard_start_xmit = mv643xx_eth_start_xmit;
  1137. dev->set_mac_address = mv643xx_eth_set_mac_address;
  1138. dev->set_multicast_list = mv643xx_eth_set_rx_mode;
  1139. /* No need to Tx Timeout */
  1140. dev->tx_timeout = mv643xx_eth_tx_timeout;
  1141. #ifdef CONFIG_NET_POLL_CONTROLLER
  1142. dev->poll_controller = mv643xx_netpoll;
  1143. #endif
  1144. dev->watchdog_timeo = 2 * HZ;
  1145. dev->base_addr = 0;
  1146. dev->change_mtu = mv643xx_eth_change_mtu;
  1147. dev->do_ioctl = mv643xx_eth_do_ioctl;
  1148. SET_ETHTOOL_OPS(dev, &mv643xx_ethtool_ops);
  1149. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1150. #ifdef MAX_SKB_FRAGS
  1151. /*
  1152. * Zero copy can only work if we use Discovery II memory. Else, we will
  1153. * have to map the buffers to ISA memory which is only 16 MB
  1154. */
  1155. dev->features = NETIF_F_SG | NETIF_F_IP_CSUM;
  1156. #endif
  1157. #endif
  1158. /* Configure the timeout task */
  1159. INIT_WORK(&mp->tx_timeout_task, mv643xx_eth_tx_timeout_task);
  1160. spin_lock_init(&mp->lock);
  1161. port_num = mp->port_num = pd->port_number;
  1162. /* set default config values */
  1163. eth_port_uc_addr_get(port_num, dev->dev_addr);
  1164. mp->rx_ring_size = MV643XX_ETH_PORT_DEFAULT_RECEIVE_QUEUE_SIZE;
  1165. mp->tx_ring_size = MV643XX_ETH_PORT_DEFAULT_TRANSMIT_QUEUE_SIZE;
  1166. if (is_valid_ether_addr(pd->mac_addr))
  1167. memcpy(dev->dev_addr, pd->mac_addr, 6);
  1168. if (pd->phy_addr || pd->force_phy_addr)
  1169. ethernet_phy_set(port_num, pd->phy_addr);
  1170. if (pd->rx_queue_size)
  1171. mp->rx_ring_size = pd->rx_queue_size;
  1172. if (pd->tx_queue_size)
  1173. mp->tx_ring_size = pd->tx_queue_size;
  1174. if (pd->tx_sram_size) {
  1175. mp->tx_sram_size = pd->tx_sram_size;
  1176. mp->tx_sram_addr = pd->tx_sram_addr;
  1177. }
  1178. if (pd->rx_sram_size) {
  1179. mp->rx_sram_size = pd->rx_sram_size;
  1180. mp->rx_sram_addr = pd->rx_sram_addr;
  1181. }
  1182. duplex = pd->duplex;
  1183. speed = pd->speed;
  1184. /* Hook up MII support for ethtool */
  1185. mp->mii.dev = dev;
  1186. mp->mii.mdio_read = mv643xx_mdio_read;
  1187. mp->mii.mdio_write = mv643xx_mdio_write;
  1188. mp->mii.phy_id = ethernet_phy_get(port_num);
  1189. mp->mii.phy_id_mask = 0x3f;
  1190. mp->mii.reg_num_mask = 0x1f;
  1191. err = ethernet_phy_detect(port_num);
  1192. if (err) {
  1193. pr_debug("MV643xx ethernet port %d: "
  1194. "No PHY detected at addr %d\n",
  1195. port_num, ethernet_phy_get(port_num));
  1196. goto out;
  1197. }
  1198. ethernet_phy_reset(port_num);
  1199. mp->mii.supports_gmii = mii_check_gmii_support(&mp->mii);
  1200. mv643xx_init_ethtool_cmd(dev, mp->mii.phy_id, speed, duplex, &cmd);
  1201. mv643xx_eth_update_pscr(dev, &cmd);
  1202. mv643xx_set_settings(dev, &cmd);
  1203. SET_NETDEV_DEV(dev, &pdev->dev);
  1204. err = register_netdev(dev);
  1205. if (err)
  1206. goto out;
  1207. p = dev->dev_addr;
  1208. printk(KERN_NOTICE
  1209. "%s: port %d with MAC address %02x:%02x:%02x:%02x:%02x:%02x\n",
  1210. dev->name, port_num, p[0], p[1], p[2], p[3], p[4], p[5]);
  1211. if (dev->features & NETIF_F_SG)
  1212. printk(KERN_NOTICE "%s: Scatter Gather Enabled\n", dev->name);
  1213. if (dev->features & NETIF_F_IP_CSUM)
  1214. printk(KERN_NOTICE "%s: TX TCP/IP Checksumming Supported\n",
  1215. dev->name);
  1216. #ifdef MV643XX_CHECKSUM_OFFLOAD_TX
  1217. printk(KERN_NOTICE "%s: RX TCP/UDP Checksum Offload ON \n", dev->name);
  1218. #endif
  1219. #ifdef MV643XX_COAL
  1220. printk(KERN_NOTICE "%s: TX and RX Interrupt Coalescing ON \n",
  1221. dev->name);
  1222. #endif
  1223. #ifdef MV643XX_NAPI
  1224. printk(KERN_NOTICE "%s: RX NAPI Enabled \n", dev->name);
  1225. #endif
  1226. if (mp->tx_sram_size > 0)
  1227. printk(KERN_NOTICE "%s: Using SRAM\n", dev->name);
  1228. return 0;
  1229. out:
  1230. free_netdev(dev);
  1231. return err;
  1232. }
  1233. static int mv643xx_eth_remove(struct platform_device *pdev)
  1234. {
  1235. struct net_device *dev = platform_get_drvdata(pdev);
  1236. unregister_netdev(dev);
  1237. flush_scheduled_work();
  1238. free_netdev(dev);
  1239. platform_set_drvdata(pdev, NULL);
  1240. return 0;
  1241. }
  1242. static int mv643xx_eth_shared_probe(struct platform_device *pdev)
  1243. {
  1244. struct resource *res;
  1245. printk(KERN_NOTICE "MV-643xx 10/100/1000 Ethernet Driver\n");
  1246. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1247. if (res == NULL)
  1248. return -ENODEV;
  1249. mv643xx_eth_shared_base = ioremap(res->start,
  1250. MV643XX_ETH_SHARED_REGS_SIZE);
  1251. if (mv643xx_eth_shared_base == NULL)
  1252. return -ENOMEM;
  1253. return 0;
  1254. }
  1255. static int mv643xx_eth_shared_remove(struct platform_device *pdev)
  1256. {
  1257. iounmap(mv643xx_eth_shared_base);
  1258. mv643xx_eth_shared_base = NULL;
  1259. return 0;
  1260. }
  1261. static void mv643xx_eth_shutdown(struct platform_device *pdev)
  1262. {
  1263. struct net_device *dev = platform_get_drvdata(pdev);
  1264. struct mv643xx_private *mp = netdev_priv(dev);
  1265. unsigned int port_num = mp->port_num;
  1266. /* Mask all interrupts on ethernet port */
  1267. mv_write(MV643XX_ETH_INTERRUPT_MASK_REG(port_num), 0);
  1268. mv_read (MV643XX_ETH_INTERRUPT_MASK_REG(port_num));
  1269. eth_port_reset(port_num);
  1270. }
  1271. static struct platform_driver mv643xx_eth_driver = {
  1272. .probe = mv643xx_eth_probe,
  1273. .remove = mv643xx_eth_remove,
  1274. .shutdown = mv643xx_eth_shutdown,
  1275. .driver = {
  1276. .name = MV643XX_ETH_NAME,
  1277. },
  1278. };
  1279. static struct platform_driver mv643xx_eth_shared_driver = {
  1280. .probe = mv643xx_eth_shared_probe,
  1281. .remove = mv643xx_eth_shared_remove,
  1282. .driver = {
  1283. .name = MV643XX_ETH_SHARED_NAME,
  1284. },
  1285. };
  1286. /*
  1287. * mv643xx_init_module
  1288. *
  1289. * Registers the network drivers into the Linux kernel
  1290. *
  1291. * Input : N/A
  1292. *
  1293. * Output : N/A
  1294. */
  1295. static int __init mv643xx_init_module(void)
  1296. {
  1297. int rc;
  1298. rc = platform_driver_register(&mv643xx_eth_shared_driver);
  1299. if (!rc) {
  1300. rc = platform_driver_register(&mv643xx_eth_driver);
  1301. if (rc)
  1302. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1303. }
  1304. return rc;
  1305. }
  1306. /*
  1307. * mv643xx_cleanup_module
  1308. *
  1309. * Registers the network drivers into the Linux kernel
  1310. *
  1311. * Input : N/A
  1312. *
  1313. * Output : N/A
  1314. */
  1315. static void __exit mv643xx_cleanup_module(void)
  1316. {
  1317. platform_driver_unregister(&mv643xx_eth_driver);
  1318. platform_driver_unregister(&mv643xx_eth_shared_driver);
  1319. }
  1320. module_init(mv643xx_init_module);
  1321. module_exit(mv643xx_cleanup_module);
  1322. MODULE_LICENSE("GPL");
  1323. MODULE_AUTHOR( "Rabeeh Khoury, Assaf Hoffman, Matthew Dharm, Manish Lachwani"
  1324. " and Dale Farnsworth");
  1325. MODULE_DESCRIPTION("Ethernet driver for Marvell MV643XX");
  1326. /*
  1327. * The second part is the low level driver of the gigE ethernet ports.
  1328. */
  1329. /*
  1330. * Marvell's Gigabit Ethernet controller low level driver
  1331. *
  1332. * DESCRIPTION:
  1333. * This file introduce low level API to Marvell's Gigabit Ethernet
  1334. * controller. This Gigabit Ethernet Controller driver API controls
  1335. * 1) Operations (i.e. port init, start, reset etc').
  1336. * 2) Data flow (i.e. port send, receive etc').
  1337. * Each Gigabit Ethernet port is controlled via
  1338. * struct mv643xx_private.
  1339. * This struct includes user configuration information as well as
  1340. * driver internal data needed for its operations.
  1341. *
  1342. * Supported Features:
  1343. * - This low level driver is OS independent. Allocating memory for
  1344. * the descriptor rings and buffers are not within the scope of
  1345. * this driver.
  1346. * - The user is free from Rx/Tx queue managing.
  1347. * - This low level driver introduce functionality API that enable
  1348. * the to operate Marvell's Gigabit Ethernet Controller in a
  1349. * convenient way.
  1350. * - Simple Gigabit Ethernet port operation API.
  1351. * - Simple Gigabit Ethernet port data flow API.
  1352. * - Data flow and operation API support per queue functionality.
  1353. * - Support cached descriptors for better performance.
  1354. * - Enable access to all four DRAM banks and internal SRAM memory
  1355. * spaces.
  1356. * - PHY access and control API.
  1357. * - Port control register configuration API.
  1358. * - Full control over Unicast and Multicast MAC configurations.
  1359. *
  1360. * Operation flow:
  1361. *
  1362. * Initialization phase
  1363. * This phase complete the initialization of the the
  1364. * mv643xx_private struct.
  1365. * User information regarding port configuration has to be set
  1366. * prior to calling the port initialization routine.
  1367. *
  1368. * In this phase any port Tx/Rx activity is halted, MIB counters
  1369. * are cleared, PHY address is set according to user parameter and
  1370. * access to DRAM and internal SRAM memory spaces.
  1371. *
  1372. * Driver ring initialization
  1373. * Allocating memory for the descriptor rings and buffers is not
  1374. * within the scope of this driver. Thus, the user is required to
  1375. * allocate memory for the descriptors ring and buffers. Those
  1376. * memory parameters are used by the Rx and Tx ring initialization
  1377. * routines in order to curve the descriptor linked list in a form
  1378. * of a ring.
  1379. * Note: Pay special attention to alignment issues when using
  1380. * cached descriptors/buffers. In this phase the driver store
  1381. * information in the mv643xx_private struct regarding each queue
  1382. * ring.
  1383. *
  1384. * Driver start
  1385. * This phase prepares the Ethernet port for Rx and Tx activity.
  1386. * It uses the information stored in the mv643xx_private struct to
  1387. * initialize the various port registers.
  1388. *
  1389. * Data flow:
  1390. * All packet references to/from the driver are done using
  1391. * struct pkt_info.
  1392. * This struct is a unified struct used with Rx and Tx operations.
  1393. * This way the user is not required to be familiar with neither
  1394. * Tx nor Rx descriptors structures.
  1395. * The driver's descriptors rings are management by indexes.
  1396. * Those indexes controls the ring resources and used to indicate
  1397. * a SW resource error:
  1398. * 'current'
  1399. * This index points to the current available resource for use. For
  1400. * example in Rx process this index will point to the descriptor
  1401. * that will be passed to the user upon calling the receive
  1402. * routine. In Tx process, this index will point to the descriptor
  1403. * that will be assigned with the user packet info and transmitted.
  1404. * 'used'
  1405. * This index points to the descriptor that need to restore its
  1406. * resources. For example in Rx process, using the Rx buffer return
  1407. * API will attach the buffer returned in packet info to the
  1408. * descriptor pointed by 'used'. In Tx process, using the Tx
  1409. * descriptor return will merely return the user packet info with
  1410. * the command status of the transmitted buffer pointed by the
  1411. * 'used' index. Nevertheless, it is essential to use this routine
  1412. * to update the 'used' index.
  1413. * 'first'
  1414. * This index supports Tx Scatter-Gather. It points to the first
  1415. * descriptor of a packet assembled of multiple buffers. For
  1416. * example when in middle of Such packet we have a Tx resource
  1417. * error the 'curr' index get the value of 'first' to indicate
  1418. * that the ring returned to its state before trying to transmit
  1419. * this packet.
  1420. *
  1421. * Receive operation:
  1422. * The eth_port_receive API set the packet information struct,
  1423. * passed by the caller, with received information from the
  1424. * 'current' SDMA descriptor.
  1425. * It is the user responsibility to return this resource back
  1426. * to the Rx descriptor ring to enable the reuse of this source.
  1427. * Return Rx resource is done using the eth_rx_return_buff API.
  1428. *
  1429. * Prior to calling the initialization routine eth_port_init() the user
  1430. * must set the following fields under mv643xx_private struct:
  1431. * port_num User Ethernet port number.
  1432. * port_config User port configuration value.
  1433. * port_config_extend User port config extend value.
  1434. * port_sdma_config User port SDMA config value.
  1435. * port_serial_control User port serial control value.
  1436. *
  1437. * This driver data flow is done using the struct pkt_info which
  1438. * is a unified struct for Rx and Tx operations:
  1439. *
  1440. * byte_cnt Tx/Rx descriptor buffer byte count.
  1441. * l4i_chk CPU provided TCP Checksum. For Tx operation
  1442. * only.
  1443. * cmd_sts Tx/Rx descriptor command status.
  1444. * buf_ptr Tx/Rx descriptor buffer pointer.
  1445. * return_info Tx/Rx user resource return information.
  1446. */
  1447. /* PHY routines */
  1448. static int ethernet_phy_get(unsigned int eth_port_num);
  1449. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr);
  1450. /* Ethernet Port routines */
  1451. static void eth_port_set_filter_table_entry(int table, unsigned char entry);
  1452. /*
  1453. * eth_port_init - Initialize the Ethernet port driver
  1454. *
  1455. * DESCRIPTION:
  1456. * This function prepares the ethernet port to start its activity:
  1457. * 1) Completes the ethernet port driver struct initialization toward port
  1458. * start routine.
  1459. * 2) Resets the device to a quiescent state in case of warm reboot.
  1460. * 3) Enable SDMA access to all four DRAM banks as well as internal SRAM.
  1461. * 4) Clean MAC tables. The reset status of those tables is unknown.
  1462. * 5) Set PHY address.
  1463. * Note: Call this routine prior to eth_port_start routine and after
  1464. * setting user values in the user fields of Ethernet port control
  1465. * struct.
  1466. *
  1467. * INPUT:
  1468. * struct mv643xx_private *mp Ethernet port control struct
  1469. *
  1470. * OUTPUT:
  1471. * See description.
  1472. *
  1473. * RETURN:
  1474. * None.
  1475. */
  1476. static void eth_port_init(struct mv643xx_private *mp)
  1477. {
  1478. mp->rx_resource_err = 0;
  1479. eth_port_reset(mp->port_num);
  1480. eth_port_init_mac_tables(mp->port_num);
  1481. }
  1482. /*
  1483. * eth_port_start - Start the Ethernet port activity.
  1484. *
  1485. * DESCRIPTION:
  1486. * This routine prepares the Ethernet port for Rx and Tx activity:
  1487. * 1. Initialize Tx and Rx Current Descriptor Pointer for each queue that
  1488. * has been initialized a descriptor's ring (using
  1489. * ether_init_tx_desc_ring for Tx and ether_init_rx_desc_ring for Rx)
  1490. * 2. Initialize and enable the Ethernet configuration port by writing to
  1491. * the port's configuration and command registers.
  1492. * 3. Initialize and enable the SDMA by writing to the SDMA's
  1493. * configuration and command registers. After completing these steps,
  1494. * the ethernet port SDMA can starts to perform Rx and Tx activities.
  1495. *
  1496. * Note: Each Rx and Tx queue descriptor's list must be initialized prior
  1497. * to calling this function (use ether_init_tx_desc_ring for Tx queues
  1498. * and ether_init_rx_desc_ring for Rx queues).
  1499. *
  1500. * INPUT:
  1501. * dev - a pointer to the required interface
  1502. *
  1503. * OUTPUT:
  1504. * Ethernet port is ready to receive and transmit.
  1505. *
  1506. * RETURN:
  1507. * None.
  1508. */
  1509. static void eth_port_start(struct net_device *dev)
  1510. {
  1511. struct mv643xx_private *mp = netdev_priv(dev);
  1512. unsigned int port_num = mp->port_num;
  1513. int tx_curr_desc, rx_curr_desc;
  1514. u32 pscr;
  1515. struct ethtool_cmd ethtool_cmd;
  1516. /* Assignment of Tx CTRP of given queue */
  1517. tx_curr_desc = mp->tx_curr_desc_q;
  1518. mv_write(MV643XX_ETH_TX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1519. (u32)((struct eth_tx_desc *)mp->tx_desc_dma + tx_curr_desc));
  1520. /* Assignment of Rx CRDP of given queue */
  1521. rx_curr_desc = mp->rx_curr_desc_q;
  1522. mv_write(MV643XX_ETH_RX_CURRENT_QUEUE_DESC_PTR_0(port_num),
  1523. (u32)((struct eth_rx_desc *)mp->rx_desc_dma + rx_curr_desc));
  1524. /* Add the assigned Ethernet address to the port's address table */
  1525. eth_port_uc_addr_set(port_num, dev->dev_addr);
  1526. /* Assign port configuration and command. */
  1527. mv_write(MV643XX_ETH_PORT_CONFIG_REG(port_num),
  1528. MV643XX_ETH_PORT_CONFIG_DEFAULT_VALUE);
  1529. mv_write(MV643XX_ETH_PORT_CONFIG_EXTEND_REG(port_num),
  1530. MV643XX_ETH_PORT_CONFIG_EXTEND_DEFAULT_VALUE);
  1531. pscr = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  1532. pscr &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE | MV643XX_ETH_FORCE_LINK_PASS);
  1533. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1534. pscr |= MV643XX_ETH_DISABLE_AUTO_NEG_FOR_FLOW_CTRL |
  1535. MV643XX_ETH_DISABLE_AUTO_NEG_SPEED_GMII |
  1536. MV643XX_ETH_DISABLE_AUTO_NEG_FOR_DUPLX |
  1537. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  1538. MV643XX_ETH_SERIAL_PORT_CONTROL_RESERVED;
  1539. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1540. pscr |= MV643XX_ETH_SERIAL_PORT_ENABLE;
  1541. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), pscr);
  1542. /* Assign port SDMA configuration */
  1543. mv_write(MV643XX_ETH_SDMA_CONFIG_REG(port_num),
  1544. MV643XX_ETH_PORT_SDMA_CONFIG_DEFAULT_VALUE);
  1545. /* Enable port Rx. */
  1546. mv643xx_eth_port_enable_rx(port_num, ETH_RX_QUEUES_ENABLED);
  1547. /* Disable port bandwidth limits by clearing MTU register */
  1548. mv_write(MV643XX_ETH_MAXIMUM_TRANSMIT_UNIT(port_num), 0);
  1549. /* save phy settings across reset */
  1550. mv643xx_get_settings(dev, &ethtool_cmd);
  1551. ethernet_phy_reset(mp->port_num);
  1552. mv643xx_set_settings(dev, &ethtool_cmd);
  1553. }
  1554. /*
  1555. * eth_port_uc_addr_set - Write a MAC address into the port's hw registers
  1556. */
  1557. static void eth_port_uc_addr_set(unsigned int port_num, unsigned char *p_addr)
  1558. {
  1559. unsigned int mac_h;
  1560. unsigned int mac_l;
  1561. int table;
  1562. mac_l = (p_addr[4] << 8) | (p_addr[5]);
  1563. mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
  1564. (p_addr[3] << 0);
  1565. mv_write(MV643XX_ETH_MAC_ADDR_LOW(port_num), mac_l);
  1566. mv_write(MV643XX_ETH_MAC_ADDR_HIGH(port_num), mac_h);
  1567. /* Accept frames with this address */
  1568. table = MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE(port_num);
  1569. eth_port_set_filter_table_entry(table, p_addr[5] & 0x0f);
  1570. }
  1571. /*
  1572. * eth_port_uc_addr_get - Read the MAC address from the port's hw registers
  1573. */
  1574. static void eth_port_uc_addr_get(unsigned int port_num, unsigned char *p_addr)
  1575. {
  1576. unsigned int mac_h;
  1577. unsigned int mac_l;
  1578. mac_h = mv_read(MV643XX_ETH_MAC_ADDR_HIGH(port_num));
  1579. mac_l = mv_read(MV643XX_ETH_MAC_ADDR_LOW(port_num));
  1580. p_addr[0] = (mac_h >> 24) & 0xff;
  1581. p_addr[1] = (mac_h >> 16) & 0xff;
  1582. p_addr[2] = (mac_h >> 8) & 0xff;
  1583. p_addr[3] = mac_h & 0xff;
  1584. p_addr[4] = (mac_l >> 8) & 0xff;
  1585. p_addr[5] = mac_l & 0xff;
  1586. }
  1587. /*
  1588. * The entries in each table are indexed by a hash of a packet's MAC
  1589. * address. One bit in each entry determines whether the packet is
  1590. * accepted. There are 4 entries (each 8 bits wide) in each register
  1591. * of the table. The bits in each entry are defined as follows:
  1592. * 0 Accept=1, Drop=0
  1593. * 3-1 Queue (ETH_Q0=0)
  1594. * 7-4 Reserved = 0;
  1595. */
  1596. static void eth_port_set_filter_table_entry(int table, unsigned char entry)
  1597. {
  1598. unsigned int table_reg;
  1599. unsigned int tbl_offset;
  1600. unsigned int reg_offset;
  1601. tbl_offset = (entry / 4) * 4; /* Register offset of DA table entry */
  1602. reg_offset = entry % 4; /* Entry offset within the register */
  1603. /* Set "accepts frame bit" at specified table entry */
  1604. table_reg = mv_read(table + tbl_offset);
  1605. table_reg |= 0x01 << (8 * reg_offset);
  1606. mv_write(table + tbl_offset, table_reg);
  1607. }
  1608. /*
  1609. * eth_port_mc_addr - Multicast address settings.
  1610. *
  1611. * The MV device supports multicast using two tables:
  1612. * 1) Special Multicast Table for MAC addresses of the form
  1613. * 0x01-00-5E-00-00-XX (where XX is between 0x00 and 0x_FF).
  1614. * The MAC DA[7:0] bits are used as a pointer to the Special Multicast
  1615. * Table entries in the DA-Filter table.
  1616. * 2) Other Multicast Table for multicast of another type. A CRC-8bit
  1617. * is used as an index to the Other Multicast Table entries in the
  1618. * DA-Filter table. This function calculates the CRC-8bit value.
  1619. * In either case, eth_port_set_filter_table_entry() is then called
  1620. * to set to set the actual table entry.
  1621. */
  1622. static void eth_port_mc_addr(unsigned int eth_port_num, unsigned char *p_addr)
  1623. {
  1624. unsigned int mac_h;
  1625. unsigned int mac_l;
  1626. unsigned char crc_result = 0;
  1627. int table;
  1628. int mac_array[48];
  1629. int crc[8];
  1630. int i;
  1631. if ((p_addr[0] == 0x01) && (p_addr[1] == 0x00) &&
  1632. (p_addr[2] == 0x5E) && (p_addr[3] == 0x00) && (p_addr[4] == 0x00)) {
  1633. table = MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1634. (eth_port_num);
  1635. eth_port_set_filter_table_entry(table, p_addr[5]);
  1636. return;
  1637. }
  1638. /* Calculate CRC-8 out of the given address */
  1639. mac_h = (p_addr[0] << 8) | (p_addr[1]);
  1640. mac_l = (p_addr[2] << 24) | (p_addr[3] << 16) |
  1641. (p_addr[4] << 8) | (p_addr[5] << 0);
  1642. for (i = 0; i < 32; i++)
  1643. mac_array[i] = (mac_l >> i) & 0x1;
  1644. for (i = 32; i < 48; i++)
  1645. mac_array[i] = (mac_h >> (i - 32)) & 0x1;
  1646. crc[0] = mac_array[45] ^ mac_array[43] ^ mac_array[40] ^ mac_array[39] ^
  1647. mac_array[35] ^ mac_array[34] ^ mac_array[31] ^ mac_array[30] ^
  1648. mac_array[28] ^ mac_array[23] ^ mac_array[21] ^ mac_array[19] ^
  1649. mac_array[18] ^ mac_array[16] ^ mac_array[14] ^ mac_array[12] ^
  1650. mac_array[8] ^ mac_array[7] ^ mac_array[6] ^ mac_array[0];
  1651. crc[1] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1652. mac_array[41] ^ mac_array[39] ^ mac_array[36] ^ mac_array[34] ^
  1653. mac_array[32] ^ mac_array[30] ^ mac_array[29] ^ mac_array[28] ^
  1654. mac_array[24] ^ mac_array[23] ^ mac_array[22] ^ mac_array[21] ^
  1655. mac_array[20] ^ mac_array[18] ^ mac_array[17] ^ mac_array[16] ^
  1656. mac_array[15] ^ mac_array[14] ^ mac_array[13] ^ mac_array[12] ^
  1657. mac_array[9] ^ mac_array[6] ^ mac_array[1] ^ mac_array[0];
  1658. crc[2] = mac_array[47] ^ mac_array[46] ^ mac_array[44] ^ mac_array[43] ^
  1659. mac_array[42] ^ mac_array[39] ^ mac_array[37] ^ mac_array[34] ^
  1660. mac_array[33] ^ mac_array[29] ^ mac_array[28] ^ mac_array[25] ^
  1661. mac_array[24] ^ mac_array[22] ^ mac_array[17] ^ mac_array[15] ^
  1662. mac_array[13] ^ mac_array[12] ^ mac_array[10] ^ mac_array[8] ^
  1663. mac_array[6] ^ mac_array[2] ^ mac_array[1] ^ mac_array[0];
  1664. crc[3] = mac_array[47] ^ mac_array[45] ^ mac_array[44] ^ mac_array[43] ^
  1665. mac_array[40] ^ mac_array[38] ^ mac_array[35] ^ mac_array[34] ^
  1666. mac_array[30] ^ mac_array[29] ^ mac_array[26] ^ mac_array[25] ^
  1667. mac_array[23] ^ mac_array[18] ^ mac_array[16] ^ mac_array[14] ^
  1668. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[7] ^
  1669. mac_array[3] ^ mac_array[2] ^ mac_array[1];
  1670. crc[4] = mac_array[46] ^ mac_array[45] ^ mac_array[44] ^ mac_array[41] ^
  1671. mac_array[39] ^ mac_array[36] ^ mac_array[35] ^ mac_array[31] ^
  1672. mac_array[30] ^ mac_array[27] ^ mac_array[26] ^ mac_array[24] ^
  1673. mac_array[19] ^ mac_array[17] ^ mac_array[15] ^ mac_array[14] ^
  1674. mac_array[12] ^ mac_array[10] ^ mac_array[8] ^ mac_array[4] ^
  1675. mac_array[3] ^ mac_array[2];
  1676. crc[5] = mac_array[47] ^ mac_array[46] ^ mac_array[45] ^ mac_array[42] ^
  1677. mac_array[40] ^ mac_array[37] ^ mac_array[36] ^ mac_array[32] ^
  1678. mac_array[31] ^ mac_array[28] ^ mac_array[27] ^ mac_array[25] ^
  1679. mac_array[20] ^ mac_array[18] ^ mac_array[16] ^ mac_array[15] ^
  1680. mac_array[13] ^ mac_array[11] ^ mac_array[9] ^ mac_array[5] ^
  1681. mac_array[4] ^ mac_array[3];
  1682. crc[6] = mac_array[47] ^ mac_array[46] ^ mac_array[43] ^ mac_array[41] ^
  1683. mac_array[38] ^ mac_array[37] ^ mac_array[33] ^ mac_array[32] ^
  1684. mac_array[29] ^ mac_array[28] ^ mac_array[26] ^ mac_array[21] ^
  1685. mac_array[19] ^ mac_array[17] ^ mac_array[16] ^ mac_array[14] ^
  1686. mac_array[12] ^ mac_array[10] ^ mac_array[6] ^ mac_array[5] ^
  1687. mac_array[4];
  1688. crc[7] = mac_array[47] ^ mac_array[44] ^ mac_array[42] ^ mac_array[39] ^
  1689. mac_array[38] ^ mac_array[34] ^ mac_array[33] ^ mac_array[30] ^
  1690. mac_array[29] ^ mac_array[27] ^ mac_array[22] ^ mac_array[20] ^
  1691. mac_array[18] ^ mac_array[17] ^ mac_array[15] ^ mac_array[13] ^
  1692. mac_array[11] ^ mac_array[7] ^ mac_array[6] ^ mac_array[5];
  1693. for (i = 0; i < 8; i++)
  1694. crc_result = crc_result | (crc[i] << i);
  1695. table = MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num);
  1696. eth_port_set_filter_table_entry(table, crc_result);
  1697. }
  1698. /*
  1699. * Set the entire multicast list based on dev->mc_list.
  1700. */
  1701. static void eth_port_set_multicast_list(struct net_device *dev)
  1702. {
  1703. struct dev_mc_list *mc_list;
  1704. int i;
  1705. int table_index;
  1706. struct mv643xx_private *mp = netdev_priv(dev);
  1707. unsigned int eth_port_num = mp->port_num;
  1708. /* If the device is in promiscuous mode or in all multicast mode,
  1709. * we will fully populate both multicast tables with accept.
  1710. * This is guaranteed to yield a match on all multicast addresses...
  1711. */
  1712. if ((dev->flags & IFF_PROMISC) || (dev->flags & IFF_ALLMULTI)) {
  1713. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1714. /* Set all entries in DA filter special multicast
  1715. * table (Ex_dFSMT)
  1716. * Set for ETH_Q0 for now
  1717. * Bits
  1718. * 0 Accept=1, Drop=0
  1719. * 3-1 Queue ETH_Q0=0
  1720. * 7-4 Reserved = 0;
  1721. */
  1722. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1723. /* Set all entries in DA filter other multicast
  1724. * table (Ex_dFOMT)
  1725. * Set for ETH_Q0 for now
  1726. * Bits
  1727. * 0 Accept=1, Drop=0
  1728. * 3-1 Queue ETH_Q0=0
  1729. * 7-4 Reserved = 0;
  1730. */
  1731. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE(eth_port_num) + table_index, 0x01010101);
  1732. }
  1733. return;
  1734. }
  1735. /* We will clear out multicast tables every time we get the list.
  1736. * Then add the entire new list...
  1737. */
  1738. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1739. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1740. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1741. (eth_port_num) + table_index, 0);
  1742. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1743. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1744. (eth_port_num) + table_index, 0);
  1745. }
  1746. /* Get pointer to net_device multicast list and add each one... */
  1747. for (i = 0, mc_list = dev->mc_list;
  1748. (i < 256) && (mc_list != NULL) && (i < dev->mc_count);
  1749. i++, mc_list = mc_list->next)
  1750. if (mc_list->dmi_addrlen == 6)
  1751. eth_port_mc_addr(eth_port_num, mc_list->dmi_addr);
  1752. }
  1753. /*
  1754. * eth_port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
  1755. *
  1756. * DESCRIPTION:
  1757. * Go through all the DA filter tables (Unicast, Special Multicast &
  1758. * Other Multicast) and set each entry to 0.
  1759. *
  1760. * INPUT:
  1761. * unsigned int eth_port_num Ethernet Port number.
  1762. *
  1763. * OUTPUT:
  1764. * Multicast and Unicast packets are rejected.
  1765. *
  1766. * RETURN:
  1767. * None.
  1768. */
  1769. static void eth_port_init_mac_tables(unsigned int eth_port_num)
  1770. {
  1771. int table_index;
  1772. /* Clear DA filter unicast table (Ex_dFUT) */
  1773. for (table_index = 0; table_index <= 0xC; table_index += 4)
  1774. mv_write(MV643XX_ETH_DA_FILTER_UNICAST_TABLE_BASE
  1775. (eth_port_num) + table_index, 0);
  1776. for (table_index = 0; table_index <= 0xFC; table_index += 4) {
  1777. /* Clear DA filter special multicast table (Ex_dFSMT) */
  1778. mv_write(MV643XX_ETH_DA_FILTER_SPECIAL_MULTICAST_TABLE_BASE
  1779. (eth_port_num) + table_index, 0);
  1780. /* Clear DA filter other multicast table (Ex_dFOMT) */
  1781. mv_write(MV643XX_ETH_DA_FILTER_OTHER_MULTICAST_TABLE_BASE
  1782. (eth_port_num) + table_index, 0);
  1783. }
  1784. }
  1785. /*
  1786. * eth_clear_mib_counters - Clear all MIB counters
  1787. *
  1788. * DESCRIPTION:
  1789. * This function clears all MIB counters of a specific ethernet port.
  1790. * A read from the MIB counter will reset the counter.
  1791. *
  1792. * INPUT:
  1793. * unsigned int eth_port_num Ethernet Port number.
  1794. *
  1795. * OUTPUT:
  1796. * After reading all MIB counters, the counters resets.
  1797. *
  1798. * RETURN:
  1799. * MIB counter value.
  1800. *
  1801. */
  1802. static void eth_clear_mib_counters(unsigned int eth_port_num)
  1803. {
  1804. int i;
  1805. /* Perform dummy reads from MIB counters */
  1806. for (i = ETH_MIB_GOOD_OCTETS_RECEIVED_LOW; i < ETH_MIB_LATE_COLLISION;
  1807. i += 4)
  1808. mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(eth_port_num) + i);
  1809. }
  1810. static inline u32 read_mib(struct mv643xx_private *mp, int offset)
  1811. {
  1812. return mv_read(MV643XX_ETH_MIB_COUNTERS_BASE(mp->port_num) + offset);
  1813. }
  1814. static void eth_update_mib_counters(struct mv643xx_private *mp)
  1815. {
  1816. struct mv643xx_mib_counters *p = &mp->mib_counters;
  1817. int offset;
  1818. p->good_octets_received +=
  1819. read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_LOW);
  1820. p->good_octets_received +=
  1821. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_RECEIVED_HIGH) << 32;
  1822. for (offset = ETH_MIB_BAD_OCTETS_RECEIVED;
  1823. offset <= ETH_MIB_FRAMES_1024_TO_MAX_OCTETS;
  1824. offset += 4)
  1825. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1826. p->good_octets_sent += read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_LOW);
  1827. p->good_octets_sent +=
  1828. (u64)read_mib(mp, ETH_MIB_GOOD_OCTETS_SENT_HIGH) << 32;
  1829. for (offset = ETH_MIB_GOOD_FRAMES_SENT;
  1830. offset <= ETH_MIB_LATE_COLLISION;
  1831. offset += 4)
  1832. *(u32 *)((char *)p + offset) += read_mib(mp, offset);
  1833. }
  1834. /*
  1835. * ethernet_phy_detect - Detect whether a phy is present
  1836. *
  1837. * DESCRIPTION:
  1838. * This function tests whether there is a PHY present on
  1839. * the specified port.
  1840. *
  1841. * INPUT:
  1842. * unsigned int eth_port_num Ethernet Port number.
  1843. *
  1844. * OUTPUT:
  1845. * None
  1846. *
  1847. * RETURN:
  1848. * 0 on success
  1849. * -ENODEV on failure
  1850. *
  1851. */
  1852. static int ethernet_phy_detect(unsigned int port_num)
  1853. {
  1854. unsigned int phy_reg_data0;
  1855. int auto_neg;
  1856. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1857. auto_neg = phy_reg_data0 & 0x1000;
  1858. phy_reg_data0 ^= 0x1000; /* invert auto_neg */
  1859. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1860. eth_port_read_smi_reg(port_num, 0, &phy_reg_data0);
  1861. if ((phy_reg_data0 & 0x1000) == auto_neg)
  1862. return -ENODEV; /* change didn't take */
  1863. phy_reg_data0 ^= 0x1000;
  1864. eth_port_write_smi_reg(port_num, 0, phy_reg_data0);
  1865. return 0;
  1866. }
  1867. /*
  1868. * ethernet_phy_get - Get the ethernet port PHY address.
  1869. *
  1870. * DESCRIPTION:
  1871. * This routine returns the given ethernet port PHY address.
  1872. *
  1873. * INPUT:
  1874. * unsigned int eth_port_num Ethernet Port number.
  1875. *
  1876. * OUTPUT:
  1877. * None.
  1878. *
  1879. * RETURN:
  1880. * PHY address.
  1881. *
  1882. */
  1883. static int ethernet_phy_get(unsigned int eth_port_num)
  1884. {
  1885. unsigned int reg_data;
  1886. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1887. return ((reg_data >> (5 * eth_port_num)) & 0x1f);
  1888. }
  1889. /*
  1890. * ethernet_phy_set - Set the ethernet port PHY address.
  1891. *
  1892. * DESCRIPTION:
  1893. * This routine sets the given ethernet port PHY address.
  1894. *
  1895. * INPUT:
  1896. * unsigned int eth_port_num Ethernet Port number.
  1897. * int phy_addr PHY address.
  1898. *
  1899. * OUTPUT:
  1900. * None.
  1901. *
  1902. * RETURN:
  1903. * None.
  1904. *
  1905. */
  1906. static void ethernet_phy_set(unsigned int eth_port_num, int phy_addr)
  1907. {
  1908. u32 reg_data;
  1909. int addr_shift = 5 * eth_port_num;
  1910. reg_data = mv_read(MV643XX_ETH_PHY_ADDR_REG);
  1911. reg_data &= ~(0x1f << addr_shift);
  1912. reg_data |= (phy_addr & 0x1f) << addr_shift;
  1913. mv_write(MV643XX_ETH_PHY_ADDR_REG, reg_data);
  1914. }
  1915. /*
  1916. * ethernet_phy_reset - Reset Ethernet port PHY.
  1917. *
  1918. * DESCRIPTION:
  1919. * This routine utilizes the SMI interface to reset the ethernet port PHY.
  1920. *
  1921. * INPUT:
  1922. * unsigned int eth_port_num Ethernet Port number.
  1923. *
  1924. * OUTPUT:
  1925. * The PHY is reset.
  1926. *
  1927. * RETURN:
  1928. * None.
  1929. *
  1930. */
  1931. static void ethernet_phy_reset(unsigned int eth_port_num)
  1932. {
  1933. unsigned int phy_reg_data;
  1934. /* Reset the PHY */
  1935. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1936. phy_reg_data |= 0x8000; /* Set bit 15 to reset the PHY */
  1937. eth_port_write_smi_reg(eth_port_num, 0, phy_reg_data);
  1938. /* wait for PHY to come out of reset */
  1939. do {
  1940. udelay(1);
  1941. eth_port_read_smi_reg(eth_port_num, 0, &phy_reg_data);
  1942. } while (phy_reg_data & 0x8000);
  1943. }
  1944. static void mv643xx_eth_port_enable_tx(unsigned int port_num,
  1945. unsigned int queues)
  1946. {
  1947. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num), queues);
  1948. }
  1949. static void mv643xx_eth_port_enable_rx(unsigned int port_num,
  1950. unsigned int queues)
  1951. {
  1952. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num), queues);
  1953. }
  1954. static unsigned int mv643xx_eth_port_disable_tx(unsigned int port_num)
  1955. {
  1956. u32 queues;
  1957. /* Stop Tx port activity. Check port Tx activity. */
  1958. queues = mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  1959. & 0xFF;
  1960. if (queues) {
  1961. /* Issue stop command for active queues only */
  1962. mv_write(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num),
  1963. (queues << 8));
  1964. /* Wait for all Tx activity to terminate. */
  1965. /* Check port cause register that all Tx queues are stopped */
  1966. while (mv_read(MV643XX_ETH_TRANSMIT_QUEUE_COMMAND_REG(port_num))
  1967. & 0xFF)
  1968. udelay(PHY_WAIT_MICRO_SECONDS);
  1969. /* Wait for Tx FIFO to empty */
  1970. while (mv_read(MV643XX_ETH_PORT_STATUS_REG(port_num)) &
  1971. ETH_PORT_TX_FIFO_EMPTY)
  1972. udelay(PHY_WAIT_MICRO_SECONDS);
  1973. }
  1974. return queues;
  1975. }
  1976. static unsigned int mv643xx_eth_port_disable_rx(unsigned int port_num)
  1977. {
  1978. u32 queues;
  1979. /* Stop Rx port activity. Check port Rx activity. */
  1980. queues = mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  1981. & 0xFF;
  1982. if (queues) {
  1983. /* Issue stop command for active queues only */
  1984. mv_write(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num),
  1985. (queues << 8));
  1986. /* Wait for all Rx activity to terminate. */
  1987. /* Check port cause register that all Rx queues are stopped */
  1988. while (mv_read(MV643XX_ETH_RECEIVE_QUEUE_COMMAND_REG(port_num))
  1989. & 0xFF)
  1990. udelay(PHY_WAIT_MICRO_SECONDS);
  1991. }
  1992. return queues;
  1993. }
  1994. /*
  1995. * eth_port_reset - Reset Ethernet port
  1996. *
  1997. * DESCRIPTION:
  1998. * This routine resets the chip by aborting any SDMA engine activity and
  1999. * clearing the MIB counters. The Receiver and the Transmit unit are in
  2000. * idle state after this command is performed and the port is disabled.
  2001. *
  2002. * INPUT:
  2003. * unsigned int eth_port_num Ethernet Port number.
  2004. *
  2005. * OUTPUT:
  2006. * Channel activity is halted.
  2007. *
  2008. * RETURN:
  2009. * None.
  2010. *
  2011. */
  2012. static void eth_port_reset(unsigned int port_num)
  2013. {
  2014. unsigned int reg_data;
  2015. mv643xx_eth_port_disable_tx(port_num);
  2016. mv643xx_eth_port_disable_rx(port_num);
  2017. /* Clear all MIB counters */
  2018. eth_clear_mib_counters(port_num);
  2019. /* Reset the Enable bit in the Configuration Register */
  2020. reg_data = mv_read(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num));
  2021. reg_data &= ~(MV643XX_ETH_SERIAL_PORT_ENABLE |
  2022. MV643XX_ETH_DO_NOT_FORCE_LINK_FAIL |
  2023. MV643XX_ETH_FORCE_LINK_PASS);
  2024. mv_write(MV643XX_ETH_PORT_SERIAL_CONTROL_REG(port_num), reg_data);
  2025. }
  2026. /*
  2027. * eth_port_read_smi_reg - Read PHY registers
  2028. *
  2029. * DESCRIPTION:
  2030. * This routine utilize the SMI interface to interact with the PHY in
  2031. * order to perform PHY register read.
  2032. *
  2033. * INPUT:
  2034. * unsigned int port_num Ethernet Port number.
  2035. * unsigned int phy_reg PHY register address offset.
  2036. * unsigned int *value Register value buffer.
  2037. *
  2038. * OUTPUT:
  2039. * Write the value of a specified PHY register into given buffer.
  2040. *
  2041. * RETURN:
  2042. * false if the PHY is busy or read data is not in valid state.
  2043. * true otherwise.
  2044. *
  2045. */
  2046. static void eth_port_read_smi_reg(unsigned int port_num,
  2047. unsigned int phy_reg, unsigned int *value)
  2048. {
  2049. int phy_addr = ethernet_phy_get(port_num);
  2050. unsigned long flags;
  2051. int i;
  2052. /* the SMI register is a shared resource */
  2053. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2054. /* wait for the SMI register to become available */
  2055. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2056. if (i == PHY_WAIT_ITERATIONS) {
  2057. printk("mv643xx PHY busy timeout, port %d\n", port_num);
  2058. goto out;
  2059. }
  2060. udelay(PHY_WAIT_MICRO_SECONDS);
  2061. }
  2062. mv_write(MV643XX_ETH_SMI_REG,
  2063. (phy_addr << 16) | (phy_reg << 21) | ETH_SMI_OPCODE_READ);
  2064. /* now wait for the data to be valid */
  2065. for (i = 0; !(mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_READ_VALID); i++) {
  2066. if (i == PHY_WAIT_ITERATIONS) {
  2067. printk("mv643xx PHY read timeout, port %d\n", port_num);
  2068. goto out;
  2069. }
  2070. udelay(PHY_WAIT_MICRO_SECONDS);
  2071. }
  2072. *value = mv_read(MV643XX_ETH_SMI_REG) & 0xffff;
  2073. out:
  2074. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2075. }
  2076. /*
  2077. * eth_port_write_smi_reg - Write to PHY registers
  2078. *
  2079. * DESCRIPTION:
  2080. * This routine utilize the SMI interface to interact with the PHY in
  2081. * order to perform writes to PHY registers.
  2082. *
  2083. * INPUT:
  2084. * unsigned int eth_port_num Ethernet Port number.
  2085. * unsigned int phy_reg PHY register address offset.
  2086. * unsigned int value Register value.
  2087. *
  2088. * OUTPUT:
  2089. * Write the given value to the specified PHY register.
  2090. *
  2091. * RETURN:
  2092. * false if the PHY is busy.
  2093. * true otherwise.
  2094. *
  2095. */
  2096. static void eth_port_write_smi_reg(unsigned int eth_port_num,
  2097. unsigned int phy_reg, unsigned int value)
  2098. {
  2099. int phy_addr;
  2100. int i;
  2101. unsigned long flags;
  2102. phy_addr = ethernet_phy_get(eth_port_num);
  2103. /* the SMI register is a shared resource */
  2104. spin_lock_irqsave(&mv643xx_eth_phy_lock, flags);
  2105. /* wait for the SMI register to become available */
  2106. for (i = 0; mv_read(MV643XX_ETH_SMI_REG) & ETH_SMI_BUSY; i++) {
  2107. if (i == PHY_WAIT_ITERATIONS) {
  2108. printk("mv643xx PHY busy timeout, port %d\n",
  2109. eth_port_num);
  2110. goto out;
  2111. }
  2112. udelay(PHY_WAIT_MICRO_SECONDS);
  2113. }
  2114. mv_write(MV643XX_ETH_SMI_REG, (phy_addr << 16) | (phy_reg << 21) |
  2115. ETH_SMI_OPCODE_WRITE | (value & 0xffff));
  2116. out:
  2117. spin_unlock_irqrestore(&mv643xx_eth_phy_lock, flags);
  2118. }
  2119. /*
  2120. * Wrappers for MII support library.
  2121. */
  2122. static int mv643xx_mdio_read(struct net_device *dev, int phy_id, int location)
  2123. {
  2124. int val;
  2125. struct mv643xx_private *mp = netdev_priv(dev);
  2126. eth_port_read_smi_reg(mp->port_num, location, &val);
  2127. return val;
  2128. }
  2129. static void mv643xx_mdio_write(struct net_device *dev, int phy_id, int location, int val)
  2130. {
  2131. struct mv643xx_private *mp = netdev_priv(dev);
  2132. eth_port_write_smi_reg(mp->port_num, location, val);
  2133. }
  2134. /*
  2135. * eth_port_receive - Get received information from Rx ring.
  2136. *
  2137. * DESCRIPTION:
  2138. * This routine returns the received data to the caller. There is no
  2139. * data copying during routine operation. All information is returned
  2140. * using pointer to packet information struct passed from the caller.
  2141. * If the routine exhausts Rx ring resources then the resource error flag
  2142. * is set.
  2143. *
  2144. * INPUT:
  2145. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2146. * struct pkt_info *p_pkt_info User packet buffer.
  2147. *
  2148. * OUTPUT:
  2149. * Rx ring current and used indexes are updated.
  2150. *
  2151. * RETURN:
  2152. * ETH_ERROR in case the routine can not access Rx desc ring.
  2153. * ETH_QUEUE_FULL if Rx ring resources are exhausted.
  2154. * ETH_END_OF_JOB if there is no received data.
  2155. * ETH_OK otherwise.
  2156. */
  2157. static ETH_FUNC_RET_STATUS eth_port_receive(struct mv643xx_private *mp,
  2158. struct pkt_info *p_pkt_info)
  2159. {
  2160. int rx_next_curr_desc, rx_curr_desc, rx_used_desc;
  2161. volatile struct eth_rx_desc *p_rx_desc;
  2162. unsigned int command_status;
  2163. unsigned long flags;
  2164. /* Do not process Rx ring in case of Rx ring resource error */
  2165. if (mp->rx_resource_err)
  2166. return ETH_QUEUE_FULL;
  2167. spin_lock_irqsave(&mp->lock, flags);
  2168. /* Get the Rx Desc ring 'curr and 'used' indexes */
  2169. rx_curr_desc = mp->rx_curr_desc_q;
  2170. rx_used_desc = mp->rx_used_desc_q;
  2171. p_rx_desc = &mp->p_rx_desc_area[rx_curr_desc];
  2172. /* The following parameters are used to save readings from memory */
  2173. command_status = p_rx_desc->cmd_sts;
  2174. rmb();
  2175. /* Nothing to receive... */
  2176. if (command_status & (ETH_BUFFER_OWNED_BY_DMA)) {
  2177. spin_unlock_irqrestore(&mp->lock, flags);
  2178. return ETH_END_OF_JOB;
  2179. }
  2180. p_pkt_info->byte_cnt = (p_rx_desc->byte_cnt) - RX_BUF_OFFSET;
  2181. p_pkt_info->cmd_sts = command_status;
  2182. p_pkt_info->buf_ptr = (p_rx_desc->buf_ptr) + RX_BUF_OFFSET;
  2183. p_pkt_info->return_info = mp->rx_skb[rx_curr_desc];
  2184. p_pkt_info->l4i_chk = p_rx_desc->buf_size;
  2185. /*
  2186. * Clean the return info field to indicate that the
  2187. * packet has been moved to the upper layers
  2188. */
  2189. mp->rx_skb[rx_curr_desc] = NULL;
  2190. /* Update current index in data structure */
  2191. rx_next_curr_desc = (rx_curr_desc + 1) % mp->rx_ring_size;
  2192. mp->rx_curr_desc_q = rx_next_curr_desc;
  2193. /* Rx descriptors exhausted. Set the Rx ring resource error flag */
  2194. if (rx_next_curr_desc == rx_used_desc)
  2195. mp->rx_resource_err = 1;
  2196. spin_unlock_irqrestore(&mp->lock, flags);
  2197. return ETH_OK;
  2198. }
  2199. /*
  2200. * eth_rx_return_buff - Returns a Rx buffer back to the Rx ring.
  2201. *
  2202. * DESCRIPTION:
  2203. * This routine returns a Rx buffer back to the Rx ring. It retrieves the
  2204. * next 'used' descriptor and attached the returned buffer to it.
  2205. * In case the Rx ring was in "resource error" condition, where there are
  2206. * no available Rx resources, the function resets the resource error flag.
  2207. *
  2208. * INPUT:
  2209. * struct mv643xx_private *mp Ethernet Port Control srtuct.
  2210. * struct pkt_info *p_pkt_info Information on returned buffer.
  2211. *
  2212. * OUTPUT:
  2213. * New available Rx resource in Rx descriptor ring.
  2214. *
  2215. * RETURN:
  2216. * ETH_ERROR in case the routine can not access Rx desc ring.
  2217. * ETH_OK otherwise.
  2218. */
  2219. static ETH_FUNC_RET_STATUS eth_rx_return_buff(struct mv643xx_private *mp,
  2220. struct pkt_info *p_pkt_info)
  2221. {
  2222. int used_rx_desc; /* Where to return Rx resource */
  2223. volatile struct eth_rx_desc *p_used_rx_desc;
  2224. unsigned long flags;
  2225. spin_lock_irqsave(&mp->lock, flags);
  2226. /* Get 'used' Rx descriptor */
  2227. used_rx_desc = mp->rx_used_desc_q;
  2228. p_used_rx_desc = &mp->p_rx_desc_area[used_rx_desc];
  2229. p_used_rx_desc->buf_ptr = p_pkt_info->buf_ptr;
  2230. p_used_rx_desc->buf_size = p_pkt_info->byte_cnt;
  2231. mp->rx_skb[used_rx_desc] = p_pkt_info->return_info;
  2232. /* Flush the write pipe */
  2233. /* Return the descriptor to DMA ownership */
  2234. wmb();
  2235. p_used_rx_desc->cmd_sts =
  2236. ETH_BUFFER_OWNED_BY_DMA | ETH_RX_ENABLE_INTERRUPT;
  2237. wmb();
  2238. /* Move the used descriptor pointer to the next descriptor */
  2239. mp->rx_used_desc_q = (used_rx_desc + 1) % mp->rx_ring_size;
  2240. /* Any Rx return cancels the Rx resource error status */
  2241. mp->rx_resource_err = 0;
  2242. spin_unlock_irqrestore(&mp->lock, flags);
  2243. return ETH_OK;
  2244. }
  2245. /************* Begin ethtool support *************************/
  2246. struct mv643xx_stats {
  2247. char stat_string[ETH_GSTRING_LEN];
  2248. int sizeof_stat;
  2249. int stat_offset;
  2250. };
  2251. #define MV643XX_STAT(m) sizeof(((struct mv643xx_private *)0)->m), \
  2252. offsetof(struct mv643xx_private, m)
  2253. static const struct mv643xx_stats mv643xx_gstrings_stats[] = {
  2254. { "rx_packets", MV643XX_STAT(stats.rx_packets) },
  2255. { "tx_packets", MV643XX_STAT(stats.tx_packets) },
  2256. { "rx_bytes", MV643XX_STAT(stats.rx_bytes) },
  2257. { "tx_bytes", MV643XX_STAT(stats.tx_bytes) },
  2258. { "rx_errors", MV643XX_STAT(stats.rx_errors) },
  2259. { "tx_errors", MV643XX_STAT(stats.tx_errors) },
  2260. { "rx_dropped", MV643XX_STAT(stats.rx_dropped) },
  2261. { "tx_dropped", MV643XX_STAT(stats.tx_dropped) },
  2262. { "good_octets_received", MV643XX_STAT(mib_counters.good_octets_received) },
  2263. { "bad_octets_received", MV643XX_STAT(mib_counters.bad_octets_received) },
  2264. { "internal_mac_transmit_err", MV643XX_STAT(mib_counters.internal_mac_transmit_err) },
  2265. { "good_frames_received", MV643XX_STAT(mib_counters.good_frames_received) },
  2266. { "bad_frames_received", MV643XX_STAT(mib_counters.bad_frames_received) },
  2267. { "broadcast_frames_received", MV643XX_STAT(mib_counters.broadcast_frames_received) },
  2268. { "multicast_frames_received", MV643XX_STAT(mib_counters.multicast_frames_received) },
  2269. { "frames_64_octets", MV643XX_STAT(mib_counters.frames_64_octets) },
  2270. { "frames_65_to_127_octets", MV643XX_STAT(mib_counters.frames_65_to_127_octets) },
  2271. { "frames_128_to_255_octets", MV643XX_STAT(mib_counters.frames_128_to_255_octets) },
  2272. { "frames_256_to_511_octets", MV643XX_STAT(mib_counters.frames_256_to_511_octets) },
  2273. { "frames_512_to_1023_octets", MV643XX_STAT(mib_counters.frames_512_to_1023_octets) },
  2274. { "frames_1024_to_max_octets", MV643XX_STAT(mib_counters.frames_1024_to_max_octets) },
  2275. { "good_octets_sent", MV643XX_STAT(mib_counters.good_octets_sent) },
  2276. { "good_frames_sent", MV643XX_STAT(mib_counters.good_frames_sent) },
  2277. { "excessive_collision", MV643XX_STAT(mib_counters.excessive_collision) },
  2278. { "multicast_frames_sent", MV643XX_STAT(mib_counters.multicast_frames_sent) },
  2279. { "broadcast_frames_sent", MV643XX_STAT(mib_counters.broadcast_frames_sent) },
  2280. { "unrec_mac_control_received", MV643XX_STAT(mib_counters.unrec_mac_control_received) },
  2281. { "fc_sent", MV643XX_STAT(mib_counters.fc_sent) },
  2282. { "good_fc_received", MV643XX_STAT(mib_counters.good_fc_received) },
  2283. { "bad_fc_received", MV643XX_STAT(mib_counters.bad_fc_received) },
  2284. { "undersize_received", MV643XX_STAT(mib_counters.undersize_received) },
  2285. { "fragments_received", MV643XX_STAT(mib_counters.fragments_received) },
  2286. { "oversize_received", MV643XX_STAT(mib_counters.oversize_received) },
  2287. { "jabber_received", MV643XX_STAT(mib_counters.jabber_received) },
  2288. { "mac_receive_error", MV643XX_STAT(mib_counters.mac_receive_error) },
  2289. { "bad_crc_event", MV643XX_STAT(mib_counters.bad_crc_event) },
  2290. { "collision", MV643XX_STAT(mib_counters.collision) },
  2291. { "late_collision", MV643XX_STAT(mib_counters.late_collision) },
  2292. };
  2293. #define MV643XX_STATS_LEN ARRAY_SIZE(mv643xx_gstrings_stats)
  2294. static void mv643xx_get_drvinfo(struct net_device *netdev,
  2295. struct ethtool_drvinfo *drvinfo)
  2296. {
  2297. strncpy(drvinfo->driver, mv643xx_driver_name, 32);
  2298. strncpy(drvinfo->version, mv643xx_driver_version, 32);
  2299. strncpy(drvinfo->fw_version, "N/A", 32);
  2300. strncpy(drvinfo->bus_info, "mv643xx", 32);
  2301. drvinfo->n_stats = MV643XX_STATS_LEN;
  2302. }
  2303. static int mv643xx_get_stats_count(struct net_device *netdev)
  2304. {
  2305. return MV643XX_STATS_LEN;
  2306. }
  2307. static void mv643xx_get_ethtool_stats(struct net_device *netdev,
  2308. struct ethtool_stats *stats, uint64_t *data)
  2309. {
  2310. struct mv643xx_private *mp = netdev->priv;
  2311. int i;
  2312. eth_update_mib_counters(mp);
  2313. for (i = 0; i < MV643XX_STATS_LEN; i++) {
  2314. char *p = (char *)mp+mv643xx_gstrings_stats[i].stat_offset;
  2315. data[i] = (mv643xx_gstrings_stats[i].sizeof_stat ==
  2316. sizeof(uint64_t)) ? *(uint64_t *)p : *(uint32_t *)p;
  2317. }
  2318. }
  2319. static void mv643xx_get_strings(struct net_device *netdev, uint32_t stringset,
  2320. uint8_t *data)
  2321. {
  2322. int i;
  2323. switch(stringset) {
  2324. case ETH_SS_STATS:
  2325. for (i=0; i < MV643XX_STATS_LEN; i++) {
  2326. memcpy(data + i * ETH_GSTRING_LEN,
  2327. mv643xx_gstrings_stats[i].stat_string,
  2328. ETH_GSTRING_LEN);
  2329. }
  2330. break;
  2331. }
  2332. }
  2333. static u32 mv643xx_eth_get_link(struct net_device *dev)
  2334. {
  2335. struct mv643xx_private *mp = netdev_priv(dev);
  2336. return mii_link_ok(&mp->mii);
  2337. }
  2338. static int mv643xx_eth_nway_restart(struct net_device *dev)
  2339. {
  2340. struct mv643xx_private *mp = netdev_priv(dev);
  2341. return mii_nway_restart(&mp->mii);
  2342. }
  2343. static int mv643xx_eth_do_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  2344. {
  2345. struct mv643xx_private *mp = netdev_priv(dev);
  2346. return generic_mii_ioctl(&mp->mii, if_mii(ifr), cmd, NULL);
  2347. }
  2348. static const struct ethtool_ops mv643xx_ethtool_ops = {
  2349. .get_settings = mv643xx_get_settings,
  2350. .set_settings = mv643xx_set_settings,
  2351. .get_drvinfo = mv643xx_get_drvinfo,
  2352. .get_link = mv643xx_eth_get_link,
  2353. .get_sg = ethtool_op_get_sg,
  2354. .set_sg = ethtool_op_set_sg,
  2355. .get_stats_count = mv643xx_get_stats_count,
  2356. .get_ethtool_stats = mv643xx_get_ethtool_stats,
  2357. .get_strings = mv643xx_get_strings,
  2358. .nway_reset = mv643xx_eth_nway_restart,
  2359. };
  2360. /************* End ethtool support *************************/