head.S 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317
  1. /*
  2. * File: arch/blackfin/mach-bf561/head.S
  3. * Based on: arch/blackfin/mach-bf533/head.S
  4. * Author:
  5. *
  6. * Created:
  7. * Description: BF561 startup file
  8. *
  9. * Modified:
  10. * Copyright 2004-2006 Analog Devices Inc.
  11. *
  12. * Bugs: Enter bugs at http://blackfin.uclinux.org/
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License as published by
  16. * the Free Software Foundation; either version 2 of the License, or
  17. * (at your option) any later version.
  18. *
  19. * This program is distributed in the hope that it will be useful,
  20. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  21. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  22. * GNU General Public License for more details.
  23. *
  24. * You should have received a copy of the GNU General Public License
  25. * along with this program; if not, see the file COPYING, or write
  26. * to the Free Software Foundation, Inc.,
  27. * 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  28. */
  29. #include <linux/linkage.h>
  30. #include <linux/init.h>
  31. #include <asm/blackfin.h>
  32. #include <asm/trace.h>
  33. #if CONFIG_BFIN_KERNEL_CLOCK
  34. #include <asm/mach-common/clocks.h>
  35. #include <asm/mach/mem_init.h>
  36. #endif
  37. .extern ___bss_stop
  38. .extern ___bss_start
  39. .extern _bf53x_relocate_l1_mem
  40. #define INITIAL_STACK 0xFFB01000
  41. __INIT
  42. ENTRY(__start)
  43. /* R0: argument of command line string, passed from uboot, save it */
  44. R7 = R0;
  45. /* Enable Cycle Counter and Nesting Of Interrupts */
  46. #ifdef CONFIG_BFIN_SCRATCH_REG_CYCLES
  47. R0 = SYSCFG_SNEN;
  48. #else
  49. R0 = SYSCFG_SNEN | SYSCFG_CCEN;
  50. #endif
  51. SYSCFG = R0;
  52. R0 = 0;
  53. /* Clear Out All the data and pointer Registers */
  54. R1 = R0;
  55. R2 = R0;
  56. R3 = R0;
  57. R4 = R0;
  58. R5 = R0;
  59. R6 = R0;
  60. P0 = R0;
  61. P1 = R0;
  62. P2 = R0;
  63. P3 = R0;
  64. P4 = R0;
  65. P5 = R0;
  66. LC0 = r0;
  67. LC1 = r0;
  68. L0 = r0;
  69. L1 = r0;
  70. L2 = r0;
  71. L3 = r0;
  72. /* Clear Out All the DAG Registers */
  73. B0 = r0;
  74. B1 = r0;
  75. B2 = r0;
  76. B3 = r0;
  77. I0 = r0;
  78. I1 = r0;
  79. I2 = r0;
  80. I3 = r0;
  81. M0 = r0;
  82. M1 = r0;
  83. M2 = r0;
  84. M3 = r0;
  85. trace_buffer_init(p0,r0);
  86. P0 = R1;
  87. R0 = R1;
  88. /* Turn off the icache */
  89. p0.l = LO(IMEM_CONTROL);
  90. p0.h = HI(IMEM_CONTROL);
  91. R1 = [p0];
  92. R0 = ~ENICPLB;
  93. R0 = R0 & R1;
  94. [p0] = R0;
  95. SSYNC;
  96. /* Turn off the dcache */
  97. p0.l = LO(DMEM_CONTROL);
  98. p0.h = HI(DMEM_CONTROL);
  99. R1 = [p0];
  100. R0 = ~ENDCPLB;
  101. R0 = R0 & R1;
  102. [p0] = R0;
  103. SSYNC;
  104. /* Initialise UART - when booting from u-boot, the UART is not disabled
  105. * so if we dont initalize here, our serial console gets hosed */
  106. p0.h = hi(BFIN_UART_LCR);
  107. p0.l = lo(BFIN_UART_LCR);
  108. r0 = 0x0(Z);
  109. w[p0] = r0.L; /* To enable DLL writes */
  110. ssync;
  111. p0.h = hi(BFIN_UART_DLL);
  112. p0.l = lo(BFIN_UART_DLL);
  113. r0 = 0x0(Z);
  114. w[p0] = r0.L;
  115. ssync;
  116. p0.h = hi(BFIN_UART_DLH);
  117. p0.l = lo(BFIN_UART_DLH);
  118. r0 = 0x00(Z);
  119. w[p0] = r0.L;
  120. ssync;
  121. p0.h = hi(BFIN_UART_GCTL);
  122. p0.l = lo(BFIN_UART_GCTL);
  123. r0 = 0x0(Z);
  124. w[p0] = r0.L; /* To enable UART clock */
  125. ssync;
  126. /* Initialize stack pointer */
  127. sp.l = lo(INITIAL_STACK);
  128. sp.h = hi(INITIAL_STACK);
  129. fp = sp;
  130. usp = sp;
  131. #ifdef CONFIG_EARLY_PRINTK
  132. SP += -12;
  133. call _init_early_exception_vectors;
  134. SP += 12;
  135. #endif
  136. /* Put The Code for PLL Programming and SDRAM Programming in L1 ISRAM */
  137. call _bf53x_relocate_l1_mem;
  138. #if CONFIG_BFIN_KERNEL_CLOCK
  139. call _start_dma_code;
  140. #endif
  141. /* Code for initializing Async memory banks */
  142. p2.h = hi(EBIU_AMBCTL1);
  143. p2.l = lo(EBIU_AMBCTL1);
  144. r0.h = hi(AMBCTL1VAL);
  145. r0.l = lo(AMBCTL1VAL);
  146. [p2] = r0;
  147. ssync;
  148. p2.h = hi(EBIU_AMBCTL0);
  149. p2.l = lo(EBIU_AMBCTL0);
  150. r0.h = hi(AMBCTL0VAL);
  151. r0.l = lo(AMBCTL0VAL);
  152. [p2] = r0;
  153. ssync;
  154. p2.h = hi(EBIU_AMGCTL);
  155. p2.l = lo(EBIU_AMGCTL);
  156. r0 = AMGCTLVAL;
  157. w[p2] = r0;
  158. ssync;
  159. /* This section keeps the processor in supervisor mode
  160. * during kernel boot. Switches to user mode at end of boot.
  161. * See page 3-9 of Hardware Reference manual for documentation.
  162. */
  163. /* EVT15 = _real_start */
  164. p0.l = lo(EVT15);
  165. p0.h = hi(EVT15);
  166. p1.l = _real_start;
  167. p1.h = _real_start;
  168. [p0] = p1;
  169. csync;
  170. p0.l = lo(IMASK);
  171. p0.h = hi(IMASK);
  172. p1.l = IMASK_IVG15;
  173. p1.h = 0x0;
  174. [p0] = p1;
  175. csync;
  176. raise 15;
  177. p0.l = .LWAIT_HERE;
  178. p0.h = .LWAIT_HERE;
  179. reti = p0;
  180. #if ANOMALY_05000281
  181. nop; nop; nop;
  182. #endif
  183. rti;
  184. .LWAIT_HERE:
  185. jump .LWAIT_HERE;
  186. ENDPROC(__start)
  187. __FINIT
  188. .section .l1.text
  189. #if CONFIG_BFIN_KERNEL_CLOCK
  190. ENTRY(_start_dma_code)
  191. p0.h = hi(SICA_IWR0);
  192. p0.l = lo(SICA_IWR0);
  193. r0.l = 0x1;
  194. [p0] = r0;
  195. SSYNC;
  196. /*
  197. * Set PLL_CTL
  198. * - [14:09] = MSEL[5:0] : CLKIN / VCO multiplication factors
  199. * - [8] = BYPASS : BYPASS the PLL, run CLKIN into CCLK/SCLK
  200. * - [7] = output delay (add 200ps of delay to mem signals)
  201. * - [6] = input delay (add 200ps of input delay to mem signals)
  202. * - [5] = PDWN : 1=All Clocks off
  203. * - [3] = STOPCK : 1=Core Clock off
  204. * - [1] = PLL_OFF : 1=Disable Power to PLL
  205. * - [0] = DF : 1=Pass CLKIN/2 to PLL / 0=Pass CLKIN to PLL
  206. * all other bits set to zero
  207. */
  208. p0.h = hi(PLL_LOCKCNT);
  209. p0.l = lo(PLL_LOCKCNT);
  210. r0 = 0x300(Z);
  211. w[p0] = r0.l;
  212. ssync;
  213. P2.H = hi(EBIU_SDGCTL);
  214. P2.L = lo(EBIU_SDGCTL);
  215. R0 = [P2];
  216. BITSET (R0, 24);
  217. [P2] = R0;
  218. SSYNC;
  219. r0 = CONFIG_VCO_MULT & 63; /* Load the VCO multiplier */
  220. r0 = r0 << 9; /* Shift it over, */
  221. r1 = CLKIN_HALF; /* Do we need to divide CLKIN by 2?*/
  222. r0 = r1 | r0;
  223. r1 = PLL_BYPASS; /* Bypass the PLL? */
  224. r1 = r1 << 8; /* Shift it over */
  225. r0 = r1 | r0; /* add them all together */
  226. p0.h = hi(PLL_CTL);
  227. p0.l = lo(PLL_CTL); /* Load the address */
  228. cli r2; /* Disable interrupts */
  229. ssync;
  230. w[p0] = r0.l; /* Set the value */
  231. idle; /* Wait for the PLL to stablize */
  232. sti r2; /* Enable interrupts */
  233. .Lcheck_again:
  234. p0.h = hi(PLL_STAT);
  235. p0.l = lo(PLL_STAT);
  236. R0 = W[P0](Z);
  237. CC = BITTST(R0,5);
  238. if ! CC jump .Lcheck_again;
  239. /* Configure SCLK & CCLK Dividers */
  240. r0 = (CONFIG_CCLK_ACT_DIV | CONFIG_SCLK_DIV);
  241. p0.h = hi(PLL_DIV);
  242. p0.l = lo(PLL_DIV);
  243. w[p0] = r0.l;
  244. ssync;
  245. p0.l = lo(EBIU_SDRRC);
  246. p0.h = hi(EBIU_SDRRC);
  247. r0 = mem_SDRRC;
  248. w[p0] = r0.l;
  249. ssync;
  250. P2.H = hi(EBIU_SDGCTL);
  251. P2.L = lo(EBIU_SDGCTL);
  252. R0 = [P2];
  253. BITCLR (R0, 24);
  254. p0.h = hi(EBIU_SDSTAT);
  255. p0.l = lo(EBIU_SDSTAT);
  256. r2.l = w[p0];
  257. cc = bittst(r2,3);
  258. if !cc jump .Lskip;
  259. NOP;
  260. BITSET (R0, 23);
  261. .Lskip:
  262. [P2] = R0;
  263. SSYNC;
  264. R0.L = lo(mem_SDGCTL);
  265. R0.H = hi(mem_SDGCTL);
  266. R1 = [p2];
  267. R1 = R1 | R0;
  268. [P2] = R1;
  269. SSYNC;
  270. RTS;
  271. ENDPROC(_start_dma_code)
  272. #endif /* CONFIG_BFIN_KERNEL_CLOCK */