mcbsp.c 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232
  1. /*
  2. * linux/arch/arm/mach-omap2/mcbsp.c
  3. *
  4. * Copyright (C) 2008 Instituto Nokia de Tecnologia
  5. * Contact: Eduardo Valentin <eduardo.valentin@indt.org.br>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * Multichannel mode not supported.
  12. */
  13. #include <linux/module.h>
  14. #include <linux/init.h>
  15. #include <linux/clk.h>
  16. #include <linux/err.h>
  17. #include <linux/io.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/slab.h>
  20. #include <linux/platform_data/asoc-ti-mcbsp.h>
  21. #include <plat/dma.h>
  22. #include <plat/omap_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include "control.h"
  25. /*
  26. * FIXME: Find a mechanism to enable/disable runtime the McBSP ICLK autoidle.
  27. * Sidetone needs non-gated ICLK and sidetone autoidle is broken.
  28. */
  29. #include "cm2xxx_3xxx.h"
  30. #include "cm-regbits-34xx.h"
  31. /* McBSP1 internal signal muxing function for OMAP2/3 */
  32. static int omap2_mcbsp1_mux_rx_clk(struct device *dev, const char *signal,
  33. const char *src)
  34. {
  35. u32 v;
  36. v = omap_ctrl_readl(OMAP2_CONTROL_DEVCONF0);
  37. if (!strcmp(signal, "clkr")) {
  38. if (!strcmp(src, "clkr"))
  39. v &= ~OMAP2_MCBSP1_CLKR_MASK;
  40. else if (!strcmp(src, "clkx"))
  41. v |= OMAP2_MCBSP1_CLKR_MASK;
  42. else
  43. return -EINVAL;
  44. } else if (!strcmp(signal, "fsr")) {
  45. if (!strcmp(src, "fsr"))
  46. v &= ~OMAP2_MCBSP1_FSR_MASK;
  47. else if (!strcmp(src, "fsx"))
  48. v |= OMAP2_MCBSP1_FSR_MASK;
  49. else
  50. return -EINVAL;
  51. } else {
  52. return -EINVAL;
  53. }
  54. omap_ctrl_writel(v, OMAP2_CONTROL_DEVCONF0);
  55. return 0;
  56. }
  57. /* McBSP4 internal signal muxing function for OMAP4 */
  58. #define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX (1 << 31)
  59. #define OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX (1 << 30)
  60. static int omap4_mcbsp4_mux_rx_clk(struct device *dev, const char *signal,
  61. const char *src)
  62. {
  63. u32 v;
  64. /*
  65. * In CONTROL_MCBSPLP register only bit 30 (CLKR mux), and bit 31 (FSR
  66. * mux) is used */
  67. v = omap4_ctrl_pad_readl(OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
  68. if (!strcmp(signal, "clkr")) {
  69. if (!strcmp(src, "clkr"))
  70. v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
  71. else if (!strcmp(src, "clkx"))
  72. v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_CLKX;
  73. else
  74. return -EINVAL;
  75. } else if (!strcmp(signal, "fsr")) {
  76. if (!strcmp(src, "fsr"))
  77. v &= ~OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
  78. else if (!strcmp(src, "fsx"))
  79. v |= OMAP4_CONTROL_MCBSPLP_ALBCTRLRX_FSX;
  80. else
  81. return -EINVAL;
  82. } else {
  83. return -EINVAL;
  84. }
  85. omap4_ctrl_pad_writel(v, OMAP4_CTRL_MODULE_PAD_CORE_CONTROL_MCBSPLP);
  86. return 0;
  87. }
  88. /* McBSP CLKS source switching function */
  89. static int omap2_mcbsp_set_clk_src(struct device *dev, struct clk *clk,
  90. const char *src)
  91. {
  92. struct clk *fck_src;
  93. char *fck_src_name;
  94. int r;
  95. if (!strcmp(src, "clks_ext"))
  96. fck_src_name = "pad_fck";
  97. else if (!strcmp(src, "clks_fclk"))
  98. fck_src_name = "prcm_fck";
  99. else
  100. return -EINVAL;
  101. fck_src = clk_get(dev, fck_src_name);
  102. if (IS_ERR_OR_NULL(fck_src)) {
  103. pr_err("omap-mcbsp: %s: could not clk_get() %s\n", "clks",
  104. fck_src_name);
  105. return -EINVAL;
  106. }
  107. pm_runtime_put_sync(dev);
  108. r = clk_set_parent(clk, fck_src);
  109. if (IS_ERR_VALUE(r)) {
  110. pr_err("omap-mcbsp: %s: could not clk_set_parent() to %s\n",
  111. "clks", fck_src_name);
  112. clk_put(fck_src);
  113. return -EINVAL;
  114. }
  115. pm_runtime_get_sync(dev);
  116. clk_put(fck_src);
  117. return 0;
  118. }
  119. static int omap3_enable_st_clock(unsigned int id, bool enable)
  120. {
  121. unsigned int w;
  122. /*
  123. * Sidetone uses McBSP ICLK - which must not idle when sidetones
  124. * are enabled or sidetones start sounding ugly.
  125. */
  126. w = omap2_cm_read_mod_reg(OMAP3430_PER_MOD, CM_AUTOIDLE);
  127. if (enable)
  128. w &= ~(1 << (id - 2));
  129. else
  130. w |= 1 << (id - 2);
  131. omap2_cm_write_mod_reg(w, OMAP3430_PER_MOD, CM_AUTOIDLE);
  132. return 0;
  133. }
  134. static int __init omap_init_mcbsp(struct omap_hwmod *oh, void *unused)
  135. {
  136. int id, count = 1;
  137. char *name = "omap-mcbsp";
  138. struct omap_hwmod *oh_device[2];
  139. struct omap_mcbsp_platform_data *pdata = NULL;
  140. struct platform_device *pdev;
  141. sscanf(oh->name, "mcbsp%d", &id);
  142. pdata = kzalloc(sizeof(struct omap_mcbsp_platform_data), GFP_KERNEL);
  143. if (!pdata) {
  144. pr_err("%s: No memory for mcbsp\n", __func__);
  145. return -ENOMEM;
  146. }
  147. pdata->reg_step = 4;
  148. if (oh->class->rev < MCBSP_CONFIG_TYPE2) {
  149. pdata->reg_size = 2;
  150. } else {
  151. pdata->reg_size = 4;
  152. pdata->has_ccr = true;
  153. }
  154. pdata->set_clk_src = omap2_mcbsp_set_clk_src;
  155. /* On OMAP2/3 the McBSP1 port has 6 pin configuration */
  156. if (id == 1 && oh->class->rev < MCBSP_CONFIG_TYPE4)
  157. pdata->mux_signal = omap2_mcbsp1_mux_rx_clk;
  158. /* On OMAP4 the McBSP4 port has 6 pin configuration */
  159. if (id == 4 && oh->class->rev == MCBSP_CONFIG_TYPE4)
  160. pdata->mux_signal = omap4_mcbsp4_mux_rx_clk;
  161. if (oh->class->rev == MCBSP_CONFIG_TYPE3) {
  162. if (id == 2)
  163. /* The FIFO has 1024 + 256 locations */
  164. pdata->buffer_size = 0x500;
  165. else
  166. /* The FIFO has 128 locations */
  167. pdata->buffer_size = 0x80;
  168. } else if (oh->class->rev == MCBSP_CONFIG_TYPE4) {
  169. /* The FIFO has 128 locations for all instances */
  170. pdata->buffer_size = 0x80;
  171. }
  172. if (oh->class->rev >= MCBSP_CONFIG_TYPE3)
  173. pdata->has_wakeup = true;
  174. oh_device[0] = oh;
  175. if (oh->dev_attr) {
  176. oh_device[1] = omap_hwmod_lookup((
  177. (struct omap_mcbsp_dev_attr *)(oh->dev_attr))->sidetone);
  178. pdata->enable_st_clock = omap3_enable_st_clock;
  179. count++;
  180. }
  181. pdev = omap_device_build_ss(name, id, oh_device, count, pdata,
  182. sizeof(*pdata), NULL, 0, false);
  183. kfree(pdata);
  184. if (IS_ERR(pdev)) {
  185. pr_err("%s: Can't build omap_device for %s:%s.\n", __func__,
  186. name, oh->name);
  187. return PTR_ERR(pdev);
  188. }
  189. return 0;
  190. }
  191. static int __init omap2_mcbsp_init(void)
  192. {
  193. omap_hwmod_for_each_by_class("mcbsp", omap_init_mcbsp, NULL);
  194. return 0;
  195. }
  196. arch_initcall(omap2_mcbsp_init);