hw.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816
  1. /*
  2. * Copyright 1998-2008 VIA Technologies, Inc. All Rights Reserved.
  3. * Copyright 2001-2008 S3 Graphics, Inc. All Rights Reserved.
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public
  6. * License as published by the Free Software Foundation;
  7. * either version 2, or (at your option) any later version.
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTIES OR REPRESENTATIONS; without even
  10. * the implied warranty of MERCHANTABILITY or FITNESS FOR
  11. * A PARTICULAR PURPOSE.See the GNU General Public License
  12. * for more details.
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. */
  18. #include "global.h"
  19. static const struct pci_device_id_info pciidlist[] = {
  20. {PCI_VIA_VENDOR_ID, UNICHROME_CLE266_DID, UNICHROME_CLE266},
  21. {PCI_VIA_VENDOR_ID, UNICHROME_PM800_DID, UNICHROME_PM800},
  22. {PCI_VIA_VENDOR_ID, UNICHROME_K400_DID, UNICHROME_K400},
  23. {PCI_VIA_VENDOR_ID, UNICHROME_K800_DID, UNICHROME_K800},
  24. {PCI_VIA_VENDOR_ID, UNICHROME_CN700_DID, UNICHROME_CN700},
  25. {PCI_VIA_VENDOR_ID, UNICHROME_P4M890_DID, UNICHROME_P4M890},
  26. {PCI_VIA_VENDOR_ID, UNICHROME_K8M890_DID, UNICHROME_K8M890},
  27. {PCI_VIA_VENDOR_ID, UNICHROME_CX700_DID, UNICHROME_CX700},
  28. {PCI_VIA_VENDOR_ID, UNICHROME_P4M900_DID, UNICHROME_P4M900},
  29. {PCI_VIA_VENDOR_ID, UNICHROME_CN750_DID, UNICHROME_CN750},
  30. {PCI_VIA_VENDOR_ID, UNICHROME_VX800_DID, UNICHROME_VX800},
  31. {0, 0, 0}
  32. };
  33. struct offset offset_reg = {
  34. /* IGA1 Offset Register */
  35. {IGA1_OFFSET_REG_NUM, {{CR13, 0, 7}, {CR35, 5, 7} } },
  36. /* IGA2 Offset Register */
  37. {IGA2_OFFSET_REG_NUM, {{CR66, 0, 7}, {CR67, 0, 1} } }
  38. };
  39. static struct pll_map pll_value[] = {
  40. {CLK_25_175M, CLE266_PLL_25_175M, K800_PLL_25_175M, CX700_25_175M},
  41. {CLK_29_581M, CLE266_PLL_29_581M, K800_PLL_29_581M, CX700_29_581M},
  42. {CLK_26_880M, CLE266_PLL_26_880M, K800_PLL_26_880M, CX700_26_880M},
  43. {CLK_31_490M, CLE266_PLL_31_490M, K800_PLL_31_490M, CX700_31_490M},
  44. {CLK_31_500M, CLE266_PLL_31_500M, K800_PLL_31_500M, CX700_31_500M},
  45. {CLK_31_728M, CLE266_PLL_31_728M, K800_PLL_31_728M, CX700_31_728M},
  46. {CLK_32_668M, CLE266_PLL_32_668M, K800_PLL_32_668M, CX700_32_668M},
  47. {CLK_36_000M, CLE266_PLL_36_000M, K800_PLL_36_000M, CX700_36_000M},
  48. {CLK_40_000M, CLE266_PLL_40_000M, K800_PLL_40_000M, CX700_40_000M},
  49. {CLK_41_291M, CLE266_PLL_41_291M, K800_PLL_41_291M, CX700_41_291M},
  50. {CLK_43_163M, CLE266_PLL_43_163M, K800_PLL_43_163M, CX700_43_163M},
  51. {CLK_45_250M, CLE266_PLL_45_250M, K800_PLL_45_250M, CX700_45_250M},
  52. {CLK_46_000M, CLE266_PLL_46_000M, K800_PLL_46_000M, CX700_46_000M},
  53. {CLK_46_996M, CLE266_PLL_46_996M, K800_PLL_46_996M, CX700_46_996M},
  54. {CLK_48_000M, CLE266_PLL_48_000M, K800_PLL_48_000M, CX700_48_000M},
  55. {CLK_48_875M, CLE266_PLL_48_875M, K800_PLL_48_875M, CX700_48_875M},
  56. {CLK_49_500M, CLE266_PLL_49_500M, K800_PLL_49_500M, CX700_49_500M},
  57. {CLK_52_406M, CLE266_PLL_52_406M, K800_PLL_52_406M, CX700_52_406M},
  58. {CLK_52_977M, CLE266_PLL_52_977M, K800_PLL_52_977M, CX700_52_977M},
  59. {CLK_56_250M, CLE266_PLL_56_250M, K800_PLL_56_250M, CX700_56_250M},
  60. {CLK_60_466M, CLE266_PLL_60_466M, K800_PLL_60_466M, CX700_60_466M},
  61. {CLK_61_500M, CLE266_PLL_61_500M, K800_PLL_61_500M, CX700_61_500M},
  62. {CLK_65_000M, CLE266_PLL_65_000M, K800_PLL_65_000M, CX700_65_000M},
  63. {CLK_65_178M, CLE266_PLL_65_178M, K800_PLL_65_178M, CX700_65_178M},
  64. {CLK_66_750M, CLE266_PLL_66_750M, K800_PLL_66_750M, CX700_66_750M},
  65. {CLK_68_179M, CLE266_PLL_68_179M, K800_PLL_68_179M, CX700_68_179M},
  66. {CLK_69_924M, CLE266_PLL_69_924M, K800_PLL_69_924M, CX700_69_924M},
  67. {CLK_70_159M, CLE266_PLL_70_159M, K800_PLL_70_159M, CX700_70_159M},
  68. {CLK_72_000M, CLE266_PLL_72_000M, K800_PLL_72_000M, CX700_72_000M},
  69. {CLK_78_750M, CLE266_PLL_78_750M, K800_PLL_78_750M, CX700_78_750M},
  70. {CLK_80_136M, CLE266_PLL_80_136M, K800_PLL_80_136M, CX700_80_136M},
  71. {CLK_83_375M, CLE266_PLL_83_375M, K800_PLL_83_375M, CX700_83_375M},
  72. {CLK_83_950M, CLE266_PLL_83_950M, K800_PLL_83_950M, CX700_83_950M},
  73. {CLK_84_750M, CLE266_PLL_84_750M, K800_PLL_84_750M, CX700_84_750M},
  74. {CLK_85_860M, CLE266_PLL_85_860M, K800_PLL_85_860M, CX700_85_860M},
  75. {CLK_88_750M, CLE266_PLL_88_750M, K800_PLL_88_750M, CX700_88_750M},
  76. {CLK_94_500M, CLE266_PLL_94_500M, K800_PLL_94_500M, CX700_94_500M},
  77. {CLK_97_750M, CLE266_PLL_97_750M, K800_PLL_97_750M, CX700_97_750M},
  78. {CLK_101_000M, CLE266_PLL_101_000M, K800_PLL_101_000M,
  79. CX700_101_000M},
  80. {CLK_106_500M, CLE266_PLL_106_500M, K800_PLL_106_500M,
  81. CX700_106_500M},
  82. {CLK_108_000M, CLE266_PLL_108_000M, K800_PLL_108_000M,
  83. CX700_108_000M},
  84. {CLK_113_309M, CLE266_PLL_113_309M, K800_PLL_113_309M,
  85. CX700_113_309M},
  86. {CLK_118_840M, CLE266_PLL_118_840M, K800_PLL_118_840M,
  87. CX700_118_840M},
  88. {CLK_119_000M, CLE266_PLL_119_000M, K800_PLL_119_000M,
  89. CX700_119_000M},
  90. {CLK_121_750M, CLE266_PLL_121_750M, K800_PLL_121_750M,
  91. CX700_121_750M},
  92. {CLK_125_104M, CLE266_PLL_125_104M, K800_PLL_125_104M,
  93. CX700_125_104M},
  94. {CLK_133_308M, CLE266_PLL_133_308M, K800_PLL_133_308M,
  95. CX700_133_308M},
  96. {CLK_135_000M, CLE266_PLL_135_000M, K800_PLL_135_000M,
  97. CX700_135_000M},
  98. {CLK_136_700M, CLE266_PLL_136_700M, K800_PLL_136_700M,
  99. CX700_136_700M},
  100. {CLK_138_400M, CLE266_PLL_138_400M, K800_PLL_138_400M,
  101. CX700_138_400M},
  102. {CLK_146_760M, CLE266_PLL_146_760M, K800_PLL_146_760M,
  103. CX700_146_760M},
  104. {CLK_153_920M, CLE266_PLL_153_920M, K800_PLL_153_920M,
  105. CX700_153_920M},
  106. {CLK_156_000M, CLE266_PLL_156_000M, K800_PLL_156_000M,
  107. CX700_156_000M},
  108. {CLK_157_500M, CLE266_PLL_157_500M, K800_PLL_157_500M,
  109. CX700_157_500M},
  110. {CLK_162_000M, CLE266_PLL_162_000M, K800_PLL_162_000M,
  111. CX700_162_000M},
  112. {CLK_187_000M, CLE266_PLL_187_000M, K800_PLL_187_000M,
  113. CX700_187_000M},
  114. {CLK_193_295M, CLE266_PLL_193_295M, K800_PLL_193_295M,
  115. CX700_193_295M},
  116. {CLK_202_500M, CLE266_PLL_202_500M, K800_PLL_202_500M,
  117. CX700_202_500M},
  118. {CLK_204_000M, CLE266_PLL_204_000M, K800_PLL_204_000M,
  119. CX700_204_000M},
  120. {CLK_218_500M, CLE266_PLL_218_500M, K800_PLL_218_500M,
  121. CX700_218_500M},
  122. {CLK_234_000M, CLE266_PLL_234_000M, K800_PLL_234_000M,
  123. CX700_234_000M},
  124. {CLK_267_250M, CLE266_PLL_267_250M, K800_PLL_267_250M,
  125. CX700_267_250M},
  126. {CLK_297_500M, CLE266_PLL_297_500M, K800_PLL_297_500M,
  127. CX700_297_500M},
  128. {CLK_74_481M, CLE266_PLL_74_481M, K800_PLL_74_481M, CX700_74_481M},
  129. {CLK_172_798M, CLE266_PLL_172_798M, K800_PLL_172_798M,
  130. CX700_172_798M},
  131. {CLK_122_614M, CLE266_PLL_122_614M, K800_PLL_122_614M,
  132. CX700_122_614M},
  133. {CLK_74_270M, CLE266_PLL_74_270M, K800_PLL_74_270M, CX700_74_270M},
  134. {CLK_148_500M, CLE266_PLL_148_500M, K800_PLL_148_500M,
  135. CX700_148_500M}
  136. };
  137. static struct fifo_depth_select display_fifo_depth_reg = {
  138. /* IGA1 FIFO Depth_Select */
  139. {IGA1_FIFO_DEPTH_SELECT_REG_NUM, {{SR17, 0, 7} } },
  140. /* IGA2 FIFO Depth_Select */
  141. {IGA2_FIFO_DEPTH_SELECT_REG_NUM,
  142. {{CR68, 4, 7}, {CR94, 7, 7}, {CR95, 7, 7} } }
  143. };
  144. static struct fifo_threshold_select fifo_threshold_select_reg = {
  145. /* IGA1 FIFO Threshold Select */
  146. {IGA1_FIFO_THRESHOLD_REG_NUM, {{SR16, 0, 5}, {SR16, 7, 7} } },
  147. /* IGA2 FIFO Threshold Select */
  148. {IGA2_FIFO_THRESHOLD_REG_NUM, {{CR68, 0, 3}, {CR95, 4, 6} } }
  149. };
  150. static struct fifo_high_threshold_select fifo_high_threshold_select_reg = {
  151. /* IGA1 FIFO High Threshold Select */
  152. {IGA1_FIFO_HIGH_THRESHOLD_REG_NUM, {{SR18, 0, 5}, {SR18, 7, 7} } },
  153. /* IGA2 FIFO High Threshold Select */
  154. {IGA2_FIFO_HIGH_THRESHOLD_REG_NUM, {{CR92, 0, 3}, {CR95, 0, 2} } }
  155. };
  156. static struct display_queue_expire_num display_queue_expire_num_reg = {
  157. /* IGA1 Display Queue Expire Num */
  158. {IGA1_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{SR22, 0, 4} } },
  159. /* IGA2 Display Queue Expire Num */
  160. {IGA2_DISPLAY_QUEUE_EXPIRE_NUM_REG_NUM, {{CR94, 0, 6} } }
  161. };
  162. /* Definition Fetch Count Registers*/
  163. static struct fetch_count fetch_count_reg = {
  164. /* IGA1 Fetch Count Register */
  165. {IGA1_FETCH_COUNT_REG_NUM, {{SR1C, 0, 7}, {SR1D, 0, 1} } },
  166. /* IGA2 Fetch Count Register */
  167. {IGA2_FETCH_COUNT_REG_NUM, {{CR65, 0, 7}, {CR67, 2, 3} } }
  168. };
  169. static struct iga1_crtc_timing iga1_crtc_reg = {
  170. /* IGA1 Horizontal Total */
  171. {IGA1_HOR_TOTAL_REG_NUM, {{CR00, 0, 7}, {CR36, 3, 3} } },
  172. /* IGA1 Horizontal Addressable Video */
  173. {IGA1_HOR_ADDR_REG_NUM, {{CR01, 0, 7} } },
  174. /* IGA1 Horizontal Blank Start */
  175. {IGA1_HOR_BLANK_START_REG_NUM, {{CR02, 0, 7} } },
  176. /* IGA1 Horizontal Blank End */
  177. {IGA1_HOR_BLANK_END_REG_NUM,
  178. {{CR03, 0, 4}, {CR05, 7, 7}, {CR33, 5, 5} } },
  179. /* IGA1 Horizontal Sync Start */
  180. {IGA1_HOR_SYNC_START_REG_NUM, {{CR04, 0, 7}, {CR33, 4, 4} } },
  181. /* IGA1 Horizontal Sync End */
  182. {IGA1_HOR_SYNC_END_REG_NUM, {{CR05, 0, 4} } },
  183. /* IGA1 Vertical Total */
  184. {IGA1_VER_TOTAL_REG_NUM,
  185. {{CR06, 0, 7}, {CR07, 0, 0}, {CR07, 5, 5}, {CR35, 0, 0} } },
  186. /* IGA1 Vertical Addressable Video */
  187. {IGA1_VER_ADDR_REG_NUM,
  188. {{CR12, 0, 7}, {CR07, 1, 1}, {CR07, 6, 6}, {CR35, 2, 2} } },
  189. /* IGA1 Vertical Blank Start */
  190. {IGA1_VER_BLANK_START_REG_NUM,
  191. {{CR15, 0, 7}, {CR07, 3, 3}, {CR09, 5, 5}, {CR35, 3, 3} } },
  192. /* IGA1 Vertical Blank End */
  193. {IGA1_VER_BLANK_END_REG_NUM, {{CR16, 0, 7} } },
  194. /* IGA1 Vertical Sync Start */
  195. {IGA1_VER_SYNC_START_REG_NUM,
  196. {{CR10, 0, 7}, {CR07, 2, 2}, {CR07, 7, 7}, {CR35, 1, 1} } },
  197. /* IGA1 Vertical Sync End */
  198. {IGA1_VER_SYNC_END_REG_NUM, {{CR11, 0, 3} } }
  199. };
  200. static struct iga2_crtc_timing iga2_crtc_reg = {
  201. /* IGA2 Horizontal Total */
  202. {IGA2_HOR_TOTAL_REG_NUM, {{CR50, 0, 7}, {CR55, 0, 3} } },
  203. /* IGA2 Horizontal Addressable Video */
  204. {IGA2_HOR_ADDR_REG_NUM, {{CR51, 0, 7}, {CR55, 4, 6} } },
  205. /* IGA2 Horizontal Blank Start */
  206. {IGA2_HOR_BLANK_START_REG_NUM, {{CR52, 0, 7}, {CR54, 0, 2} } },
  207. /* IGA2 Horizontal Blank End */
  208. {IGA2_HOR_BLANK_END_REG_NUM,
  209. {{CR53, 0, 7}, {CR54, 3, 5}, {CR5D, 6, 6} } },
  210. /* IGA2 Horizontal Sync Start */
  211. {IGA2_HOR_SYNC_START_REG_NUM,
  212. {{CR56, 0, 7}, {CR54, 6, 7}, {CR5C, 7, 7}, {CR5D, 7, 7} } },
  213. /* IGA2 Horizontal Sync End */
  214. {IGA2_HOR_SYNC_END_REG_NUM, {{CR57, 0, 7}, {CR5C, 6, 6} } },
  215. /* IGA2 Vertical Total */
  216. {IGA2_VER_TOTAL_REG_NUM, {{CR58, 0, 7}, {CR5D, 0, 2} } },
  217. /* IGA2 Vertical Addressable Video */
  218. {IGA2_VER_ADDR_REG_NUM, {{CR59, 0, 7}, {CR5D, 3, 5} } },
  219. /* IGA2 Vertical Blank Start */
  220. {IGA2_VER_BLANK_START_REG_NUM, {{CR5A, 0, 7}, {CR5C, 0, 2} } },
  221. /* IGA2 Vertical Blank End */
  222. {IGA2_VER_BLANK_END_REG_NUM, {{CR5B, 0, 7}, {CR5C, 3, 5} } },
  223. /* IGA2 Vertical Sync Start */
  224. {IGA2_VER_SYNC_START_REG_NUM, {{CR5E, 0, 7}, {CR5F, 5, 7} } },
  225. /* IGA2 Vertical Sync End */
  226. {IGA2_VER_SYNC_END_REG_NUM, {{CR5F, 0, 4} } }
  227. };
  228. static struct rgbLUT palLUT_table[] = {
  229. /* {R,G,B} */
  230. /* Index 0x00~0x03 */
  231. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x2A}, {0x00, 0x2A, 0x00}, {0x00,
  232. 0x2A,
  233. 0x2A},
  234. /* Index 0x04~0x07 */
  235. {0x2A, 0x00, 0x00}, {0x2A, 0x00, 0x2A}, {0x2A, 0x15, 0x00}, {0x2A,
  236. 0x2A,
  237. 0x2A},
  238. /* Index 0x08~0x0B */
  239. {0x15, 0x15, 0x15}, {0x15, 0x15, 0x3F}, {0x15, 0x3F, 0x15}, {0x15,
  240. 0x3F,
  241. 0x3F},
  242. /* Index 0x0C~0x0F */
  243. {0x3F, 0x15, 0x15}, {0x3F, 0x15, 0x3F}, {0x3F, 0x3F, 0x15}, {0x3F,
  244. 0x3F,
  245. 0x3F},
  246. /* Index 0x10~0x13 */
  247. {0x00, 0x00, 0x00}, {0x05, 0x05, 0x05}, {0x08, 0x08, 0x08}, {0x0B,
  248. 0x0B,
  249. 0x0B},
  250. /* Index 0x14~0x17 */
  251. {0x0E, 0x0E, 0x0E}, {0x11, 0x11, 0x11}, {0x14, 0x14, 0x14}, {0x18,
  252. 0x18,
  253. 0x18},
  254. /* Index 0x18~0x1B */
  255. {0x1C, 0x1C, 0x1C}, {0x20, 0x20, 0x20}, {0x24, 0x24, 0x24}, {0x28,
  256. 0x28,
  257. 0x28},
  258. /* Index 0x1C~0x1F */
  259. {0x2D, 0x2D, 0x2D}, {0x32, 0x32, 0x32}, {0x38, 0x38, 0x38}, {0x3F,
  260. 0x3F,
  261. 0x3F},
  262. /* Index 0x20~0x23 */
  263. {0x00, 0x00, 0x3F}, {0x10, 0x00, 0x3F}, {0x1F, 0x00, 0x3F}, {0x2F,
  264. 0x00,
  265. 0x3F},
  266. /* Index 0x24~0x27 */
  267. {0x3F, 0x00, 0x3F}, {0x3F, 0x00, 0x2F}, {0x3F, 0x00, 0x1F}, {0x3F,
  268. 0x00,
  269. 0x10},
  270. /* Index 0x28~0x2B */
  271. {0x3F, 0x00, 0x00}, {0x3F, 0x10, 0x00}, {0x3F, 0x1F, 0x00}, {0x3F,
  272. 0x2F,
  273. 0x00},
  274. /* Index 0x2C~0x2F */
  275. {0x3F, 0x3F, 0x00}, {0x2F, 0x3F, 0x00}, {0x1F, 0x3F, 0x00}, {0x10,
  276. 0x3F,
  277. 0x00},
  278. /* Index 0x30~0x33 */
  279. {0x00, 0x3F, 0x00}, {0x00, 0x3F, 0x10}, {0x00, 0x3F, 0x1F}, {0x00,
  280. 0x3F,
  281. 0x2F},
  282. /* Index 0x34~0x37 */
  283. {0x00, 0x3F, 0x3F}, {0x00, 0x2F, 0x3F}, {0x00, 0x1F, 0x3F}, {0x00,
  284. 0x10,
  285. 0x3F},
  286. /* Index 0x38~0x3B */
  287. {0x1F, 0x1F, 0x3F}, {0x27, 0x1F, 0x3F}, {0x2F, 0x1F, 0x3F}, {0x37,
  288. 0x1F,
  289. 0x3F},
  290. /* Index 0x3C~0x3F */
  291. {0x3F, 0x1F, 0x3F}, {0x3F, 0x1F, 0x37}, {0x3F, 0x1F, 0x2F}, {0x3F,
  292. 0x1F,
  293. 0x27},
  294. /* Index 0x40~0x43 */
  295. {0x3F, 0x1F, 0x1F}, {0x3F, 0x27, 0x1F}, {0x3F, 0x2F, 0x1F}, {0x3F,
  296. 0x3F,
  297. 0x1F},
  298. /* Index 0x44~0x47 */
  299. {0x3F, 0x3F, 0x1F}, {0x37, 0x3F, 0x1F}, {0x2F, 0x3F, 0x1F}, {0x27,
  300. 0x3F,
  301. 0x1F},
  302. /* Index 0x48~0x4B */
  303. {0x1F, 0x3F, 0x1F}, {0x1F, 0x3F, 0x27}, {0x1F, 0x3F, 0x2F}, {0x1F,
  304. 0x3F,
  305. 0x37},
  306. /* Index 0x4C~0x4F */
  307. {0x1F, 0x3F, 0x3F}, {0x1F, 0x37, 0x3F}, {0x1F, 0x2F, 0x3F}, {0x1F,
  308. 0x27,
  309. 0x3F},
  310. /* Index 0x50~0x53 */
  311. {0x2D, 0x2D, 0x3F}, {0x31, 0x2D, 0x3F}, {0x36, 0x2D, 0x3F}, {0x3A,
  312. 0x2D,
  313. 0x3F},
  314. /* Index 0x54~0x57 */
  315. {0x3F, 0x2D, 0x3F}, {0x3F, 0x2D, 0x3A}, {0x3F, 0x2D, 0x36}, {0x3F,
  316. 0x2D,
  317. 0x31},
  318. /* Index 0x58~0x5B */
  319. {0x3F, 0x2D, 0x2D}, {0x3F, 0x31, 0x2D}, {0x3F, 0x36, 0x2D}, {0x3F,
  320. 0x3A,
  321. 0x2D},
  322. /* Index 0x5C~0x5F */
  323. {0x3F, 0x3F, 0x2D}, {0x3A, 0x3F, 0x2D}, {0x36, 0x3F, 0x2D}, {0x31,
  324. 0x3F,
  325. 0x2D},
  326. /* Index 0x60~0x63 */
  327. {0x2D, 0x3F, 0x2D}, {0x2D, 0x3F, 0x31}, {0x2D, 0x3F, 0x36}, {0x2D,
  328. 0x3F,
  329. 0x3A},
  330. /* Index 0x64~0x67 */
  331. {0x2D, 0x3F, 0x3F}, {0x2D, 0x3A, 0x3F}, {0x2D, 0x36, 0x3F}, {0x2D,
  332. 0x31,
  333. 0x3F},
  334. /* Index 0x68~0x6B */
  335. {0x00, 0x00, 0x1C}, {0x07, 0x00, 0x1C}, {0x0E, 0x00, 0x1C}, {0x15,
  336. 0x00,
  337. 0x1C},
  338. /* Index 0x6C~0x6F */
  339. {0x1C, 0x00, 0x1C}, {0x1C, 0x00, 0x15}, {0x1C, 0x00, 0x0E}, {0x1C,
  340. 0x00,
  341. 0x07},
  342. /* Index 0x70~0x73 */
  343. {0x1C, 0x00, 0x00}, {0x1C, 0x07, 0x00}, {0x1C, 0x0E, 0x00}, {0x1C,
  344. 0x15,
  345. 0x00},
  346. /* Index 0x74~0x77 */
  347. {0x1C, 0x1C, 0x00}, {0x15, 0x1C, 0x00}, {0x0E, 0x1C, 0x00}, {0x07,
  348. 0x1C,
  349. 0x00},
  350. /* Index 0x78~0x7B */
  351. {0x00, 0x1C, 0x00}, {0x00, 0x1C, 0x07}, {0x00, 0x1C, 0x0E}, {0x00,
  352. 0x1C,
  353. 0x15},
  354. /* Index 0x7C~0x7F */
  355. {0x00, 0x1C, 0x1C}, {0x00, 0x15, 0x1C}, {0x00, 0x0E, 0x1C}, {0x00,
  356. 0x07,
  357. 0x1C},
  358. /* Index 0x80~0x83 */
  359. {0x0E, 0x0E, 0x1C}, {0x11, 0x0E, 0x1C}, {0x15, 0x0E, 0x1C}, {0x18,
  360. 0x0E,
  361. 0x1C},
  362. /* Index 0x84~0x87 */
  363. {0x1C, 0x0E, 0x1C}, {0x1C, 0x0E, 0x18}, {0x1C, 0x0E, 0x15}, {0x1C,
  364. 0x0E,
  365. 0x11},
  366. /* Index 0x88~0x8B */
  367. {0x1C, 0x0E, 0x0E}, {0x1C, 0x11, 0x0E}, {0x1C, 0x15, 0x0E}, {0x1C,
  368. 0x18,
  369. 0x0E},
  370. /* Index 0x8C~0x8F */
  371. {0x1C, 0x1C, 0x0E}, {0x18, 0x1C, 0x0E}, {0x15, 0x1C, 0x0E}, {0x11,
  372. 0x1C,
  373. 0x0E},
  374. /* Index 0x90~0x93 */
  375. {0x0E, 0x1C, 0x0E}, {0x0E, 0x1C, 0x11}, {0x0E, 0x1C, 0x15}, {0x0E,
  376. 0x1C,
  377. 0x18},
  378. /* Index 0x94~0x97 */
  379. {0x0E, 0x1C, 0x1C}, {0x0E, 0x18, 0x1C}, {0x0E, 0x15, 0x1C}, {0x0E,
  380. 0x11,
  381. 0x1C},
  382. /* Index 0x98~0x9B */
  383. {0x14, 0x14, 0x1C}, {0x16, 0x14, 0x1C}, {0x18, 0x14, 0x1C}, {0x1A,
  384. 0x14,
  385. 0x1C},
  386. /* Index 0x9C~0x9F */
  387. {0x1C, 0x14, 0x1C}, {0x1C, 0x14, 0x1A}, {0x1C, 0x14, 0x18}, {0x1C,
  388. 0x14,
  389. 0x16},
  390. /* Index 0xA0~0xA3 */
  391. {0x1C, 0x14, 0x14}, {0x1C, 0x16, 0x14}, {0x1C, 0x18, 0x14}, {0x1C,
  392. 0x1A,
  393. 0x14},
  394. /* Index 0xA4~0xA7 */
  395. {0x1C, 0x1C, 0x14}, {0x1A, 0x1C, 0x14}, {0x18, 0x1C, 0x14}, {0x16,
  396. 0x1C,
  397. 0x14},
  398. /* Index 0xA8~0xAB */
  399. {0x14, 0x1C, 0x14}, {0x14, 0x1C, 0x16}, {0x14, 0x1C, 0x18}, {0x14,
  400. 0x1C,
  401. 0x1A},
  402. /* Index 0xAC~0xAF */
  403. {0x14, 0x1C, 0x1C}, {0x14, 0x1A, 0x1C}, {0x14, 0x18, 0x1C}, {0x14,
  404. 0x16,
  405. 0x1C},
  406. /* Index 0xB0~0xB3 */
  407. {0x00, 0x00, 0x10}, {0x04, 0x00, 0x10}, {0x08, 0x00, 0x10}, {0x0C,
  408. 0x00,
  409. 0x10},
  410. /* Index 0xB4~0xB7 */
  411. {0x10, 0x00, 0x10}, {0x10, 0x00, 0x0C}, {0x10, 0x00, 0x08}, {0x10,
  412. 0x00,
  413. 0x04},
  414. /* Index 0xB8~0xBB */
  415. {0x10, 0x00, 0x00}, {0x10, 0x04, 0x00}, {0x10, 0x08, 0x00}, {0x10,
  416. 0x0C,
  417. 0x00},
  418. /* Index 0xBC~0xBF */
  419. {0x10, 0x10, 0x00}, {0x0C, 0x10, 0x00}, {0x08, 0x10, 0x00}, {0x04,
  420. 0x10,
  421. 0x00},
  422. /* Index 0xC0~0xC3 */
  423. {0x00, 0x10, 0x00}, {0x00, 0x10, 0x04}, {0x00, 0x10, 0x08}, {0x00,
  424. 0x10,
  425. 0x0C},
  426. /* Index 0xC4~0xC7 */
  427. {0x00, 0x10, 0x10}, {0x00, 0x0C, 0x10}, {0x00, 0x08, 0x10}, {0x00,
  428. 0x04,
  429. 0x10},
  430. /* Index 0xC8~0xCB */
  431. {0x08, 0x08, 0x10}, {0x0A, 0x08, 0x10}, {0x0C, 0x08, 0x10}, {0x0E,
  432. 0x08,
  433. 0x10},
  434. /* Index 0xCC~0xCF */
  435. {0x10, 0x08, 0x10}, {0x10, 0x08, 0x0E}, {0x10, 0x08, 0x0C}, {0x10,
  436. 0x08,
  437. 0x0A},
  438. /* Index 0xD0~0xD3 */
  439. {0x10, 0x08, 0x08}, {0x10, 0x0A, 0x08}, {0x10, 0x0C, 0x08}, {0x10,
  440. 0x0E,
  441. 0x08},
  442. /* Index 0xD4~0xD7 */
  443. {0x10, 0x10, 0x08}, {0x0E, 0x10, 0x08}, {0x0C, 0x10, 0x08}, {0x0A,
  444. 0x10,
  445. 0x08},
  446. /* Index 0xD8~0xDB */
  447. {0x08, 0x10, 0x08}, {0x08, 0x10, 0x0A}, {0x08, 0x10, 0x0C}, {0x08,
  448. 0x10,
  449. 0x0E},
  450. /* Index 0xDC~0xDF */
  451. {0x08, 0x10, 0x10}, {0x08, 0x0E, 0x10}, {0x08, 0x0C, 0x10}, {0x08,
  452. 0x0A,
  453. 0x10},
  454. /* Index 0xE0~0xE3 */
  455. {0x0B, 0x0B, 0x10}, {0x0C, 0x0B, 0x10}, {0x0D, 0x0B, 0x10}, {0x0F,
  456. 0x0B,
  457. 0x10},
  458. /* Index 0xE4~0xE7 */
  459. {0x10, 0x0B, 0x10}, {0x10, 0x0B, 0x0F}, {0x10, 0x0B, 0x0D}, {0x10,
  460. 0x0B,
  461. 0x0C},
  462. /* Index 0xE8~0xEB */
  463. {0x10, 0x0B, 0x0B}, {0x10, 0x0C, 0x0B}, {0x10, 0x0D, 0x0B}, {0x10,
  464. 0x0F,
  465. 0x0B},
  466. /* Index 0xEC~0xEF */
  467. {0x10, 0x10, 0x0B}, {0x0F, 0x10, 0x0B}, {0x0D, 0x10, 0x0B}, {0x0C,
  468. 0x10,
  469. 0x0B},
  470. /* Index 0xF0~0xF3 */
  471. {0x0B, 0x10, 0x0B}, {0x0B, 0x10, 0x0C}, {0x0B, 0x10, 0x0D}, {0x0B,
  472. 0x10,
  473. 0x0F},
  474. /* Index 0xF4~0xF7 */
  475. {0x0B, 0x10, 0x10}, {0x0B, 0x0F, 0x10}, {0x0B, 0x0D, 0x10}, {0x0B,
  476. 0x0C,
  477. 0x10},
  478. /* Index 0xF8~0xFB */
  479. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  480. 0x00,
  481. 0x00},
  482. /* Index 0xFC~0xFF */
  483. {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00, 0x00, 0x00}, {0x00,
  484. 0x00,
  485. 0x00}
  486. };
  487. static void set_crt_output_path(int set_iga);
  488. static void dvi_patch_skew_dvp0(void);
  489. static void dvi_patch_skew_dvp1(void);
  490. static void dvi_patch_skew_dvp_low(void);
  491. static void set_dvi_output_path(int set_iga, int output_interface);
  492. static void set_lcd_output_path(int set_iga, int output_interface);
  493. static int search_mode_setting(int ModeInfoIndex);
  494. static void load_fix_bit_crtc_reg(void);
  495. static void init_gfx_chip_info(void);
  496. static void init_tmds_chip_info(void);
  497. static void init_lvds_chip_info(void);
  498. static void device_screen_off(void);
  499. static void device_screen_on(void);
  500. static void set_display_channel(void);
  501. static void device_off(void);
  502. static void device_on(void);
  503. static void enable_second_display_channel(void);
  504. static void disable_second_display_channel(void);
  505. static int get_fb_size_from_pci(void);
  506. void viafb_write_reg(u8 index, u16 io_port, u8 data)
  507. {
  508. outb(index, io_port);
  509. outb(data, io_port + 1);
  510. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, data); */
  511. }
  512. u8 viafb_read_reg(int io_port, u8 index)
  513. {
  514. outb(index, io_port);
  515. return inb(io_port + 1);
  516. }
  517. void viafb_lock_crt(void)
  518. {
  519. viafb_write_reg_mask(CR11, VIACR, BIT7, BIT7);
  520. }
  521. void viafb_unlock_crt(void)
  522. {
  523. viafb_write_reg_mask(CR11, VIACR, 0, BIT7);
  524. viafb_write_reg_mask(CR47, VIACR, 0, BIT0);
  525. }
  526. void viafb_write_reg_mask(u8 index, int io_port, u8 data, u8 mask)
  527. {
  528. u8 tmp;
  529. outb(index, io_port);
  530. tmp = inb(io_port + 1);
  531. outb((data & mask) | (tmp & (~mask)), io_port + 1);
  532. /*DEBUG_MSG(KERN_INFO "\nIndex=%2d Value=%2d", index, tmp); */
  533. }
  534. void write_dac_reg(u8 index, u8 r, u8 g, u8 b)
  535. {
  536. outb(index, LUT_INDEX_WRITE);
  537. outb(r, LUT_DATA);
  538. outb(g, LUT_DATA);
  539. outb(b, LUT_DATA);
  540. }
  541. /*Set IGA path for each device*/
  542. void viafb_set_iga_path(void)
  543. {
  544. if (viafb_SAMM_ON == 1) {
  545. if (viafb_CRT_ON) {
  546. if (viafb_primary_dev == CRT_Device)
  547. viaparinfo->crt_setting_info->iga_path = IGA1;
  548. else
  549. viaparinfo->crt_setting_info->iga_path = IGA2;
  550. }
  551. if (viafb_DVI_ON) {
  552. if (viafb_primary_dev == DVI_Device)
  553. viaparinfo->tmds_setting_info->iga_path = IGA1;
  554. else
  555. viaparinfo->tmds_setting_info->iga_path = IGA2;
  556. }
  557. if (viafb_LCD_ON) {
  558. if (viafb_primary_dev == LCD_Device) {
  559. if (viafb_dual_fb &&
  560. (viaparinfo->chip_info->gfx_chip_name ==
  561. UNICHROME_CLE266)) {
  562. viaparinfo->
  563. lvds_setting_info->iga_path = IGA2;
  564. viaparinfo->
  565. crt_setting_info->iga_path = IGA1;
  566. viaparinfo->
  567. tmds_setting_info->iga_path = IGA1;
  568. } else
  569. viaparinfo->
  570. lvds_setting_info->iga_path = IGA1;
  571. } else {
  572. viaparinfo->lvds_setting_info->iga_path = IGA2;
  573. }
  574. }
  575. if (viafb_LCD2_ON) {
  576. if (LCD2_Device == viafb_primary_dev)
  577. viaparinfo->lvds_setting_info2->iga_path = IGA1;
  578. else
  579. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  580. }
  581. } else {
  582. viafb_SAMM_ON = 0;
  583. if (viafb_CRT_ON && viafb_LCD_ON) {
  584. viaparinfo->crt_setting_info->iga_path = IGA1;
  585. viaparinfo->lvds_setting_info->iga_path = IGA2;
  586. } else if (viafb_CRT_ON && viafb_DVI_ON) {
  587. viaparinfo->crt_setting_info->iga_path = IGA1;
  588. viaparinfo->tmds_setting_info->iga_path = IGA2;
  589. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  590. viaparinfo->tmds_setting_info->iga_path = IGA1;
  591. viaparinfo->lvds_setting_info->iga_path = IGA2;
  592. } else if (viafb_LCD_ON && viafb_LCD2_ON) {
  593. viaparinfo->lvds_setting_info->iga_path = IGA2;
  594. viaparinfo->lvds_setting_info2->iga_path = IGA2;
  595. } else if (viafb_CRT_ON) {
  596. viaparinfo->crt_setting_info->iga_path = IGA1;
  597. } else if (viafb_LCD_ON) {
  598. viaparinfo->lvds_setting_info->iga_path = IGA2;
  599. } else if (viafb_DVI_ON) {
  600. viaparinfo->tmds_setting_info->iga_path = IGA1;
  601. }
  602. }
  603. }
  604. void viafb_set_primary_address(u32 addr)
  605. {
  606. DEBUG_MSG(KERN_DEBUG "viafb_set_primary_address(0x%08X)\n", addr);
  607. viafb_write_reg(CR0D, VIACR, addr & 0xFF);
  608. viafb_write_reg(CR0C, VIACR, (addr >> 8) & 0xFF);
  609. viafb_write_reg(CR34, VIACR, (addr >> 16) & 0xFF);
  610. viafb_write_reg_mask(CR48, VIACR, (addr >> 24) & 0x1F, 0x1F);
  611. }
  612. void viafb_set_secondary_address(u32 addr)
  613. {
  614. DEBUG_MSG(KERN_DEBUG "viafb_set_secondary_address(0x%08X)\n", addr);
  615. /* secondary display supports only quadword aligned memory */
  616. viafb_write_reg_mask(CR62, VIACR, (addr >> 2) & 0xFE, 0xFE);
  617. viafb_write_reg(CR63, VIACR, (addr >> 10) & 0xFF);
  618. viafb_write_reg(CR64, VIACR, (addr >> 18) & 0xFF);
  619. viafb_write_reg_mask(CRA3, VIACR, (addr >> 26) & 0x07, 0x07);
  620. }
  621. void viafb_set_output_path(int device, int set_iga, int output_interface)
  622. {
  623. switch (device) {
  624. case DEVICE_CRT:
  625. set_crt_output_path(set_iga);
  626. break;
  627. case DEVICE_DVI:
  628. set_dvi_output_path(set_iga, output_interface);
  629. break;
  630. case DEVICE_LCD:
  631. set_lcd_output_path(set_iga, output_interface);
  632. break;
  633. }
  634. }
  635. static void set_crt_output_path(int set_iga)
  636. {
  637. viafb_write_reg_mask(CR36, VIACR, 0x00, BIT4 + BIT5);
  638. switch (set_iga) {
  639. case IGA1:
  640. viafb_write_reg_mask(SR16, VIASR, 0x00, BIT6);
  641. break;
  642. case IGA2:
  643. case IGA1_IGA2:
  644. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  645. viafb_write_reg_mask(SR16, VIASR, 0x40, BIT6);
  646. if (set_iga == IGA1_IGA2)
  647. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  648. break;
  649. }
  650. }
  651. static void dvi_patch_skew_dvp0(void)
  652. {
  653. /* Reset data driving first: */
  654. viafb_write_reg_mask(SR1B, VIASR, 0, BIT1);
  655. viafb_write_reg_mask(SR2A, VIASR, 0, BIT4);
  656. switch (viaparinfo->chip_info->gfx_chip_name) {
  657. case UNICHROME_P4M890:
  658. {
  659. if ((viaparinfo->tmds_setting_info->h_active == 1600) &&
  660. (viaparinfo->tmds_setting_info->v_active ==
  661. 1200))
  662. viafb_write_reg_mask(CR96, VIACR, 0x03,
  663. BIT0 + BIT1 + BIT2);
  664. else
  665. viafb_write_reg_mask(CR96, VIACR, 0x07,
  666. BIT0 + BIT1 + BIT2);
  667. break;
  668. }
  669. case UNICHROME_P4M900:
  670. {
  671. viafb_write_reg_mask(CR96, VIACR, 0x07,
  672. BIT0 + BIT1 + BIT2 + BIT3);
  673. viafb_write_reg_mask(SR1B, VIASR, 0x02, BIT1);
  674. viafb_write_reg_mask(SR2A, VIASR, 0x10, BIT4);
  675. break;
  676. }
  677. default:
  678. {
  679. break;
  680. }
  681. }
  682. }
  683. static void dvi_patch_skew_dvp1(void)
  684. {
  685. switch (viaparinfo->chip_info->gfx_chip_name) {
  686. case UNICHROME_CX700:
  687. {
  688. break;
  689. }
  690. default:
  691. {
  692. break;
  693. }
  694. }
  695. }
  696. static void dvi_patch_skew_dvp_low(void)
  697. {
  698. switch (viaparinfo->chip_info->gfx_chip_name) {
  699. case UNICHROME_K8M890:
  700. {
  701. viafb_write_reg_mask(CR99, VIACR, 0x03, BIT0 + BIT1);
  702. break;
  703. }
  704. case UNICHROME_P4M900:
  705. {
  706. viafb_write_reg_mask(CR99, VIACR, 0x08,
  707. BIT0 + BIT1 + BIT2 + BIT3);
  708. break;
  709. }
  710. case UNICHROME_P4M890:
  711. {
  712. viafb_write_reg_mask(CR99, VIACR, 0x0F,
  713. BIT0 + BIT1 + BIT2 + BIT3);
  714. break;
  715. }
  716. default:
  717. {
  718. break;
  719. }
  720. }
  721. }
  722. static void set_dvi_output_path(int set_iga, int output_interface)
  723. {
  724. switch (output_interface) {
  725. case INTERFACE_DVP0:
  726. viafb_write_reg_mask(CR6B, VIACR, 0x01, BIT0);
  727. if (set_iga == IGA1) {
  728. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  729. viafb_write_reg_mask(CR6C, VIACR, 0x21, BIT0 +
  730. BIT5 + BIT7);
  731. } else {
  732. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  733. viafb_write_reg_mask(CR6C, VIACR, 0xA1, BIT0 +
  734. BIT5 + BIT7);
  735. }
  736. viafb_write_reg_mask(SR1E, VIASR, 0xC0, BIT7 + BIT6);
  737. dvi_patch_skew_dvp0();
  738. break;
  739. case INTERFACE_DVP1:
  740. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  741. if (set_iga == IGA1)
  742. viafb_write_reg_mask(CR93, VIACR, 0x21,
  743. BIT0 + BIT5 + BIT7);
  744. else
  745. viafb_write_reg_mask(CR93, VIACR, 0xA1,
  746. BIT0 + BIT5 + BIT7);
  747. } else {
  748. if (set_iga == IGA1)
  749. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  750. else
  751. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  752. }
  753. viafb_write_reg_mask(SR1E, VIASR, 0x30, BIT4 + BIT5);
  754. dvi_patch_skew_dvp1();
  755. break;
  756. case INTERFACE_DFP_HIGH:
  757. if (viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266) {
  758. if (set_iga == IGA1) {
  759. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  760. viafb_write_reg_mask(CR97, VIACR, 0x03,
  761. BIT0 + BIT1 + BIT4);
  762. } else {
  763. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  764. viafb_write_reg_mask(CR97, VIACR, 0x13,
  765. BIT0 + BIT1 + BIT4);
  766. }
  767. }
  768. viafb_write_reg_mask(SR2A, VIASR, 0x0C, BIT2 + BIT3);
  769. break;
  770. case INTERFACE_DFP_LOW:
  771. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  772. break;
  773. if (set_iga == IGA1) {
  774. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  775. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  776. } else {
  777. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  778. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  779. }
  780. viafb_write_reg_mask(SR2A, VIASR, 0x03, BIT0 + BIT1);
  781. dvi_patch_skew_dvp_low();
  782. break;
  783. case INTERFACE_TMDS:
  784. if (set_iga == IGA1)
  785. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  786. else
  787. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  788. break;
  789. }
  790. if (set_iga == IGA2) {
  791. enable_second_display_channel();
  792. /* Disable LCD Scaling */
  793. viafb_write_reg_mask(CR79, VIACR, 0x00, BIT0);
  794. }
  795. }
  796. static void set_lcd_output_path(int set_iga, int output_interface)
  797. {
  798. DEBUG_MSG(KERN_INFO
  799. "set_lcd_output_path, iga:%d,out_interface:%d\n",
  800. set_iga, output_interface);
  801. switch (set_iga) {
  802. case IGA1:
  803. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  804. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  805. disable_second_display_channel();
  806. break;
  807. case IGA2:
  808. viafb_write_reg_mask(CR6B, VIACR, 0x00, BIT3);
  809. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  810. enable_second_display_channel();
  811. break;
  812. case IGA1_IGA2:
  813. viafb_write_reg_mask(CR6B, VIACR, 0x08, BIT3);
  814. viafb_write_reg_mask(CR6A, VIACR, 0x08, BIT3);
  815. disable_second_display_channel();
  816. break;
  817. }
  818. switch (output_interface) {
  819. case INTERFACE_DVP0:
  820. if (set_iga == IGA1) {
  821. viafb_write_reg_mask(CR96, VIACR, 0x00, BIT4);
  822. } else {
  823. viafb_write_reg(CR91, VIACR, 0x00);
  824. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  825. }
  826. break;
  827. case INTERFACE_DVP1:
  828. if (set_iga == IGA1)
  829. viafb_write_reg_mask(CR9B, VIACR, 0x00, BIT4);
  830. else {
  831. viafb_write_reg(CR91, VIACR, 0x00);
  832. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  833. }
  834. break;
  835. case INTERFACE_DFP_HIGH:
  836. if (set_iga == IGA1)
  837. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  838. else {
  839. viafb_write_reg(CR91, VIACR, 0x00);
  840. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  841. viafb_write_reg_mask(CR96, VIACR, 0x10, BIT4);
  842. }
  843. break;
  844. case INTERFACE_DFP_LOW:
  845. if (set_iga == IGA1)
  846. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  847. else {
  848. viafb_write_reg(CR91, VIACR, 0x00);
  849. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  850. viafb_write_reg_mask(CR9B, VIACR, 0x10, BIT4);
  851. }
  852. break;
  853. case INTERFACE_DFP:
  854. if ((UNICHROME_K8M890 == viaparinfo->chip_info->gfx_chip_name)
  855. || (UNICHROME_P4M890 ==
  856. viaparinfo->chip_info->gfx_chip_name))
  857. viafb_write_reg_mask(CR97, VIACR, 0x84,
  858. BIT7 + BIT2 + BIT1 + BIT0);
  859. if (set_iga == IGA1) {
  860. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  861. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  862. } else {
  863. viafb_write_reg(CR91, VIACR, 0x00);
  864. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  865. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  866. }
  867. break;
  868. case INTERFACE_LVDS0:
  869. case INTERFACE_LVDS0LVDS1:
  870. if (set_iga == IGA1)
  871. viafb_write_reg_mask(CR99, VIACR, 0x00, BIT4);
  872. else
  873. viafb_write_reg_mask(CR99, VIACR, 0x10, BIT4);
  874. break;
  875. case INTERFACE_LVDS1:
  876. if (set_iga == IGA1)
  877. viafb_write_reg_mask(CR97, VIACR, 0x00, BIT4);
  878. else
  879. viafb_write_reg_mask(CR97, VIACR, 0x10, BIT4);
  880. break;
  881. }
  882. }
  883. /* Search Mode Index */
  884. static int search_mode_setting(int ModeInfoIndex)
  885. {
  886. int i = 0;
  887. while ((i < NUM_TOTAL_MODETABLE) &&
  888. (ModeInfoIndex != CLE266Modes[i].ModeIndex))
  889. i++;
  890. if (i >= NUM_TOTAL_MODETABLE)
  891. i = 0;
  892. return i;
  893. }
  894. struct VideoModeTable *viafb_get_modetbl_pointer(int Index)
  895. {
  896. struct VideoModeTable *TmpTbl = NULL;
  897. TmpTbl = &CLE266Modes[search_mode_setting(Index)];
  898. return TmpTbl;
  899. }
  900. struct VideoModeTable *viafb_get_cea_mode_tbl_pointer(int Index)
  901. {
  902. struct VideoModeTable *TmpTbl = NULL;
  903. int i = 0;
  904. while ((i < NUM_TOTAL_CEA_MODES) &&
  905. (Index != CEA_HDMI_Modes[i].ModeIndex))
  906. i++;
  907. if ((i < NUM_TOTAL_CEA_MODES))
  908. TmpTbl = &CEA_HDMI_Modes[i];
  909. else {
  910. /*Still use general timing if don't find CEA timing */
  911. i = 0;
  912. while ((i < NUM_TOTAL_MODETABLE) &&
  913. (Index != CLE266Modes[i].ModeIndex))
  914. i++;
  915. if (i >= NUM_TOTAL_MODETABLE)
  916. i = 0;
  917. TmpTbl = &CLE266Modes[i];
  918. }
  919. return TmpTbl;
  920. }
  921. static void load_fix_bit_crtc_reg(void)
  922. {
  923. /* always set to 1 */
  924. viafb_write_reg_mask(CR03, VIACR, 0x80, BIT7);
  925. /* line compare should set all bits = 1 (extend modes) */
  926. viafb_write_reg(CR18, VIACR, 0xff);
  927. /* line compare should set all bits = 1 (extend modes) */
  928. viafb_write_reg_mask(CR07, VIACR, 0x10, BIT4);
  929. /* line compare should set all bits = 1 (extend modes) */
  930. viafb_write_reg_mask(CR09, VIACR, 0x40, BIT6);
  931. /* line compare should set all bits = 1 (extend modes) */
  932. viafb_write_reg_mask(CR35, VIACR, 0x10, BIT4);
  933. /* line compare should set all bits = 1 (extend modes) */
  934. viafb_write_reg_mask(CR33, VIACR, 0x06, BIT0 + BIT1 + BIT2);
  935. /*viafb_write_reg_mask(CR32, VIACR, 0x01, BIT0); */
  936. /* extend mode always set to e3h */
  937. viafb_write_reg(CR17, VIACR, 0xe3);
  938. /* extend mode always set to 0h */
  939. viafb_write_reg(CR08, VIACR, 0x00);
  940. /* extend mode always set to 0h */
  941. viafb_write_reg(CR14, VIACR, 0x00);
  942. /* If K8M800, enable Prefetch Mode. */
  943. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800)
  944. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890))
  945. viafb_write_reg_mask(CR33, VIACR, 0x08, BIT3);
  946. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  947. && (viaparinfo->chip_info->gfx_chip_revision == CLE266_REVISION_AX))
  948. viafb_write_reg_mask(SR1A, VIASR, 0x02, BIT1);
  949. }
  950. void viafb_load_reg(int timing_value, int viafb_load_reg_num,
  951. struct io_register *reg,
  952. int io_type)
  953. {
  954. int reg_mask;
  955. int bit_num = 0;
  956. int data;
  957. int i, j;
  958. int shift_next_reg;
  959. int start_index, end_index, cr_index;
  960. u16 get_bit;
  961. for (i = 0; i < viafb_load_reg_num; i++) {
  962. reg_mask = 0;
  963. data = 0;
  964. start_index = reg[i].start_bit;
  965. end_index = reg[i].end_bit;
  966. cr_index = reg[i].io_addr;
  967. shift_next_reg = bit_num;
  968. for (j = start_index; j <= end_index; j++) {
  969. /*if (bit_num==8) timing_value = timing_value >>8; */
  970. reg_mask = reg_mask | (BIT0 << j);
  971. get_bit = (timing_value & (BIT0 << bit_num));
  972. data =
  973. data | ((get_bit >> shift_next_reg) << start_index);
  974. bit_num++;
  975. }
  976. if (io_type == VIACR)
  977. viafb_write_reg_mask(cr_index, VIACR, data, reg_mask);
  978. else
  979. viafb_write_reg_mask(cr_index, VIASR, data, reg_mask);
  980. }
  981. }
  982. /* Write Registers */
  983. void viafb_write_regx(struct io_reg RegTable[], int ItemNum)
  984. {
  985. int i;
  986. unsigned char RegTemp;
  987. /*DEBUG_MSG(KERN_INFO "Table Size : %x!!\n",ItemNum ); */
  988. for (i = 0; i < ItemNum; i++) {
  989. outb(RegTable[i].index, RegTable[i].port);
  990. RegTemp = inb(RegTable[i].port + 1);
  991. RegTemp = (RegTemp & (~RegTable[i].mask)) | RegTable[i].value;
  992. outb(RegTemp, RegTable[i].port + 1);
  993. }
  994. }
  995. void viafb_load_offset_reg(int h_addr, int bpp_byte, int set_iga)
  996. {
  997. int reg_value;
  998. int viafb_load_reg_num;
  999. struct io_register *reg;
  1000. switch (set_iga) {
  1001. case IGA1_IGA2:
  1002. case IGA1:
  1003. reg_value = IGA1_OFFSET_FORMULA(h_addr, bpp_byte);
  1004. viafb_load_reg_num = offset_reg.iga1_offset_reg.reg_num;
  1005. reg = offset_reg.iga1_offset_reg.reg;
  1006. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1007. if (set_iga == IGA1)
  1008. break;
  1009. case IGA2:
  1010. reg_value = IGA2_OFFSET_FORMULA(h_addr, bpp_byte);
  1011. viafb_load_reg_num = offset_reg.iga2_offset_reg.reg_num;
  1012. reg = offset_reg.iga2_offset_reg.reg;
  1013. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1014. break;
  1015. }
  1016. }
  1017. void viafb_load_fetch_count_reg(int h_addr, int bpp_byte, int set_iga)
  1018. {
  1019. int reg_value;
  1020. int viafb_load_reg_num;
  1021. struct io_register *reg = NULL;
  1022. switch (set_iga) {
  1023. case IGA1_IGA2:
  1024. case IGA1:
  1025. reg_value = IGA1_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1026. viafb_load_reg_num = fetch_count_reg.
  1027. iga1_fetch_count_reg.reg_num;
  1028. reg = fetch_count_reg.iga1_fetch_count_reg.reg;
  1029. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1030. if (set_iga == IGA1)
  1031. break;
  1032. case IGA2:
  1033. reg_value = IGA2_FETCH_COUNT_FORMULA(h_addr, bpp_byte);
  1034. viafb_load_reg_num = fetch_count_reg.
  1035. iga2_fetch_count_reg.reg_num;
  1036. reg = fetch_count_reg.iga2_fetch_count_reg.reg;
  1037. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1038. break;
  1039. }
  1040. }
  1041. void viafb_load_FIFO_reg(int set_iga, int hor_active, int ver_active)
  1042. {
  1043. int reg_value;
  1044. int viafb_load_reg_num;
  1045. struct io_register *reg = NULL;
  1046. int iga1_fifo_max_depth = 0, iga1_fifo_threshold =
  1047. 0, iga1_fifo_high_threshold = 0, iga1_display_queue_expire_num = 0;
  1048. int iga2_fifo_max_depth = 0, iga2_fifo_threshold =
  1049. 0, iga2_fifo_high_threshold = 0, iga2_display_queue_expire_num = 0;
  1050. if (set_iga == IGA1) {
  1051. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1052. iga1_fifo_max_depth = K800_IGA1_FIFO_MAX_DEPTH;
  1053. iga1_fifo_threshold = K800_IGA1_FIFO_THRESHOLD;
  1054. iga1_fifo_high_threshold =
  1055. K800_IGA1_FIFO_HIGH_THRESHOLD;
  1056. /* If resolution > 1280x1024, expire length = 64, else
  1057. expire length = 128 */
  1058. if ((hor_active > 1280) && (ver_active > 1024))
  1059. iga1_display_queue_expire_num = 16;
  1060. else
  1061. iga1_display_queue_expire_num =
  1062. K800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1063. }
  1064. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1065. iga1_fifo_max_depth = P880_IGA1_FIFO_MAX_DEPTH;
  1066. iga1_fifo_threshold = P880_IGA1_FIFO_THRESHOLD;
  1067. iga1_fifo_high_threshold =
  1068. P880_IGA1_FIFO_HIGH_THRESHOLD;
  1069. iga1_display_queue_expire_num =
  1070. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1071. /* If resolution > 1280x1024, expire length = 64, else
  1072. expire length = 128 */
  1073. if ((hor_active > 1280) && (ver_active > 1024))
  1074. iga1_display_queue_expire_num = 16;
  1075. else
  1076. iga1_display_queue_expire_num =
  1077. P880_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1078. }
  1079. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1080. iga1_fifo_max_depth = CN700_IGA1_FIFO_MAX_DEPTH;
  1081. iga1_fifo_threshold = CN700_IGA1_FIFO_THRESHOLD;
  1082. iga1_fifo_high_threshold =
  1083. CN700_IGA1_FIFO_HIGH_THRESHOLD;
  1084. /* If resolution > 1280x1024, expire length = 64,
  1085. else expire length = 128 */
  1086. if ((hor_active > 1280) && (ver_active > 1024))
  1087. iga1_display_queue_expire_num = 16;
  1088. else
  1089. iga1_display_queue_expire_num =
  1090. CN700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1091. }
  1092. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1093. iga1_fifo_max_depth = CX700_IGA1_FIFO_MAX_DEPTH;
  1094. iga1_fifo_threshold = CX700_IGA1_FIFO_THRESHOLD;
  1095. iga1_fifo_high_threshold =
  1096. CX700_IGA1_FIFO_HIGH_THRESHOLD;
  1097. iga1_display_queue_expire_num =
  1098. CX700_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1099. }
  1100. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1101. iga1_fifo_max_depth = K8M890_IGA1_FIFO_MAX_DEPTH;
  1102. iga1_fifo_threshold = K8M890_IGA1_FIFO_THRESHOLD;
  1103. iga1_fifo_high_threshold =
  1104. K8M890_IGA1_FIFO_HIGH_THRESHOLD;
  1105. iga1_display_queue_expire_num =
  1106. K8M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1107. }
  1108. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1109. iga1_fifo_max_depth = P4M890_IGA1_FIFO_MAX_DEPTH;
  1110. iga1_fifo_threshold = P4M890_IGA1_FIFO_THRESHOLD;
  1111. iga1_fifo_high_threshold =
  1112. P4M890_IGA1_FIFO_HIGH_THRESHOLD;
  1113. iga1_display_queue_expire_num =
  1114. P4M890_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1115. }
  1116. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1117. iga1_fifo_max_depth = P4M900_IGA1_FIFO_MAX_DEPTH;
  1118. iga1_fifo_threshold = P4M900_IGA1_FIFO_THRESHOLD;
  1119. iga1_fifo_high_threshold =
  1120. P4M900_IGA1_FIFO_HIGH_THRESHOLD;
  1121. iga1_display_queue_expire_num =
  1122. P4M900_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1123. }
  1124. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1125. iga1_fifo_max_depth = VX800_IGA1_FIFO_MAX_DEPTH;
  1126. iga1_fifo_threshold = VX800_IGA1_FIFO_THRESHOLD;
  1127. iga1_fifo_high_threshold =
  1128. VX800_IGA1_FIFO_HIGH_THRESHOLD;
  1129. iga1_display_queue_expire_num =
  1130. VX800_IGA1_DISPLAY_QUEUE_EXPIRE_NUM;
  1131. }
  1132. /* Set Display FIFO Depath Select */
  1133. reg_value = IGA1_FIFO_DEPTH_SELECT_FORMULA(iga1_fifo_max_depth);
  1134. viafb_load_reg_num =
  1135. display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg_num;
  1136. reg = display_fifo_depth_reg.iga1_fifo_depth_select_reg.reg;
  1137. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1138. /* Set Display FIFO Threshold Select */
  1139. reg_value = IGA1_FIFO_THRESHOLD_FORMULA(iga1_fifo_threshold);
  1140. viafb_load_reg_num =
  1141. fifo_threshold_select_reg.
  1142. iga1_fifo_threshold_select_reg.reg_num;
  1143. reg =
  1144. fifo_threshold_select_reg.
  1145. iga1_fifo_threshold_select_reg.reg;
  1146. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1147. /* Set FIFO High Threshold Select */
  1148. reg_value =
  1149. IGA1_FIFO_HIGH_THRESHOLD_FORMULA(iga1_fifo_high_threshold);
  1150. viafb_load_reg_num =
  1151. fifo_high_threshold_select_reg.
  1152. iga1_fifo_high_threshold_select_reg.reg_num;
  1153. reg =
  1154. fifo_high_threshold_select_reg.
  1155. iga1_fifo_high_threshold_select_reg.reg;
  1156. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1157. /* Set Display Queue Expire Num */
  1158. reg_value =
  1159. IGA1_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1160. (iga1_display_queue_expire_num);
  1161. viafb_load_reg_num =
  1162. display_queue_expire_num_reg.
  1163. iga1_display_queue_expire_num_reg.reg_num;
  1164. reg =
  1165. display_queue_expire_num_reg.
  1166. iga1_display_queue_expire_num_reg.reg;
  1167. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIASR);
  1168. } else {
  1169. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1170. iga2_fifo_max_depth = K800_IGA2_FIFO_MAX_DEPTH;
  1171. iga2_fifo_threshold = K800_IGA2_FIFO_THRESHOLD;
  1172. iga2_fifo_high_threshold =
  1173. K800_IGA2_FIFO_HIGH_THRESHOLD;
  1174. /* If resolution > 1280x1024, expire length = 64,
  1175. else expire length = 128 */
  1176. if ((hor_active > 1280) && (ver_active > 1024))
  1177. iga2_display_queue_expire_num = 16;
  1178. else
  1179. iga2_display_queue_expire_num =
  1180. K800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1181. }
  1182. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_PM800) {
  1183. iga2_fifo_max_depth = P880_IGA2_FIFO_MAX_DEPTH;
  1184. iga2_fifo_threshold = P880_IGA2_FIFO_THRESHOLD;
  1185. iga2_fifo_high_threshold =
  1186. P880_IGA2_FIFO_HIGH_THRESHOLD;
  1187. /* If resolution > 1280x1024, expire length = 64,
  1188. else expire length = 128 */
  1189. if ((hor_active > 1280) && (ver_active > 1024))
  1190. iga2_display_queue_expire_num = 16;
  1191. else
  1192. iga2_display_queue_expire_num =
  1193. P880_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1194. }
  1195. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CN700) {
  1196. iga2_fifo_max_depth = CN700_IGA2_FIFO_MAX_DEPTH;
  1197. iga2_fifo_threshold = CN700_IGA2_FIFO_THRESHOLD;
  1198. iga2_fifo_high_threshold =
  1199. CN700_IGA2_FIFO_HIGH_THRESHOLD;
  1200. /* If resolution > 1280x1024, expire length = 64,
  1201. else expire length = 128 */
  1202. if ((hor_active > 1280) && (ver_active > 1024))
  1203. iga2_display_queue_expire_num = 16;
  1204. else
  1205. iga2_display_queue_expire_num =
  1206. CN700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1207. }
  1208. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1209. iga2_fifo_max_depth = CX700_IGA2_FIFO_MAX_DEPTH;
  1210. iga2_fifo_threshold = CX700_IGA2_FIFO_THRESHOLD;
  1211. iga2_fifo_high_threshold =
  1212. CX700_IGA2_FIFO_HIGH_THRESHOLD;
  1213. iga2_display_queue_expire_num =
  1214. CX700_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1215. }
  1216. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K8M890) {
  1217. iga2_fifo_max_depth = K8M890_IGA2_FIFO_MAX_DEPTH;
  1218. iga2_fifo_threshold = K8M890_IGA2_FIFO_THRESHOLD;
  1219. iga2_fifo_high_threshold =
  1220. K8M890_IGA2_FIFO_HIGH_THRESHOLD;
  1221. iga2_display_queue_expire_num =
  1222. K8M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1223. }
  1224. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M890) {
  1225. iga2_fifo_max_depth = P4M890_IGA2_FIFO_MAX_DEPTH;
  1226. iga2_fifo_threshold = P4M890_IGA2_FIFO_THRESHOLD;
  1227. iga2_fifo_high_threshold =
  1228. P4M890_IGA2_FIFO_HIGH_THRESHOLD;
  1229. iga2_display_queue_expire_num =
  1230. P4M890_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1231. }
  1232. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_P4M900) {
  1233. iga2_fifo_max_depth = P4M900_IGA2_FIFO_MAX_DEPTH;
  1234. iga2_fifo_threshold = P4M900_IGA2_FIFO_THRESHOLD;
  1235. iga2_fifo_high_threshold =
  1236. P4M900_IGA2_FIFO_HIGH_THRESHOLD;
  1237. iga2_display_queue_expire_num =
  1238. P4M900_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1239. }
  1240. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_VX800) {
  1241. iga2_fifo_max_depth = VX800_IGA2_FIFO_MAX_DEPTH;
  1242. iga2_fifo_threshold = VX800_IGA2_FIFO_THRESHOLD;
  1243. iga2_fifo_high_threshold =
  1244. VX800_IGA2_FIFO_HIGH_THRESHOLD;
  1245. iga2_display_queue_expire_num =
  1246. VX800_IGA2_DISPLAY_QUEUE_EXPIRE_NUM;
  1247. }
  1248. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K800) {
  1249. /* Set Display FIFO Depath Select */
  1250. reg_value =
  1251. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth)
  1252. - 1;
  1253. /* Patch LCD in IGA2 case */
  1254. viafb_load_reg_num =
  1255. display_fifo_depth_reg.
  1256. iga2_fifo_depth_select_reg.reg_num;
  1257. reg =
  1258. display_fifo_depth_reg.
  1259. iga2_fifo_depth_select_reg.reg;
  1260. viafb_load_reg(reg_value,
  1261. viafb_load_reg_num, reg, VIACR);
  1262. } else {
  1263. /* Set Display FIFO Depath Select */
  1264. reg_value =
  1265. IGA2_FIFO_DEPTH_SELECT_FORMULA(iga2_fifo_max_depth);
  1266. viafb_load_reg_num =
  1267. display_fifo_depth_reg.
  1268. iga2_fifo_depth_select_reg.reg_num;
  1269. reg =
  1270. display_fifo_depth_reg.
  1271. iga2_fifo_depth_select_reg.reg;
  1272. viafb_load_reg(reg_value,
  1273. viafb_load_reg_num, reg, VIACR);
  1274. }
  1275. /* Set Display FIFO Threshold Select */
  1276. reg_value = IGA2_FIFO_THRESHOLD_FORMULA(iga2_fifo_threshold);
  1277. viafb_load_reg_num =
  1278. fifo_threshold_select_reg.
  1279. iga2_fifo_threshold_select_reg.reg_num;
  1280. reg =
  1281. fifo_threshold_select_reg.
  1282. iga2_fifo_threshold_select_reg.reg;
  1283. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1284. /* Set FIFO High Threshold Select */
  1285. reg_value =
  1286. IGA2_FIFO_HIGH_THRESHOLD_FORMULA(iga2_fifo_high_threshold);
  1287. viafb_load_reg_num =
  1288. fifo_high_threshold_select_reg.
  1289. iga2_fifo_high_threshold_select_reg.reg_num;
  1290. reg =
  1291. fifo_high_threshold_select_reg.
  1292. iga2_fifo_high_threshold_select_reg.reg;
  1293. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1294. /* Set Display Queue Expire Num */
  1295. reg_value =
  1296. IGA2_DISPLAY_QUEUE_EXPIRE_NUM_FORMULA
  1297. (iga2_display_queue_expire_num);
  1298. viafb_load_reg_num =
  1299. display_queue_expire_num_reg.
  1300. iga2_display_queue_expire_num_reg.reg_num;
  1301. reg =
  1302. display_queue_expire_num_reg.
  1303. iga2_display_queue_expire_num_reg.reg;
  1304. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1305. }
  1306. }
  1307. u32 viafb_get_clk_value(int clk)
  1308. {
  1309. int i;
  1310. for (i = 0; i < NUM_TOTAL_PLL_TABLE; i++) {
  1311. if (clk == pll_value[i].clk) {
  1312. switch (viaparinfo->chip_info->gfx_chip_name) {
  1313. case UNICHROME_CLE266:
  1314. case UNICHROME_K400:
  1315. return pll_value[i].cle266_pll;
  1316. case UNICHROME_K800:
  1317. case UNICHROME_PM800:
  1318. case UNICHROME_CN700:
  1319. return pll_value[i].k800_pll;
  1320. case UNICHROME_CX700:
  1321. case UNICHROME_K8M890:
  1322. case UNICHROME_P4M890:
  1323. case UNICHROME_P4M900:
  1324. case UNICHROME_VX800:
  1325. return pll_value[i].cx700_pll;
  1326. }
  1327. }
  1328. }
  1329. DEBUG_MSG(KERN_INFO "Can't find match PLL value\n\n");
  1330. return 0;
  1331. }
  1332. /* Set VCLK*/
  1333. void viafb_set_vclock(u32 CLK, int set_iga)
  1334. {
  1335. unsigned char RegTemp;
  1336. /* H.W. Reset : ON */
  1337. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1338. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1339. /* Change D,N FOR VCLK */
  1340. switch (viaparinfo->chip_info->gfx_chip_name) {
  1341. case UNICHROME_CLE266:
  1342. case UNICHROME_K400:
  1343. viafb_write_reg(SR46, VIASR, CLK / 0x100);
  1344. viafb_write_reg(SR47, VIASR, CLK % 0x100);
  1345. break;
  1346. case UNICHROME_K800:
  1347. case UNICHROME_PM800:
  1348. case UNICHROME_CN700:
  1349. case UNICHROME_CX700:
  1350. case UNICHROME_K8M890:
  1351. case UNICHROME_P4M890:
  1352. case UNICHROME_P4M900:
  1353. case UNICHROME_VX800:
  1354. viafb_write_reg(SR44, VIASR, CLK / 0x10000);
  1355. DEBUG_MSG(KERN_INFO "\nSR44=%x", CLK / 0x10000);
  1356. viafb_write_reg(SR45, VIASR, (CLK & 0xFFFF) / 0x100);
  1357. DEBUG_MSG(KERN_INFO "\nSR45=%x",
  1358. (CLK & 0xFFFF) / 0x100);
  1359. viafb_write_reg(SR46, VIASR, CLK % 0x100);
  1360. DEBUG_MSG(KERN_INFO "\nSR46=%x", CLK % 0x100);
  1361. break;
  1362. }
  1363. }
  1364. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1365. /* Change D,N FOR LCK */
  1366. switch (viaparinfo->chip_info->gfx_chip_name) {
  1367. case UNICHROME_CLE266:
  1368. case UNICHROME_K400:
  1369. viafb_write_reg(SR44, VIASR, CLK / 0x100);
  1370. viafb_write_reg(SR45, VIASR, CLK % 0x100);
  1371. break;
  1372. case UNICHROME_K800:
  1373. case UNICHROME_PM800:
  1374. case UNICHROME_CN700:
  1375. case UNICHROME_CX700:
  1376. case UNICHROME_K8M890:
  1377. case UNICHROME_P4M890:
  1378. case UNICHROME_P4M900:
  1379. case UNICHROME_VX800:
  1380. viafb_write_reg(SR4A, VIASR, CLK / 0x10000);
  1381. viafb_write_reg(SR4B, VIASR, (CLK & 0xFFFF) / 0x100);
  1382. viafb_write_reg(SR4C, VIASR, CLK % 0x100);
  1383. break;
  1384. }
  1385. }
  1386. /* H.W. Reset : OFF */
  1387. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1388. /* Reset PLL */
  1389. if ((set_iga == IGA1) || (set_iga == IGA1_IGA2)) {
  1390. viafb_write_reg_mask(SR40, VIASR, 0x02, BIT1);
  1391. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT1);
  1392. }
  1393. if ((set_iga == IGA2) || (set_iga == IGA1_IGA2)) {
  1394. viafb_write_reg_mask(SR40, VIASR, 0x01, BIT0);
  1395. viafb_write_reg_mask(SR40, VIASR, 0x00, BIT0);
  1396. }
  1397. /* Fire! */
  1398. RegTemp = inb(VIARMisc);
  1399. outb(RegTemp | (BIT2 + BIT3), VIAWMisc);
  1400. }
  1401. void viafb_load_crtc_timing(struct display_timing device_timing,
  1402. int set_iga)
  1403. {
  1404. int i;
  1405. int viafb_load_reg_num = 0;
  1406. int reg_value = 0;
  1407. struct io_register *reg = NULL;
  1408. viafb_unlock_crt();
  1409. for (i = 0; i < 12; i++) {
  1410. if (set_iga == IGA1) {
  1411. switch (i) {
  1412. case H_TOTAL_INDEX:
  1413. reg_value =
  1414. IGA1_HOR_TOTAL_FORMULA(device_timing.
  1415. hor_total);
  1416. viafb_load_reg_num =
  1417. iga1_crtc_reg.hor_total.reg_num;
  1418. reg = iga1_crtc_reg.hor_total.reg;
  1419. break;
  1420. case H_ADDR_INDEX:
  1421. reg_value =
  1422. IGA1_HOR_ADDR_FORMULA(device_timing.
  1423. hor_addr);
  1424. viafb_load_reg_num =
  1425. iga1_crtc_reg.hor_addr.reg_num;
  1426. reg = iga1_crtc_reg.hor_addr.reg;
  1427. break;
  1428. case H_BLANK_START_INDEX:
  1429. reg_value =
  1430. IGA1_HOR_BLANK_START_FORMULA
  1431. (device_timing.hor_blank_start);
  1432. viafb_load_reg_num =
  1433. iga1_crtc_reg.hor_blank_start.reg_num;
  1434. reg = iga1_crtc_reg.hor_blank_start.reg;
  1435. break;
  1436. case H_BLANK_END_INDEX:
  1437. reg_value =
  1438. IGA1_HOR_BLANK_END_FORMULA
  1439. (device_timing.hor_blank_start,
  1440. device_timing.hor_blank_end);
  1441. viafb_load_reg_num =
  1442. iga1_crtc_reg.hor_blank_end.reg_num;
  1443. reg = iga1_crtc_reg.hor_blank_end.reg;
  1444. break;
  1445. case H_SYNC_START_INDEX:
  1446. reg_value =
  1447. IGA1_HOR_SYNC_START_FORMULA
  1448. (device_timing.hor_sync_start);
  1449. viafb_load_reg_num =
  1450. iga1_crtc_reg.hor_sync_start.reg_num;
  1451. reg = iga1_crtc_reg.hor_sync_start.reg;
  1452. break;
  1453. case H_SYNC_END_INDEX:
  1454. reg_value =
  1455. IGA1_HOR_SYNC_END_FORMULA
  1456. (device_timing.hor_sync_start,
  1457. device_timing.hor_sync_end);
  1458. viafb_load_reg_num =
  1459. iga1_crtc_reg.hor_sync_end.reg_num;
  1460. reg = iga1_crtc_reg.hor_sync_end.reg;
  1461. break;
  1462. case V_TOTAL_INDEX:
  1463. reg_value =
  1464. IGA1_VER_TOTAL_FORMULA(device_timing.
  1465. ver_total);
  1466. viafb_load_reg_num =
  1467. iga1_crtc_reg.ver_total.reg_num;
  1468. reg = iga1_crtc_reg.ver_total.reg;
  1469. break;
  1470. case V_ADDR_INDEX:
  1471. reg_value =
  1472. IGA1_VER_ADDR_FORMULA(device_timing.
  1473. ver_addr);
  1474. viafb_load_reg_num =
  1475. iga1_crtc_reg.ver_addr.reg_num;
  1476. reg = iga1_crtc_reg.ver_addr.reg;
  1477. break;
  1478. case V_BLANK_START_INDEX:
  1479. reg_value =
  1480. IGA1_VER_BLANK_START_FORMULA
  1481. (device_timing.ver_blank_start);
  1482. viafb_load_reg_num =
  1483. iga1_crtc_reg.ver_blank_start.reg_num;
  1484. reg = iga1_crtc_reg.ver_blank_start.reg;
  1485. break;
  1486. case V_BLANK_END_INDEX:
  1487. reg_value =
  1488. IGA1_VER_BLANK_END_FORMULA
  1489. (device_timing.ver_blank_start,
  1490. device_timing.ver_blank_end);
  1491. viafb_load_reg_num =
  1492. iga1_crtc_reg.ver_blank_end.reg_num;
  1493. reg = iga1_crtc_reg.ver_blank_end.reg;
  1494. break;
  1495. case V_SYNC_START_INDEX:
  1496. reg_value =
  1497. IGA1_VER_SYNC_START_FORMULA
  1498. (device_timing.ver_sync_start);
  1499. viafb_load_reg_num =
  1500. iga1_crtc_reg.ver_sync_start.reg_num;
  1501. reg = iga1_crtc_reg.ver_sync_start.reg;
  1502. break;
  1503. case V_SYNC_END_INDEX:
  1504. reg_value =
  1505. IGA1_VER_SYNC_END_FORMULA
  1506. (device_timing.ver_sync_start,
  1507. device_timing.ver_sync_end);
  1508. viafb_load_reg_num =
  1509. iga1_crtc_reg.ver_sync_end.reg_num;
  1510. reg = iga1_crtc_reg.ver_sync_end.reg;
  1511. break;
  1512. }
  1513. }
  1514. if (set_iga == IGA2) {
  1515. switch (i) {
  1516. case H_TOTAL_INDEX:
  1517. reg_value =
  1518. IGA2_HOR_TOTAL_FORMULA(device_timing.
  1519. hor_total);
  1520. viafb_load_reg_num =
  1521. iga2_crtc_reg.hor_total.reg_num;
  1522. reg = iga2_crtc_reg.hor_total.reg;
  1523. break;
  1524. case H_ADDR_INDEX:
  1525. reg_value =
  1526. IGA2_HOR_ADDR_FORMULA(device_timing.
  1527. hor_addr);
  1528. viafb_load_reg_num =
  1529. iga2_crtc_reg.hor_addr.reg_num;
  1530. reg = iga2_crtc_reg.hor_addr.reg;
  1531. break;
  1532. case H_BLANK_START_INDEX:
  1533. reg_value =
  1534. IGA2_HOR_BLANK_START_FORMULA
  1535. (device_timing.hor_blank_start);
  1536. viafb_load_reg_num =
  1537. iga2_crtc_reg.hor_blank_start.reg_num;
  1538. reg = iga2_crtc_reg.hor_blank_start.reg;
  1539. break;
  1540. case H_BLANK_END_INDEX:
  1541. reg_value =
  1542. IGA2_HOR_BLANK_END_FORMULA
  1543. (device_timing.hor_blank_start,
  1544. device_timing.hor_blank_end);
  1545. viafb_load_reg_num =
  1546. iga2_crtc_reg.hor_blank_end.reg_num;
  1547. reg = iga2_crtc_reg.hor_blank_end.reg;
  1548. break;
  1549. case H_SYNC_START_INDEX:
  1550. reg_value =
  1551. IGA2_HOR_SYNC_START_FORMULA
  1552. (device_timing.hor_sync_start);
  1553. if (UNICHROME_CN700 <=
  1554. viaparinfo->chip_info->gfx_chip_name)
  1555. viafb_load_reg_num =
  1556. iga2_crtc_reg.hor_sync_start.
  1557. reg_num;
  1558. else
  1559. viafb_load_reg_num = 3;
  1560. reg = iga2_crtc_reg.hor_sync_start.reg;
  1561. break;
  1562. case H_SYNC_END_INDEX:
  1563. reg_value =
  1564. IGA2_HOR_SYNC_END_FORMULA
  1565. (device_timing.hor_sync_start,
  1566. device_timing.hor_sync_end);
  1567. viafb_load_reg_num =
  1568. iga2_crtc_reg.hor_sync_end.reg_num;
  1569. reg = iga2_crtc_reg.hor_sync_end.reg;
  1570. break;
  1571. case V_TOTAL_INDEX:
  1572. reg_value =
  1573. IGA2_VER_TOTAL_FORMULA(device_timing.
  1574. ver_total);
  1575. viafb_load_reg_num =
  1576. iga2_crtc_reg.ver_total.reg_num;
  1577. reg = iga2_crtc_reg.ver_total.reg;
  1578. break;
  1579. case V_ADDR_INDEX:
  1580. reg_value =
  1581. IGA2_VER_ADDR_FORMULA(device_timing.
  1582. ver_addr);
  1583. viafb_load_reg_num =
  1584. iga2_crtc_reg.ver_addr.reg_num;
  1585. reg = iga2_crtc_reg.ver_addr.reg;
  1586. break;
  1587. case V_BLANK_START_INDEX:
  1588. reg_value =
  1589. IGA2_VER_BLANK_START_FORMULA
  1590. (device_timing.ver_blank_start);
  1591. viafb_load_reg_num =
  1592. iga2_crtc_reg.ver_blank_start.reg_num;
  1593. reg = iga2_crtc_reg.ver_blank_start.reg;
  1594. break;
  1595. case V_BLANK_END_INDEX:
  1596. reg_value =
  1597. IGA2_VER_BLANK_END_FORMULA
  1598. (device_timing.ver_blank_start,
  1599. device_timing.ver_blank_end);
  1600. viafb_load_reg_num =
  1601. iga2_crtc_reg.ver_blank_end.reg_num;
  1602. reg = iga2_crtc_reg.ver_blank_end.reg;
  1603. break;
  1604. case V_SYNC_START_INDEX:
  1605. reg_value =
  1606. IGA2_VER_SYNC_START_FORMULA
  1607. (device_timing.ver_sync_start);
  1608. viafb_load_reg_num =
  1609. iga2_crtc_reg.ver_sync_start.reg_num;
  1610. reg = iga2_crtc_reg.ver_sync_start.reg;
  1611. break;
  1612. case V_SYNC_END_INDEX:
  1613. reg_value =
  1614. IGA2_VER_SYNC_END_FORMULA
  1615. (device_timing.ver_sync_start,
  1616. device_timing.ver_sync_end);
  1617. viafb_load_reg_num =
  1618. iga2_crtc_reg.ver_sync_end.reg_num;
  1619. reg = iga2_crtc_reg.ver_sync_end.reg;
  1620. break;
  1621. }
  1622. }
  1623. viafb_load_reg(reg_value, viafb_load_reg_num, reg, VIACR);
  1624. }
  1625. viafb_lock_crt();
  1626. }
  1627. void viafb_set_color_depth(int bpp_byte, int set_iga)
  1628. {
  1629. if (set_iga == IGA1) {
  1630. switch (bpp_byte) {
  1631. case MODE_8BPP:
  1632. viafb_write_reg_mask(SR15, VIASR, 0x22, 0x7E);
  1633. break;
  1634. case MODE_16BPP:
  1635. viafb_write_reg_mask(SR15, VIASR, 0xB6, 0xFE);
  1636. break;
  1637. case MODE_32BPP:
  1638. viafb_write_reg_mask(SR15, VIASR, 0xAE, 0xFE);
  1639. break;
  1640. }
  1641. } else {
  1642. switch (bpp_byte) {
  1643. case MODE_8BPP:
  1644. viafb_write_reg_mask(CR67, VIACR, 0x00, BIT6 + BIT7);
  1645. break;
  1646. case MODE_16BPP:
  1647. viafb_write_reg_mask(CR67, VIACR, 0x40, BIT6 + BIT7);
  1648. break;
  1649. case MODE_32BPP:
  1650. viafb_write_reg_mask(CR67, VIACR, 0xC0, BIT6 + BIT7);
  1651. break;
  1652. }
  1653. }
  1654. }
  1655. void viafb_fill_crtc_timing(struct crt_mode_table *crt_table,
  1656. int mode_index, int bpp_byte, int set_iga)
  1657. {
  1658. struct VideoModeTable *video_mode;
  1659. struct display_timing crt_reg;
  1660. int i;
  1661. int index = 0;
  1662. int h_addr, v_addr;
  1663. u32 pll_D_N;
  1664. video_mode = &CLE266Modes[search_mode_setting(mode_index)];
  1665. for (i = 0; i < video_mode->mode_array; i++) {
  1666. index = i;
  1667. if (crt_table[i].refresh_rate == viaparinfo->
  1668. crt_setting_info->refresh_rate)
  1669. break;
  1670. }
  1671. crt_reg = crt_table[index].crtc;
  1672. /* Mode 640x480 has border, but LCD/DFP didn't have border. */
  1673. /* So we would delete border. */
  1674. if ((viafb_LCD_ON | viafb_DVI_ON) && (mode_index == VIA_RES_640X480)
  1675. && (viaparinfo->crt_setting_info->refresh_rate == 60)) {
  1676. /* The border is 8 pixels. */
  1677. crt_reg.hor_blank_start = crt_reg.hor_blank_start - 8;
  1678. /* Blanking time should add left and right borders. */
  1679. crt_reg.hor_blank_end = crt_reg.hor_blank_end + 16;
  1680. }
  1681. h_addr = crt_reg.hor_addr;
  1682. v_addr = crt_reg.ver_addr;
  1683. /* update polarity for CRT timing */
  1684. if (crt_table[index].h_sync_polarity == NEGATIVE) {
  1685. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1686. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) |
  1687. (BIT6 + BIT7), VIAWMisc);
  1688. else
  1689. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT6),
  1690. VIAWMisc);
  1691. } else {
  1692. if (crt_table[index].v_sync_polarity == NEGATIVE)
  1693. outb((inb(VIARMisc) & (~(BIT6 + BIT7))) | (BIT7),
  1694. VIAWMisc);
  1695. else
  1696. outb((inb(VIARMisc) & (~(BIT6 + BIT7))), VIAWMisc);
  1697. }
  1698. if (set_iga == IGA1) {
  1699. viafb_unlock_crt();
  1700. viafb_write_reg(CR09, VIACR, 0x00); /*initial CR09=0 */
  1701. viafb_write_reg_mask(CR11, VIACR, 0x00, BIT4 + BIT5 + BIT6);
  1702. viafb_write_reg_mask(CR17, VIACR, 0x00, BIT7);
  1703. }
  1704. switch (set_iga) {
  1705. case IGA1:
  1706. viafb_load_crtc_timing(crt_reg, IGA1);
  1707. break;
  1708. case IGA2:
  1709. viafb_load_crtc_timing(crt_reg, IGA2);
  1710. break;
  1711. }
  1712. load_fix_bit_crtc_reg();
  1713. viafb_lock_crt();
  1714. viafb_write_reg_mask(CR17, VIACR, 0x80, BIT7);
  1715. viafb_load_offset_reg(h_addr, bpp_byte, set_iga);
  1716. viafb_load_fetch_count_reg(h_addr, bpp_byte, set_iga);
  1717. /* load FIFO */
  1718. if ((viaparinfo->chip_info->gfx_chip_name != UNICHROME_CLE266)
  1719. && (viaparinfo->chip_info->gfx_chip_name != UNICHROME_K400))
  1720. viafb_load_FIFO_reg(set_iga, h_addr, v_addr);
  1721. /* load SR Register About Memory and Color part */
  1722. viafb_set_color_depth(bpp_byte, set_iga);
  1723. pll_D_N = viafb_get_clk_value(crt_table[index].clk);
  1724. DEBUG_MSG(KERN_INFO "PLL=%x", pll_D_N);
  1725. viafb_set_vclock(pll_D_N, set_iga);
  1726. }
  1727. void viafb_init_chip_info(void)
  1728. {
  1729. init_gfx_chip_info();
  1730. init_tmds_chip_info();
  1731. init_lvds_chip_info();
  1732. viaparinfo->crt_setting_info->iga_path = IGA1;
  1733. viaparinfo->crt_setting_info->refresh_rate = viafb_refresh;
  1734. /*Set IGA path for each device */
  1735. viafb_set_iga_path();
  1736. viaparinfo->lvds_setting_info->display_method = viafb_lcd_dsp_method;
  1737. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1738. GET_LCD_SIZE_BY_USER_SETTING;
  1739. viaparinfo->lvds_setting_info->lcd_mode = viafb_lcd_mode;
  1740. viaparinfo->lvds_setting_info2->display_method =
  1741. viaparinfo->lvds_setting_info->display_method;
  1742. viaparinfo->lvds_setting_info2->lcd_mode =
  1743. viaparinfo->lvds_setting_info->lcd_mode;
  1744. }
  1745. void viafb_update_device_setting(int hres, int vres,
  1746. int bpp, int vmode_refresh, int flag)
  1747. {
  1748. if (flag == 0) {
  1749. viaparinfo->crt_setting_info->h_active = hres;
  1750. viaparinfo->crt_setting_info->v_active = vres;
  1751. viaparinfo->crt_setting_info->bpp = bpp;
  1752. viaparinfo->crt_setting_info->refresh_rate =
  1753. vmode_refresh;
  1754. viaparinfo->tmds_setting_info->h_active = hres;
  1755. viaparinfo->tmds_setting_info->v_active = vres;
  1756. viaparinfo->tmds_setting_info->bpp = bpp;
  1757. viaparinfo->tmds_setting_info->refresh_rate =
  1758. vmode_refresh;
  1759. viaparinfo->lvds_setting_info->h_active = hres;
  1760. viaparinfo->lvds_setting_info->v_active = vres;
  1761. viaparinfo->lvds_setting_info->bpp = bpp;
  1762. viaparinfo->lvds_setting_info->refresh_rate =
  1763. vmode_refresh;
  1764. viaparinfo->lvds_setting_info2->h_active = hres;
  1765. viaparinfo->lvds_setting_info2->v_active = vres;
  1766. viaparinfo->lvds_setting_info2->bpp = bpp;
  1767. viaparinfo->lvds_setting_info2->refresh_rate =
  1768. vmode_refresh;
  1769. } else {
  1770. if (viaparinfo->tmds_setting_info->iga_path == IGA2) {
  1771. viaparinfo->tmds_setting_info->h_active = hres;
  1772. viaparinfo->tmds_setting_info->v_active = vres;
  1773. viaparinfo->tmds_setting_info->bpp = bpp;
  1774. viaparinfo->tmds_setting_info->refresh_rate =
  1775. vmode_refresh;
  1776. }
  1777. if (viaparinfo->lvds_setting_info->iga_path == IGA2) {
  1778. viaparinfo->lvds_setting_info->h_active = hres;
  1779. viaparinfo->lvds_setting_info->v_active = vres;
  1780. viaparinfo->lvds_setting_info->bpp = bpp;
  1781. viaparinfo->lvds_setting_info->refresh_rate =
  1782. vmode_refresh;
  1783. }
  1784. if (IGA2 == viaparinfo->lvds_setting_info2->iga_path) {
  1785. viaparinfo->lvds_setting_info2->h_active = hres;
  1786. viaparinfo->lvds_setting_info2->v_active = vres;
  1787. viaparinfo->lvds_setting_info2->bpp = bpp;
  1788. viaparinfo->lvds_setting_info2->refresh_rate =
  1789. vmode_refresh;
  1790. }
  1791. }
  1792. }
  1793. static void init_gfx_chip_info(void)
  1794. {
  1795. struct pci_dev *pdev = NULL;
  1796. u32 i;
  1797. u8 tmp;
  1798. /* Indentify GFX Chip Name */
  1799. for (i = 0; pciidlist[i].vendor != 0; i++) {
  1800. pdev = pci_get_device(pciidlist[i].vendor,
  1801. pciidlist[i].device, 0);
  1802. if (pdev)
  1803. break;
  1804. }
  1805. if (!pciidlist[i].vendor)
  1806. return ;
  1807. viaparinfo->chip_info->gfx_chip_name = pciidlist[i].chip_index;
  1808. /* Check revision of CLE266 Chip */
  1809. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266) {
  1810. /* CR4F only define in CLE266.CX chip */
  1811. tmp = viafb_read_reg(VIACR, CR4F);
  1812. viafb_write_reg(CR4F, VIACR, 0x55);
  1813. if (viafb_read_reg(VIACR, CR4F) != 0x55)
  1814. viaparinfo->chip_info->gfx_chip_revision =
  1815. CLE266_REVISION_AX;
  1816. else
  1817. viaparinfo->chip_info->gfx_chip_revision =
  1818. CLE266_REVISION_CX;
  1819. /* restore orignal CR4F value */
  1820. viafb_write_reg(CR4F, VIACR, tmp);
  1821. }
  1822. if (viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700) {
  1823. tmp = viafb_read_reg(VIASR, SR43);
  1824. DEBUG_MSG(KERN_INFO "SR43:%X\n", tmp);
  1825. if (tmp & 0x02) {
  1826. viaparinfo->chip_info->gfx_chip_revision =
  1827. CX700_REVISION_700M2;
  1828. } else if (tmp & 0x40) {
  1829. viaparinfo->chip_info->gfx_chip_revision =
  1830. CX700_REVISION_700M;
  1831. } else {
  1832. viaparinfo->chip_info->gfx_chip_revision =
  1833. CX700_REVISION_700;
  1834. }
  1835. }
  1836. pci_dev_put(pdev);
  1837. }
  1838. static void init_tmds_chip_info(void)
  1839. {
  1840. viafb_tmds_trasmitter_identify();
  1841. if (INTERFACE_NONE == viaparinfo->chip_info->tmds_chip_info.
  1842. output_interface) {
  1843. switch (viaparinfo->chip_info->gfx_chip_name) {
  1844. case UNICHROME_CX700:
  1845. {
  1846. /* we should check support by hardware layout.*/
  1847. if ((viafb_display_hardware_layout ==
  1848. HW_LAYOUT_DVI_ONLY)
  1849. || (viafb_display_hardware_layout ==
  1850. HW_LAYOUT_LCD_DVI)) {
  1851. viaparinfo->chip_info->tmds_chip_info.
  1852. output_interface = INTERFACE_TMDS;
  1853. } else {
  1854. viaparinfo->chip_info->tmds_chip_info.
  1855. output_interface =
  1856. INTERFACE_NONE;
  1857. }
  1858. break;
  1859. }
  1860. case UNICHROME_K8M890:
  1861. case UNICHROME_P4M900:
  1862. case UNICHROME_P4M890:
  1863. /* TMDS on PCIE, we set DFPLOW as default. */
  1864. viaparinfo->chip_info->tmds_chip_info.output_interface =
  1865. INTERFACE_DFP_LOW;
  1866. break;
  1867. default:
  1868. {
  1869. /* set DVP1 default for DVI */
  1870. viaparinfo->chip_info->tmds_chip_info
  1871. .output_interface = INTERFACE_DVP1;
  1872. }
  1873. }
  1874. }
  1875. DEBUG_MSG(KERN_INFO "TMDS Chip = %d\n",
  1876. viaparinfo->chip_info->tmds_chip_info.tmds_chip_name);
  1877. viaparinfo->tmds_setting_info->get_dvi_size_method =
  1878. GET_DVI_SIZE_BY_VGA_BIOS;
  1879. viafb_init_dvi_size();
  1880. }
  1881. static void init_lvds_chip_info(void)
  1882. {
  1883. if (viafb_lcd_panel_id > LCD_PANEL_ID_MAXIMUM)
  1884. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1885. GET_LCD_SIZE_BY_VGA_BIOS;
  1886. else
  1887. viaparinfo->lvds_setting_info->get_lcd_size_method =
  1888. GET_LCD_SIZE_BY_USER_SETTING;
  1889. viafb_lvds_trasmitter_identify();
  1890. viafb_init_lcd_size();
  1891. viafb_init_lvds_output_interface(&viaparinfo->chip_info->lvds_chip_info,
  1892. viaparinfo->lvds_setting_info);
  1893. if (viaparinfo->chip_info->lvds_chip_info2.lvds_chip_name) {
  1894. viafb_init_lvds_output_interface(&viaparinfo->chip_info->
  1895. lvds_chip_info2, viaparinfo->lvds_setting_info2);
  1896. }
  1897. /*If CX700,two singel LCD, we need to reassign
  1898. LCD interface to different LVDS port */
  1899. if ((UNICHROME_CX700 == viaparinfo->chip_info->gfx_chip_name)
  1900. && (HW_LAYOUT_LCD1_LCD2 == viafb_display_hardware_layout)) {
  1901. if ((INTEGRATED_LVDS == viaparinfo->chip_info->lvds_chip_info.
  1902. lvds_chip_name) && (INTEGRATED_LVDS ==
  1903. viaparinfo->chip_info->
  1904. lvds_chip_info2.lvds_chip_name)) {
  1905. viaparinfo->chip_info->lvds_chip_info.output_interface =
  1906. INTERFACE_LVDS0;
  1907. viaparinfo->chip_info->lvds_chip_info2.
  1908. output_interface =
  1909. INTERFACE_LVDS1;
  1910. }
  1911. }
  1912. DEBUG_MSG(KERN_INFO "LVDS Chip = %d\n",
  1913. viaparinfo->chip_info->lvds_chip_info.lvds_chip_name);
  1914. DEBUG_MSG(KERN_INFO "LVDS1 output_interface = %d\n",
  1915. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1916. DEBUG_MSG(KERN_INFO "LVDS2 output_interface = %d\n",
  1917. viaparinfo->chip_info->lvds_chip_info.output_interface);
  1918. }
  1919. void viafb_init_dac(int set_iga)
  1920. {
  1921. int i;
  1922. u8 tmp;
  1923. if (set_iga == IGA1) {
  1924. /* access Primary Display's LUT */
  1925. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1926. /* turn off LCK */
  1927. viafb_write_reg_mask(SR1B, VIASR, 0x00, BIT7 + BIT6);
  1928. for (i = 0; i < 256; i++) {
  1929. write_dac_reg(i, palLUT_table[i].red,
  1930. palLUT_table[i].green,
  1931. palLUT_table[i].blue);
  1932. }
  1933. /* turn on LCK */
  1934. viafb_write_reg_mask(SR1B, VIASR, 0xC0, BIT7 + BIT6);
  1935. } else {
  1936. tmp = viafb_read_reg(VIACR, CR6A);
  1937. /* access Secondary Display's LUT */
  1938. viafb_write_reg_mask(CR6A, VIACR, 0x40, BIT6);
  1939. viafb_write_reg_mask(SR1A, VIASR, 0x01, BIT0);
  1940. for (i = 0; i < 256; i++) {
  1941. write_dac_reg(i, palLUT_table[i].red,
  1942. palLUT_table[i].green,
  1943. palLUT_table[i].blue);
  1944. }
  1945. /* set IGA1 DAC for default */
  1946. viafb_write_reg_mask(SR1A, VIASR, 0x00, BIT0);
  1947. viafb_write_reg(CR6A, VIACR, tmp);
  1948. }
  1949. }
  1950. static void device_screen_off(void)
  1951. {
  1952. /* turn off CRT screen (IGA1) */
  1953. viafb_write_reg_mask(SR01, VIASR, 0x20, BIT5);
  1954. }
  1955. static void device_screen_on(void)
  1956. {
  1957. /* turn on CRT screen (IGA1) */
  1958. viafb_write_reg_mask(SR01, VIASR, 0x00, BIT5);
  1959. }
  1960. static void set_display_channel(void)
  1961. {
  1962. /*If viafb_LCD2_ON, on cx700, internal lvds's information
  1963. is keeped on lvds_setting_info2 */
  1964. if (viafb_LCD2_ON &&
  1965. viaparinfo->lvds_setting_info2->device_lcd_dualedge) {
  1966. /* For dual channel LCD: */
  1967. /* Set to Dual LVDS channel. */
  1968. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1969. } else if (viafb_LCD_ON && viafb_DVI_ON) {
  1970. /* For LCD+DFP: */
  1971. /* Set to LVDS1 + TMDS channel. */
  1972. viafb_write_reg_mask(CRD2, VIACR, 0x10, BIT4 + BIT5);
  1973. } else if (viafb_DVI_ON) {
  1974. /* Set to single TMDS channel. */
  1975. viafb_write_reg_mask(CRD2, VIACR, 0x30, BIT4 + BIT5);
  1976. } else if (viafb_LCD_ON) {
  1977. if (viaparinfo->lvds_setting_info->device_lcd_dualedge) {
  1978. /* For dual channel LCD: */
  1979. /* Set to Dual LVDS channel. */
  1980. viafb_write_reg_mask(CRD2, VIACR, 0x20, BIT4 + BIT5);
  1981. } else {
  1982. /* Set to LVDS0 + LVDS1 channel. */
  1983. viafb_write_reg_mask(CRD2, VIACR, 0x00, BIT4 + BIT5);
  1984. }
  1985. }
  1986. }
  1987. int viafb_setmode(int vmode_index, int hor_res, int ver_res, int video_bpp,
  1988. int vmode_index1, int hor_res1, int ver_res1, int video_bpp1)
  1989. {
  1990. int i, j;
  1991. int port;
  1992. u8 value, index, mask;
  1993. struct VideoModeTable *vmode_tbl;
  1994. struct crt_mode_table *crt_timing;
  1995. struct VideoModeTable *vmode_tbl1 = NULL;
  1996. struct crt_mode_table *crt_timing1 = NULL;
  1997. DEBUG_MSG(KERN_INFO "Set Mode!!\n");
  1998. DEBUG_MSG(KERN_INFO
  1999. "vmode_index=%d hor_res=%d ver_res=%d video_bpp=%d\n",
  2000. vmode_index, hor_res, ver_res, video_bpp);
  2001. device_screen_off();
  2002. vmode_tbl = &CLE266Modes[search_mode_setting(vmode_index)];
  2003. crt_timing = vmode_tbl->crtc;
  2004. if (viafb_SAMM_ON == 1) {
  2005. vmode_tbl1 = &CLE266Modes[search_mode_setting(vmode_index1)];
  2006. crt_timing1 = vmode_tbl1->crtc;
  2007. }
  2008. inb(VIAStatus);
  2009. outb(0x00, VIAAR);
  2010. /* Write Common Setting for Video Mode */
  2011. switch (viaparinfo->chip_info->gfx_chip_name) {
  2012. case UNICHROME_CLE266:
  2013. viafb_write_regx(CLE266_ModeXregs, NUM_TOTAL_CLE266_ModeXregs);
  2014. break;
  2015. case UNICHROME_K400:
  2016. viafb_write_regx(KM400_ModeXregs, NUM_TOTAL_KM400_ModeXregs);
  2017. break;
  2018. case UNICHROME_K800:
  2019. case UNICHROME_PM800:
  2020. viafb_write_regx(CN400_ModeXregs, NUM_TOTAL_CN400_ModeXregs);
  2021. break;
  2022. case UNICHROME_CN700:
  2023. case UNICHROME_K8M890:
  2024. case UNICHROME_P4M890:
  2025. case UNICHROME_P4M900:
  2026. viafb_write_regx(CN700_ModeXregs, NUM_TOTAL_CN700_ModeXregs);
  2027. break;
  2028. case UNICHROME_CX700:
  2029. case UNICHROME_VX800:
  2030. viafb_write_regx(CX700_ModeXregs, NUM_TOTAL_CX700_ModeXregs);
  2031. break;
  2032. }
  2033. device_off();
  2034. /* Fill VPIT Parameters */
  2035. /* Write Misc Register */
  2036. outb(VPIT.Misc, VIAWMisc);
  2037. /* Write Sequencer */
  2038. for (i = 1; i <= StdSR; i++) {
  2039. outb(i, VIASR);
  2040. outb(VPIT.SR[i - 1], VIASR + 1);
  2041. }
  2042. viafb_set_primary_address(0);
  2043. viafb_set_secondary_address(viafb_SAMM_ON ? viafb_second_offset : 0);
  2044. viafb_set_iga_path();
  2045. /* Write CRTC */
  2046. viafb_fill_crtc_timing(crt_timing, vmode_index, video_bpp / 8, IGA1);
  2047. /* Write Graphic Controller */
  2048. for (i = 0; i < StdGR; i++) {
  2049. outb(i, VIAGR);
  2050. outb(VPIT.GR[i], VIAGR + 1);
  2051. }
  2052. /* Write Attribute Controller */
  2053. for (i = 0; i < StdAR; i++) {
  2054. inb(VIAStatus);
  2055. outb(i, VIAAR);
  2056. outb(VPIT.AR[i], VIAAR);
  2057. }
  2058. inb(VIAStatus);
  2059. outb(0x20, VIAAR);
  2060. /* Update Patch Register */
  2061. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2062. || (viaparinfo->chip_info->gfx_chip_name == UNICHROME_K400)) {
  2063. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2064. if (res_patch_table[i].mode_index == vmode_index) {
  2065. for (j = 0;
  2066. j < res_patch_table[i].table_length; j++) {
  2067. index =
  2068. res_patch_table[i].
  2069. io_reg_table[j].index;
  2070. port =
  2071. res_patch_table[i].
  2072. io_reg_table[j].port;
  2073. value =
  2074. res_patch_table[i].
  2075. io_reg_table[j].value;
  2076. mask =
  2077. res_patch_table[i].
  2078. io_reg_table[j].mask;
  2079. viafb_write_reg_mask(index, port, value,
  2080. mask);
  2081. }
  2082. }
  2083. }
  2084. }
  2085. if (viafb_SAMM_ON == 1) {
  2086. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CLE266)
  2087. || (viaparinfo->chip_info->gfx_chip_name ==
  2088. UNICHROME_K400)) {
  2089. for (i = 0; i < NUM_TOTAL_PATCH_MODE; i++) {
  2090. if (res_patch_table[i].mode_index ==
  2091. vmode_index1) {
  2092. for (j = 0;
  2093. j <
  2094. res_patch_table[i].
  2095. table_length; j++) {
  2096. index =
  2097. res_patch_table[i].
  2098. io_reg_table[j].index;
  2099. port =
  2100. res_patch_table[i].
  2101. io_reg_table[j].port;
  2102. value =
  2103. res_patch_table[i].
  2104. io_reg_table[j].value;
  2105. mask =
  2106. res_patch_table[i].
  2107. io_reg_table[j].mask;
  2108. viafb_write_reg_mask(index,
  2109. port, value, mask);
  2110. }
  2111. }
  2112. }
  2113. }
  2114. }
  2115. /* Update Refresh Rate Setting */
  2116. /* Clear On Screen */
  2117. /* CRT set mode */
  2118. if (viafb_CRT_ON) {
  2119. if (viafb_SAMM_ON && (viaparinfo->crt_setting_info->iga_path ==
  2120. IGA2)) {
  2121. viafb_fill_crtc_timing(crt_timing1, vmode_index1,
  2122. video_bpp1 / 8,
  2123. viaparinfo->crt_setting_info->iga_path);
  2124. } else {
  2125. viafb_fill_crtc_timing(crt_timing, vmode_index,
  2126. video_bpp / 8,
  2127. viaparinfo->crt_setting_info->iga_path);
  2128. }
  2129. set_crt_output_path(viaparinfo->crt_setting_info->iga_path);
  2130. /* Patch if set_hres is not 8 alignment (1366) to viafb_setmode
  2131. to 8 alignment (1368),there is several pixels (2 pixels)
  2132. on right side of screen. */
  2133. if (hor_res % 8) {
  2134. viafb_unlock_crt();
  2135. viafb_write_reg(CR02, VIACR,
  2136. viafb_read_reg(VIACR, CR02) - 1);
  2137. viafb_lock_crt();
  2138. }
  2139. }
  2140. if (viafb_DVI_ON) {
  2141. if (viafb_SAMM_ON &&
  2142. (viaparinfo->tmds_setting_info->iga_path == IGA2)) {
  2143. viafb_dvi_set_mode(viafb_get_mode_index
  2144. (viaparinfo->tmds_setting_info->h_active,
  2145. viaparinfo->tmds_setting_info->
  2146. v_active),
  2147. video_bpp1, viaparinfo->
  2148. tmds_setting_info->iga_path);
  2149. } else {
  2150. viafb_dvi_set_mode(viafb_get_mode_index
  2151. (viaparinfo->tmds_setting_info->h_active,
  2152. viaparinfo->
  2153. tmds_setting_info->v_active),
  2154. video_bpp, viaparinfo->
  2155. tmds_setting_info->iga_path);
  2156. }
  2157. }
  2158. if (viafb_LCD_ON) {
  2159. if (viafb_SAMM_ON &&
  2160. (viaparinfo->lvds_setting_info->iga_path == IGA2)) {
  2161. viaparinfo->lvds_setting_info->bpp = video_bpp1;
  2162. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2163. lvds_setting_info,
  2164. &viaparinfo->chip_info->lvds_chip_info);
  2165. } else {
  2166. /* IGA1 doesn't have LCD scaling, so set it center. */
  2167. if (viaparinfo->lvds_setting_info->iga_path == IGA1) {
  2168. viaparinfo->lvds_setting_info->display_method =
  2169. LCD_CENTERING;
  2170. }
  2171. viaparinfo->lvds_setting_info->bpp = video_bpp;
  2172. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2173. lvds_setting_info,
  2174. &viaparinfo->chip_info->lvds_chip_info);
  2175. }
  2176. }
  2177. if (viafb_LCD2_ON) {
  2178. if (viafb_SAMM_ON &&
  2179. (viaparinfo->lvds_setting_info2->iga_path == IGA2)) {
  2180. viaparinfo->lvds_setting_info2->bpp = video_bpp1;
  2181. viafb_lcd_set_mode(crt_timing1, viaparinfo->
  2182. lvds_setting_info2,
  2183. &viaparinfo->chip_info->lvds_chip_info2);
  2184. } else {
  2185. /* IGA1 doesn't have LCD scaling, so set it center. */
  2186. if (viaparinfo->lvds_setting_info2->iga_path == IGA1) {
  2187. viaparinfo->lvds_setting_info2->display_method =
  2188. LCD_CENTERING;
  2189. }
  2190. viaparinfo->lvds_setting_info2->bpp = video_bpp;
  2191. viafb_lcd_set_mode(crt_timing, viaparinfo->
  2192. lvds_setting_info2,
  2193. &viaparinfo->chip_info->lvds_chip_info2);
  2194. }
  2195. }
  2196. if ((viaparinfo->chip_info->gfx_chip_name == UNICHROME_CX700)
  2197. && (viafb_LCD_ON || viafb_DVI_ON))
  2198. set_display_channel();
  2199. /* If set mode normally, save resolution information for hot-plug . */
  2200. if (!viafb_hotplug) {
  2201. viafb_hotplug_Xres = hor_res;
  2202. viafb_hotplug_Yres = ver_res;
  2203. viafb_hotplug_bpp = video_bpp;
  2204. viafb_hotplug_refresh = viafb_refresh;
  2205. if (viafb_DVI_ON)
  2206. viafb_DeviceStatus = DVI_Device;
  2207. else
  2208. viafb_DeviceStatus = CRT_Device;
  2209. }
  2210. device_on();
  2211. if (viafb_SAMM_ON == 1)
  2212. viafb_write_reg_mask(CR6A, VIACR, 0xC0, BIT6 + BIT7);
  2213. device_screen_on();
  2214. return 1;
  2215. }
  2216. int viafb_get_pixclock(int hres, int vres, int vmode_refresh)
  2217. {
  2218. int i;
  2219. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2220. if ((hres == res_map_refresh_tbl[i].hres)
  2221. && (vres == res_map_refresh_tbl[i].vres)
  2222. && (vmode_refresh == res_map_refresh_tbl[i].vmode_refresh))
  2223. return res_map_refresh_tbl[i].pixclock;
  2224. }
  2225. return RES_640X480_60HZ_PIXCLOCK;
  2226. }
  2227. int viafb_get_refresh(int hres, int vres, u32 long_refresh)
  2228. {
  2229. #define REFRESH_TOLERANCE 3
  2230. int i, nearest = -1, diff = REFRESH_TOLERANCE;
  2231. for (i = 0; i < NUM_TOTAL_RES_MAP_REFRESH; i++) {
  2232. if ((hres == res_map_refresh_tbl[i].hres)
  2233. && (vres == res_map_refresh_tbl[i].vres)
  2234. && (diff > (abs(long_refresh -
  2235. res_map_refresh_tbl[i].vmode_refresh)))) {
  2236. diff = abs(long_refresh - res_map_refresh_tbl[i].
  2237. vmode_refresh);
  2238. nearest = i;
  2239. }
  2240. }
  2241. #undef REFRESH_TOLERANCE
  2242. if (nearest > 0)
  2243. return res_map_refresh_tbl[nearest].vmode_refresh;
  2244. return 60;
  2245. }
  2246. static void device_off(void)
  2247. {
  2248. viafb_crt_disable();
  2249. viafb_dvi_disable();
  2250. viafb_lcd_disable();
  2251. }
  2252. static void device_on(void)
  2253. {
  2254. if (viafb_CRT_ON == 1)
  2255. viafb_crt_enable();
  2256. if (viafb_DVI_ON == 1)
  2257. viafb_dvi_enable();
  2258. if (viafb_LCD_ON == 1)
  2259. viafb_lcd_enable();
  2260. }
  2261. void viafb_crt_disable(void)
  2262. {
  2263. viafb_write_reg_mask(CR36, VIACR, BIT5 + BIT4, BIT5 + BIT4);
  2264. }
  2265. void viafb_crt_enable(void)
  2266. {
  2267. viafb_write_reg_mask(CR36, VIACR, 0x0, BIT5 + BIT4);
  2268. }
  2269. void viafb_get_mmio_info(unsigned long *mmio_base,
  2270. unsigned long *mmio_len)
  2271. {
  2272. struct pci_dev *pdev = NULL;
  2273. u32 vendor, device;
  2274. u32 i;
  2275. for (i = 0; pciidlist[i].vendor != 0; i++)
  2276. if (viaparinfo->chip_info->gfx_chip_name ==
  2277. pciidlist[i].chip_index)
  2278. break;
  2279. if (!pciidlist[i].vendor)
  2280. return ;
  2281. vendor = pciidlist[i].vendor;
  2282. device = pciidlist[i].device;
  2283. pdev = pci_get_device(vendor, device, NULL);
  2284. if (!pdev) {
  2285. *mmio_base = 0;
  2286. *mmio_len = 0;
  2287. return ;
  2288. }
  2289. *mmio_base = pci_resource_start(pdev, 1);
  2290. *mmio_len = pci_resource_len(pdev, 1);
  2291. pci_dev_put(pdev);
  2292. }
  2293. static void enable_second_display_channel(void)
  2294. {
  2295. /* to enable second display channel. */
  2296. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2297. viafb_write_reg_mask(CR6A, VIACR, BIT7, BIT7);
  2298. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2299. }
  2300. static void disable_second_display_channel(void)
  2301. {
  2302. /* to disable second display channel. */
  2303. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT6);
  2304. viafb_write_reg_mask(CR6A, VIACR, 0x00, BIT7);
  2305. viafb_write_reg_mask(CR6A, VIACR, BIT6, BIT6);
  2306. }
  2307. void viafb_get_fb_info(unsigned int *fb_base, unsigned int *fb_len)
  2308. {
  2309. struct pci_dev *pdev = NULL;
  2310. u32 vendor, device;
  2311. u32 i;
  2312. for (i = 0; pciidlist[i].vendor != 0; i++)
  2313. if (viaparinfo->chip_info->gfx_chip_name ==
  2314. pciidlist[i].chip_index)
  2315. break;
  2316. if (!pciidlist[i].vendor)
  2317. return ;
  2318. vendor = pciidlist[i].vendor;
  2319. device = pciidlist[i].device;
  2320. pdev = pci_get_device(vendor, device, NULL);
  2321. if (!pdev) {
  2322. *fb_base = viafb_read_reg(VIASR, SR30) << 24;
  2323. *fb_len = viafb_get_memsize();
  2324. DEBUG_MSG(KERN_INFO "Get FB info from SR30!\n");
  2325. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2326. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2327. return ;
  2328. }
  2329. *fb_base = (unsigned int)pci_resource_start(pdev, 0);
  2330. *fb_len = get_fb_size_from_pci();
  2331. DEBUG_MSG(KERN_INFO "Get FB info from PCI system!\n");
  2332. DEBUG_MSG(KERN_INFO "fb_base = %08x\n", *fb_base);
  2333. DEBUG_MSG(KERN_INFO "fb_len = %08x\n", *fb_len);
  2334. pci_dev_put(pdev);
  2335. }
  2336. static int get_fb_size_from_pci(void)
  2337. {
  2338. unsigned long configid, deviceid, FBSize = 0;
  2339. int VideoMemSize;
  2340. int DeviceFound = false;
  2341. for (configid = 0x80000000; configid < 0x80010800; configid += 0x100) {
  2342. outl(configid, (unsigned long)0xCF8);
  2343. deviceid = (inl((unsigned long)0xCFC) >> 16) & 0xffff;
  2344. switch (deviceid) {
  2345. case CLE266:
  2346. case KM400:
  2347. outl(configid + 0xE0, (unsigned long)0xCF8);
  2348. FBSize = inl((unsigned long)0xCFC);
  2349. DeviceFound = true; /* Found device id */
  2350. break;
  2351. case CN400_FUNCTION3:
  2352. case CN700_FUNCTION3:
  2353. case CX700_FUNCTION3:
  2354. case KM800_FUNCTION3:
  2355. case KM890_FUNCTION3:
  2356. case P4M890_FUNCTION3:
  2357. case P4M900_FUNCTION3:
  2358. case VX800_FUNCTION3:
  2359. /*case CN750_FUNCTION3: */
  2360. outl(configid + 0xA0, (unsigned long)0xCF8);
  2361. FBSize = inl((unsigned long)0xCFC);
  2362. DeviceFound = true; /* Found device id */
  2363. break;
  2364. default:
  2365. break;
  2366. }
  2367. if (DeviceFound)
  2368. break;
  2369. }
  2370. DEBUG_MSG(KERN_INFO "Device ID = %lx\n", deviceid);
  2371. FBSize = FBSize & 0x00007000;
  2372. DEBUG_MSG(KERN_INFO "FB Size = %x\n", FBSize);
  2373. if (viaparinfo->chip_info->gfx_chip_name < UNICHROME_CX700) {
  2374. switch (FBSize) {
  2375. case 0x00004000:
  2376. VideoMemSize = (16 << 20); /*16M */
  2377. break;
  2378. case 0x00005000:
  2379. VideoMemSize = (32 << 20); /*32M */
  2380. break;
  2381. case 0x00006000:
  2382. VideoMemSize = (64 << 20); /*64M */
  2383. break;
  2384. default:
  2385. VideoMemSize = (32 << 20); /*32M */
  2386. break;
  2387. }
  2388. } else {
  2389. switch (FBSize) {
  2390. case 0x00001000:
  2391. VideoMemSize = (8 << 20); /*8M */
  2392. break;
  2393. case 0x00002000:
  2394. VideoMemSize = (16 << 20); /*16M */
  2395. break;
  2396. case 0x00003000:
  2397. VideoMemSize = (32 << 20); /*32M */
  2398. break;
  2399. case 0x00004000:
  2400. VideoMemSize = (64 << 20); /*64M */
  2401. break;
  2402. case 0x00005000:
  2403. VideoMemSize = (128 << 20); /*128M */
  2404. break;
  2405. case 0x00006000:
  2406. VideoMemSize = (256 << 20); /*256M */
  2407. break;
  2408. default:
  2409. VideoMemSize = (32 << 20); /*32M */
  2410. break;
  2411. }
  2412. }
  2413. return VideoMemSize;
  2414. }
  2415. void viafb_set_dpa_gfx(int output_interface, struct GFX_DPA_SETTING\
  2416. *p_gfx_dpa_setting)
  2417. {
  2418. switch (output_interface) {
  2419. case INTERFACE_DVP0:
  2420. {
  2421. /* DVP0 Clock Polarity and Adjust: */
  2422. viafb_write_reg_mask(CR96, VIACR,
  2423. p_gfx_dpa_setting->DVP0, 0x0F);
  2424. /* DVP0 Clock and Data Pads Driving: */
  2425. viafb_write_reg_mask(SR1E, VIASR,
  2426. p_gfx_dpa_setting->DVP0ClockDri_S, BIT2);
  2427. viafb_write_reg_mask(SR2A, VIASR,
  2428. p_gfx_dpa_setting->DVP0ClockDri_S1,
  2429. BIT4);
  2430. viafb_write_reg_mask(SR1B, VIASR,
  2431. p_gfx_dpa_setting->DVP0DataDri_S, BIT1);
  2432. viafb_write_reg_mask(SR2A, VIASR,
  2433. p_gfx_dpa_setting->DVP0DataDri_S1, BIT5);
  2434. break;
  2435. }
  2436. case INTERFACE_DVP1:
  2437. {
  2438. /* DVP1 Clock Polarity and Adjust: */
  2439. viafb_write_reg_mask(CR9B, VIACR,
  2440. p_gfx_dpa_setting->DVP1, 0x0F);
  2441. /* DVP1 Clock and Data Pads Driving: */
  2442. viafb_write_reg_mask(SR65, VIASR,
  2443. p_gfx_dpa_setting->DVP1Driving, 0x0F);
  2444. break;
  2445. }
  2446. case INTERFACE_DFP_HIGH:
  2447. {
  2448. viafb_write_reg_mask(CR97, VIACR,
  2449. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2450. break;
  2451. }
  2452. case INTERFACE_DFP_LOW:
  2453. {
  2454. viafb_write_reg_mask(CR99, VIACR,
  2455. p_gfx_dpa_setting->DFPLow, 0x0F);
  2456. break;
  2457. }
  2458. case INTERFACE_DFP:
  2459. {
  2460. viafb_write_reg_mask(CR97, VIACR,
  2461. p_gfx_dpa_setting->DFPHigh, 0x0F);
  2462. viafb_write_reg_mask(CR99, VIACR,
  2463. p_gfx_dpa_setting->DFPLow, 0x0F);
  2464. break;
  2465. }
  2466. }
  2467. }
  2468. void viafb_memory_pitch_patch(struct fb_info *info)
  2469. {
  2470. if (info->var.xres != info->var.xres_virtual) {
  2471. viafb_load_offset_reg(info->var.xres_virtual,
  2472. info->var.bits_per_pixel >> 3, IGA1);
  2473. if (viafb_SAMM_ON) {
  2474. viafb_load_offset_reg(viafb_second_virtual_xres,
  2475. viafb_bpp1 >> 3,
  2476. IGA2);
  2477. } else {
  2478. viafb_load_offset_reg(info->var.xres_virtual,
  2479. info->var.bits_per_pixel >> 3, IGA2);
  2480. }
  2481. }
  2482. }
  2483. /*According var's xres, yres fill var's other timing information*/
  2484. void viafb_fill_var_timing_info(struct fb_var_screeninfo *var, int refresh,
  2485. int mode_index)
  2486. {
  2487. struct VideoModeTable *vmode_tbl = NULL;
  2488. struct crt_mode_table *crt_timing = NULL;
  2489. struct display_timing crt_reg;
  2490. int i = 0, index = 0;
  2491. vmode_tbl = &CLE266Modes[search_mode_setting(mode_index)];
  2492. crt_timing = vmode_tbl->crtc;
  2493. for (i = 0; i < vmode_tbl->mode_array; i++) {
  2494. index = i;
  2495. if (crt_timing[i].refresh_rate == refresh)
  2496. break;
  2497. }
  2498. crt_reg = crt_timing[index].crtc;
  2499. switch (var->bits_per_pixel) {
  2500. case 8:
  2501. var->red.offset = 0;
  2502. var->green.offset = 0;
  2503. var->blue.offset = 0;
  2504. var->red.length = 6;
  2505. var->green.length = 6;
  2506. var->blue.length = 6;
  2507. break;
  2508. case 16:
  2509. var->red.offset = 11;
  2510. var->green.offset = 5;
  2511. var->blue.offset = 0;
  2512. var->red.length = 5;
  2513. var->green.length = 6;
  2514. var->blue.length = 5;
  2515. break;
  2516. case 32:
  2517. var->red.offset = 16;
  2518. var->green.offset = 8;
  2519. var->blue.offset = 0;
  2520. var->red.length = 8;
  2521. var->green.length = 8;
  2522. var->blue.length = 8;
  2523. break;
  2524. default:
  2525. /* never happed, put here to keep consistent */
  2526. break;
  2527. }
  2528. var->pixclock = viafb_get_pixclock(var->xres, var->yres, refresh);
  2529. var->left_margin =
  2530. crt_reg.hor_total - (crt_reg.hor_sync_start + crt_reg.hor_sync_end);
  2531. var->right_margin = crt_reg.hor_sync_start - crt_reg.hor_addr;
  2532. var->hsync_len = crt_reg.hor_sync_end;
  2533. var->upper_margin =
  2534. crt_reg.ver_total - (crt_reg.ver_sync_start + crt_reg.ver_sync_end);
  2535. var->lower_margin = crt_reg.ver_sync_start - crt_reg.ver_addr;
  2536. var->vsync_len = crt_reg.ver_sync_end;
  2537. }