dma.h 8.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305
  1. /*
  2. * Copyright(c) 2004 - 2009 Intel Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the Free
  6. * Software Foundation; either version 2 of the License, or (at your option)
  7. * any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program; if not, write to the Free Software Foundation, Inc., 59
  16. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  17. *
  18. * The full GNU General Public License is included in this distribution in the
  19. * file called COPYING.
  20. */
  21. #ifndef IOATDMA_H
  22. #define IOATDMA_H
  23. #include <linux/dmaengine.h>
  24. #include "hw.h"
  25. #include "registers.h"
  26. #include <linux/init.h>
  27. #include <linux/dmapool.h>
  28. #include <linux/cache.h>
  29. #include <linux/pci_ids.h>
  30. #include <net/tcp.h>
  31. #define IOAT_DMA_VERSION "3.64"
  32. #define IOAT_LOW_COMPLETION_MASK 0xffffffc0
  33. #define IOAT_DMA_DCA_ANY_CPU ~0
  34. #define to_ioatdma_device(dev) container_of(dev, struct ioatdma_device, common)
  35. #define to_ioat_desc(lh) container_of(lh, struct ioat_desc_sw, node)
  36. #define tx_to_ioat_desc(tx) container_of(tx, struct ioat_desc_sw, txd)
  37. #define to_dev(ioat_chan) (&(ioat_chan)->device->pdev->dev)
  38. #define chan_num(ch) ((int)((ch)->reg_base - (ch)->device->reg_base) / 0x80)
  39. /*
  40. * workaround for IOAT ver.3.0 null descriptor issue
  41. * (channel returns error when size is 0)
  42. */
  43. #define NULL_DESC_BUFFER_SIZE 1
  44. /**
  45. * struct ioatdma_device - internal representation of a IOAT device
  46. * @pdev: PCI-Express device
  47. * @reg_base: MMIO register space base address
  48. * @dma_pool: for allocating DMA descriptors
  49. * @common: embedded struct dma_device
  50. * @version: version of ioatdma device
  51. * @msix_entries: irq handlers
  52. * @idx: per channel data
  53. * @dca: direct cache access context
  54. * @intr_quirk: interrupt setup quirk (for ioat_v1 devices)
  55. * @enumerate_channels: hw version specific channel enumeration
  56. */
  57. struct ioatdma_device {
  58. struct pci_dev *pdev;
  59. void __iomem *reg_base;
  60. struct pci_pool *dma_pool;
  61. struct pci_pool *completion_pool;
  62. struct dma_device common;
  63. u8 version;
  64. struct msix_entry msix_entries[4];
  65. struct ioat_chan_common *idx[4];
  66. struct dca_provider *dca;
  67. void (*intr_quirk)(struct ioatdma_device *device);
  68. int (*enumerate_channels)(struct ioatdma_device *device);
  69. };
  70. struct ioat_chan_common {
  71. struct dma_chan common;
  72. void __iomem *reg_base;
  73. unsigned long last_completion;
  74. spinlock_t cleanup_lock;
  75. dma_cookie_t completed_cookie;
  76. unsigned long state;
  77. #define IOAT_COMPLETION_PENDING 0
  78. #define IOAT_COMPLETION_ACK 1
  79. #define IOAT_RESET_PENDING 2
  80. struct timer_list timer;
  81. #define COMPLETION_TIMEOUT msecs_to_jiffies(100)
  82. #define RESET_DELAY msecs_to_jiffies(100)
  83. struct ioatdma_device *device;
  84. dma_addr_t completion_dma;
  85. u64 *completion;
  86. struct tasklet_struct cleanup_task;
  87. };
  88. /**
  89. * struct ioat_dma_chan - internal representation of a DMA channel
  90. */
  91. struct ioat_dma_chan {
  92. struct ioat_chan_common base;
  93. size_t xfercap; /* XFERCAP register value expanded out */
  94. spinlock_t desc_lock;
  95. struct list_head free_desc;
  96. struct list_head used_desc;
  97. int pending;
  98. u16 desccount;
  99. };
  100. static inline struct ioat_chan_common *to_chan_common(struct dma_chan *c)
  101. {
  102. return container_of(c, struct ioat_chan_common, common);
  103. }
  104. static inline struct ioat_dma_chan *to_ioat_chan(struct dma_chan *c)
  105. {
  106. struct ioat_chan_common *chan = to_chan_common(c);
  107. return container_of(chan, struct ioat_dma_chan, base);
  108. }
  109. /**
  110. * ioat_is_complete - poll the status of an ioat transaction
  111. * @c: channel handle
  112. * @cookie: transaction identifier
  113. * @done: if set, updated with last completed transaction
  114. * @used: if set, updated with last used transaction
  115. */
  116. static inline enum dma_status
  117. ioat_is_complete(struct dma_chan *c, dma_cookie_t cookie,
  118. dma_cookie_t *done, dma_cookie_t *used)
  119. {
  120. struct ioat_chan_common *chan = to_chan_common(c);
  121. dma_cookie_t last_used;
  122. dma_cookie_t last_complete;
  123. last_used = c->cookie;
  124. last_complete = chan->completed_cookie;
  125. if (done)
  126. *done = last_complete;
  127. if (used)
  128. *used = last_used;
  129. return dma_async_is_complete(cookie, last_complete, last_used);
  130. }
  131. /* wrapper around hardware descriptor format + additional software fields */
  132. /**
  133. * struct ioat_desc_sw - wrapper around hardware descriptor
  134. * @hw: hardware DMA descriptor
  135. * @node: this descriptor will either be on the free list,
  136. * or attached to a transaction list (async_tx.tx_list)
  137. * @txd: the generic software descriptor for all engines
  138. * @id: identifier for debug
  139. */
  140. struct ioat_desc_sw {
  141. struct ioat_dma_descriptor *hw;
  142. struct list_head node;
  143. size_t len;
  144. struct dma_async_tx_descriptor txd;
  145. #ifdef DEBUG
  146. int id;
  147. #endif
  148. };
  149. #ifdef DEBUG
  150. #define set_desc_id(desc, i) ((desc)->id = (i))
  151. #define desc_id(desc) ((desc)->id)
  152. #else
  153. #define set_desc_id(desc, i)
  154. #define desc_id(desc) (0)
  155. #endif
  156. static inline void
  157. __dump_desc_dbg(struct ioat_chan_common *chan, struct ioat_dma_descriptor *hw,
  158. struct dma_async_tx_descriptor *tx, int id)
  159. {
  160. struct device *dev = to_dev(chan);
  161. dev_dbg(dev, "desc[%d]: (%#llx->%#llx) cookie: %d flags: %#x"
  162. " ctl: %#x (op: %d int_en: %d compl: %d)\n", id,
  163. (unsigned long long) tx->phys,
  164. (unsigned long long) hw->next, tx->cookie, tx->flags,
  165. hw->ctl, hw->ctl_f.op, hw->ctl_f.int_en, hw->ctl_f.compl_write);
  166. }
  167. #define dump_desc_dbg(c, d) \
  168. ({ if (d) __dump_desc_dbg(&c->base, d->hw, &d->txd, desc_id(d)); 0; })
  169. static inline void ioat_set_tcp_copy_break(unsigned long copybreak)
  170. {
  171. #ifdef CONFIG_NET_DMA
  172. sysctl_tcp_dma_copybreak = copybreak;
  173. #endif
  174. }
  175. static inline struct ioat_chan_common *
  176. ioat_chan_by_index(struct ioatdma_device *device, int index)
  177. {
  178. return device->idx[index];
  179. }
  180. static inline u64 ioat_chansts(struct ioat_chan_common *chan)
  181. {
  182. u8 ver = chan->device->version;
  183. u64 status;
  184. u32 status_lo;
  185. /* We need to read the low address first as this causes the
  186. * chipset to latch the upper bits for the subsequent read
  187. */
  188. status_lo = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_LOW(ver));
  189. status = readl(chan->reg_base + IOAT_CHANSTS_OFFSET_HIGH(ver));
  190. status <<= 32;
  191. status |= status_lo;
  192. return status;
  193. }
  194. static inline void ioat_start(struct ioat_chan_common *chan)
  195. {
  196. u8 ver = chan->device->version;
  197. writeb(IOAT_CHANCMD_START, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  198. }
  199. static inline u64 ioat_chansts_to_addr(u64 status)
  200. {
  201. return status & IOAT_CHANSTS_COMPLETED_DESCRIPTOR_ADDR;
  202. }
  203. static inline u32 ioat_chanerr(struct ioat_chan_common *chan)
  204. {
  205. return readl(chan->reg_base + IOAT_CHANERR_OFFSET);
  206. }
  207. static inline void ioat_suspend(struct ioat_chan_common *chan)
  208. {
  209. u8 ver = chan->device->version;
  210. writeb(IOAT_CHANCMD_SUSPEND, chan->reg_base + IOAT_CHANCMD_OFFSET(ver));
  211. }
  212. static inline void ioat_set_chainaddr(struct ioat_dma_chan *ioat, u64 addr)
  213. {
  214. struct ioat_chan_common *chan = &ioat->base;
  215. writel(addr & 0x00000000FFFFFFFF,
  216. chan->reg_base + IOAT1_CHAINADDR_OFFSET_LOW);
  217. writel(addr >> 32,
  218. chan->reg_base + IOAT1_CHAINADDR_OFFSET_HIGH);
  219. }
  220. static inline bool is_ioat_active(unsigned long status)
  221. {
  222. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_ACTIVE);
  223. }
  224. static inline bool is_ioat_idle(unsigned long status)
  225. {
  226. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_DONE);
  227. }
  228. static inline bool is_ioat_halted(unsigned long status)
  229. {
  230. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_HALTED);
  231. }
  232. static inline bool is_ioat_suspended(unsigned long status)
  233. {
  234. return ((status & IOAT_CHANSTS_STATUS) == IOAT_CHANSTS_SUSPENDED);
  235. }
  236. /* channel was fatally programmed */
  237. static inline bool is_ioat_bug(unsigned long err)
  238. {
  239. return !!(err & (IOAT_CHANERR_SRC_ADDR_ERR|IOAT_CHANERR_DEST_ADDR_ERR|
  240. IOAT_CHANERR_NEXT_ADDR_ERR|IOAT_CHANERR_CONTROL_ERR|
  241. IOAT_CHANERR_LENGTH_ERR));
  242. }
  243. int __devinit ioat_probe(struct ioatdma_device *device);
  244. int __devinit ioat_register(struct ioatdma_device *device);
  245. int __devinit ioat1_dma_probe(struct ioatdma_device *dev, int dca);
  246. void __devexit ioat_dma_remove(struct ioatdma_device *device);
  247. struct dca_provider * __devinit ioat_dca_init(struct pci_dev *pdev,
  248. void __iomem *iobase);
  249. unsigned long ioat_get_current_completion(struct ioat_chan_common *chan);
  250. void ioat_init_channel(struct ioatdma_device *device,
  251. struct ioat_chan_common *chan, int idx,
  252. void (*timer_fn)(unsigned long),
  253. void (*tasklet)(unsigned long),
  254. unsigned long ioat);
  255. void ioat_dma_unmap(struct ioat_chan_common *chan, enum dma_ctrl_flags flags,
  256. size_t len, struct ioat_dma_descriptor *hw);
  257. bool ioat_cleanup_preamble(struct ioat_chan_common *chan,
  258. unsigned long *phys_complete);
  259. #endif /* IOATDMA_H */