fsl_udc_core.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556
  1. /*
  2. * Copyright (C) 2004-2007 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Author: Li Yang <leoli@freescale.com>
  5. * Jiang Bo <tanya.jiang@freescale.com>
  6. *
  7. * Description:
  8. * Freescale high-speed USB SOC DR module device controller driver.
  9. * This can be found on MPC8349E/MPC8313E cpus.
  10. * The driver is previously named as mpc_udc. Based on bare board
  11. * code from Dave Liu and Shlomi Gridish.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #undef VERBOSE
  19. #include <linux/module.h>
  20. #include <linux/kernel.h>
  21. #include <linux/ioport.h>
  22. #include <linux/types.h>
  23. #include <linux/errno.h>
  24. #include <linux/slab.h>
  25. #include <linux/init.h>
  26. #include <linux/list.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/proc_fs.h>
  29. #include <linux/mm.h>
  30. #include <linux/moduleparam.h>
  31. #include <linux/device.h>
  32. #include <linux/usb/ch9.h>
  33. #include <linux/usb/gadget.h>
  34. #include <linux/usb/otg.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/fsl_devices.h>
  38. #include <linux/dmapool.h>
  39. #include <linux/delay.h>
  40. #include <asm/byteorder.h>
  41. #include <asm/io.h>
  42. #include <asm/system.h>
  43. #include <asm/unaligned.h>
  44. #include <asm/dma.h>
  45. #include "fsl_usb2_udc.h"
  46. #define DRIVER_DESC "Freescale High-Speed USB SOC Device Controller driver"
  47. #define DRIVER_AUTHOR "Li Yang/Jiang Bo"
  48. #define DRIVER_VERSION "Apr 20, 2007"
  49. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  50. static const char driver_name[] = "fsl-usb2-udc";
  51. static const char driver_desc[] = DRIVER_DESC;
  52. static struct usb_dr_device *dr_regs;
  53. #ifndef CONFIG_ARCH_MXC
  54. static struct usb_sys_interface *usb_sys_regs;
  55. #endif
  56. /* it is initialized in probe() */
  57. static struct fsl_udc *udc_controller = NULL;
  58. static const struct usb_endpoint_descriptor
  59. fsl_ep0_desc = {
  60. .bLength = USB_DT_ENDPOINT_SIZE,
  61. .bDescriptorType = USB_DT_ENDPOINT,
  62. .bEndpointAddress = 0,
  63. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  64. .wMaxPacketSize = USB_MAX_CTRL_PAYLOAD,
  65. };
  66. static void fsl_ep_fifo_flush(struct usb_ep *_ep);
  67. #ifdef CONFIG_PPC32
  68. /*
  69. * On some SoCs, the USB controller registers can be big or little endian,
  70. * depending on the version of the chip. In order to be able to run the
  71. * same kernel binary on 2 different versions of an SoC, the BE/LE decision
  72. * must be made at run time. _fsl_readl and fsl_writel are pointers to the
  73. * BE or LE readl() and writel() functions, and fsl_readl() and fsl_writel()
  74. * call through those pointers. Platform code for SoCs that have BE USB
  75. * registers should set pdata->big_endian_mmio flag.
  76. *
  77. * This also applies to controller-to-cpu accessors for the USB descriptors,
  78. * since their endianness is also SoC dependant. Platform code for SoCs that
  79. * have BE USB descriptors should set pdata->big_endian_desc flag.
  80. */
  81. static u32 _fsl_readl_be(const unsigned __iomem *p)
  82. {
  83. return in_be32(p);
  84. }
  85. static u32 _fsl_readl_le(const unsigned __iomem *p)
  86. {
  87. return in_le32(p);
  88. }
  89. static void _fsl_writel_be(u32 v, unsigned __iomem *p)
  90. {
  91. out_be32(p, v);
  92. }
  93. static void _fsl_writel_le(u32 v, unsigned __iomem *p)
  94. {
  95. out_le32(p, v);
  96. }
  97. static u32 (*_fsl_readl)(const unsigned __iomem *p);
  98. static void (*_fsl_writel)(u32 v, unsigned __iomem *p);
  99. #define fsl_readl(p) (*_fsl_readl)((p))
  100. #define fsl_writel(v, p) (*_fsl_writel)((v), (p))
  101. static inline u32 cpu_to_hc32(const u32 x)
  102. {
  103. return udc_controller->pdata->big_endian_desc
  104. ? (__force u32)cpu_to_be32(x)
  105. : (__force u32)cpu_to_le32(x);
  106. }
  107. static inline u32 hc32_to_cpu(const u32 x)
  108. {
  109. return udc_controller->pdata->big_endian_desc
  110. ? be32_to_cpu((__force __be32)x)
  111. : le32_to_cpu((__force __le32)x);
  112. }
  113. #else /* !CONFIG_PPC32 */
  114. #define fsl_readl(addr) readl(addr)
  115. #define fsl_writel(val32, addr) writel(val32, addr)
  116. #define cpu_to_hc32(x) cpu_to_le32(x)
  117. #define hc32_to_cpu(x) le32_to_cpu(x)
  118. #endif /* CONFIG_PPC32 */
  119. /********************************************************************
  120. * Internal Used Function
  121. ********************************************************************/
  122. /*-----------------------------------------------------------------
  123. * done() - retire a request; caller blocked irqs
  124. * @status : request status to be set, only works when
  125. * request is still in progress.
  126. *--------------------------------------------------------------*/
  127. static void done(struct fsl_ep *ep, struct fsl_req *req, int status)
  128. {
  129. struct fsl_udc *udc = NULL;
  130. unsigned char stopped = ep->stopped;
  131. struct ep_td_struct *curr_td, *next_td;
  132. int j;
  133. udc = (struct fsl_udc *)ep->udc;
  134. /* Removed the req from fsl_ep->queue */
  135. list_del_init(&req->queue);
  136. /* req.status should be set as -EINPROGRESS in ep_queue() */
  137. if (req->req.status == -EINPROGRESS)
  138. req->req.status = status;
  139. else
  140. status = req->req.status;
  141. /* Free dtd for the request */
  142. next_td = req->head;
  143. for (j = 0; j < req->dtd_count; j++) {
  144. curr_td = next_td;
  145. if (j != req->dtd_count - 1) {
  146. next_td = curr_td->next_td_virt;
  147. }
  148. dma_pool_free(udc->td_pool, curr_td, curr_td->td_dma);
  149. }
  150. if (req->mapped) {
  151. dma_unmap_single(ep->udc->gadget.dev.parent,
  152. req->req.dma, req->req.length,
  153. ep_is_in(ep)
  154. ? DMA_TO_DEVICE
  155. : DMA_FROM_DEVICE);
  156. req->req.dma = DMA_ADDR_INVALID;
  157. req->mapped = 0;
  158. } else
  159. dma_sync_single_for_cpu(ep->udc->gadget.dev.parent,
  160. req->req.dma, req->req.length,
  161. ep_is_in(ep)
  162. ? DMA_TO_DEVICE
  163. : DMA_FROM_DEVICE);
  164. if (status && (status != -ESHUTDOWN))
  165. VDBG("complete %s req %p stat %d len %u/%u",
  166. ep->ep.name, &req->req, status,
  167. req->req.actual, req->req.length);
  168. ep->stopped = 1;
  169. spin_unlock(&ep->udc->lock);
  170. /* complete() is from gadget layer,
  171. * eg fsg->bulk_in_complete() */
  172. if (req->req.complete)
  173. req->req.complete(&ep->ep, &req->req);
  174. spin_lock(&ep->udc->lock);
  175. ep->stopped = stopped;
  176. }
  177. /*-----------------------------------------------------------------
  178. * nuke(): delete all requests related to this ep
  179. * called with spinlock held
  180. *--------------------------------------------------------------*/
  181. static void nuke(struct fsl_ep *ep, int status)
  182. {
  183. ep->stopped = 1;
  184. /* Flush fifo */
  185. fsl_ep_fifo_flush(&ep->ep);
  186. /* Whether this eq has request linked */
  187. while (!list_empty(&ep->queue)) {
  188. struct fsl_req *req = NULL;
  189. req = list_entry(ep->queue.next, struct fsl_req, queue);
  190. done(ep, req, status);
  191. }
  192. }
  193. /*------------------------------------------------------------------
  194. Internal Hardware related function
  195. ------------------------------------------------------------------*/
  196. static int dr_controller_setup(struct fsl_udc *udc)
  197. {
  198. unsigned int tmp, portctrl;
  199. #ifndef CONFIG_ARCH_MXC
  200. unsigned int ctrl;
  201. #endif
  202. unsigned long timeout;
  203. #define FSL_UDC_RESET_TIMEOUT 1000
  204. /* Config PHY interface */
  205. portctrl = fsl_readl(&dr_regs->portsc1);
  206. portctrl &= ~(PORTSCX_PHY_TYPE_SEL | PORTSCX_PORT_WIDTH);
  207. switch (udc->phy_mode) {
  208. case FSL_USB2_PHY_ULPI:
  209. portctrl |= PORTSCX_PTS_ULPI;
  210. break;
  211. case FSL_USB2_PHY_UTMI_WIDE:
  212. portctrl |= PORTSCX_PTW_16BIT;
  213. /* fall through */
  214. case FSL_USB2_PHY_UTMI:
  215. portctrl |= PORTSCX_PTS_UTMI;
  216. break;
  217. case FSL_USB2_PHY_SERIAL:
  218. portctrl |= PORTSCX_PTS_FSLS;
  219. break;
  220. default:
  221. return -EINVAL;
  222. }
  223. fsl_writel(portctrl, &dr_regs->portsc1);
  224. /* Stop and reset the usb controller */
  225. tmp = fsl_readl(&dr_regs->usbcmd);
  226. tmp &= ~USB_CMD_RUN_STOP;
  227. fsl_writel(tmp, &dr_regs->usbcmd);
  228. tmp = fsl_readl(&dr_regs->usbcmd);
  229. tmp |= USB_CMD_CTRL_RESET;
  230. fsl_writel(tmp, &dr_regs->usbcmd);
  231. /* Wait for reset to complete */
  232. timeout = jiffies + FSL_UDC_RESET_TIMEOUT;
  233. while (fsl_readl(&dr_regs->usbcmd) & USB_CMD_CTRL_RESET) {
  234. if (time_after(jiffies, timeout)) {
  235. ERR("udc reset timeout!\n");
  236. return -ETIMEDOUT;
  237. }
  238. cpu_relax();
  239. }
  240. /* Set the controller as device mode */
  241. tmp = fsl_readl(&dr_regs->usbmode);
  242. tmp |= USB_MODE_CTRL_MODE_DEVICE;
  243. /* Disable Setup Lockout */
  244. tmp |= USB_MODE_SETUP_LOCK_OFF;
  245. fsl_writel(tmp, &dr_regs->usbmode);
  246. /* Clear the setup status */
  247. fsl_writel(0, &dr_regs->usbsts);
  248. tmp = udc->ep_qh_dma;
  249. tmp &= USB_EP_LIST_ADDRESS_MASK;
  250. fsl_writel(tmp, &dr_regs->endpointlistaddr);
  251. VDBG("vir[qh_base] is %p phy[qh_base] is 0x%8x reg is 0x%8x",
  252. udc->ep_qh, (int)tmp,
  253. fsl_readl(&dr_regs->endpointlistaddr));
  254. /* Config control enable i/o output, cpu endian register */
  255. #ifndef CONFIG_ARCH_MXC
  256. ctrl = __raw_readl(&usb_sys_regs->control);
  257. ctrl |= USB_CTRL_IOENB;
  258. __raw_writel(ctrl, &usb_sys_regs->control);
  259. #endif
  260. #if defined(CONFIG_PPC32) && !defined(CONFIG_NOT_COHERENT_CACHE)
  261. /* Turn on cache snooping hardware, since some PowerPC platforms
  262. * wholly rely on hardware to deal with cache coherent. */
  263. /* Setup Snooping for all the 4GB space */
  264. tmp = SNOOP_SIZE_2GB; /* starts from 0x0, size 2G */
  265. __raw_writel(tmp, &usb_sys_regs->snoop1);
  266. tmp |= 0x80000000; /* starts from 0x8000000, size 2G */
  267. __raw_writel(tmp, &usb_sys_regs->snoop2);
  268. #endif
  269. return 0;
  270. }
  271. /* Enable DR irq and set controller to run state */
  272. static void dr_controller_run(struct fsl_udc *udc)
  273. {
  274. u32 temp;
  275. /* Enable DR irq reg */
  276. temp = USB_INTR_INT_EN | USB_INTR_ERR_INT_EN
  277. | USB_INTR_PTC_DETECT_EN | USB_INTR_RESET_EN
  278. | USB_INTR_DEVICE_SUSPEND | USB_INTR_SYS_ERR_EN;
  279. fsl_writel(temp, &dr_regs->usbintr);
  280. /* Clear stopped bit */
  281. udc->stopped = 0;
  282. /* Set the controller as device mode */
  283. temp = fsl_readl(&dr_regs->usbmode);
  284. temp |= USB_MODE_CTRL_MODE_DEVICE;
  285. fsl_writel(temp, &dr_regs->usbmode);
  286. /* Set controller to Run */
  287. temp = fsl_readl(&dr_regs->usbcmd);
  288. temp |= USB_CMD_RUN_STOP;
  289. fsl_writel(temp, &dr_regs->usbcmd);
  290. }
  291. static void dr_controller_stop(struct fsl_udc *udc)
  292. {
  293. unsigned int tmp;
  294. /* disable all INTR */
  295. fsl_writel(0, &dr_regs->usbintr);
  296. /* Set stopped bit for isr */
  297. udc->stopped = 1;
  298. /* disable IO output */
  299. /* usb_sys_regs->control = 0; */
  300. /* set controller to Stop */
  301. tmp = fsl_readl(&dr_regs->usbcmd);
  302. tmp &= ~USB_CMD_RUN_STOP;
  303. fsl_writel(tmp, &dr_regs->usbcmd);
  304. }
  305. static void dr_ep_setup(unsigned char ep_num, unsigned char dir,
  306. unsigned char ep_type)
  307. {
  308. unsigned int tmp_epctrl = 0;
  309. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  310. if (dir) {
  311. if (ep_num)
  312. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  313. tmp_epctrl |= EPCTRL_TX_ENABLE;
  314. tmp_epctrl |= ((unsigned int)(ep_type)
  315. << EPCTRL_TX_EP_TYPE_SHIFT);
  316. } else {
  317. if (ep_num)
  318. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  319. tmp_epctrl |= EPCTRL_RX_ENABLE;
  320. tmp_epctrl |= ((unsigned int)(ep_type)
  321. << EPCTRL_RX_EP_TYPE_SHIFT);
  322. }
  323. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  324. }
  325. static void
  326. dr_ep_change_stall(unsigned char ep_num, unsigned char dir, int value)
  327. {
  328. u32 tmp_epctrl = 0;
  329. tmp_epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  330. if (value) {
  331. /* set the stall bit */
  332. if (dir)
  333. tmp_epctrl |= EPCTRL_TX_EP_STALL;
  334. else
  335. tmp_epctrl |= EPCTRL_RX_EP_STALL;
  336. } else {
  337. /* clear the stall bit and reset data toggle */
  338. if (dir) {
  339. tmp_epctrl &= ~EPCTRL_TX_EP_STALL;
  340. tmp_epctrl |= EPCTRL_TX_DATA_TOGGLE_RST;
  341. } else {
  342. tmp_epctrl &= ~EPCTRL_RX_EP_STALL;
  343. tmp_epctrl |= EPCTRL_RX_DATA_TOGGLE_RST;
  344. }
  345. }
  346. fsl_writel(tmp_epctrl, &dr_regs->endptctrl[ep_num]);
  347. }
  348. /* Get stall status of a specific ep
  349. Return: 0: not stalled; 1:stalled */
  350. static int dr_ep_get_stall(unsigned char ep_num, unsigned char dir)
  351. {
  352. u32 epctrl;
  353. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  354. if (dir)
  355. return (epctrl & EPCTRL_TX_EP_STALL) ? 1 : 0;
  356. else
  357. return (epctrl & EPCTRL_RX_EP_STALL) ? 1 : 0;
  358. }
  359. /********************************************************************
  360. Internal Structure Build up functions
  361. ********************************************************************/
  362. /*------------------------------------------------------------------
  363. * struct_ep_qh_setup(): set the Endpoint Capabilites field of QH
  364. * @zlt: Zero Length Termination Select (1: disable; 0: enable)
  365. * @mult: Mult field
  366. ------------------------------------------------------------------*/
  367. static void struct_ep_qh_setup(struct fsl_udc *udc, unsigned char ep_num,
  368. unsigned char dir, unsigned char ep_type,
  369. unsigned int max_pkt_len,
  370. unsigned int zlt, unsigned char mult)
  371. {
  372. struct ep_queue_head *p_QH = &udc->ep_qh[2 * ep_num + dir];
  373. unsigned int tmp = 0;
  374. /* set the Endpoint Capabilites in QH */
  375. switch (ep_type) {
  376. case USB_ENDPOINT_XFER_CONTROL:
  377. /* Interrupt On Setup (IOS). for control ep */
  378. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  379. | EP_QUEUE_HEAD_IOS;
  380. break;
  381. case USB_ENDPOINT_XFER_ISOC:
  382. tmp = (max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS)
  383. | (mult << EP_QUEUE_HEAD_MULT_POS);
  384. break;
  385. case USB_ENDPOINT_XFER_BULK:
  386. case USB_ENDPOINT_XFER_INT:
  387. tmp = max_pkt_len << EP_QUEUE_HEAD_MAX_PKT_LEN_POS;
  388. break;
  389. default:
  390. VDBG("error ep type is %d", ep_type);
  391. return;
  392. }
  393. if (zlt)
  394. tmp |= EP_QUEUE_HEAD_ZLT_SEL;
  395. p_QH->max_pkt_length = cpu_to_hc32(tmp);
  396. p_QH->next_dtd_ptr = 1;
  397. p_QH->size_ioc_int_sts = 0;
  398. }
  399. /* Setup qh structure and ep register for ep0. */
  400. static void ep0_setup(struct fsl_udc *udc)
  401. {
  402. /* the intialization of an ep includes: fields in QH, Regs,
  403. * fsl_ep struct */
  404. struct_ep_qh_setup(udc, 0, USB_RECV, USB_ENDPOINT_XFER_CONTROL,
  405. USB_MAX_CTRL_PAYLOAD, 0, 0);
  406. struct_ep_qh_setup(udc, 0, USB_SEND, USB_ENDPOINT_XFER_CONTROL,
  407. USB_MAX_CTRL_PAYLOAD, 0, 0);
  408. dr_ep_setup(0, USB_RECV, USB_ENDPOINT_XFER_CONTROL);
  409. dr_ep_setup(0, USB_SEND, USB_ENDPOINT_XFER_CONTROL);
  410. return;
  411. }
  412. /***********************************************************************
  413. Endpoint Management Functions
  414. ***********************************************************************/
  415. /*-------------------------------------------------------------------------
  416. * when configurations are set, or when interface settings change
  417. * for example the do_set_interface() in gadget layer,
  418. * the driver will enable or disable the relevant endpoints
  419. * ep0 doesn't use this routine. It is always enabled.
  420. -------------------------------------------------------------------------*/
  421. static int fsl_ep_enable(struct usb_ep *_ep,
  422. const struct usb_endpoint_descriptor *desc)
  423. {
  424. struct fsl_udc *udc = NULL;
  425. struct fsl_ep *ep = NULL;
  426. unsigned short max = 0;
  427. unsigned char mult = 0, zlt;
  428. int retval = -EINVAL;
  429. unsigned long flags = 0;
  430. ep = container_of(_ep, struct fsl_ep, ep);
  431. /* catch various bogus parameters */
  432. if (!_ep || !desc || ep->desc
  433. || (desc->bDescriptorType != USB_DT_ENDPOINT))
  434. return -EINVAL;
  435. udc = ep->udc;
  436. if (!udc->driver || (udc->gadget.speed == USB_SPEED_UNKNOWN))
  437. return -ESHUTDOWN;
  438. max = le16_to_cpu(desc->wMaxPacketSize);
  439. /* Disable automatic zlp generation. Driver is responsible to indicate
  440. * explicitly through req->req.zero. This is needed to enable multi-td
  441. * request. */
  442. zlt = 1;
  443. /* Assume the max packet size from gadget is always correct */
  444. switch (desc->bmAttributes & 0x03) {
  445. case USB_ENDPOINT_XFER_CONTROL:
  446. case USB_ENDPOINT_XFER_BULK:
  447. case USB_ENDPOINT_XFER_INT:
  448. /* mult = 0. Execute N Transactions as demonstrated by
  449. * the USB variable length packet protocol where N is
  450. * computed using the Maximum Packet Length (dQH) and
  451. * the Total Bytes field (dTD) */
  452. mult = 0;
  453. break;
  454. case USB_ENDPOINT_XFER_ISOC:
  455. /* Calculate transactions needed for high bandwidth iso */
  456. mult = (unsigned char)(1 + ((max >> 11) & 0x03));
  457. max = max & 0x7ff; /* bit 0~10 */
  458. /* 3 transactions at most */
  459. if (mult > 3)
  460. goto en_done;
  461. break;
  462. default:
  463. goto en_done;
  464. }
  465. spin_lock_irqsave(&udc->lock, flags);
  466. ep->ep.maxpacket = max;
  467. ep->desc = desc;
  468. ep->stopped = 0;
  469. /* Controller related setup */
  470. /* Init EPx Queue Head (Ep Capabilites field in QH
  471. * according to max, zlt, mult) */
  472. struct_ep_qh_setup(udc, (unsigned char) ep_index(ep),
  473. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  474. ? USB_SEND : USB_RECV),
  475. (unsigned char) (desc->bmAttributes
  476. & USB_ENDPOINT_XFERTYPE_MASK),
  477. max, zlt, mult);
  478. /* Init endpoint ctrl register */
  479. dr_ep_setup((unsigned char) ep_index(ep),
  480. (unsigned char) ((desc->bEndpointAddress & USB_DIR_IN)
  481. ? USB_SEND : USB_RECV),
  482. (unsigned char) (desc->bmAttributes
  483. & USB_ENDPOINT_XFERTYPE_MASK));
  484. spin_unlock_irqrestore(&udc->lock, flags);
  485. retval = 0;
  486. VDBG("enabled %s (ep%d%s) maxpacket %d",ep->ep.name,
  487. ep->desc->bEndpointAddress & 0x0f,
  488. (desc->bEndpointAddress & USB_DIR_IN)
  489. ? "in" : "out", max);
  490. en_done:
  491. return retval;
  492. }
  493. /*---------------------------------------------------------------------
  494. * @ep : the ep being unconfigured. May not be ep0
  495. * Any pending and uncomplete req will complete with status (-ESHUTDOWN)
  496. *---------------------------------------------------------------------*/
  497. static int fsl_ep_disable(struct usb_ep *_ep)
  498. {
  499. struct fsl_udc *udc = NULL;
  500. struct fsl_ep *ep = NULL;
  501. unsigned long flags = 0;
  502. u32 epctrl;
  503. int ep_num;
  504. ep = container_of(_ep, struct fsl_ep, ep);
  505. if (!_ep || !ep->desc) {
  506. VDBG("%s not enabled", _ep ? ep->ep.name : NULL);
  507. return -EINVAL;
  508. }
  509. /* disable ep on controller */
  510. ep_num = ep_index(ep);
  511. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  512. if (ep_is_in(ep))
  513. epctrl &= ~EPCTRL_TX_ENABLE;
  514. else
  515. epctrl &= ~EPCTRL_RX_ENABLE;
  516. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  517. udc = (struct fsl_udc *)ep->udc;
  518. spin_lock_irqsave(&udc->lock, flags);
  519. /* nuke all pending requests (does flush) */
  520. nuke(ep, -ESHUTDOWN);
  521. ep->desc = NULL;
  522. ep->stopped = 1;
  523. spin_unlock_irqrestore(&udc->lock, flags);
  524. VDBG("disabled %s OK", _ep->name);
  525. return 0;
  526. }
  527. /*---------------------------------------------------------------------
  528. * allocate a request object used by this endpoint
  529. * the main operation is to insert the req->queue to the eq->queue
  530. * Returns the request, or null if one could not be allocated
  531. *---------------------------------------------------------------------*/
  532. static struct usb_request *
  533. fsl_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  534. {
  535. struct fsl_req *req = NULL;
  536. req = kzalloc(sizeof *req, gfp_flags);
  537. if (!req)
  538. return NULL;
  539. req->req.dma = DMA_ADDR_INVALID;
  540. INIT_LIST_HEAD(&req->queue);
  541. return &req->req;
  542. }
  543. static void fsl_free_request(struct usb_ep *_ep, struct usb_request *_req)
  544. {
  545. struct fsl_req *req = NULL;
  546. req = container_of(_req, struct fsl_req, req);
  547. if (_req)
  548. kfree(req);
  549. }
  550. /*-------------------------------------------------------------------------*/
  551. static void fsl_queue_td(struct fsl_ep *ep, struct fsl_req *req)
  552. {
  553. int i = ep_index(ep) * 2 + ep_is_in(ep);
  554. u32 temp, bitmask, tmp_stat;
  555. struct ep_queue_head *dQH = &ep->udc->ep_qh[i];
  556. /* VDBG("QH addr Register 0x%8x", dr_regs->endpointlistaddr);
  557. VDBG("ep_qh[%d] addr is 0x%8x", i, (u32)&(ep->udc->ep_qh[i])); */
  558. bitmask = ep_is_in(ep)
  559. ? (1 << (ep_index(ep) + 16))
  560. : (1 << (ep_index(ep)));
  561. /* check if the pipe is empty */
  562. if (!(list_empty(&ep->queue))) {
  563. /* Add td to the end */
  564. struct fsl_req *lastreq;
  565. lastreq = list_entry(ep->queue.prev, struct fsl_req, queue);
  566. lastreq->tail->next_td_ptr =
  567. cpu_to_hc32(req->head->td_dma & DTD_ADDR_MASK);
  568. /* Read prime bit, if 1 goto done */
  569. if (fsl_readl(&dr_regs->endpointprime) & bitmask)
  570. goto out;
  571. do {
  572. /* Set ATDTW bit in USBCMD */
  573. temp = fsl_readl(&dr_regs->usbcmd);
  574. fsl_writel(temp | USB_CMD_ATDTW, &dr_regs->usbcmd);
  575. /* Read correct status bit */
  576. tmp_stat = fsl_readl(&dr_regs->endptstatus) & bitmask;
  577. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_ATDTW));
  578. /* Write ATDTW bit to 0 */
  579. temp = fsl_readl(&dr_regs->usbcmd);
  580. fsl_writel(temp & ~USB_CMD_ATDTW, &dr_regs->usbcmd);
  581. if (tmp_stat)
  582. goto out;
  583. }
  584. /* Write dQH next pointer and terminate bit to 0 */
  585. temp = req->head->td_dma & EP_QUEUE_HEAD_NEXT_POINTER_MASK;
  586. dQH->next_dtd_ptr = cpu_to_hc32(temp);
  587. /* Clear active and halt bit */
  588. temp = cpu_to_hc32(~(EP_QUEUE_HEAD_STATUS_ACTIVE
  589. | EP_QUEUE_HEAD_STATUS_HALT));
  590. dQH->size_ioc_int_sts &= temp;
  591. /* Ensure that updates to the QH will occur before priming. */
  592. wmb();
  593. /* Prime endpoint by writing 1 to ENDPTPRIME */
  594. temp = ep_is_in(ep)
  595. ? (1 << (ep_index(ep) + 16))
  596. : (1 << (ep_index(ep)));
  597. fsl_writel(temp, &dr_regs->endpointprime);
  598. out:
  599. return;
  600. }
  601. /* Fill in the dTD structure
  602. * @req: request that the transfer belongs to
  603. * @length: return actually data length of the dTD
  604. * @dma: return dma address of the dTD
  605. * @is_last: return flag if it is the last dTD of the request
  606. * return: pointer to the built dTD */
  607. static struct ep_td_struct *fsl_build_dtd(struct fsl_req *req, unsigned *length,
  608. dma_addr_t *dma, int *is_last)
  609. {
  610. u32 swap_temp;
  611. struct ep_td_struct *dtd;
  612. /* how big will this transfer be? */
  613. *length = min(req->req.length - req->req.actual,
  614. (unsigned)EP_MAX_LENGTH_TRANSFER);
  615. dtd = dma_pool_alloc(udc_controller->td_pool, GFP_KERNEL, dma);
  616. if (dtd == NULL)
  617. return dtd;
  618. dtd->td_dma = *dma;
  619. /* Clear reserved field */
  620. swap_temp = hc32_to_cpu(dtd->size_ioc_sts);
  621. swap_temp &= ~DTD_RESERVED_FIELDS;
  622. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  623. /* Init all of buffer page pointers */
  624. swap_temp = (u32) (req->req.dma + req->req.actual);
  625. dtd->buff_ptr0 = cpu_to_hc32(swap_temp);
  626. dtd->buff_ptr1 = cpu_to_hc32(swap_temp + 0x1000);
  627. dtd->buff_ptr2 = cpu_to_hc32(swap_temp + 0x2000);
  628. dtd->buff_ptr3 = cpu_to_hc32(swap_temp + 0x3000);
  629. dtd->buff_ptr4 = cpu_to_hc32(swap_temp + 0x4000);
  630. req->req.actual += *length;
  631. /* zlp is needed if req->req.zero is set */
  632. if (req->req.zero) {
  633. if (*length == 0 || (*length % req->ep->ep.maxpacket) != 0)
  634. *is_last = 1;
  635. else
  636. *is_last = 0;
  637. } else if (req->req.length == req->req.actual)
  638. *is_last = 1;
  639. else
  640. *is_last = 0;
  641. if ((*is_last) == 0)
  642. VDBG("multi-dtd request!");
  643. /* Fill in the transfer size; set active bit */
  644. swap_temp = ((*length << DTD_LENGTH_BIT_POS) | DTD_STATUS_ACTIVE);
  645. /* Enable interrupt for the last dtd of a request */
  646. if (*is_last && !req->req.no_interrupt)
  647. swap_temp |= DTD_IOC;
  648. dtd->size_ioc_sts = cpu_to_hc32(swap_temp);
  649. mb();
  650. VDBG("length = %d address= 0x%x", *length, (int)*dma);
  651. return dtd;
  652. }
  653. /* Generate dtd chain for a request */
  654. static int fsl_req_to_dtd(struct fsl_req *req)
  655. {
  656. unsigned count;
  657. int is_last;
  658. int is_first =1;
  659. struct ep_td_struct *last_dtd = NULL, *dtd;
  660. dma_addr_t dma;
  661. do {
  662. dtd = fsl_build_dtd(req, &count, &dma, &is_last);
  663. if (dtd == NULL)
  664. return -ENOMEM;
  665. if (is_first) {
  666. is_first = 0;
  667. req->head = dtd;
  668. } else {
  669. last_dtd->next_td_ptr = cpu_to_hc32(dma);
  670. last_dtd->next_td_virt = dtd;
  671. }
  672. last_dtd = dtd;
  673. req->dtd_count++;
  674. } while (!is_last);
  675. dtd->next_td_ptr = cpu_to_hc32(DTD_NEXT_TERMINATE);
  676. req->tail = dtd;
  677. return 0;
  678. }
  679. /* queues (submits) an I/O request to an endpoint */
  680. static int
  681. fsl_ep_queue(struct usb_ep *_ep, struct usb_request *_req, gfp_t gfp_flags)
  682. {
  683. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  684. struct fsl_req *req = container_of(_req, struct fsl_req, req);
  685. struct fsl_udc *udc;
  686. unsigned long flags;
  687. /* catch various bogus parameters */
  688. if (!_req || !req->req.complete || !req->req.buf
  689. || !list_empty(&req->queue)) {
  690. VDBG("%s, bad params", __func__);
  691. return -EINVAL;
  692. }
  693. if (unlikely(!_ep || !ep->desc)) {
  694. VDBG("%s, bad ep", __func__);
  695. return -EINVAL;
  696. }
  697. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  698. if (req->req.length > ep->ep.maxpacket)
  699. return -EMSGSIZE;
  700. }
  701. udc = ep->udc;
  702. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN)
  703. return -ESHUTDOWN;
  704. req->ep = ep;
  705. /* map virtual address to hardware */
  706. if (req->req.dma == DMA_ADDR_INVALID) {
  707. req->req.dma = dma_map_single(ep->udc->gadget.dev.parent,
  708. req->req.buf,
  709. req->req.length, ep_is_in(ep)
  710. ? DMA_TO_DEVICE
  711. : DMA_FROM_DEVICE);
  712. req->mapped = 1;
  713. } else {
  714. dma_sync_single_for_device(ep->udc->gadget.dev.parent,
  715. req->req.dma, req->req.length,
  716. ep_is_in(ep)
  717. ? DMA_TO_DEVICE
  718. : DMA_FROM_DEVICE);
  719. req->mapped = 0;
  720. }
  721. req->req.status = -EINPROGRESS;
  722. req->req.actual = 0;
  723. req->dtd_count = 0;
  724. spin_lock_irqsave(&udc->lock, flags);
  725. /* build dtds and push them to device queue */
  726. if (!fsl_req_to_dtd(req)) {
  727. fsl_queue_td(ep, req);
  728. } else {
  729. spin_unlock_irqrestore(&udc->lock, flags);
  730. return -ENOMEM;
  731. }
  732. /* Update ep0 state */
  733. if ((ep_index(ep) == 0))
  734. udc->ep0_state = DATA_STATE_XMIT;
  735. /* irq handler advances the queue */
  736. if (req != NULL)
  737. list_add_tail(&req->queue, &ep->queue);
  738. spin_unlock_irqrestore(&udc->lock, flags);
  739. return 0;
  740. }
  741. /* dequeues (cancels, unlinks) an I/O request from an endpoint */
  742. static int fsl_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  743. {
  744. struct fsl_ep *ep = container_of(_ep, struct fsl_ep, ep);
  745. struct fsl_req *req;
  746. unsigned long flags;
  747. int ep_num, stopped, ret = 0;
  748. u32 epctrl;
  749. if (!_ep || !_req)
  750. return -EINVAL;
  751. spin_lock_irqsave(&ep->udc->lock, flags);
  752. stopped = ep->stopped;
  753. /* Stop the ep before we deal with the queue */
  754. ep->stopped = 1;
  755. ep_num = ep_index(ep);
  756. epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  757. if (ep_is_in(ep))
  758. epctrl &= ~EPCTRL_TX_ENABLE;
  759. else
  760. epctrl &= ~EPCTRL_RX_ENABLE;
  761. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  762. /* make sure it's actually queued on this endpoint */
  763. list_for_each_entry(req, &ep->queue, queue) {
  764. if (&req->req == _req)
  765. break;
  766. }
  767. if (&req->req != _req) {
  768. ret = -EINVAL;
  769. goto out;
  770. }
  771. /* The request is in progress, or completed but not dequeued */
  772. if (ep->queue.next == &req->queue) {
  773. _req->status = -ECONNRESET;
  774. fsl_ep_fifo_flush(_ep); /* flush current transfer */
  775. /* The request isn't the last request in this ep queue */
  776. if (req->queue.next != &ep->queue) {
  777. struct ep_queue_head *qh;
  778. struct fsl_req *next_req;
  779. qh = ep->qh;
  780. next_req = list_entry(req->queue.next, struct fsl_req,
  781. queue);
  782. /* Point the QH to the first TD of next request */
  783. fsl_writel((u32) next_req->head, &qh->curr_dtd_ptr);
  784. }
  785. /* The request hasn't been processed, patch up the TD chain */
  786. } else {
  787. struct fsl_req *prev_req;
  788. prev_req = list_entry(req->queue.prev, struct fsl_req, queue);
  789. fsl_writel(fsl_readl(&req->tail->next_td_ptr),
  790. &prev_req->tail->next_td_ptr);
  791. }
  792. done(ep, req, -ECONNRESET);
  793. /* Enable EP */
  794. out: epctrl = fsl_readl(&dr_regs->endptctrl[ep_num]);
  795. if (ep_is_in(ep))
  796. epctrl |= EPCTRL_TX_ENABLE;
  797. else
  798. epctrl |= EPCTRL_RX_ENABLE;
  799. fsl_writel(epctrl, &dr_regs->endptctrl[ep_num]);
  800. ep->stopped = stopped;
  801. spin_unlock_irqrestore(&ep->udc->lock, flags);
  802. return ret;
  803. }
  804. /*-------------------------------------------------------------------------*/
  805. /*-----------------------------------------------------------------
  806. * modify the endpoint halt feature
  807. * @ep: the non-isochronous endpoint being stalled
  808. * @value: 1--set halt 0--clear halt
  809. * Returns zero, or a negative error code.
  810. *----------------------------------------------------------------*/
  811. static int fsl_ep_set_halt(struct usb_ep *_ep, int value)
  812. {
  813. struct fsl_ep *ep = NULL;
  814. unsigned long flags = 0;
  815. int status = -EOPNOTSUPP; /* operation not supported */
  816. unsigned char ep_dir = 0, ep_num = 0;
  817. struct fsl_udc *udc = NULL;
  818. ep = container_of(_ep, struct fsl_ep, ep);
  819. udc = ep->udc;
  820. if (!_ep || !ep->desc) {
  821. status = -EINVAL;
  822. goto out;
  823. }
  824. if (ep->desc->bmAttributes == USB_ENDPOINT_XFER_ISOC) {
  825. status = -EOPNOTSUPP;
  826. goto out;
  827. }
  828. /* Attempt to halt IN ep will fail if any transfer requests
  829. * are still queue */
  830. if (value && ep_is_in(ep) && !list_empty(&ep->queue)) {
  831. status = -EAGAIN;
  832. goto out;
  833. }
  834. status = 0;
  835. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  836. ep_num = (unsigned char)(ep_index(ep));
  837. spin_lock_irqsave(&ep->udc->lock, flags);
  838. dr_ep_change_stall(ep_num, ep_dir, value);
  839. spin_unlock_irqrestore(&ep->udc->lock, flags);
  840. if (ep_index(ep) == 0) {
  841. udc->ep0_state = WAIT_FOR_SETUP;
  842. udc->ep0_dir = 0;
  843. }
  844. out:
  845. VDBG(" %s %s halt stat %d", ep->ep.name,
  846. value ? "set" : "clear", status);
  847. return status;
  848. }
  849. static void fsl_ep_fifo_flush(struct usb_ep *_ep)
  850. {
  851. struct fsl_ep *ep;
  852. int ep_num, ep_dir;
  853. u32 bits;
  854. unsigned long timeout;
  855. #define FSL_UDC_FLUSH_TIMEOUT 1000
  856. if (!_ep) {
  857. return;
  858. } else {
  859. ep = container_of(_ep, struct fsl_ep, ep);
  860. if (!ep->desc)
  861. return;
  862. }
  863. ep_num = ep_index(ep);
  864. ep_dir = ep_is_in(ep) ? USB_SEND : USB_RECV;
  865. if (ep_num == 0)
  866. bits = (1 << 16) | 1;
  867. else if (ep_dir == USB_SEND)
  868. bits = 1 << (16 + ep_num);
  869. else
  870. bits = 1 << ep_num;
  871. timeout = jiffies + FSL_UDC_FLUSH_TIMEOUT;
  872. do {
  873. fsl_writel(bits, &dr_regs->endptflush);
  874. /* Wait until flush complete */
  875. while (fsl_readl(&dr_regs->endptflush)) {
  876. if (time_after(jiffies, timeout)) {
  877. ERR("ep flush timeout\n");
  878. return;
  879. }
  880. cpu_relax();
  881. }
  882. /* See if we need to flush again */
  883. } while (fsl_readl(&dr_regs->endptstatus) & bits);
  884. }
  885. static struct usb_ep_ops fsl_ep_ops = {
  886. .enable = fsl_ep_enable,
  887. .disable = fsl_ep_disable,
  888. .alloc_request = fsl_alloc_request,
  889. .free_request = fsl_free_request,
  890. .queue = fsl_ep_queue,
  891. .dequeue = fsl_ep_dequeue,
  892. .set_halt = fsl_ep_set_halt,
  893. .fifo_flush = fsl_ep_fifo_flush, /* flush fifo */
  894. };
  895. /*-------------------------------------------------------------------------
  896. Gadget Driver Layer Operations
  897. -------------------------------------------------------------------------*/
  898. /*----------------------------------------------------------------------
  899. * Get the current frame number (from DR frame_index Reg )
  900. *----------------------------------------------------------------------*/
  901. static int fsl_get_frame(struct usb_gadget *gadget)
  902. {
  903. return (int)(fsl_readl(&dr_regs->frindex) & USB_FRINDEX_MASKS);
  904. }
  905. /*-----------------------------------------------------------------------
  906. * Tries to wake up the host connected to this gadget
  907. -----------------------------------------------------------------------*/
  908. static int fsl_wakeup(struct usb_gadget *gadget)
  909. {
  910. struct fsl_udc *udc = container_of(gadget, struct fsl_udc, gadget);
  911. u32 portsc;
  912. /* Remote wakeup feature not enabled by host */
  913. if (!udc->remote_wakeup)
  914. return -ENOTSUPP;
  915. portsc = fsl_readl(&dr_regs->portsc1);
  916. /* not suspended? */
  917. if (!(portsc & PORTSCX_PORT_SUSPEND))
  918. return 0;
  919. /* trigger force resume */
  920. portsc |= PORTSCX_PORT_FORCE_RESUME;
  921. fsl_writel(portsc, &dr_regs->portsc1);
  922. return 0;
  923. }
  924. static int can_pullup(struct fsl_udc *udc)
  925. {
  926. return udc->driver && udc->softconnect && udc->vbus_active;
  927. }
  928. /* Notify controller that VBUS is powered, Called by whatever
  929. detects VBUS sessions */
  930. static int fsl_vbus_session(struct usb_gadget *gadget, int is_active)
  931. {
  932. struct fsl_udc *udc;
  933. unsigned long flags;
  934. udc = container_of(gadget, struct fsl_udc, gadget);
  935. spin_lock_irqsave(&udc->lock, flags);
  936. VDBG("VBUS %s", is_active ? "on" : "off");
  937. udc->vbus_active = (is_active != 0);
  938. if (can_pullup(udc))
  939. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  940. &dr_regs->usbcmd);
  941. else
  942. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  943. &dr_regs->usbcmd);
  944. spin_unlock_irqrestore(&udc->lock, flags);
  945. return 0;
  946. }
  947. /* constrain controller's VBUS power usage
  948. * This call is used by gadget drivers during SET_CONFIGURATION calls,
  949. * reporting how much power the device may consume. For example, this
  950. * could affect how quickly batteries are recharged.
  951. *
  952. * Returns zero on success, else negative errno.
  953. */
  954. static int fsl_vbus_draw(struct usb_gadget *gadget, unsigned mA)
  955. {
  956. struct fsl_udc *udc;
  957. udc = container_of(gadget, struct fsl_udc, gadget);
  958. if (udc->transceiver)
  959. return otg_set_power(udc->transceiver, mA);
  960. return -ENOTSUPP;
  961. }
  962. /* Change Data+ pullup status
  963. * this func is used by usb_gadget_connect/disconnet
  964. */
  965. static int fsl_pullup(struct usb_gadget *gadget, int is_on)
  966. {
  967. struct fsl_udc *udc;
  968. udc = container_of(gadget, struct fsl_udc, gadget);
  969. udc->softconnect = (is_on != 0);
  970. if (can_pullup(udc))
  971. fsl_writel((fsl_readl(&dr_regs->usbcmd) | USB_CMD_RUN_STOP),
  972. &dr_regs->usbcmd);
  973. else
  974. fsl_writel((fsl_readl(&dr_regs->usbcmd) & ~USB_CMD_RUN_STOP),
  975. &dr_regs->usbcmd);
  976. return 0;
  977. }
  978. /* defined in gadget.h */
  979. static struct usb_gadget_ops fsl_gadget_ops = {
  980. .get_frame = fsl_get_frame,
  981. .wakeup = fsl_wakeup,
  982. /* .set_selfpowered = fsl_set_selfpowered, */ /* Always selfpowered */
  983. .vbus_session = fsl_vbus_session,
  984. .vbus_draw = fsl_vbus_draw,
  985. .pullup = fsl_pullup,
  986. };
  987. /* Set protocol stall on ep0, protocol stall will automatically be cleared
  988. on new transaction */
  989. static void ep0stall(struct fsl_udc *udc)
  990. {
  991. u32 tmp;
  992. /* must set tx and rx to stall at the same time */
  993. tmp = fsl_readl(&dr_regs->endptctrl[0]);
  994. tmp |= EPCTRL_TX_EP_STALL | EPCTRL_RX_EP_STALL;
  995. fsl_writel(tmp, &dr_regs->endptctrl[0]);
  996. udc->ep0_state = WAIT_FOR_SETUP;
  997. udc->ep0_dir = 0;
  998. }
  999. /* Prime a status phase for ep0 */
  1000. static int ep0_prime_status(struct fsl_udc *udc, int direction)
  1001. {
  1002. struct fsl_req *req = udc->status_req;
  1003. struct fsl_ep *ep;
  1004. if (direction == EP_DIR_IN)
  1005. udc->ep0_dir = USB_DIR_IN;
  1006. else
  1007. udc->ep0_dir = USB_DIR_OUT;
  1008. ep = &udc->eps[0];
  1009. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1010. req->ep = ep;
  1011. req->req.length = 0;
  1012. req->req.status = -EINPROGRESS;
  1013. req->req.actual = 0;
  1014. req->req.complete = NULL;
  1015. req->dtd_count = 0;
  1016. if (fsl_req_to_dtd(req) == 0)
  1017. fsl_queue_td(ep, req);
  1018. else
  1019. return -ENOMEM;
  1020. list_add_tail(&req->queue, &ep->queue);
  1021. return 0;
  1022. }
  1023. static void udc_reset_ep_queue(struct fsl_udc *udc, u8 pipe)
  1024. {
  1025. struct fsl_ep *ep = get_ep_by_pipe(udc, pipe);
  1026. if (ep->name)
  1027. nuke(ep, -ESHUTDOWN);
  1028. }
  1029. /*
  1030. * ch9 Set address
  1031. */
  1032. static void ch9setaddress(struct fsl_udc *udc, u16 value, u16 index, u16 length)
  1033. {
  1034. /* Save the new address to device struct */
  1035. udc->device_address = (u8) value;
  1036. /* Update usb state */
  1037. udc->usb_state = USB_STATE_ADDRESS;
  1038. /* Status phase */
  1039. if (ep0_prime_status(udc, EP_DIR_IN))
  1040. ep0stall(udc);
  1041. }
  1042. /*
  1043. * ch9 Get status
  1044. */
  1045. static void ch9getstatus(struct fsl_udc *udc, u8 request_type, u16 value,
  1046. u16 index, u16 length)
  1047. {
  1048. u16 tmp = 0; /* Status, cpu endian */
  1049. struct fsl_req *req;
  1050. struct fsl_ep *ep;
  1051. ep = &udc->eps[0];
  1052. if ((request_type & USB_RECIP_MASK) == USB_RECIP_DEVICE) {
  1053. /* Get device status */
  1054. tmp = 1 << USB_DEVICE_SELF_POWERED;
  1055. tmp |= udc->remote_wakeup << USB_DEVICE_REMOTE_WAKEUP;
  1056. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_INTERFACE) {
  1057. /* Get interface status */
  1058. /* We don't have interface information in udc driver */
  1059. tmp = 0;
  1060. } else if ((request_type & USB_RECIP_MASK) == USB_RECIP_ENDPOINT) {
  1061. /* Get endpoint status */
  1062. struct fsl_ep *target_ep;
  1063. target_ep = get_ep_by_pipe(udc, get_pipe_by_windex(index));
  1064. /* stall if endpoint doesn't exist */
  1065. if (!target_ep->desc)
  1066. goto stall;
  1067. tmp = dr_ep_get_stall(ep_index(target_ep), ep_is_in(target_ep))
  1068. << USB_ENDPOINT_HALT;
  1069. }
  1070. udc->ep0_dir = USB_DIR_IN;
  1071. /* Borrow the per device status_req */
  1072. req = udc->status_req;
  1073. /* Fill in the reqest structure */
  1074. *((u16 *) req->req.buf) = cpu_to_le16(tmp);
  1075. req->ep = ep;
  1076. req->req.length = 2;
  1077. req->req.status = -EINPROGRESS;
  1078. req->req.actual = 0;
  1079. req->req.complete = NULL;
  1080. req->dtd_count = 0;
  1081. /* prime the data phase */
  1082. if ((fsl_req_to_dtd(req) == 0))
  1083. fsl_queue_td(ep, req);
  1084. else /* no mem */
  1085. goto stall;
  1086. list_add_tail(&req->queue, &ep->queue);
  1087. udc->ep0_state = DATA_STATE_XMIT;
  1088. return;
  1089. stall:
  1090. ep0stall(udc);
  1091. }
  1092. static void setup_received_irq(struct fsl_udc *udc,
  1093. struct usb_ctrlrequest *setup)
  1094. {
  1095. u16 wValue = le16_to_cpu(setup->wValue);
  1096. u16 wIndex = le16_to_cpu(setup->wIndex);
  1097. u16 wLength = le16_to_cpu(setup->wLength);
  1098. udc_reset_ep_queue(udc, 0);
  1099. /* We process some stardard setup requests here */
  1100. switch (setup->bRequest) {
  1101. case USB_REQ_GET_STATUS:
  1102. /* Data+Status phase from udc */
  1103. if ((setup->bRequestType & (USB_DIR_IN | USB_TYPE_MASK))
  1104. != (USB_DIR_IN | USB_TYPE_STANDARD))
  1105. break;
  1106. ch9getstatus(udc, setup->bRequestType, wValue, wIndex, wLength);
  1107. return;
  1108. case USB_REQ_SET_ADDRESS:
  1109. /* Status phase from udc */
  1110. if (setup->bRequestType != (USB_DIR_OUT | USB_TYPE_STANDARD
  1111. | USB_RECIP_DEVICE))
  1112. break;
  1113. ch9setaddress(udc, wValue, wIndex, wLength);
  1114. return;
  1115. case USB_REQ_CLEAR_FEATURE:
  1116. case USB_REQ_SET_FEATURE:
  1117. /* Status phase from udc */
  1118. {
  1119. int rc = -EOPNOTSUPP;
  1120. if ((setup->bRequestType & (USB_RECIP_MASK | USB_TYPE_MASK))
  1121. == (USB_RECIP_ENDPOINT | USB_TYPE_STANDARD)) {
  1122. int pipe = get_pipe_by_windex(wIndex);
  1123. struct fsl_ep *ep;
  1124. if (wValue != 0 || wLength != 0 || pipe > udc->max_ep)
  1125. break;
  1126. ep = get_ep_by_pipe(udc, pipe);
  1127. spin_unlock(&udc->lock);
  1128. rc = fsl_ep_set_halt(&ep->ep,
  1129. (setup->bRequest == USB_REQ_SET_FEATURE)
  1130. ? 1 : 0);
  1131. spin_lock(&udc->lock);
  1132. } else if ((setup->bRequestType & (USB_RECIP_MASK
  1133. | USB_TYPE_MASK)) == (USB_RECIP_DEVICE
  1134. | USB_TYPE_STANDARD)) {
  1135. /* Note: The driver has not include OTG support yet.
  1136. * This will be set when OTG support is added */
  1137. if (!gadget_is_otg(&udc->gadget))
  1138. break;
  1139. else if (setup->bRequest == USB_DEVICE_B_HNP_ENABLE)
  1140. udc->gadget.b_hnp_enable = 1;
  1141. else if (setup->bRequest == USB_DEVICE_A_HNP_SUPPORT)
  1142. udc->gadget.a_hnp_support = 1;
  1143. else if (setup->bRequest ==
  1144. USB_DEVICE_A_ALT_HNP_SUPPORT)
  1145. udc->gadget.a_alt_hnp_support = 1;
  1146. else
  1147. break;
  1148. rc = 0;
  1149. } else
  1150. break;
  1151. if (rc == 0) {
  1152. if (ep0_prime_status(udc, EP_DIR_IN))
  1153. ep0stall(udc);
  1154. }
  1155. return;
  1156. }
  1157. default:
  1158. break;
  1159. }
  1160. /* Requests handled by gadget */
  1161. if (wLength) {
  1162. /* Data phase from gadget, status phase from udc */
  1163. udc->ep0_dir = (setup->bRequestType & USB_DIR_IN)
  1164. ? USB_DIR_IN : USB_DIR_OUT;
  1165. spin_unlock(&udc->lock);
  1166. if (udc->driver->setup(&udc->gadget,
  1167. &udc->local_setup_buff) < 0)
  1168. ep0stall(udc);
  1169. spin_lock(&udc->lock);
  1170. udc->ep0_state = (setup->bRequestType & USB_DIR_IN)
  1171. ? DATA_STATE_XMIT : DATA_STATE_RECV;
  1172. } else {
  1173. /* No data phase, IN status from gadget */
  1174. udc->ep0_dir = USB_DIR_IN;
  1175. spin_unlock(&udc->lock);
  1176. if (udc->driver->setup(&udc->gadget,
  1177. &udc->local_setup_buff) < 0)
  1178. ep0stall(udc);
  1179. spin_lock(&udc->lock);
  1180. udc->ep0_state = WAIT_FOR_OUT_STATUS;
  1181. }
  1182. }
  1183. /* Process request for Data or Status phase of ep0
  1184. * prime status phase if needed */
  1185. static void ep0_req_complete(struct fsl_udc *udc, struct fsl_ep *ep0,
  1186. struct fsl_req *req)
  1187. {
  1188. if (udc->usb_state == USB_STATE_ADDRESS) {
  1189. /* Set the new address */
  1190. u32 new_address = (u32) udc->device_address;
  1191. fsl_writel(new_address << USB_DEVICE_ADDRESS_BIT_POS,
  1192. &dr_regs->deviceaddr);
  1193. }
  1194. done(ep0, req, 0);
  1195. switch (udc->ep0_state) {
  1196. case DATA_STATE_XMIT:
  1197. /* receive status phase */
  1198. if (ep0_prime_status(udc, EP_DIR_OUT))
  1199. ep0stall(udc);
  1200. break;
  1201. case DATA_STATE_RECV:
  1202. /* send status phase */
  1203. if (ep0_prime_status(udc, EP_DIR_IN))
  1204. ep0stall(udc);
  1205. break;
  1206. case WAIT_FOR_OUT_STATUS:
  1207. udc->ep0_state = WAIT_FOR_SETUP;
  1208. break;
  1209. case WAIT_FOR_SETUP:
  1210. ERR("Unexpect ep0 packets\n");
  1211. break;
  1212. default:
  1213. ep0stall(udc);
  1214. break;
  1215. }
  1216. }
  1217. /* Tripwire mechanism to ensure a setup packet payload is extracted without
  1218. * being corrupted by another incoming setup packet */
  1219. static void tripwire_handler(struct fsl_udc *udc, u8 ep_num, u8 *buffer_ptr)
  1220. {
  1221. u32 temp;
  1222. struct ep_queue_head *qh;
  1223. struct fsl_usb2_platform_data *pdata = udc->pdata;
  1224. qh = &udc->ep_qh[ep_num * 2 + EP_DIR_OUT];
  1225. /* Clear bit in ENDPTSETUPSTAT */
  1226. temp = fsl_readl(&dr_regs->endptsetupstat);
  1227. fsl_writel(temp | (1 << ep_num), &dr_regs->endptsetupstat);
  1228. /* while a hazard exists when setup package arrives */
  1229. do {
  1230. /* Set Setup Tripwire */
  1231. temp = fsl_readl(&dr_regs->usbcmd);
  1232. fsl_writel(temp | USB_CMD_SUTW, &dr_regs->usbcmd);
  1233. /* Copy the setup packet to local buffer */
  1234. if (pdata->le_setup_buf) {
  1235. u32 *p = (u32 *)buffer_ptr;
  1236. u32 *s = (u32 *)qh->setup_buffer;
  1237. /* Convert little endian setup buffer to CPU endian */
  1238. *p++ = le32_to_cpu(*s++);
  1239. *p = le32_to_cpu(*s);
  1240. } else {
  1241. memcpy(buffer_ptr, (u8 *) qh->setup_buffer, 8);
  1242. }
  1243. } while (!(fsl_readl(&dr_regs->usbcmd) & USB_CMD_SUTW));
  1244. /* Clear Setup Tripwire */
  1245. temp = fsl_readl(&dr_regs->usbcmd);
  1246. fsl_writel(temp & ~USB_CMD_SUTW, &dr_regs->usbcmd);
  1247. }
  1248. /* process-ep_req(): free the completed Tds for this req */
  1249. static int process_ep_req(struct fsl_udc *udc, int pipe,
  1250. struct fsl_req *curr_req)
  1251. {
  1252. struct ep_td_struct *curr_td;
  1253. int td_complete, actual, remaining_length, j, tmp;
  1254. int status = 0;
  1255. int errors = 0;
  1256. struct ep_queue_head *curr_qh = &udc->ep_qh[pipe];
  1257. int direction = pipe % 2;
  1258. curr_td = curr_req->head;
  1259. td_complete = 0;
  1260. actual = curr_req->req.length;
  1261. for (j = 0; j < curr_req->dtd_count; j++) {
  1262. remaining_length = (hc32_to_cpu(curr_td->size_ioc_sts)
  1263. & DTD_PACKET_SIZE)
  1264. >> DTD_LENGTH_BIT_POS;
  1265. actual -= remaining_length;
  1266. errors = hc32_to_cpu(curr_td->size_ioc_sts);
  1267. if (errors & DTD_ERROR_MASK) {
  1268. if (errors & DTD_STATUS_HALTED) {
  1269. ERR("dTD error %08x QH=%d\n", errors, pipe);
  1270. /* Clear the errors and Halt condition */
  1271. tmp = hc32_to_cpu(curr_qh->size_ioc_int_sts);
  1272. tmp &= ~errors;
  1273. curr_qh->size_ioc_int_sts = cpu_to_hc32(tmp);
  1274. status = -EPIPE;
  1275. /* FIXME: continue with next queued TD? */
  1276. break;
  1277. }
  1278. if (errors & DTD_STATUS_DATA_BUFF_ERR) {
  1279. VDBG("Transfer overflow");
  1280. status = -EPROTO;
  1281. break;
  1282. } else if (errors & DTD_STATUS_TRANSACTION_ERR) {
  1283. VDBG("ISO error");
  1284. status = -EILSEQ;
  1285. break;
  1286. } else
  1287. ERR("Unknown error has occurred (0x%x)!\n",
  1288. errors);
  1289. } else if (hc32_to_cpu(curr_td->size_ioc_sts)
  1290. & DTD_STATUS_ACTIVE) {
  1291. VDBG("Request not complete");
  1292. status = REQ_UNCOMPLETE;
  1293. return status;
  1294. } else if (remaining_length) {
  1295. if (direction) {
  1296. VDBG("Transmit dTD remaining length not zero");
  1297. status = -EPROTO;
  1298. break;
  1299. } else {
  1300. td_complete++;
  1301. break;
  1302. }
  1303. } else {
  1304. td_complete++;
  1305. VDBG("dTD transmitted successful");
  1306. }
  1307. if (j != curr_req->dtd_count - 1)
  1308. curr_td = (struct ep_td_struct *)curr_td->next_td_virt;
  1309. }
  1310. if (status)
  1311. return status;
  1312. curr_req->req.actual = actual;
  1313. return 0;
  1314. }
  1315. /* Process a DTD completion interrupt */
  1316. static void dtd_complete_irq(struct fsl_udc *udc)
  1317. {
  1318. u32 bit_pos;
  1319. int i, ep_num, direction, bit_mask, status;
  1320. struct fsl_ep *curr_ep;
  1321. struct fsl_req *curr_req, *temp_req;
  1322. /* Clear the bits in the register */
  1323. bit_pos = fsl_readl(&dr_regs->endptcomplete);
  1324. fsl_writel(bit_pos, &dr_regs->endptcomplete);
  1325. if (!bit_pos)
  1326. return;
  1327. for (i = 0; i < udc->max_ep * 2; i++) {
  1328. ep_num = i >> 1;
  1329. direction = i % 2;
  1330. bit_mask = 1 << (ep_num + 16 * direction);
  1331. if (!(bit_pos & bit_mask))
  1332. continue;
  1333. curr_ep = get_ep_by_pipe(udc, i);
  1334. /* If the ep is configured */
  1335. if (curr_ep->name == NULL) {
  1336. WARNING("Invalid EP?");
  1337. continue;
  1338. }
  1339. /* process the req queue until an uncomplete request */
  1340. list_for_each_entry_safe(curr_req, temp_req, &curr_ep->queue,
  1341. queue) {
  1342. status = process_ep_req(udc, i, curr_req);
  1343. VDBG("status of process_ep_req= %d, ep = %d",
  1344. status, ep_num);
  1345. if (status == REQ_UNCOMPLETE)
  1346. break;
  1347. /* write back status to req */
  1348. curr_req->req.status = status;
  1349. if (ep_num == 0) {
  1350. ep0_req_complete(udc, curr_ep, curr_req);
  1351. break;
  1352. } else
  1353. done(curr_ep, curr_req, status);
  1354. }
  1355. }
  1356. }
  1357. /* Process a port change interrupt */
  1358. static void port_change_irq(struct fsl_udc *udc)
  1359. {
  1360. u32 speed;
  1361. /* Bus resetting is finished */
  1362. if (!(fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET)) {
  1363. /* Get the speed */
  1364. speed = (fsl_readl(&dr_regs->portsc1)
  1365. & PORTSCX_PORT_SPEED_MASK);
  1366. switch (speed) {
  1367. case PORTSCX_PORT_SPEED_HIGH:
  1368. udc->gadget.speed = USB_SPEED_HIGH;
  1369. break;
  1370. case PORTSCX_PORT_SPEED_FULL:
  1371. udc->gadget.speed = USB_SPEED_FULL;
  1372. break;
  1373. case PORTSCX_PORT_SPEED_LOW:
  1374. udc->gadget.speed = USB_SPEED_LOW;
  1375. break;
  1376. default:
  1377. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1378. break;
  1379. }
  1380. }
  1381. /* Update USB state */
  1382. if (!udc->resume_state)
  1383. udc->usb_state = USB_STATE_DEFAULT;
  1384. }
  1385. /* Process suspend interrupt */
  1386. static void suspend_irq(struct fsl_udc *udc)
  1387. {
  1388. udc->resume_state = udc->usb_state;
  1389. udc->usb_state = USB_STATE_SUSPENDED;
  1390. /* report suspend to the driver, serial.c does not support this */
  1391. if (udc->driver->suspend)
  1392. udc->driver->suspend(&udc->gadget);
  1393. }
  1394. static void bus_resume(struct fsl_udc *udc)
  1395. {
  1396. udc->usb_state = udc->resume_state;
  1397. udc->resume_state = 0;
  1398. /* report resume to the driver, serial.c does not support this */
  1399. if (udc->driver->resume)
  1400. udc->driver->resume(&udc->gadget);
  1401. }
  1402. /* Clear up all ep queues */
  1403. static int reset_queues(struct fsl_udc *udc)
  1404. {
  1405. u8 pipe;
  1406. for (pipe = 0; pipe < udc->max_pipes; pipe++)
  1407. udc_reset_ep_queue(udc, pipe);
  1408. /* report disconnect; the driver is already quiesced */
  1409. spin_unlock(&udc->lock);
  1410. udc->driver->disconnect(&udc->gadget);
  1411. spin_lock(&udc->lock);
  1412. return 0;
  1413. }
  1414. /* Process reset interrupt */
  1415. static void reset_irq(struct fsl_udc *udc)
  1416. {
  1417. u32 temp;
  1418. unsigned long timeout;
  1419. /* Clear the device address */
  1420. temp = fsl_readl(&dr_regs->deviceaddr);
  1421. fsl_writel(temp & ~USB_DEVICE_ADDRESS_MASK, &dr_regs->deviceaddr);
  1422. udc->device_address = 0;
  1423. /* Clear usb state */
  1424. udc->resume_state = 0;
  1425. udc->ep0_dir = 0;
  1426. udc->ep0_state = WAIT_FOR_SETUP;
  1427. udc->remote_wakeup = 0; /* default to 0 on reset */
  1428. udc->gadget.b_hnp_enable = 0;
  1429. udc->gadget.a_hnp_support = 0;
  1430. udc->gadget.a_alt_hnp_support = 0;
  1431. /* Clear all the setup token semaphores */
  1432. temp = fsl_readl(&dr_regs->endptsetupstat);
  1433. fsl_writel(temp, &dr_regs->endptsetupstat);
  1434. /* Clear all the endpoint complete status bits */
  1435. temp = fsl_readl(&dr_regs->endptcomplete);
  1436. fsl_writel(temp, &dr_regs->endptcomplete);
  1437. timeout = jiffies + 100;
  1438. while (fsl_readl(&dr_regs->endpointprime)) {
  1439. /* Wait until all endptprime bits cleared */
  1440. if (time_after(jiffies, timeout)) {
  1441. ERR("Timeout for reset\n");
  1442. break;
  1443. }
  1444. cpu_relax();
  1445. }
  1446. /* Write 1s to the flush register */
  1447. fsl_writel(0xffffffff, &dr_regs->endptflush);
  1448. if (fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_RESET) {
  1449. VDBG("Bus reset");
  1450. /* Reset all the queues, include XD, dTD, EP queue
  1451. * head and TR Queue */
  1452. reset_queues(udc);
  1453. udc->usb_state = USB_STATE_DEFAULT;
  1454. } else {
  1455. VDBG("Controller reset");
  1456. /* initialize usb hw reg except for regs for EP, not
  1457. * touch usbintr reg */
  1458. dr_controller_setup(udc);
  1459. /* Reset all internal used Queues */
  1460. reset_queues(udc);
  1461. ep0_setup(udc);
  1462. /* Enable DR IRQ reg, Set Run bit, change udc state */
  1463. dr_controller_run(udc);
  1464. udc->usb_state = USB_STATE_ATTACHED;
  1465. }
  1466. }
  1467. /*
  1468. * USB device controller interrupt handler
  1469. */
  1470. static irqreturn_t fsl_udc_irq(int irq, void *_udc)
  1471. {
  1472. struct fsl_udc *udc = _udc;
  1473. u32 irq_src;
  1474. irqreturn_t status = IRQ_NONE;
  1475. unsigned long flags;
  1476. /* Disable ISR for OTG host mode */
  1477. if (udc->stopped)
  1478. return IRQ_NONE;
  1479. spin_lock_irqsave(&udc->lock, flags);
  1480. irq_src = fsl_readl(&dr_regs->usbsts) & fsl_readl(&dr_regs->usbintr);
  1481. /* Clear notification bits */
  1482. fsl_writel(irq_src, &dr_regs->usbsts);
  1483. /* VDBG("irq_src [0x%8x]", irq_src); */
  1484. /* Need to resume? */
  1485. if (udc->usb_state == USB_STATE_SUSPENDED)
  1486. if ((fsl_readl(&dr_regs->portsc1) & PORTSCX_PORT_SUSPEND) == 0)
  1487. bus_resume(udc);
  1488. /* USB Interrupt */
  1489. if (irq_src & USB_STS_INT) {
  1490. VDBG("Packet int");
  1491. /* Setup package, we only support ep0 as control ep */
  1492. if (fsl_readl(&dr_regs->endptsetupstat) & EP_SETUP_STATUS_EP0) {
  1493. tripwire_handler(udc, 0,
  1494. (u8 *) (&udc->local_setup_buff));
  1495. setup_received_irq(udc, &udc->local_setup_buff);
  1496. status = IRQ_HANDLED;
  1497. }
  1498. /* completion of dtd */
  1499. if (fsl_readl(&dr_regs->endptcomplete)) {
  1500. dtd_complete_irq(udc);
  1501. status = IRQ_HANDLED;
  1502. }
  1503. }
  1504. /* SOF (for ISO transfer) */
  1505. if (irq_src & USB_STS_SOF) {
  1506. status = IRQ_HANDLED;
  1507. }
  1508. /* Port Change */
  1509. if (irq_src & USB_STS_PORT_CHANGE) {
  1510. port_change_irq(udc);
  1511. status = IRQ_HANDLED;
  1512. }
  1513. /* Reset Received */
  1514. if (irq_src & USB_STS_RESET) {
  1515. reset_irq(udc);
  1516. status = IRQ_HANDLED;
  1517. }
  1518. /* Sleep Enable (Suspend) */
  1519. if (irq_src & USB_STS_SUSPEND) {
  1520. suspend_irq(udc);
  1521. status = IRQ_HANDLED;
  1522. }
  1523. if (irq_src & (USB_STS_ERR | USB_STS_SYS_ERR)) {
  1524. VDBG("Error IRQ %x", irq_src);
  1525. }
  1526. spin_unlock_irqrestore(&udc->lock, flags);
  1527. return status;
  1528. }
  1529. /*----------------------------------------------------------------*
  1530. * Hook to gadget drivers
  1531. * Called by initialization code of gadget drivers
  1532. *----------------------------------------------------------------*/
  1533. int usb_gadget_probe_driver(struct usb_gadget_driver *driver,
  1534. int (*bind)(struct usb_gadget *))
  1535. {
  1536. int retval = -ENODEV;
  1537. unsigned long flags = 0;
  1538. if (!udc_controller)
  1539. return -ENODEV;
  1540. if (!driver || (driver->speed != USB_SPEED_FULL
  1541. && driver->speed != USB_SPEED_HIGH)
  1542. || !bind || !driver->disconnect || !driver->setup)
  1543. return -EINVAL;
  1544. if (udc_controller->driver)
  1545. return -EBUSY;
  1546. /* lock is needed but whether should use this lock or another */
  1547. spin_lock_irqsave(&udc_controller->lock, flags);
  1548. driver->driver.bus = NULL;
  1549. /* hook up the driver */
  1550. udc_controller->driver = driver;
  1551. udc_controller->gadget.dev.driver = &driver->driver;
  1552. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1553. /* bind udc driver to gadget driver */
  1554. retval = bind(&udc_controller->gadget);
  1555. if (retval) {
  1556. VDBG("bind to %s --> %d", driver->driver.name, retval);
  1557. udc_controller->gadget.dev.driver = NULL;
  1558. udc_controller->driver = NULL;
  1559. goto out;
  1560. }
  1561. /* Enable DR IRQ reg and Set usbcmd reg Run bit */
  1562. dr_controller_run(udc_controller);
  1563. udc_controller->usb_state = USB_STATE_ATTACHED;
  1564. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1565. udc_controller->ep0_dir = 0;
  1566. printk(KERN_INFO "%s: bind to driver %s\n",
  1567. udc_controller->gadget.name, driver->driver.name);
  1568. out:
  1569. if (retval)
  1570. printk(KERN_WARNING "gadget driver register failed %d\n",
  1571. retval);
  1572. return retval;
  1573. }
  1574. EXPORT_SYMBOL(usb_gadget_probe_driver);
  1575. /* Disconnect from gadget driver */
  1576. int usb_gadget_unregister_driver(struct usb_gadget_driver *driver)
  1577. {
  1578. struct fsl_ep *loop_ep;
  1579. unsigned long flags;
  1580. if (!udc_controller)
  1581. return -ENODEV;
  1582. if (!driver || driver != udc_controller->driver || !driver->unbind)
  1583. return -EINVAL;
  1584. if (udc_controller->transceiver)
  1585. otg_set_peripheral(udc_controller->transceiver, NULL);
  1586. /* stop DR, disable intr */
  1587. dr_controller_stop(udc_controller);
  1588. /* in fact, no needed */
  1589. udc_controller->usb_state = USB_STATE_ATTACHED;
  1590. udc_controller->ep0_state = WAIT_FOR_SETUP;
  1591. udc_controller->ep0_dir = 0;
  1592. /* stand operation */
  1593. spin_lock_irqsave(&udc_controller->lock, flags);
  1594. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  1595. nuke(&udc_controller->eps[0], -ESHUTDOWN);
  1596. list_for_each_entry(loop_ep, &udc_controller->gadget.ep_list,
  1597. ep.ep_list)
  1598. nuke(loop_ep, -ESHUTDOWN);
  1599. spin_unlock_irqrestore(&udc_controller->lock, flags);
  1600. /* report disconnect; the controller is already quiesced */
  1601. driver->disconnect(&udc_controller->gadget);
  1602. /* unbind gadget and unhook driver. */
  1603. driver->unbind(&udc_controller->gadget);
  1604. udc_controller->gadget.dev.driver = NULL;
  1605. udc_controller->driver = NULL;
  1606. printk(KERN_WARNING "unregistered gadget driver '%s'\n",
  1607. driver->driver.name);
  1608. return 0;
  1609. }
  1610. EXPORT_SYMBOL(usb_gadget_unregister_driver);
  1611. /*-------------------------------------------------------------------------
  1612. PROC File System Support
  1613. -------------------------------------------------------------------------*/
  1614. #ifdef CONFIG_USB_GADGET_DEBUG_FILES
  1615. #include <linux/seq_file.h>
  1616. static const char proc_filename[] = "driver/fsl_usb2_udc";
  1617. static int fsl_proc_read(char *page, char **start, off_t off, int count,
  1618. int *eof, void *_dev)
  1619. {
  1620. char *buf = page;
  1621. char *next = buf;
  1622. unsigned size = count;
  1623. unsigned long flags;
  1624. int t, i;
  1625. u32 tmp_reg;
  1626. struct fsl_ep *ep = NULL;
  1627. struct fsl_req *req;
  1628. struct fsl_udc *udc = udc_controller;
  1629. if (off != 0)
  1630. return 0;
  1631. spin_lock_irqsave(&udc->lock, flags);
  1632. /* ------basic driver information ---- */
  1633. t = scnprintf(next, size,
  1634. DRIVER_DESC "\n"
  1635. "%s version: %s\n"
  1636. "Gadget driver: %s\n\n",
  1637. driver_name, DRIVER_VERSION,
  1638. udc->driver ? udc->driver->driver.name : "(none)");
  1639. size -= t;
  1640. next += t;
  1641. /* ------ DR Registers ----- */
  1642. tmp_reg = fsl_readl(&dr_regs->usbcmd);
  1643. t = scnprintf(next, size,
  1644. "USBCMD reg:\n"
  1645. "SetupTW: %d\n"
  1646. "Run/Stop: %s\n\n",
  1647. (tmp_reg & USB_CMD_SUTW) ? 1 : 0,
  1648. (tmp_reg & USB_CMD_RUN_STOP) ? "Run" : "Stop");
  1649. size -= t;
  1650. next += t;
  1651. tmp_reg = fsl_readl(&dr_regs->usbsts);
  1652. t = scnprintf(next, size,
  1653. "USB Status Reg:\n"
  1654. "Dr Suspend: %d Reset Received: %d System Error: %s "
  1655. "USB Error Interrupt: %s\n\n",
  1656. (tmp_reg & USB_STS_SUSPEND) ? 1 : 0,
  1657. (tmp_reg & USB_STS_RESET) ? 1 : 0,
  1658. (tmp_reg & USB_STS_SYS_ERR) ? "Err" : "Normal",
  1659. (tmp_reg & USB_STS_ERR) ? "Err detected" : "No err");
  1660. size -= t;
  1661. next += t;
  1662. tmp_reg = fsl_readl(&dr_regs->usbintr);
  1663. t = scnprintf(next, size,
  1664. "USB Intrrupt Enable Reg:\n"
  1665. "Sleep Enable: %d SOF Received Enable: %d "
  1666. "Reset Enable: %d\n"
  1667. "System Error Enable: %d "
  1668. "Port Change Dectected Enable: %d\n"
  1669. "USB Error Intr Enable: %d USB Intr Enable: %d\n\n",
  1670. (tmp_reg & USB_INTR_DEVICE_SUSPEND) ? 1 : 0,
  1671. (tmp_reg & USB_INTR_SOF_EN) ? 1 : 0,
  1672. (tmp_reg & USB_INTR_RESET_EN) ? 1 : 0,
  1673. (tmp_reg & USB_INTR_SYS_ERR_EN) ? 1 : 0,
  1674. (tmp_reg & USB_INTR_PTC_DETECT_EN) ? 1 : 0,
  1675. (tmp_reg & USB_INTR_ERR_INT_EN) ? 1 : 0,
  1676. (tmp_reg & USB_INTR_INT_EN) ? 1 : 0);
  1677. size -= t;
  1678. next += t;
  1679. tmp_reg = fsl_readl(&dr_regs->frindex);
  1680. t = scnprintf(next, size,
  1681. "USB Frame Index Reg: Frame Number is 0x%x\n\n",
  1682. (tmp_reg & USB_FRINDEX_MASKS));
  1683. size -= t;
  1684. next += t;
  1685. tmp_reg = fsl_readl(&dr_regs->deviceaddr);
  1686. t = scnprintf(next, size,
  1687. "USB Device Address Reg: Device Addr is 0x%x\n\n",
  1688. (tmp_reg & USB_DEVICE_ADDRESS_MASK));
  1689. size -= t;
  1690. next += t;
  1691. tmp_reg = fsl_readl(&dr_regs->endpointlistaddr);
  1692. t = scnprintf(next, size,
  1693. "USB Endpoint List Address Reg: "
  1694. "Device Addr is 0x%x\n\n",
  1695. (tmp_reg & USB_EP_LIST_ADDRESS_MASK));
  1696. size -= t;
  1697. next += t;
  1698. tmp_reg = fsl_readl(&dr_regs->portsc1);
  1699. t = scnprintf(next, size,
  1700. "USB Port Status&Control Reg:\n"
  1701. "Port Transceiver Type : %s Port Speed: %s\n"
  1702. "PHY Low Power Suspend: %s Port Reset: %s "
  1703. "Port Suspend Mode: %s\n"
  1704. "Over-current Change: %s "
  1705. "Port Enable/Disable Change: %s\n"
  1706. "Port Enabled/Disabled: %s "
  1707. "Current Connect Status: %s\n\n", ( {
  1708. char *s;
  1709. switch (tmp_reg & PORTSCX_PTS_FSLS) {
  1710. case PORTSCX_PTS_UTMI:
  1711. s = "UTMI"; break;
  1712. case PORTSCX_PTS_ULPI:
  1713. s = "ULPI "; break;
  1714. case PORTSCX_PTS_FSLS:
  1715. s = "FS/LS Serial"; break;
  1716. default:
  1717. s = "None"; break;
  1718. }
  1719. s;} ), ( {
  1720. char *s;
  1721. switch (tmp_reg & PORTSCX_PORT_SPEED_UNDEF) {
  1722. case PORTSCX_PORT_SPEED_FULL:
  1723. s = "Full Speed"; break;
  1724. case PORTSCX_PORT_SPEED_LOW:
  1725. s = "Low Speed"; break;
  1726. case PORTSCX_PORT_SPEED_HIGH:
  1727. s = "High Speed"; break;
  1728. default:
  1729. s = "Undefined"; break;
  1730. }
  1731. s;
  1732. } ),
  1733. (tmp_reg & PORTSCX_PHY_LOW_POWER_SPD) ?
  1734. "Normal PHY mode" : "Low power mode",
  1735. (tmp_reg & PORTSCX_PORT_RESET) ? "In Reset" :
  1736. "Not in Reset",
  1737. (tmp_reg & PORTSCX_PORT_SUSPEND) ? "In " : "Not in",
  1738. (tmp_reg & PORTSCX_OVER_CURRENT_CHG) ? "Dected" :
  1739. "No",
  1740. (tmp_reg & PORTSCX_PORT_EN_DIS_CHANGE) ? "Disable" :
  1741. "Not change",
  1742. (tmp_reg & PORTSCX_PORT_ENABLE) ? "Enable" :
  1743. "Not correct",
  1744. (tmp_reg & PORTSCX_CURRENT_CONNECT_STATUS) ?
  1745. "Attached" : "Not-Att");
  1746. size -= t;
  1747. next += t;
  1748. tmp_reg = fsl_readl(&dr_regs->usbmode);
  1749. t = scnprintf(next, size,
  1750. "USB Mode Reg: Controller Mode is: %s\n\n", ( {
  1751. char *s;
  1752. switch (tmp_reg & USB_MODE_CTRL_MODE_HOST) {
  1753. case USB_MODE_CTRL_MODE_IDLE:
  1754. s = "Idle"; break;
  1755. case USB_MODE_CTRL_MODE_DEVICE:
  1756. s = "Device Controller"; break;
  1757. case USB_MODE_CTRL_MODE_HOST:
  1758. s = "Host Controller"; break;
  1759. default:
  1760. s = "None"; break;
  1761. }
  1762. s;
  1763. } ));
  1764. size -= t;
  1765. next += t;
  1766. tmp_reg = fsl_readl(&dr_regs->endptsetupstat);
  1767. t = scnprintf(next, size,
  1768. "Endpoint Setup Status Reg: SETUP on ep 0x%x\n\n",
  1769. (tmp_reg & EP_SETUP_STATUS_MASK));
  1770. size -= t;
  1771. next += t;
  1772. for (i = 0; i < udc->max_ep / 2; i++) {
  1773. tmp_reg = fsl_readl(&dr_regs->endptctrl[i]);
  1774. t = scnprintf(next, size, "EP Ctrl Reg [0x%x]: = [0x%x]\n",
  1775. i, tmp_reg);
  1776. size -= t;
  1777. next += t;
  1778. }
  1779. tmp_reg = fsl_readl(&dr_regs->endpointprime);
  1780. t = scnprintf(next, size, "EP Prime Reg = [0x%x]\n\n", tmp_reg);
  1781. size -= t;
  1782. next += t;
  1783. #ifndef CONFIG_ARCH_MXC
  1784. tmp_reg = usb_sys_regs->snoop1;
  1785. t = scnprintf(next, size, "Snoop1 Reg : = [0x%x]\n\n", tmp_reg);
  1786. size -= t;
  1787. next += t;
  1788. tmp_reg = usb_sys_regs->control;
  1789. t = scnprintf(next, size, "General Control Reg : = [0x%x]\n\n",
  1790. tmp_reg);
  1791. size -= t;
  1792. next += t;
  1793. #endif
  1794. /* ------fsl_udc, fsl_ep, fsl_request structure information ----- */
  1795. ep = &udc->eps[0];
  1796. t = scnprintf(next, size, "For %s Maxpkt is 0x%x index is 0x%x\n",
  1797. ep->ep.name, ep_maxpacket(ep), ep_index(ep));
  1798. size -= t;
  1799. next += t;
  1800. if (list_empty(&ep->queue)) {
  1801. t = scnprintf(next, size, "its req queue is empty\n\n");
  1802. size -= t;
  1803. next += t;
  1804. } else {
  1805. list_for_each_entry(req, &ep->queue, queue) {
  1806. t = scnprintf(next, size,
  1807. "req %p actual 0x%x length 0x%x buf %p\n",
  1808. &req->req, req->req.actual,
  1809. req->req.length, req->req.buf);
  1810. size -= t;
  1811. next += t;
  1812. }
  1813. }
  1814. /* other gadget->eplist ep */
  1815. list_for_each_entry(ep, &udc->gadget.ep_list, ep.ep_list) {
  1816. if (ep->desc) {
  1817. t = scnprintf(next, size,
  1818. "\nFor %s Maxpkt is 0x%x "
  1819. "index is 0x%x\n",
  1820. ep->ep.name, ep_maxpacket(ep),
  1821. ep_index(ep));
  1822. size -= t;
  1823. next += t;
  1824. if (list_empty(&ep->queue)) {
  1825. t = scnprintf(next, size,
  1826. "its req queue is empty\n\n");
  1827. size -= t;
  1828. next += t;
  1829. } else {
  1830. list_for_each_entry(req, &ep->queue, queue) {
  1831. t = scnprintf(next, size,
  1832. "req %p actual 0x%x length "
  1833. "0x%x buf %p\n",
  1834. &req->req, req->req.actual,
  1835. req->req.length, req->req.buf);
  1836. size -= t;
  1837. next += t;
  1838. } /* end for each_entry of ep req */
  1839. } /* end for else */
  1840. } /* end for if(ep->queue) */
  1841. } /* end (ep->desc) */
  1842. spin_unlock_irqrestore(&udc->lock, flags);
  1843. *eof = 1;
  1844. return count - size;
  1845. }
  1846. #define create_proc_file() create_proc_read_entry(proc_filename, \
  1847. 0, NULL, fsl_proc_read, NULL)
  1848. #define remove_proc_file() remove_proc_entry(proc_filename, NULL)
  1849. #else /* !CONFIG_USB_GADGET_DEBUG_FILES */
  1850. #define create_proc_file() do {} while (0)
  1851. #define remove_proc_file() do {} while (0)
  1852. #endif /* CONFIG_USB_GADGET_DEBUG_FILES */
  1853. /*-------------------------------------------------------------------------*/
  1854. /* Release udc structures */
  1855. static void fsl_udc_release(struct device *dev)
  1856. {
  1857. complete(udc_controller->done);
  1858. dma_free_coherent(dev->parent, udc_controller->ep_qh_size,
  1859. udc_controller->ep_qh, udc_controller->ep_qh_dma);
  1860. kfree(udc_controller);
  1861. }
  1862. /******************************************************************
  1863. Internal structure setup functions
  1864. *******************************************************************/
  1865. /*------------------------------------------------------------------
  1866. * init resource for globle controller
  1867. * Return the udc handle on success or NULL on failure
  1868. ------------------------------------------------------------------*/
  1869. static int __init struct_udc_setup(struct fsl_udc *udc,
  1870. struct platform_device *pdev)
  1871. {
  1872. struct fsl_usb2_platform_data *pdata;
  1873. size_t size;
  1874. pdata = pdev->dev.platform_data;
  1875. udc->phy_mode = pdata->phy_mode;
  1876. udc->eps = kzalloc(sizeof(struct fsl_ep) * udc->max_ep, GFP_KERNEL);
  1877. if (!udc->eps) {
  1878. ERR("malloc fsl_ep failed\n");
  1879. return -1;
  1880. }
  1881. /* initialized QHs, take care of alignment */
  1882. size = udc->max_ep * sizeof(struct ep_queue_head);
  1883. if (size < QH_ALIGNMENT)
  1884. size = QH_ALIGNMENT;
  1885. else if ((size % QH_ALIGNMENT) != 0) {
  1886. size += QH_ALIGNMENT + 1;
  1887. size &= ~(QH_ALIGNMENT - 1);
  1888. }
  1889. udc->ep_qh = dma_alloc_coherent(&pdev->dev, size,
  1890. &udc->ep_qh_dma, GFP_KERNEL);
  1891. if (!udc->ep_qh) {
  1892. ERR("malloc QHs for udc failed\n");
  1893. kfree(udc->eps);
  1894. return -1;
  1895. }
  1896. udc->ep_qh_size = size;
  1897. /* Initialize ep0 status request structure */
  1898. /* FIXME: fsl_alloc_request() ignores ep argument */
  1899. udc->status_req = container_of(fsl_alloc_request(NULL, GFP_KERNEL),
  1900. struct fsl_req, req);
  1901. /* allocate a small amount of memory to get valid address */
  1902. udc->status_req->req.buf = kmalloc(8, GFP_KERNEL);
  1903. udc->status_req->req.dma = virt_to_phys(udc->status_req->req.buf);
  1904. udc->resume_state = USB_STATE_NOTATTACHED;
  1905. udc->usb_state = USB_STATE_POWERED;
  1906. udc->ep0_dir = 0;
  1907. udc->remote_wakeup = 0; /* default to 0 on reset */
  1908. return 0;
  1909. }
  1910. /*----------------------------------------------------------------
  1911. * Setup the fsl_ep struct for eps
  1912. * Link fsl_ep->ep to gadget->ep_list
  1913. * ep0out is not used so do nothing here
  1914. * ep0in should be taken care
  1915. *--------------------------------------------------------------*/
  1916. static int __init struct_ep_setup(struct fsl_udc *udc, unsigned char index,
  1917. char *name, int link)
  1918. {
  1919. struct fsl_ep *ep = &udc->eps[index];
  1920. ep->udc = udc;
  1921. strcpy(ep->name, name);
  1922. ep->ep.name = ep->name;
  1923. ep->ep.ops = &fsl_ep_ops;
  1924. ep->stopped = 0;
  1925. /* for ep0: maxP defined in desc
  1926. * for other eps, maxP is set by epautoconfig() called by gadget layer
  1927. */
  1928. ep->ep.maxpacket = (unsigned short) ~0;
  1929. /* the queue lists any req for this ep */
  1930. INIT_LIST_HEAD(&ep->queue);
  1931. /* gagdet.ep_list used for ep_autoconfig so no ep0 */
  1932. if (link)
  1933. list_add_tail(&ep->ep.ep_list, &udc->gadget.ep_list);
  1934. ep->gadget = &udc->gadget;
  1935. ep->qh = &udc->ep_qh[index];
  1936. return 0;
  1937. }
  1938. /* Driver probe function
  1939. * all intialization operations implemented here except enabling usb_intr reg
  1940. * board setup should have been done in the platform code
  1941. */
  1942. static int __init fsl_udc_probe(struct platform_device *pdev)
  1943. {
  1944. struct fsl_usb2_platform_data *pdata;
  1945. struct resource *res;
  1946. int ret = -ENODEV;
  1947. unsigned int i;
  1948. u32 dccparams;
  1949. if (strcmp(pdev->name, driver_name)) {
  1950. VDBG("Wrong device");
  1951. return -ENODEV;
  1952. }
  1953. udc_controller = kzalloc(sizeof(struct fsl_udc), GFP_KERNEL);
  1954. if (udc_controller == NULL) {
  1955. ERR("malloc udc failed\n");
  1956. return -ENOMEM;
  1957. }
  1958. pdata = pdev->dev.platform_data;
  1959. udc_controller->pdata = pdata;
  1960. spin_lock_init(&udc_controller->lock);
  1961. udc_controller->stopped = 1;
  1962. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1963. if (!res) {
  1964. ret = -ENXIO;
  1965. goto err_kfree;
  1966. }
  1967. if (!request_mem_region(res->start, res->end - res->start + 1,
  1968. driver_name)) {
  1969. ERR("request mem region for %s failed\n", pdev->name);
  1970. ret = -EBUSY;
  1971. goto err_kfree;
  1972. }
  1973. dr_regs = ioremap(res->start, resource_size(res));
  1974. if (!dr_regs) {
  1975. ret = -ENOMEM;
  1976. goto err_release_mem_region;
  1977. }
  1978. if (pdata->big_endian_mmio) {
  1979. _fsl_readl = _fsl_readl_be;
  1980. _fsl_writel = _fsl_writel_be;
  1981. } else {
  1982. _fsl_readl = _fsl_readl_le;
  1983. _fsl_writel = _fsl_writel_le;
  1984. }
  1985. #ifndef CONFIG_ARCH_MXC
  1986. usb_sys_regs = (struct usb_sys_interface *)
  1987. ((u32)dr_regs + USB_DR_SYS_OFFSET);
  1988. #endif
  1989. /* Initialize USB clocks */
  1990. ret = fsl_udc_clk_init(pdev);
  1991. if (ret < 0)
  1992. goto err_iounmap_noclk;
  1993. /* Read Device Controller Capability Parameters register */
  1994. dccparams = fsl_readl(&dr_regs->dccparams);
  1995. if (!(dccparams & DCCPARAMS_DC)) {
  1996. ERR("This SOC doesn't support device role\n");
  1997. ret = -ENODEV;
  1998. goto err_iounmap;
  1999. }
  2000. /* Get max device endpoints */
  2001. /* DEN is bidirectional ep number, max_ep doubles the number */
  2002. udc_controller->max_ep = (dccparams & DCCPARAMS_DEN_MASK) * 2;
  2003. udc_controller->irq = platform_get_irq(pdev, 0);
  2004. if (!udc_controller->irq) {
  2005. ret = -ENODEV;
  2006. goto err_iounmap;
  2007. }
  2008. ret = request_irq(udc_controller->irq, fsl_udc_irq, IRQF_SHARED,
  2009. driver_name, udc_controller);
  2010. if (ret != 0) {
  2011. ERR("cannot request irq %d err %d\n",
  2012. udc_controller->irq, ret);
  2013. goto err_iounmap;
  2014. }
  2015. /* Initialize the udc structure including QH member and other member */
  2016. if (struct_udc_setup(udc_controller, pdev)) {
  2017. ERR("Can't initialize udc data structure\n");
  2018. ret = -ENOMEM;
  2019. goto err_free_irq;
  2020. }
  2021. /* initialize usb hw reg except for regs for EP,
  2022. * leave usbintr reg untouched */
  2023. dr_controller_setup(udc_controller);
  2024. fsl_udc_clk_finalize(pdev);
  2025. /* Setup gadget structure */
  2026. udc_controller->gadget.ops = &fsl_gadget_ops;
  2027. udc_controller->gadget.is_dualspeed = 1;
  2028. udc_controller->gadget.ep0 = &udc_controller->eps[0].ep;
  2029. INIT_LIST_HEAD(&udc_controller->gadget.ep_list);
  2030. udc_controller->gadget.speed = USB_SPEED_UNKNOWN;
  2031. udc_controller->gadget.name = driver_name;
  2032. /* Setup gadget.dev and register with kernel */
  2033. dev_set_name(&udc_controller->gadget.dev, "gadget");
  2034. udc_controller->gadget.dev.release = fsl_udc_release;
  2035. udc_controller->gadget.dev.parent = &pdev->dev;
  2036. ret = device_register(&udc_controller->gadget.dev);
  2037. if (ret < 0)
  2038. goto err_free_irq;
  2039. /* setup QH and epctrl for ep0 */
  2040. ep0_setup(udc_controller);
  2041. /* setup udc->eps[] for ep0 */
  2042. struct_ep_setup(udc_controller, 0, "ep0", 0);
  2043. /* for ep0: the desc defined here;
  2044. * for other eps, gadget layer called ep_enable with defined desc
  2045. */
  2046. udc_controller->eps[0].desc = &fsl_ep0_desc;
  2047. udc_controller->eps[0].ep.maxpacket = USB_MAX_CTRL_PAYLOAD;
  2048. /* setup the udc->eps[] for non-control endpoints and link
  2049. * to gadget.ep_list */
  2050. for (i = 1; i < (int)(udc_controller->max_ep / 2); i++) {
  2051. char name[14];
  2052. sprintf(name, "ep%dout", i);
  2053. struct_ep_setup(udc_controller, i * 2, name, 1);
  2054. sprintf(name, "ep%din", i);
  2055. struct_ep_setup(udc_controller, i * 2 + 1, name, 1);
  2056. }
  2057. /* use dma_pool for TD management */
  2058. udc_controller->td_pool = dma_pool_create("udc_td", &pdev->dev,
  2059. sizeof(struct ep_td_struct),
  2060. DTD_ALIGNMENT, UDC_DMA_BOUNDARY);
  2061. if (udc_controller->td_pool == NULL) {
  2062. ret = -ENOMEM;
  2063. goto err_unregister;
  2064. }
  2065. create_proc_file();
  2066. return 0;
  2067. err_unregister:
  2068. device_unregister(&udc_controller->gadget.dev);
  2069. err_free_irq:
  2070. free_irq(udc_controller->irq, udc_controller);
  2071. err_iounmap:
  2072. fsl_udc_clk_release();
  2073. err_iounmap_noclk:
  2074. iounmap(dr_regs);
  2075. err_release_mem_region:
  2076. release_mem_region(res->start, res->end - res->start + 1);
  2077. err_kfree:
  2078. kfree(udc_controller);
  2079. udc_controller = NULL;
  2080. return ret;
  2081. }
  2082. /* Driver removal function
  2083. * Free resources and finish pending transactions
  2084. */
  2085. static int __exit fsl_udc_remove(struct platform_device *pdev)
  2086. {
  2087. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2088. DECLARE_COMPLETION(done);
  2089. if (!udc_controller)
  2090. return -ENODEV;
  2091. udc_controller->done = &done;
  2092. fsl_udc_clk_release();
  2093. /* DR has been stopped in usb_gadget_unregister_driver() */
  2094. remove_proc_file();
  2095. /* Free allocated memory */
  2096. kfree(udc_controller->status_req->req.buf);
  2097. kfree(udc_controller->status_req);
  2098. kfree(udc_controller->eps);
  2099. dma_pool_destroy(udc_controller->td_pool);
  2100. free_irq(udc_controller->irq, udc_controller);
  2101. iounmap(dr_regs);
  2102. release_mem_region(res->start, res->end - res->start + 1);
  2103. device_unregister(&udc_controller->gadget.dev);
  2104. /* free udc --wait for the release() finished */
  2105. wait_for_completion(&done);
  2106. return 0;
  2107. }
  2108. /*-----------------------------------------------------------------
  2109. * Modify Power management attributes
  2110. * Used by OTG statemachine to disable gadget temporarily
  2111. -----------------------------------------------------------------*/
  2112. static int fsl_udc_suspend(struct platform_device *pdev, pm_message_t state)
  2113. {
  2114. dr_controller_stop(udc_controller);
  2115. return 0;
  2116. }
  2117. /*-----------------------------------------------------------------
  2118. * Invoked on USB resume. May be called in_interrupt.
  2119. * Here we start the DR controller and enable the irq
  2120. *-----------------------------------------------------------------*/
  2121. static int fsl_udc_resume(struct platform_device *pdev)
  2122. {
  2123. /* Enable DR irq reg and set controller Run */
  2124. if (udc_controller->stopped) {
  2125. dr_controller_setup(udc_controller);
  2126. dr_controller_run(udc_controller);
  2127. }
  2128. udc_controller->usb_state = USB_STATE_ATTACHED;
  2129. udc_controller->ep0_state = WAIT_FOR_SETUP;
  2130. udc_controller->ep0_dir = 0;
  2131. return 0;
  2132. }
  2133. /*-------------------------------------------------------------------------
  2134. Register entry point for the peripheral controller driver
  2135. --------------------------------------------------------------------------*/
  2136. static struct platform_driver udc_driver = {
  2137. .remove = __exit_p(fsl_udc_remove),
  2138. /* these suspend and resume are not usb suspend and resume */
  2139. .suspend = fsl_udc_suspend,
  2140. .resume = fsl_udc_resume,
  2141. .driver = {
  2142. .name = (char *)driver_name,
  2143. .owner = THIS_MODULE,
  2144. },
  2145. };
  2146. static int __init udc_init(void)
  2147. {
  2148. printk(KERN_INFO "%s (%s)\n", driver_desc, DRIVER_VERSION);
  2149. return platform_driver_probe(&udc_driver, fsl_udc_probe);
  2150. }
  2151. module_init(udc_init);
  2152. static void __exit udc_exit(void)
  2153. {
  2154. platform_driver_unregister(&udc_driver);
  2155. printk(KERN_WARNING "%s unregistered\n", driver_desc);
  2156. }
  2157. module_exit(udc_exit);
  2158. MODULE_DESCRIPTION(DRIVER_DESC);
  2159. MODULE_AUTHOR(DRIVER_AUTHOR);
  2160. MODULE_LICENSE("GPL");
  2161. MODULE_ALIAS("platform:fsl-usb2-udc");