musb_core.c 67 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394
  1. /*
  2. * MUSB OTG driver core code
  3. *
  4. * Copyright 2005 Mentor Graphics Corporation
  5. * Copyright (C) 2005-2006 by Texas Instruments
  6. * Copyright (C) 2006-2007 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * version 2 as published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
  23. * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
  24. * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
  25. * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
  26. * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
  27. * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
  28. * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
  29. * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  30. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
  31. * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  32. *
  33. */
  34. /*
  35. * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
  36. *
  37. * This consists of a Host Controller Driver (HCD) and a peripheral
  38. * controller driver implementing the "Gadget" API; OTG support is
  39. * in the works. These are normal Linux-USB controller drivers which
  40. * use IRQs and have no dedicated thread.
  41. *
  42. * This version of the driver has only been used with products from
  43. * Texas Instruments. Those products integrate the Inventra logic
  44. * with other DMA, IRQ, and bus modules, as well as other logic that
  45. * needs to be reflected in this driver.
  46. *
  47. *
  48. * NOTE: the original Mentor code here was pretty much a collection
  49. * of mechanisms that don't seem to have been fully integrated/working
  50. * for *any* Linux kernel version. This version aims at Linux 2.6.now,
  51. * Key open issues include:
  52. *
  53. * - Lack of host-side transaction scheduling, for all transfer types.
  54. * The hardware doesn't do it; instead, software must.
  55. *
  56. * This is not an issue for OTG devices that don't support external
  57. * hubs, but for more "normal" USB hosts it's a user issue that the
  58. * "multipoint" support doesn't scale in the expected ways. That
  59. * includes DaVinci EVM in a common non-OTG mode.
  60. *
  61. * * Control and bulk use dedicated endpoints, and there's as
  62. * yet no mechanism to either (a) reclaim the hardware when
  63. * peripherals are NAKing, which gets complicated with bulk
  64. * endpoints, or (b) use more than a single bulk endpoint in
  65. * each direction.
  66. *
  67. * RESULT: one device may be perceived as blocking another one.
  68. *
  69. * * Interrupt and isochronous will dynamically allocate endpoint
  70. * hardware, but (a) there's no record keeping for bandwidth;
  71. * (b) in the common case that few endpoints are available, there
  72. * is no mechanism to reuse endpoints to talk to multiple devices.
  73. *
  74. * RESULT: At one extreme, bandwidth can be overcommitted in
  75. * some hardware configurations, no faults will be reported.
  76. * At the other extreme, the bandwidth capabilities which do
  77. * exist tend to be severely undercommitted. You can't yet hook
  78. * up both a keyboard and a mouse to an external USB hub.
  79. */
  80. /*
  81. * This gets many kinds of configuration information:
  82. * - Kconfig for everything user-configurable
  83. * - platform_device for addressing, irq, and platform_data
  84. * - platform_data is mostly for board-specific informarion
  85. * (plus recentrly, SOC or family details)
  86. *
  87. * Most of the conditional compilation will (someday) vanish.
  88. */
  89. #include <linux/module.h>
  90. #include <linux/kernel.h>
  91. #include <linux/sched.h>
  92. #include <linux/slab.h>
  93. #include <linux/init.h>
  94. #include <linux/list.h>
  95. #include <linux/kobject.h>
  96. #include <linux/prefetch.h>
  97. #include <linux/platform_device.h>
  98. #include <linux/io.h>
  99. #include "musb_core.h"
  100. #define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
  101. #define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
  102. #define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
  103. #define MUSB_VERSION "6.0"
  104. #define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
  105. #define MUSB_DRIVER_NAME "musb-hdrc"
  106. const char musb_driver_name[] = MUSB_DRIVER_NAME;
  107. MODULE_DESCRIPTION(DRIVER_INFO);
  108. MODULE_AUTHOR(DRIVER_AUTHOR);
  109. MODULE_LICENSE("GPL");
  110. MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
  111. /*-------------------------------------------------------------------------*/
  112. static inline struct musb *dev_to_musb(struct device *dev)
  113. {
  114. return dev_get_drvdata(dev);
  115. }
  116. /*-------------------------------------------------------------------------*/
  117. #ifndef CONFIG_BLACKFIN
  118. static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
  119. {
  120. void __iomem *addr = otg->io_priv;
  121. int i = 0;
  122. u8 r;
  123. u8 power;
  124. /* Make sure the transceiver is not in low power mode */
  125. power = musb_readb(addr, MUSB_POWER);
  126. power &= ~MUSB_POWER_SUSPENDM;
  127. musb_writeb(addr, MUSB_POWER, power);
  128. /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
  129. * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
  130. */
  131. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  132. musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
  133. MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
  134. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  135. & MUSB_ULPI_REG_CMPLT)) {
  136. i++;
  137. if (i == 10000)
  138. return -ETIMEDOUT;
  139. }
  140. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  141. r &= ~MUSB_ULPI_REG_CMPLT;
  142. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  143. return musb_readb(addr, MUSB_ULPI_REG_DATA);
  144. }
  145. static int musb_ulpi_write(struct otg_transceiver *otg,
  146. u32 offset, u32 data)
  147. {
  148. void __iomem *addr = otg->io_priv;
  149. int i = 0;
  150. u8 r = 0;
  151. u8 power;
  152. /* Make sure the transceiver is not in low power mode */
  153. power = musb_readb(addr, MUSB_POWER);
  154. power &= ~MUSB_POWER_SUSPENDM;
  155. musb_writeb(addr, MUSB_POWER, power);
  156. musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
  157. musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
  158. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
  159. while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
  160. & MUSB_ULPI_REG_CMPLT)) {
  161. i++;
  162. if (i == 10000)
  163. return -ETIMEDOUT;
  164. }
  165. r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
  166. r &= ~MUSB_ULPI_REG_CMPLT;
  167. musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
  168. return 0;
  169. }
  170. #else
  171. #define musb_ulpi_read NULL
  172. #define musb_ulpi_write NULL
  173. #endif
  174. static struct otg_io_access_ops musb_ulpi_access = {
  175. .read = musb_ulpi_read,
  176. .write = musb_ulpi_write,
  177. };
  178. /*-------------------------------------------------------------------------*/
  179. #if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
  180. /*
  181. * Load an endpoint's FIFO
  182. */
  183. void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
  184. {
  185. struct musb *musb = hw_ep->musb;
  186. void __iomem *fifo = hw_ep->fifo;
  187. prefetch((u8 *)src);
  188. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  189. 'T', hw_ep->epnum, fifo, len, src);
  190. /* we can't assume unaligned reads work */
  191. if (likely((0x01 & (unsigned long) src) == 0)) {
  192. u16 index = 0;
  193. /* best case is 32bit-aligned source address */
  194. if ((0x02 & (unsigned long) src) == 0) {
  195. if (len >= 4) {
  196. writesl(fifo, src + index, len >> 2);
  197. index += len & ~0x03;
  198. }
  199. if (len & 0x02) {
  200. musb_writew(fifo, 0, *(u16 *)&src[index]);
  201. index += 2;
  202. }
  203. } else {
  204. if (len >= 2) {
  205. writesw(fifo, src + index, len >> 1);
  206. index += len & ~0x01;
  207. }
  208. }
  209. if (len & 0x01)
  210. musb_writeb(fifo, 0, src[index]);
  211. } else {
  212. /* byte aligned */
  213. writesb(fifo, src, len);
  214. }
  215. }
  216. #if !defined(CONFIG_USB_MUSB_AM35X)
  217. /*
  218. * Unload an endpoint's FIFO
  219. */
  220. void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
  221. {
  222. struct musb *musb = hw_ep->musb;
  223. void __iomem *fifo = hw_ep->fifo;
  224. dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
  225. 'R', hw_ep->epnum, fifo, len, dst);
  226. /* we can't assume unaligned writes work */
  227. if (likely((0x01 & (unsigned long) dst) == 0)) {
  228. u16 index = 0;
  229. /* best case is 32bit-aligned destination address */
  230. if ((0x02 & (unsigned long) dst) == 0) {
  231. if (len >= 4) {
  232. readsl(fifo, dst, len >> 2);
  233. index = len & ~0x03;
  234. }
  235. if (len & 0x02) {
  236. *(u16 *)&dst[index] = musb_readw(fifo, 0);
  237. index += 2;
  238. }
  239. } else {
  240. if (len >= 2) {
  241. readsw(fifo, dst, len >> 1);
  242. index = len & ~0x01;
  243. }
  244. }
  245. if (len & 0x01)
  246. dst[index] = musb_readb(fifo, 0);
  247. } else {
  248. /* byte aligned */
  249. readsb(fifo, dst, len);
  250. }
  251. }
  252. #endif
  253. #endif /* normal PIO */
  254. /*-------------------------------------------------------------------------*/
  255. /* for high speed test mode; see USB 2.0 spec 7.1.20 */
  256. static const u8 musb_test_packet[53] = {
  257. /* implicit SYNC then DATA0 to start */
  258. /* JKJKJKJK x9 */
  259. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  260. /* JJKKJJKK x8 */
  261. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  262. /* JJJJKKKK x8 */
  263. 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
  264. /* JJJJJJJKKKKKKK x8 */
  265. 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
  266. /* JJJJJJJK x8 */
  267. 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
  268. /* JKKKKKKK x10, JK */
  269. 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
  270. /* implicit CRC16 then EOP to end */
  271. };
  272. void musb_load_testpacket(struct musb *musb)
  273. {
  274. void __iomem *regs = musb->endpoints[0].regs;
  275. musb_ep_select(musb->mregs, 0);
  276. musb_write_fifo(musb->control_ep,
  277. sizeof(musb_test_packet), musb_test_packet);
  278. musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
  279. }
  280. /*-------------------------------------------------------------------------*/
  281. /*
  282. * Handles OTG hnp timeouts, such as b_ase0_brst
  283. */
  284. void musb_otg_timer_func(unsigned long data)
  285. {
  286. struct musb *musb = (struct musb *)data;
  287. unsigned long flags;
  288. spin_lock_irqsave(&musb->lock, flags);
  289. switch (musb->xceiv->state) {
  290. case OTG_STATE_B_WAIT_ACON:
  291. dev_dbg(musb->controller, "HNP: b_wait_acon timeout; back to b_peripheral\n");
  292. musb_g_disconnect(musb);
  293. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  294. musb->is_active = 0;
  295. break;
  296. case OTG_STATE_A_SUSPEND:
  297. case OTG_STATE_A_WAIT_BCON:
  298. dev_dbg(musb->controller, "HNP: %s timeout\n",
  299. otg_state_string(musb->xceiv->state));
  300. musb_platform_set_vbus(musb, 0);
  301. musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
  302. break;
  303. default:
  304. dev_dbg(musb->controller, "HNP: Unhandled mode %s\n",
  305. otg_state_string(musb->xceiv->state));
  306. }
  307. musb->ignore_disconnect = 0;
  308. spin_unlock_irqrestore(&musb->lock, flags);
  309. }
  310. /*
  311. * Stops the HNP transition. Caller must take care of locking.
  312. */
  313. void musb_hnp_stop(struct musb *musb)
  314. {
  315. struct usb_hcd *hcd = musb_to_hcd(musb);
  316. void __iomem *mbase = musb->mregs;
  317. u8 reg;
  318. dev_dbg(musb->controller, "HNP: stop from %s\n", otg_state_string(musb->xceiv->state));
  319. switch (musb->xceiv->state) {
  320. case OTG_STATE_A_PERIPHERAL:
  321. musb_g_disconnect(musb);
  322. dev_dbg(musb->controller, "HNP: back to %s\n",
  323. otg_state_string(musb->xceiv->state));
  324. break;
  325. case OTG_STATE_B_HOST:
  326. dev_dbg(musb->controller, "HNP: Disabling HR\n");
  327. hcd->self.is_b_host = 0;
  328. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  329. MUSB_DEV_MODE(musb);
  330. reg = musb_readb(mbase, MUSB_POWER);
  331. reg |= MUSB_POWER_SUSPENDM;
  332. musb_writeb(mbase, MUSB_POWER, reg);
  333. /* REVISIT: Start SESSION_REQUEST here? */
  334. break;
  335. default:
  336. dev_dbg(musb->controller, "HNP: Stopping in unknown state %s\n",
  337. otg_state_string(musb->xceiv->state));
  338. }
  339. /*
  340. * When returning to A state after HNP, avoid hub_port_rebounce(),
  341. * which cause occasional OPT A "Did not receive reset after connect"
  342. * errors.
  343. */
  344. musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
  345. }
  346. /*
  347. * Interrupt Service Routine to record USB "global" interrupts.
  348. * Since these do not happen often and signify things of
  349. * paramount importance, it seems OK to check them individually;
  350. * the order of the tests is specified in the manual
  351. *
  352. * @param musb instance pointer
  353. * @param int_usb register contents
  354. * @param devctl
  355. * @param power
  356. */
  357. static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
  358. u8 devctl, u8 power)
  359. {
  360. irqreturn_t handled = IRQ_NONE;
  361. dev_dbg(musb->controller, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
  362. int_usb);
  363. /* in host mode, the peripheral may issue remote wakeup.
  364. * in peripheral mode, the host may resume the link.
  365. * spurious RESUME irqs happen too, paired with SUSPEND.
  366. */
  367. if (int_usb & MUSB_INTR_RESUME) {
  368. handled = IRQ_HANDLED;
  369. dev_dbg(musb->controller, "RESUME (%s)\n", otg_state_string(musb->xceiv->state));
  370. if (devctl & MUSB_DEVCTL_HM) {
  371. void __iomem *mbase = musb->mregs;
  372. switch (musb->xceiv->state) {
  373. case OTG_STATE_A_SUSPEND:
  374. /* remote wakeup? later, GetPortStatus
  375. * will stop RESUME signaling
  376. */
  377. if (power & MUSB_POWER_SUSPENDM) {
  378. /* spurious */
  379. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  380. dev_dbg(musb->controller, "Spurious SUSPENDM\n");
  381. break;
  382. }
  383. power &= ~MUSB_POWER_SUSPENDM;
  384. musb_writeb(mbase, MUSB_POWER,
  385. power | MUSB_POWER_RESUME);
  386. musb->port1_status |=
  387. (USB_PORT_STAT_C_SUSPEND << 16)
  388. | MUSB_PORT_STAT_RESUME;
  389. musb->rh_timer = jiffies
  390. + msecs_to_jiffies(20);
  391. musb->xceiv->state = OTG_STATE_A_HOST;
  392. musb->is_active = 1;
  393. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  394. break;
  395. case OTG_STATE_B_WAIT_ACON:
  396. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  397. musb->is_active = 1;
  398. MUSB_DEV_MODE(musb);
  399. break;
  400. default:
  401. WARNING("bogus %s RESUME (%s)\n",
  402. "host",
  403. otg_state_string(musb->xceiv->state));
  404. }
  405. } else {
  406. switch (musb->xceiv->state) {
  407. case OTG_STATE_A_SUSPEND:
  408. /* possibly DISCONNECT is upcoming */
  409. musb->xceiv->state = OTG_STATE_A_HOST;
  410. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  411. break;
  412. case OTG_STATE_B_WAIT_ACON:
  413. case OTG_STATE_B_PERIPHERAL:
  414. /* disconnect while suspended? we may
  415. * not get a disconnect irq...
  416. */
  417. if ((devctl & MUSB_DEVCTL_VBUS)
  418. != (3 << MUSB_DEVCTL_VBUS_SHIFT)
  419. ) {
  420. musb->int_usb |= MUSB_INTR_DISCONNECT;
  421. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  422. break;
  423. }
  424. musb_g_resume(musb);
  425. break;
  426. case OTG_STATE_B_IDLE:
  427. musb->int_usb &= ~MUSB_INTR_SUSPEND;
  428. break;
  429. default:
  430. WARNING("bogus %s RESUME (%s)\n",
  431. "peripheral",
  432. otg_state_string(musb->xceiv->state));
  433. }
  434. }
  435. }
  436. /* see manual for the order of the tests */
  437. if (int_usb & MUSB_INTR_SESSREQ) {
  438. void __iomem *mbase = musb->mregs;
  439. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
  440. && (devctl & MUSB_DEVCTL_BDEVICE)) {
  441. dev_dbg(musb->controller, "SessReq while on B state\n");
  442. return IRQ_HANDLED;
  443. }
  444. dev_dbg(musb->controller, "SESSION_REQUEST (%s)\n",
  445. otg_state_string(musb->xceiv->state));
  446. /* IRQ arrives from ID pin sense or (later, if VBUS power
  447. * is removed) SRP. responses are time critical:
  448. * - turn on VBUS (with silicon-specific mechanism)
  449. * - go through A_WAIT_VRISE
  450. * - ... to A_WAIT_BCON.
  451. * a_wait_vrise_tmout triggers VBUS_ERROR transitions
  452. */
  453. musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
  454. musb->ep0_stage = MUSB_EP0_START;
  455. musb->xceiv->state = OTG_STATE_A_IDLE;
  456. MUSB_HST_MODE(musb);
  457. musb_platform_set_vbus(musb, 1);
  458. handled = IRQ_HANDLED;
  459. }
  460. if (int_usb & MUSB_INTR_VBUSERROR) {
  461. int ignore = 0;
  462. /* During connection as an A-Device, we may see a short
  463. * current spikes causing voltage drop, because of cable
  464. * and peripheral capacitance combined with vbus draw.
  465. * (So: less common with truly self-powered devices, where
  466. * vbus doesn't act like a power supply.)
  467. *
  468. * Such spikes are short; usually less than ~500 usec, max
  469. * of ~2 msec. That is, they're not sustained overcurrent
  470. * errors, though they're reported using VBUSERROR irqs.
  471. *
  472. * Workarounds: (a) hardware: use self powered devices.
  473. * (b) software: ignore non-repeated VBUS errors.
  474. *
  475. * REVISIT: do delays from lots of DEBUG_KERNEL checks
  476. * make trouble here, keeping VBUS < 4.4V ?
  477. */
  478. switch (musb->xceiv->state) {
  479. case OTG_STATE_A_HOST:
  480. /* recovery is dicey once we've gotten past the
  481. * initial stages of enumeration, but if VBUS
  482. * stayed ok at the other end of the link, and
  483. * another reset is due (at least for high speed,
  484. * to redo the chirp etc), it might work OK...
  485. */
  486. case OTG_STATE_A_WAIT_BCON:
  487. case OTG_STATE_A_WAIT_VRISE:
  488. if (musb->vbuserr_retry) {
  489. void __iomem *mbase = musb->mregs;
  490. musb->vbuserr_retry--;
  491. ignore = 1;
  492. devctl |= MUSB_DEVCTL_SESSION;
  493. musb_writeb(mbase, MUSB_DEVCTL, devctl);
  494. } else {
  495. musb->port1_status |=
  496. USB_PORT_STAT_OVERCURRENT
  497. | (USB_PORT_STAT_C_OVERCURRENT << 16);
  498. }
  499. break;
  500. default:
  501. break;
  502. }
  503. dev_dbg(musb->controller, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
  504. otg_state_string(musb->xceiv->state),
  505. devctl,
  506. ({ char *s;
  507. switch (devctl & MUSB_DEVCTL_VBUS) {
  508. case 0 << MUSB_DEVCTL_VBUS_SHIFT:
  509. s = "<SessEnd"; break;
  510. case 1 << MUSB_DEVCTL_VBUS_SHIFT:
  511. s = "<AValid"; break;
  512. case 2 << MUSB_DEVCTL_VBUS_SHIFT:
  513. s = "<VBusValid"; break;
  514. /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
  515. default:
  516. s = "VALID"; break;
  517. }; s; }),
  518. VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
  519. musb->port1_status);
  520. /* go through A_WAIT_VFALL then start a new session */
  521. if (!ignore)
  522. musb_platform_set_vbus(musb, 0);
  523. handled = IRQ_HANDLED;
  524. }
  525. if (int_usb & MUSB_INTR_SUSPEND) {
  526. dev_dbg(musb->controller, "SUSPEND (%s) devctl %02x power %02x\n",
  527. otg_state_string(musb->xceiv->state), devctl, power);
  528. handled = IRQ_HANDLED;
  529. switch (musb->xceiv->state) {
  530. case OTG_STATE_A_PERIPHERAL:
  531. /* We also come here if the cable is removed, since
  532. * this silicon doesn't report ID-no-longer-grounded.
  533. *
  534. * We depend on T(a_wait_bcon) to shut us down, and
  535. * hope users don't do anything dicey during this
  536. * undesired detour through A_WAIT_BCON.
  537. */
  538. musb_hnp_stop(musb);
  539. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  540. musb_root_disconnect(musb);
  541. musb_platform_try_idle(musb, jiffies
  542. + msecs_to_jiffies(musb->a_wait_bcon
  543. ? : OTG_TIME_A_WAIT_BCON));
  544. break;
  545. case OTG_STATE_B_IDLE:
  546. if (!musb->is_active)
  547. break;
  548. case OTG_STATE_B_PERIPHERAL:
  549. musb_g_suspend(musb);
  550. musb->is_active = is_otg_enabled(musb)
  551. && musb->xceiv->gadget->b_hnp_enable;
  552. if (musb->is_active) {
  553. musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
  554. dev_dbg(musb->controller, "HNP: Setting timer for b_ase0_brst\n");
  555. mod_timer(&musb->otg_timer, jiffies
  556. + msecs_to_jiffies(
  557. OTG_TIME_B_ASE0_BRST));
  558. }
  559. break;
  560. case OTG_STATE_A_WAIT_BCON:
  561. if (musb->a_wait_bcon != 0)
  562. musb_platform_try_idle(musb, jiffies
  563. + msecs_to_jiffies(musb->a_wait_bcon));
  564. break;
  565. case OTG_STATE_A_HOST:
  566. musb->xceiv->state = OTG_STATE_A_SUSPEND;
  567. musb->is_active = is_otg_enabled(musb)
  568. && musb->xceiv->host->b_hnp_enable;
  569. break;
  570. case OTG_STATE_B_HOST:
  571. /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
  572. dev_dbg(musb->controller, "REVISIT: SUSPEND as B_HOST\n");
  573. break;
  574. default:
  575. /* "should not happen" */
  576. musb->is_active = 0;
  577. break;
  578. }
  579. }
  580. if (int_usb & MUSB_INTR_CONNECT) {
  581. struct usb_hcd *hcd = musb_to_hcd(musb);
  582. handled = IRQ_HANDLED;
  583. musb->is_active = 1;
  584. musb->ep0_stage = MUSB_EP0_START;
  585. /* flush endpoints when transitioning from Device Mode */
  586. if (is_peripheral_active(musb)) {
  587. /* REVISIT HNP; just force disconnect */
  588. }
  589. musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
  590. musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  591. musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
  592. musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
  593. |USB_PORT_STAT_HIGH_SPEED
  594. |USB_PORT_STAT_ENABLE
  595. );
  596. musb->port1_status |= USB_PORT_STAT_CONNECTION
  597. |(USB_PORT_STAT_C_CONNECTION << 16);
  598. /* high vs full speed is just a guess until after reset */
  599. if (devctl & MUSB_DEVCTL_LSDEV)
  600. musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
  601. /* indicate new connection to OTG machine */
  602. switch (musb->xceiv->state) {
  603. case OTG_STATE_B_PERIPHERAL:
  604. if (int_usb & MUSB_INTR_SUSPEND) {
  605. dev_dbg(musb->controller, "HNP: SUSPEND+CONNECT, now b_host\n");
  606. int_usb &= ~MUSB_INTR_SUSPEND;
  607. goto b_host;
  608. } else
  609. dev_dbg(musb->controller, "CONNECT as b_peripheral???\n");
  610. break;
  611. case OTG_STATE_B_WAIT_ACON:
  612. dev_dbg(musb->controller, "HNP: CONNECT, now b_host\n");
  613. b_host:
  614. musb->xceiv->state = OTG_STATE_B_HOST;
  615. hcd->self.is_b_host = 1;
  616. musb->ignore_disconnect = 0;
  617. del_timer(&musb->otg_timer);
  618. break;
  619. default:
  620. if ((devctl & MUSB_DEVCTL_VBUS)
  621. == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
  622. musb->xceiv->state = OTG_STATE_A_HOST;
  623. hcd->self.is_b_host = 0;
  624. }
  625. break;
  626. }
  627. /* poke the root hub */
  628. MUSB_HST_MODE(musb);
  629. if (hcd->status_urb)
  630. usb_hcd_poll_rh_status(hcd);
  631. else
  632. usb_hcd_resume_root_hub(hcd);
  633. dev_dbg(musb->controller, "CONNECT (%s) devctl %02x\n",
  634. otg_state_string(musb->xceiv->state), devctl);
  635. }
  636. if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
  637. dev_dbg(musb->controller, "DISCONNECT (%s) as %s, devctl %02x\n",
  638. otg_state_string(musb->xceiv->state),
  639. MUSB_MODE(musb), devctl);
  640. handled = IRQ_HANDLED;
  641. switch (musb->xceiv->state) {
  642. case OTG_STATE_A_HOST:
  643. case OTG_STATE_A_SUSPEND:
  644. usb_hcd_resume_root_hub(musb_to_hcd(musb));
  645. musb_root_disconnect(musb);
  646. if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
  647. musb_platform_try_idle(musb, jiffies
  648. + msecs_to_jiffies(musb->a_wait_bcon));
  649. break;
  650. case OTG_STATE_B_HOST:
  651. /* REVISIT this behaves for "real disconnect"
  652. * cases; make sure the other transitions from
  653. * from B_HOST act right too. The B_HOST code
  654. * in hnp_stop() is currently not used...
  655. */
  656. musb_root_disconnect(musb);
  657. musb_to_hcd(musb)->self.is_b_host = 0;
  658. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  659. MUSB_DEV_MODE(musb);
  660. musb_g_disconnect(musb);
  661. break;
  662. case OTG_STATE_A_PERIPHERAL:
  663. musb_hnp_stop(musb);
  664. musb_root_disconnect(musb);
  665. /* FALLTHROUGH */
  666. case OTG_STATE_B_WAIT_ACON:
  667. /* FALLTHROUGH */
  668. case OTG_STATE_B_PERIPHERAL:
  669. case OTG_STATE_B_IDLE:
  670. musb_g_disconnect(musb);
  671. break;
  672. default:
  673. WARNING("unhandled DISCONNECT transition (%s)\n",
  674. otg_state_string(musb->xceiv->state));
  675. break;
  676. }
  677. }
  678. /* mentor saves a bit: bus reset and babble share the same irq.
  679. * only host sees babble; only peripheral sees bus reset.
  680. */
  681. if (int_usb & MUSB_INTR_RESET) {
  682. handled = IRQ_HANDLED;
  683. if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
  684. /*
  685. * Looks like non-HS BABBLE can be ignored, but
  686. * HS BABBLE is an error condition. For HS the solution
  687. * is to avoid babble in the first place and fix what
  688. * caused BABBLE. When HS BABBLE happens we can only
  689. * stop the session.
  690. */
  691. if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
  692. dev_dbg(musb->controller, "BABBLE devctl: %02x\n", devctl);
  693. else {
  694. ERR("Stopping host session -- babble\n");
  695. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  696. }
  697. } else if (is_peripheral_capable()) {
  698. dev_dbg(musb->controller, "BUS RESET as %s\n",
  699. otg_state_string(musb->xceiv->state));
  700. switch (musb->xceiv->state) {
  701. case OTG_STATE_A_SUSPEND:
  702. /* We need to ignore disconnect on suspend
  703. * otherwise tusb 2.0 won't reconnect after a
  704. * power cycle, which breaks otg compliance.
  705. */
  706. musb->ignore_disconnect = 1;
  707. musb_g_reset(musb);
  708. /* FALLTHROUGH */
  709. case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
  710. /* never use invalid T(a_wait_bcon) */
  711. dev_dbg(musb->controller, "HNP: in %s, %d msec timeout\n",
  712. otg_state_string(musb->xceiv->state),
  713. TA_WAIT_BCON(musb));
  714. mod_timer(&musb->otg_timer, jiffies
  715. + msecs_to_jiffies(TA_WAIT_BCON(musb)));
  716. break;
  717. case OTG_STATE_A_PERIPHERAL:
  718. musb->ignore_disconnect = 0;
  719. del_timer(&musb->otg_timer);
  720. musb_g_reset(musb);
  721. break;
  722. case OTG_STATE_B_WAIT_ACON:
  723. dev_dbg(musb->controller, "HNP: RESET (%s), to b_peripheral\n",
  724. otg_state_string(musb->xceiv->state));
  725. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  726. musb_g_reset(musb);
  727. break;
  728. case OTG_STATE_B_IDLE:
  729. musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
  730. /* FALLTHROUGH */
  731. case OTG_STATE_B_PERIPHERAL:
  732. musb_g_reset(musb);
  733. break;
  734. default:
  735. dev_dbg(musb->controller, "Unhandled BUS RESET as %s\n",
  736. otg_state_string(musb->xceiv->state));
  737. }
  738. }
  739. }
  740. #if 0
  741. /* REVISIT ... this would be for multiplexing periodic endpoints, or
  742. * supporting transfer phasing to prevent exceeding ISO bandwidth
  743. * limits of a given frame or microframe.
  744. *
  745. * It's not needed for peripheral side, which dedicates endpoints;
  746. * though it _might_ use SOF irqs for other purposes.
  747. *
  748. * And it's not currently needed for host side, which also dedicates
  749. * endpoints, relies on TX/RX interval registers, and isn't claimed
  750. * to support ISO transfers yet.
  751. */
  752. if (int_usb & MUSB_INTR_SOF) {
  753. void __iomem *mbase = musb->mregs;
  754. struct musb_hw_ep *ep;
  755. u8 epnum;
  756. u16 frame;
  757. dev_dbg(musb->controller, "START_OF_FRAME\n");
  758. handled = IRQ_HANDLED;
  759. /* start any periodic Tx transfers waiting for current frame */
  760. frame = musb_readw(mbase, MUSB_FRAME);
  761. ep = musb->endpoints;
  762. for (epnum = 1; (epnum < musb->nr_endpoints)
  763. && (musb->epmask >= (1 << epnum));
  764. epnum++, ep++) {
  765. /*
  766. * FIXME handle framecounter wraps (12 bits)
  767. * eliminate duplicated StartUrb logic
  768. */
  769. if (ep->dwWaitFrame >= frame) {
  770. ep->dwWaitFrame = 0;
  771. pr_debug("SOF --> periodic TX%s on %d\n",
  772. ep->tx_channel ? " DMA" : "",
  773. epnum);
  774. if (!ep->tx_channel)
  775. musb_h_tx_start(musb, epnum);
  776. else
  777. cppi_hostdma_start(musb, epnum);
  778. }
  779. } /* end of for loop */
  780. }
  781. #endif
  782. schedule_work(&musb->irq_work);
  783. return handled;
  784. }
  785. /*-------------------------------------------------------------------------*/
  786. /*
  787. * Program the HDRC to start (enable interrupts, dma, etc.).
  788. */
  789. void musb_start(struct musb *musb)
  790. {
  791. void __iomem *regs = musb->mregs;
  792. u8 devctl = musb_readb(regs, MUSB_DEVCTL);
  793. dev_dbg(musb->controller, "<== devctl %02x\n", devctl);
  794. /* Set INT enable registers, enable interrupts */
  795. musb_writew(regs, MUSB_INTRTXE, musb->epmask);
  796. musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
  797. musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
  798. musb_writeb(regs, MUSB_TESTMODE, 0);
  799. /* put into basic highspeed mode and start session */
  800. musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
  801. | MUSB_POWER_HSENAB
  802. /* ENSUSPEND wedges tusb */
  803. /* | MUSB_POWER_ENSUSPEND */
  804. );
  805. musb->is_active = 0;
  806. devctl = musb_readb(regs, MUSB_DEVCTL);
  807. devctl &= ~MUSB_DEVCTL_SESSION;
  808. if (is_otg_enabled(musb)) {
  809. /* session started after:
  810. * (a) ID-grounded irq, host mode;
  811. * (b) vbus present/connect IRQ, peripheral mode;
  812. * (c) peripheral initiates, using SRP
  813. */
  814. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  815. musb->is_active = 1;
  816. else
  817. devctl |= MUSB_DEVCTL_SESSION;
  818. } else if (is_host_enabled(musb)) {
  819. /* assume ID pin is hard-wired to ground */
  820. devctl |= MUSB_DEVCTL_SESSION;
  821. } else /* peripheral is enabled */ {
  822. if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
  823. musb->is_active = 1;
  824. }
  825. musb_platform_enable(musb);
  826. musb_writeb(regs, MUSB_DEVCTL, devctl);
  827. }
  828. static void musb_generic_disable(struct musb *musb)
  829. {
  830. void __iomem *mbase = musb->mregs;
  831. u16 temp;
  832. /* disable interrupts */
  833. musb_writeb(mbase, MUSB_INTRUSBE, 0);
  834. musb_writew(mbase, MUSB_INTRTXE, 0);
  835. musb_writew(mbase, MUSB_INTRRXE, 0);
  836. /* off */
  837. musb_writeb(mbase, MUSB_DEVCTL, 0);
  838. /* flush pending interrupts */
  839. temp = musb_readb(mbase, MUSB_INTRUSB);
  840. temp = musb_readw(mbase, MUSB_INTRTX);
  841. temp = musb_readw(mbase, MUSB_INTRRX);
  842. }
  843. /*
  844. * Make the HDRC stop (disable interrupts, etc.);
  845. * reversible by musb_start
  846. * called on gadget driver unregister
  847. * with controller locked, irqs blocked
  848. * acts as a NOP unless some role activated the hardware
  849. */
  850. void musb_stop(struct musb *musb)
  851. {
  852. /* stop IRQs, timers, ... */
  853. musb_platform_disable(musb);
  854. musb_generic_disable(musb);
  855. dev_dbg(musb->controller, "HDRC disabled\n");
  856. /* FIXME
  857. * - mark host and/or peripheral drivers unusable/inactive
  858. * - disable DMA (and enable it in HdrcStart)
  859. * - make sure we can musb_start() after musb_stop(); with
  860. * OTG mode, gadget driver module rmmod/modprobe cycles that
  861. * - ...
  862. */
  863. musb_platform_try_idle(musb, 0);
  864. }
  865. static void musb_shutdown(struct platform_device *pdev)
  866. {
  867. struct musb *musb = dev_to_musb(&pdev->dev);
  868. unsigned long flags;
  869. pm_runtime_get_sync(musb->controller);
  870. spin_lock_irqsave(&musb->lock, flags);
  871. musb_platform_disable(musb);
  872. musb_generic_disable(musb);
  873. spin_unlock_irqrestore(&musb->lock, flags);
  874. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  875. usb_remove_hcd(musb_to_hcd(musb));
  876. musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
  877. musb_platform_exit(musb);
  878. pm_runtime_put(musb->controller);
  879. /* FIXME power down */
  880. }
  881. /*-------------------------------------------------------------------------*/
  882. /*
  883. * The silicon either has hard-wired endpoint configurations, or else
  884. * "dynamic fifo" sizing. The driver has support for both, though at this
  885. * writing only the dynamic sizing is very well tested. Since we switched
  886. * away from compile-time hardware parameters, we can no longer rely on
  887. * dead code elimination to leave only the relevant one in the object file.
  888. *
  889. * We don't currently use dynamic fifo setup capability to do anything
  890. * more than selecting one of a bunch of predefined configurations.
  891. */
  892. #if defined(CONFIG_USB_MUSB_TUSB6010) \
  893. || defined(CONFIG_USB_MUSB_TUSB6010_MODULE) \
  894. || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
  895. || defined(CONFIG_USB_MUSB_OMAP2PLUS_MODULE) \
  896. || defined(CONFIG_USB_MUSB_AM35X) \
  897. || defined(CONFIG_USB_MUSB_AM35X_MODULE)
  898. static ushort __initdata fifo_mode = 4;
  899. #elif defined(CONFIG_USB_MUSB_UX500) \
  900. || defined(CONFIG_USB_MUSB_UX500_MODULE)
  901. static ushort __initdata fifo_mode = 5;
  902. #else
  903. static ushort __initdata fifo_mode = 2;
  904. #endif
  905. /* "modprobe ... fifo_mode=1" etc */
  906. module_param(fifo_mode, ushort, 0);
  907. MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
  908. /*
  909. * tables defining fifo_mode values. define more if you like.
  910. * for host side, make sure both halves of ep1 are set up.
  911. */
  912. /* mode 0 - fits in 2KB */
  913. static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
  914. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  915. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  916. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
  917. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  918. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  919. };
  920. /* mode 1 - fits in 4KB */
  921. static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
  922. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  923. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  924. { .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  925. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  926. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  927. };
  928. /* mode 2 - fits in 4KB */
  929. static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
  930. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  931. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  932. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  933. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  934. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  935. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  936. };
  937. /* mode 3 - fits in 4KB */
  938. static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
  939. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  940. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
  941. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  942. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  943. { .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
  944. { .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
  945. };
  946. /* mode 4 - fits in 16KB */
  947. static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
  948. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  949. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  950. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  951. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  952. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  953. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  954. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  955. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  956. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  957. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  958. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
  959. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
  960. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
  961. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
  962. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
  963. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
  964. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
  965. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
  966. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
  967. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
  968. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
  969. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
  970. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
  971. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
  972. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
  973. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  974. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  975. };
  976. /* mode 5 - fits in 8KB */
  977. static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
  978. { .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
  979. { .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
  980. { .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
  981. { .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
  982. { .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
  983. { .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
  984. { .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
  985. { .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
  986. { .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
  987. { .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
  988. { .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
  989. { .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
  990. { .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
  991. { .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
  992. { .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
  993. { .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
  994. { .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
  995. { .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
  996. { .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
  997. { .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
  998. { .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
  999. { .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
  1000. { .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
  1001. { .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
  1002. { .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
  1003. { .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
  1004. { .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
  1005. };
  1006. /*
  1007. * configure a fifo; for non-shared endpoints, this may be called
  1008. * once for a tx fifo and once for an rx fifo.
  1009. *
  1010. * returns negative errno or offset for next fifo.
  1011. */
  1012. static int __init
  1013. fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
  1014. const struct musb_fifo_cfg *cfg, u16 offset)
  1015. {
  1016. void __iomem *mbase = musb->mregs;
  1017. int size = 0;
  1018. u16 maxpacket = cfg->maxpacket;
  1019. u16 c_off = offset >> 3;
  1020. u8 c_size;
  1021. /* expect hw_ep has already been zero-initialized */
  1022. size = ffs(max(maxpacket, (u16) 8)) - 1;
  1023. maxpacket = 1 << size;
  1024. c_size = size - 3;
  1025. if (cfg->mode == BUF_DOUBLE) {
  1026. if ((offset + (maxpacket << 1)) >
  1027. (1 << (musb->config->ram_bits + 2)))
  1028. return -EMSGSIZE;
  1029. c_size |= MUSB_FIFOSZ_DPB;
  1030. } else {
  1031. if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
  1032. return -EMSGSIZE;
  1033. }
  1034. /* configure the FIFO */
  1035. musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
  1036. /* EP0 reserved endpoint for control, bidirectional;
  1037. * EP1 reserved for bulk, two unidirection halves.
  1038. */
  1039. if (hw_ep->epnum == 1)
  1040. musb->bulk_ep = hw_ep;
  1041. /* REVISIT error check: be sure ep0 can both rx and tx ... */
  1042. switch (cfg->style) {
  1043. case FIFO_TX:
  1044. musb_write_txfifosz(mbase, c_size);
  1045. musb_write_txfifoadd(mbase, c_off);
  1046. hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1047. hw_ep->max_packet_sz_tx = maxpacket;
  1048. break;
  1049. case FIFO_RX:
  1050. musb_write_rxfifosz(mbase, c_size);
  1051. musb_write_rxfifoadd(mbase, c_off);
  1052. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1053. hw_ep->max_packet_sz_rx = maxpacket;
  1054. break;
  1055. case FIFO_RXTX:
  1056. musb_write_txfifosz(mbase, c_size);
  1057. musb_write_txfifoadd(mbase, c_off);
  1058. hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
  1059. hw_ep->max_packet_sz_rx = maxpacket;
  1060. musb_write_rxfifosz(mbase, c_size);
  1061. musb_write_rxfifoadd(mbase, c_off);
  1062. hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
  1063. hw_ep->max_packet_sz_tx = maxpacket;
  1064. hw_ep->is_shared_fifo = true;
  1065. break;
  1066. }
  1067. /* NOTE rx and tx endpoint irqs aren't managed separately,
  1068. * which happens to be ok
  1069. */
  1070. musb->epmask |= (1 << hw_ep->epnum);
  1071. return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
  1072. }
  1073. static struct musb_fifo_cfg __initdata ep0_cfg = {
  1074. .style = FIFO_RXTX, .maxpacket = 64,
  1075. };
  1076. static int __init ep_config_from_table(struct musb *musb)
  1077. {
  1078. const struct musb_fifo_cfg *cfg;
  1079. unsigned i, n;
  1080. int offset;
  1081. struct musb_hw_ep *hw_ep = musb->endpoints;
  1082. if (musb->config->fifo_cfg) {
  1083. cfg = musb->config->fifo_cfg;
  1084. n = musb->config->fifo_cfg_size;
  1085. goto done;
  1086. }
  1087. switch (fifo_mode) {
  1088. default:
  1089. fifo_mode = 0;
  1090. /* FALLTHROUGH */
  1091. case 0:
  1092. cfg = mode_0_cfg;
  1093. n = ARRAY_SIZE(mode_0_cfg);
  1094. break;
  1095. case 1:
  1096. cfg = mode_1_cfg;
  1097. n = ARRAY_SIZE(mode_1_cfg);
  1098. break;
  1099. case 2:
  1100. cfg = mode_2_cfg;
  1101. n = ARRAY_SIZE(mode_2_cfg);
  1102. break;
  1103. case 3:
  1104. cfg = mode_3_cfg;
  1105. n = ARRAY_SIZE(mode_3_cfg);
  1106. break;
  1107. case 4:
  1108. cfg = mode_4_cfg;
  1109. n = ARRAY_SIZE(mode_4_cfg);
  1110. break;
  1111. case 5:
  1112. cfg = mode_5_cfg;
  1113. n = ARRAY_SIZE(mode_5_cfg);
  1114. break;
  1115. }
  1116. printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
  1117. musb_driver_name, fifo_mode);
  1118. done:
  1119. offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
  1120. /* assert(offset > 0) */
  1121. /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
  1122. * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
  1123. */
  1124. for (i = 0; i < n; i++) {
  1125. u8 epn = cfg->hw_ep_num;
  1126. if (epn >= musb->config->num_eps) {
  1127. pr_debug("%s: invalid ep %d\n",
  1128. musb_driver_name, epn);
  1129. return -EINVAL;
  1130. }
  1131. offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
  1132. if (offset < 0) {
  1133. pr_debug("%s: mem overrun, ep %d\n",
  1134. musb_driver_name, epn);
  1135. return -EINVAL;
  1136. }
  1137. epn++;
  1138. musb->nr_endpoints = max(epn, musb->nr_endpoints);
  1139. }
  1140. printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
  1141. musb_driver_name,
  1142. n + 1, musb->config->num_eps * 2 - 1,
  1143. offset, (1 << (musb->config->ram_bits + 2)));
  1144. if (!musb->bulk_ep) {
  1145. pr_debug("%s: missing bulk\n", musb_driver_name);
  1146. return -EINVAL;
  1147. }
  1148. return 0;
  1149. }
  1150. /*
  1151. * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
  1152. * @param musb the controller
  1153. */
  1154. static int __init ep_config_from_hw(struct musb *musb)
  1155. {
  1156. u8 epnum = 0;
  1157. struct musb_hw_ep *hw_ep;
  1158. void *mbase = musb->mregs;
  1159. int ret = 0;
  1160. dev_dbg(musb->controller, "<== static silicon ep config\n");
  1161. /* FIXME pick up ep0 maxpacket size */
  1162. for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
  1163. musb_ep_select(mbase, epnum);
  1164. hw_ep = musb->endpoints + epnum;
  1165. ret = musb_read_fifosize(musb, hw_ep, epnum);
  1166. if (ret < 0)
  1167. break;
  1168. /* FIXME set up hw_ep->{rx,tx}_double_buffered */
  1169. /* pick an RX/TX endpoint for bulk */
  1170. if (hw_ep->max_packet_sz_tx < 512
  1171. || hw_ep->max_packet_sz_rx < 512)
  1172. continue;
  1173. /* REVISIT: this algorithm is lazy, we should at least
  1174. * try to pick a double buffered endpoint.
  1175. */
  1176. if (musb->bulk_ep)
  1177. continue;
  1178. musb->bulk_ep = hw_ep;
  1179. }
  1180. if (!musb->bulk_ep) {
  1181. pr_debug("%s: missing bulk\n", musb_driver_name);
  1182. return -EINVAL;
  1183. }
  1184. return 0;
  1185. }
  1186. enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
  1187. /* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
  1188. * configure endpoints, or take their config from silicon
  1189. */
  1190. static int __init musb_core_init(u16 musb_type, struct musb *musb)
  1191. {
  1192. u8 reg;
  1193. char *type;
  1194. char aInfo[90], aRevision[32], aDate[12];
  1195. void __iomem *mbase = musb->mregs;
  1196. int status = 0;
  1197. int i;
  1198. /* log core options (read using indexed model) */
  1199. reg = musb_read_configdata(mbase);
  1200. strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
  1201. if (reg & MUSB_CONFIGDATA_DYNFIFO) {
  1202. strcat(aInfo, ", dyn FIFOs");
  1203. musb->dyn_fifo = true;
  1204. }
  1205. if (reg & MUSB_CONFIGDATA_MPRXE) {
  1206. strcat(aInfo, ", bulk combine");
  1207. musb->bulk_combine = true;
  1208. }
  1209. if (reg & MUSB_CONFIGDATA_MPTXE) {
  1210. strcat(aInfo, ", bulk split");
  1211. musb->bulk_split = true;
  1212. }
  1213. if (reg & MUSB_CONFIGDATA_HBRXE) {
  1214. strcat(aInfo, ", HB-ISO Rx");
  1215. musb->hb_iso_rx = true;
  1216. }
  1217. if (reg & MUSB_CONFIGDATA_HBTXE) {
  1218. strcat(aInfo, ", HB-ISO Tx");
  1219. musb->hb_iso_tx = true;
  1220. }
  1221. if (reg & MUSB_CONFIGDATA_SOFTCONE)
  1222. strcat(aInfo, ", SoftConn");
  1223. printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
  1224. musb_driver_name, reg, aInfo);
  1225. aDate[0] = 0;
  1226. if (MUSB_CONTROLLER_MHDRC == musb_type) {
  1227. musb->is_multipoint = 1;
  1228. type = "M";
  1229. } else {
  1230. musb->is_multipoint = 0;
  1231. type = "";
  1232. #ifndef CONFIG_USB_OTG_BLACKLIST_HUB
  1233. printk(KERN_ERR
  1234. "%s: kernel must blacklist external hubs\n",
  1235. musb_driver_name);
  1236. #endif
  1237. }
  1238. /* log release info */
  1239. musb->hwvers = musb_read_hwvers(mbase);
  1240. snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
  1241. MUSB_HWVERS_MINOR(musb->hwvers),
  1242. (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
  1243. printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
  1244. musb_driver_name, type, aRevision, aDate);
  1245. /* configure ep0 */
  1246. musb_configure_ep0(musb);
  1247. /* discover endpoint configuration */
  1248. musb->nr_endpoints = 1;
  1249. musb->epmask = 1;
  1250. if (musb->dyn_fifo)
  1251. status = ep_config_from_table(musb);
  1252. else
  1253. status = ep_config_from_hw(musb);
  1254. if (status < 0)
  1255. return status;
  1256. /* finish init, and print endpoint config */
  1257. for (i = 0; i < musb->nr_endpoints; i++) {
  1258. struct musb_hw_ep *hw_ep = musb->endpoints + i;
  1259. hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
  1260. #if defined(CONFIG_USB_MUSB_TUSB6010) || defined (CONFIG_USB_MUSB_TUSB6010_MODULE)
  1261. hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
  1262. hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
  1263. hw_ep->fifo_sync_va =
  1264. musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
  1265. if (i == 0)
  1266. hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
  1267. else
  1268. hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
  1269. #endif
  1270. hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
  1271. hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
  1272. hw_ep->rx_reinit = 1;
  1273. hw_ep->tx_reinit = 1;
  1274. if (hw_ep->max_packet_sz_tx) {
  1275. dev_dbg(musb->controller,
  1276. "%s: hw_ep %d%s, %smax %d\n",
  1277. musb_driver_name, i,
  1278. hw_ep->is_shared_fifo ? "shared" : "tx",
  1279. hw_ep->tx_double_buffered
  1280. ? "doublebuffer, " : "",
  1281. hw_ep->max_packet_sz_tx);
  1282. }
  1283. if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
  1284. dev_dbg(musb->controller,
  1285. "%s: hw_ep %d%s, %smax %d\n",
  1286. musb_driver_name, i,
  1287. "rx",
  1288. hw_ep->rx_double_buffered
  1289. ? "doublebuffer, " : "",
  1290. hw_ep->max_packet_sz_rx);
  1291. }
  1292. if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
  1293. dev_dbg(musb->controller, "hw_ep %d not configured\n", i);
  1294. }
  1295. return 0;
  1296. }
  1297. /*-------------------------------------------------------------------------*/
  1298. #if defined(CONFIG_SOC_OMAP2430) || defined(CONFIG_SOC_OMAP3430) || \
  1299. defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_ARCH_U8500)
  1300. static irqreturn_t generic_interrupt(int irq, void *__hci)
  1301. {
  1302. unsigned long flags;
  1303. irqreturn_t retval = IRQ_NONE;
  1304. struct musb *musb = __hci;
  1305. spin_lock_irqsave(&musb->lock, flags);
  1306. musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
  1307. musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
  1308. musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
  1309. if (musb->int_usb || musb->int_tx || musb->int_rx)
  1310. retval = musb_interrupt(musb);
  1311. spin_unlock_irqrestore(&musb->lock, flags);
  1312. return retval;
  1313. }
  1314. #else
  1315. #define generic_interrupt NULL
  1316. #endif
  1317. /*
  1318. * handle all the irqs defined by the HDRC core. for now we expect: other
  1319. * irq sources (phy, dma, etc) will be handled first, musb->int_* values
  1320. * will be assigned, and the irq will already have been acked.
  1321. *
  1322. * called in irq context with spinlock held, irqs blocked
  1323. */
  1324. irqreturn_t musb_interrupt(struct musb *musb)
  1325. {
  1326. irqreturn_t retval = IRQ_NONE;
  1327. u8 devctl, power;
  1328. int ep_num;
  1329. u32 reg;
  1330. devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1331. power = musb_readb(musb->mregs, MUSB_POWER);
  1332. dev_dbg(musb->controller, "** IRQ %s usb%04x tx%04x rx%04x\n",
  1333. (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
  1334. musb->int_usb, musb->int_tx, musb->int_rx);
  1335. /* the core can interrupt us for multiple reasons; docs have
  1336. * a generic interrupt flowchart to follow
  1337. */
  1338. if (musb->int_usb)
  1339. retval |= musb_stage0_irq(musb, musb->int_usb,
  1340. devctl, power);
  1341. /* "stage 1" is handling endpoint irqs */
  1342. /* handle endpoint 0 first */
  1343. if (musb->int_tx & 1) {
  1344. if (devctl & MUSB_DEVCTL_HM)
  1345. retval |= musb_h_ep0_irq(musb);
  1346. else
  1347. retval |= musb_g_ep0_irq(musb);
  1348. }
  1349. /* RX on endpoints 1-15 */
  1350. reg = musb->int_rx >> 1;
  1351. ep_num = 1;
  1352. while (reg) {
  1353. if (reg & 1) {
  1354. /* musb_ep_select(musb->mregs, ep_num); */
  1355. /* REVISIT just retval = ep->rx_irq(...) */
  1356. retval = IRQ_HANDLED;
  1357. if (devctl & MUSB_DEVCTL_HM) {
  1358. if (is_host_capable())
  1359. musb_host_rx(musb, ep_num);
  1360. } else {
  1361. if (is_peripheral_capable())
  1362. musb_g_rx(musb, ep_num);
  1363. }
  1364. }
  1365. reg >>= 1;
  1366. ep_num++;
  1367. }
  1368. /* TX on endpoints 1-15 */
  1369. reg = musb->int_tx >> 1;
  1370. ep_num = 1;
  1371. while (reg) {
  1372. if (reg & 1) {
  1373. /* musb_ep_select(musb->mregs, ep_num); */
  1374. /* REVISIT just retval |= ep->tx_irq(...) */
  1375. retval = IRQ_HANDLED;
  1376. if (devctl & MUSB_DEVCTL_HM) {
  1377. if (is_host_capable())
  1378. musb_host_tx(musb, ep_num);
  1379. } else {
  1380. if (is_peripheral_capable())
  1381. musb_g_tx(musb, ep_num);
  1382. }
  1383. }
  1384. reg >>= 1;
  1385. ep_num++;
  1386. }
  1387. return retval;
  1388. }
  1389. EXPORT_SYMBOL_GPL(musb_interrupt);
  1390. #ifndef CONFIG_MUSB_PIO_ONLY
  1391. static bool __initdata use_dma = 1;
  1392. /* "modprobe ... use_dma=0" etc */
  1393. module_param(use_dma, bool, 0);
  1394. MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
  1395. void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
  1396. {
  1397. u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
  1398. /* called with controller lock already held */
  1399. if (!epnum) {
  1400. #ifndef CONFIG_USB_TUSB_OMAP_DMA
  1401. if (!is_cppi_enabled()) {
  1402. /* endpoint 0 */
  1403. if (devctl & MUSB_DEVCTL_HM)
  1404. musb_h_ep0_irq(musb);
  1405. else
  1406. musb_g_ep0_irq(musb);
  1407. }
  1408. #endif
  1409. } else {
  1410. /* endpoints 1..15 */
  1411. if (transmit) {
  1412. if (devctl & MUSB_DEVCTL_HM) {
  1413. if (is_host_capable())
  1414. musb_host_tx(musb, epnum);
  1415. } else {
  1416. if (is_peripheral_capable())
  1417. musb_g_tx(musb, epnum);
  1418. }
  1419. } else {
  1420. /* receive */
  1421. if (devctl & MUSB_DEVCTL_HM) {
  1422. if (is_host_capable())
  1423. musb_host_rx(musb, epnum);
  1424. } else {
  1425. if (is_peripheral_capable())
  1426. musb_g_rx(musb, epnum);
  1427. }
  1428. }
  1429. }
  1430. }
  1431. EXPORT_SYMBOL_GPL(musb_dma_completion);
  1432. #else
  1433. #define use_dma 0
  1434. #endif
  1435. /*-------------------------------------------------------------------------*/
  1436. #ifdef CONFIG_SYSFS
  1437. static ssize_t
  1438. musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
  1439. {
  1440. struct musb *musb = dev_to_musb(dev);
  1441. unsigned long flags;
  1442. int ret = -EINVAL;
  1443. spin_lock_irqsave(&musb->lock, flags);
  1444. ret = sprintf(buf, "%s\n", otg_state_string(musb->xceiv->state));
  1445. spin_unlock_irqrestore(&musb->lock, flags);
  1446. return ret;
  1447. }
  1448. static ssize_t
  1449. musb_mode_store(struct device *dev, struct device_attribute *attr,
  1450. const char *buf, size_t n)
  1451. {
  1452. struct musb *musb = dev_to_musb(dev);
  1453. unsigned long flags;
  1454. int status;
  1455. spin_lock_irqsave(&musb->lock, flags);
  1456. if (sysfs_streq(buf, "host"))
  1457. status = musb_platform_set_mode(musb, MUSB_HOST);
  1458. else if (sysfs_streq(buf, "peripheral"))
  1459. status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
  1460. else if (sysfs_streq(buf, "otg"))
  1461. status = musb_platform_set_mode(musb, MUSB_OTG);
  1462. else
  1463. status = -EINVAL;
  1464. spin_unlock_irqrestore(&musb->lock, flags);
  1465. return (status == 0) ? n : status;
  1466. }
  1467. static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
  1468. static ssize_t
  1469. musb_vbus_store(struct device *dev, struct device_attribute *attr,
  1470. const char *buf, size_t n)
  1471. {
  1472. struct musb *musb = dev_to_musb(dev);
  1473. unsigned long flags;
  1474. unsigned long val;
  1475. if (sscanf(buf, "%lu", &val) < 1) {
  1476. dev_err(dev, "Invalid VBUS timeout ms value\n");
  1477. return -EINVAL;
  1478. }
  1479. spin_lock_irqsave(&musb->lock, flags);
  1480. /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
  1481. musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
  1482. if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
  1483. musb->is_active = 0;
  1484. musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
  1485. spin_unlock_irqrestore(&musb->lock, flags);
  1486. return n;
  1487. }
  1488. static ssize_t
  1489. musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
  1490. {
  1491. struct musb *musb = dev_to_musb(dev);
  1492. unsigned long flags;
  1493. unsigned long val;
  1494. int vbus;
  1495. spin_lock_irqsave(&musb->lock, flags);
  1496. val = musb->a_wait_bcon;
  1497. /* FIXME get_vbus_status() is normally #defined as false...
  1498. * and is effectively TUSB-specific.
  1499. */
  1500. vbus = musb_platform_get_vbus_status(musb);
  1501. spin_unlock_irqrestore(&musb->lock, flags);
  1502. return sprintf(buf, "Vbus %s, timeout %lu msec\n",
  1503. vbus ? "on" : "off", val);
  1504. }
  1505. static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
  1506. /* Gadget drivers can't know that a host is connected so they might want
  1507. * to start SRP, but users can. This allows userspace to trigger SRP.
  1508. */
  1509. static ssize_t
  1510. musb_srp_store(struct device *dev, struct device_attribute *attr,
  1511. const char *buf, size_t n)
  1512. {
  1513. struct musb *musb = dev_to_musb(dev);
  1514. unsigned short srp;
  1515. if (sscanf(buf, "%hu", &srp) != 1
  1516. || (srp != 1)) {
  1517. dev_err(dev, "SRP: Value must be 1\n");
  1518. return -EINVAL;
  1519. }
  1520. if (srp == 1)
  1521. musb_g_wakeup(musb);
  1522. return n;
  1523. }
  1524. static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
  1525. static struct attribute *musb_attributes[] = {
  1526. &dev_attr_mode.attr,
  1527. &dev_attr_vbus.attr,
  1528. &dev_attr_srp.attr,
  1529. NULL
  1530. };
  1531. static const struct attribute_group musb_attr_group = {
  1532. .attrs = musb_attributes,
  1533. };
  1534. #endif /* sysfs */
  1535. /* Only used to provide driver mode change events */
  1536. static void musb_irq_work(struct work_struct *data)
  1537. {
  1538. struct musb *musb = container_of(data, struct musb, irq_work);
  1539. static int old_state;
  1540. if (musb->xceiv->state != old_state) {
  1541. old_state = musb->xceiv->state;
  1542. sysfs_notify(&musb->controller->kobj, NULL, "mode");
  1543. }
  1544. }
  1545. /* --------------------------------------------------------------------------
  1546. * Init support
  1547. */
  1548. static struct musb *__init
  1549. allocate_instance(struct device *dev,
  1550. struct musb_hdrc_config *config, void __iomem *mbase)
  1551. {
  1552. struct musb *musb;
  1553. struct musb_hw_ep *ep;
  1554. int epnum;
  1555. struct usb_hcd *hcd;
  1556. hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
  1557. if (!hcd)
  1558. return NULL;
  1559. /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
  1560. musb = hcd_to_musb(hcd);
  1561. INIT_LIST_HEAD(&musb->control);
  1562. INIT_LIST_HEAD(&musb->in_bulk);
  1563. INIT_LIST_HEAD(&musb->out_bulk);
  1564. hcd->uses_new_polling = 1;
  1565. hcd->has_tt = 1;
  1566. musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
  1567. musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
  1568. dev_set_drvdata(dev, musb);
  1569. musb->mregs = mbase;
  1570. musb->ctrl_base = mbase;
  1571. musb->nIrq = -ENODEV;
  1572. musb->config = config;
  1573. BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
  1574. for (epnum = 0, ep = musb->endpoints;
  1575. epnum < musb->config->num_eps;
  1576. epnum++, ep++) {
  1577. ep->musb = musb;
  1578. ep->epnum = epnum;
  1579. }
  1580. musb->controller = dev;
  1581. return musb;
  1582. }
  1583. static void musb_free(struct musb *musb)
  1584. {
  1585. /* this has multiple entry modes. it handles fault cleanup after
  1586. * probe(), where things may be partially set up, as well as rmmod
  1587. * cleanup after everything's been de-activated.
  1588. */
  1589. #ifdef CONFIG_SYSFS
  1590. sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
  1591. #endif
  1592. musb_gadget_cleanup(musb);
  1593. if (musb->nIrq >= 0) {
  1594. if (musb->irq_wake)
  1595. disable_irq_wake(musb->nIrq);
  1596. free_irq(musb->nIrq, musb);
  1597. }
  1598. if (is_dma_capable() && musb->dma_controller) {
  1599. struct dma_controller *c = musb->dma_controller;
  1600. (void) c->stop(c);
  1601. dma_controller_destroy(c);
  1602. }
  1603. kfree(musb);
  1604. }
  1605. /*
  1606. * Perform generic per-controller initialization.
  1607. *
  1608. * @pDevice: the controller (already clocked, etc)
  1609. * @nIrq: irq
  1610. * @mregs: virtual address of controller registers,
  1611. * not yet corrected for platform-specific offsets
  1612. */
  1613. static int __init
  1614. musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
  1615. {
  1616. int status;
  1617. struct musb *musb;
  1618. struct musb_hdrc_platform_data *plat = dev->platform_data;
  1619. /* The driver might handle more features than the board; OK.
  1620. * Fail when the board needs a feature that's not enabled.
  1621. */
  1622. if (!plat) {
  1623. dev_dbg(dev, "no platform_data?\n");
  1624. status = -ENODEV;
  1625. goto fail0;
  1626. }
  1627. /* allocate */
  1628. musb = allocate_instance(dev, plat->config, ctrl);
  1629. if (!musb) {
  1630. status = -ENOMEM;
  1631. goto fail0;
  1632. }
  1633. pm_runtime_use_autosuspend(musb->controller);
  1634. pm_runtime_set_autosuspend_delay(musb->controller, 200);
  1635. pm_runtime_enable(musb->controller);
  1636. spin_lock_init(&musb->lock);
  1637. musb->board_mode = plat->mode;
  1638. musb->board_set_power = plat->set_power;
  1639. musb->min_power = plat->min_power;
  1640. musb->ops = plat->platform_ops;
  1641. /* The musb_platform_init() call:
  1642. * - adjusts musb->mregs and musb->isr if needed,
  1643. * - may initialize an integrated tranceiver
  1644. * - initializes musb->xceiv, usually by otg_get_transceiver()
  1645. * - stops powering VBUS
  1646. *
  1647. * There are various transceiver configurations. Blackfin,
  1648. * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
  1649. * external/discrete ones in various flavors (twl4030 family,
  1650. * isp1504, non-OTG, etc) mostly hooking up through ULPI.
  1651. */
  1652. musb->isr = generic_interrupt;
  1653. status = musb_platform_init(musb);
  1654. if (status < 0)
  1655. goto fail1;
  1656. if (!musb->isr) {
  1657. status = -ENODEV;
  1658. goto fail3;
  1659. }
  1660. if (!musb->xceiv->io_ops) {
  1661. musb->xceiv->io_priv = musb->mregs;
  1662. musb->xceiv->io_ops = &musb_ulpi_access;
  1663. }
  1664. #ifndef CONFIG_MUSB_PIO_ONLY
  1665. if (use_dma && dev->dma_mask) {
  1666. struct dma_controller *c;
  1667. c = dma_controller_create(musb, musb->mregs);
  1668. musb->dma_controller = c;
  1669. if (c)
  1670. (void) c->start(c);
  1671. }
  1672. #endif
  1673. /* ideally this would be abstracted in platform setup */
  1674. if (!is_dma_capable() || !musb->dma_controller)
  1675. dev->dma_mask = NULL;
  1676. /* be sure interrupts are disabled before connecting ISR */
  1677. musb_platform_disable(musb);
  1678. musb_generic_disable(musb);
  1679. /* setup musb parts of the core (especially endpoints) */
  1680. status = musb_core_init(plat->config->multipoint
  1681. ? MUSB_CONTROLLER_MHDRC
  1682. : MUSB_CONTROLLER_HDRC, musb);
  1683. if (status < 0)
  1684. goto fail3;
  1685. setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
  1686. /* Init IRQ workqueue before request_irq */
  1687. INIT_WORK(&musb->irq_work, musb_irq_work);
  1688. /* attach to the IRQ */
  1689. if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
  1690. dev_err(dev, "request_irq %d failed!\n", nIrq);
  1691. status = -ENODEV;
  1692. goto fail3;
  1693. }
  1694. musb->nIrq = nIrq;
  1695. /* FIXME this handles wakeup irqs wrong */
  1696. if (enable_irq_wake(nIrq) == 0) {
  1697. musb->irq_wake = 1;
  1698. device_init_wakeup(dev, 1);
  1699. } else {
  1700. musb->irq_wake = 0;
  1701. }
  1702. /* host side needs more setup */
  1703. if (is_host_enabled(musb)) {
  1704. struct usb_hcd *hcd = musb_to_hcd(musb);
  1705. otg_set_host(musb->xceiv, &hcd->self);
  1706. if (is_otg_enabled(musb))
  1707. hcd->self.otg_port = 1;
  1708. musb->xceiv->host = &hcd->self;
  1709. hcd->power_budget = 2 * (plat->power ? : 250);
  1710. /* program PHY to use external vBus if required */
  1711. if (plat->extvbus) {
  1712. u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1713. busctl |= MUSB_ULPI_USE_EXTVBUS;
  1714. musb_write_ulpi_buscontrol(musb->mregs, busctl);
  1715. }
  1716. }
  1717. /* For the host-only role, we can activate right away.
  1718. * (We expect the ID pin to be forcibly grounded!!)
  1719. * Otherwise, wait till the gadget driver hooks up.
  1720. */
  1721. if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
  1722. struct usb_hcd *hcd = musb_to_hcd(musb);
  1723. MUSB_HST_MODE(musb);
  1724. musb->xceiv->default_a = 1;
  1725. musb->xceiv->state = OTG_STATE_A_IDLE;
  1726. status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
  1727. hcd->self.uses_pio_for_control = 1;
  1728. dev_dbg(musb->controller, "%s mode, status %d, devctl %02x %c\n",
  1729. "HOST", status,
  1730. musb_readb(musb->mregs, MUSB_DEVCTL),
  1731. (musb_readb(musb->mregs, MUSB_DEVCTL)
  1732. & MUSB_DEVCTL_BDEVICE
  1733. ? 'B' : 'A'));
  1734. } else /* peripheral is enabled */ {
  1735. MUSB_DEV_MODE(musb);
  1736. musb->xceiv->default_a = 0;
  1737. musb->xceiv->state = OTG_STATE_B_IDLE;
  1738. status = musb_gadget_setup(musb);
  1739. dev_dbg(musb->controller, "%s mode, status %d, dev%02x\n",
  1740. is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
  1741. status,
  1742. musb_readb(musb->mregs, MUSB_DEVCTL));
  1743. }
  1744. if (status < 0)
  1745. goto fail3;
  1746. status = musb_init_debugfs(musb);
  1747. if (status < 0)
  1748. goto fail4;
  1749. #ifdef CONFIG_SYSFS
  1750. status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
  1751. if (status)
  1752. goto fail5;
  1753. #endif
  1754. dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
  1755. ({char *s;
  1756. switch (musb->board_mode) {
  1757. case MUSB_HOST: s = "Host"; break;
  1758. case MUSB_PERIPHERAL: s = "Peripheral"; break;
  1759. default: s = "OTG"; break;
  1760. }; s; }),
  1761. ctrl,
  1762. (is_dma_capable() && musb->dma_controller)
  1763. ? "DMA" : "PIO",
  1764. musb->nIrq);
  1765. return 0;
  1766. fail5:
  1767. musb_exit_debugfs(musb);
  1768. fail4:
  1769. if (!is_otg_enabled(musb) && is_host_enabled(musb))
  1770. usb_remove_hcd(musb_to_hcd(musb));
  1771. else
  1772. musb_gadget_cleanup(musb);
  1773. fail3:
  1774. if (musb->irq_wake)
  1775. device_init_wakeup(dev, 0);
  1776. musb_platform_exit(musb);
  1777. fail1:
  1778. dev_err(musb->controller,
  1779. "musb_init_controller failed with status %d\n", status);
  1780. musb_free(musb);
  1781. fail0:
  1782. return status;
  1783. }
  1784. /*-------------------------------------------------------------------------*/
  1785. /* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
  1786. * bridge to a platform device; this driver then suffices.
  1787. */
  1788. #ifndef CONFIG_MUSB_PIO_ONLY
  1789. static u64 *orig_dma_mask;
  1790. #endif
  1791. static int __init musb_probe(struct platform_device *pdev)
  1792. {
  1793. struct device *dev = &pdev->dev;
  1794. int irq = platform_get_irq_byname(pdev, "mc");
  1795. int status;
  1796. struct resource *iomem;
  1797. void __iomem *base;
  1798. iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1799. if (!iomem || irq <= 0)
  1800. return -ENODEV;
  1801. base = ioremap(iomem->start, resource_size(iomem));
  1802. if (!base) {
  1803. dev_err(dev, "ioremap failed\n");
  1804. return -ENOMEM;
  1805. }
  1806. #ifndef CONFIG_MUSB_PIO_ONLY
  1807. /* clobbered by use_dma=n */
  1808. orig_dma_mask = dev->dma_mask;
  1809. #endif
  1810. status = musb_init_controller(dev, irq, base);
  1811. if (status < 0)
  1812. iounmap(base);
  1813. return status;
  1814. }
  1815. static int __exit musb_remove(struct platform_device *pdev)
  1816. {
  1817. struct musb *musb = dev_to_musb(&pdev->dev);
  1818. void __iomem *ctrl_base = musb->ctrl_base;
  1819. /* this gets called on rmmod.
  1820. * - Host mode: host may still be active
  1821. * - Peripheral mode: peripheral is deactivated (or never-activated)
  1822. * - OTG mode: both roles are deactivated (or never-activated)
  1823. */
  1824. pm_runtime_get_sync(musb->controller);
  1825. musb_exit_debugfs(musb);
  1826. musb_shutdown(pdev);
  1827. pm_runtime_put(musb->controller);
  1828. musb_free(musb);
  1829. iounmap(ctrl_base);
  1830. device_init_wakeup(&pdev->dev, 0);
  1831. #ifndef CONFIG_MUSB_PIO_ONLY
  1832. pdev->dev.dma_mask = orig_dma_mask;
  1833. #endif
  1834. return 0;
  1835. }
  1836. #ifdef CONFIG_PM
  1837. static void musb_save_context(struct musb *musb)
  1838. {
  1839. int i;
  1840. void __iomem *musb_base = musb->mregs;
  1841. void __iomem *epio;
  1842. if (is_host_enabled(musb)) {
  1843. musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
  1844. musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
  1845. musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
  1846. }
  1847. musb->context.power = musb_readb(musb_base, MUSB_POWER);
  1848. musb->context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
  1849. musb->context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
  1850. musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
  1851. musb->context.index = musb_readb(musb_base, MUSB_INDEX);
  1852. musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
  1853. for (i = 0; i < musb->config->num_eps; ++i) {
  1854. struct musb_hw_ep *hw_ep;
  1855. hw_ep = &musb->endpoints[i];
  1856. if (!hw_ep)
  1857. continue;
  1858. epio = hw_ep->regs;
  1859. if (!epio)
  1860. continue;
  1861. musb_writeb(musb_base, MUSB_INDEX, i);
  1862. musb->context.index_regs[i].txmaxp =
  1863. musb_readw(epio, MUSB_TXMAXP);
  1864. musb->context.index_regs[i].txcsr =
  1865. musb_readw(epio, MUSB_TXCSR);
  1866. musb->context.index_regs[i].rxmaxp =
  1867. musb_readw(epio, MUSB_RXMAXP);
  1868. musb->context.index_regs[i].rxcsr =
  1869. musb_readw(epio, MUSB_RXCSR);
  1870. if (musb->dyn_fifo) {
  1871. musb->context.index_regs[i].txfifoadd =
  1872. musb_read_txfifoadd(musb_base);
  1873. musb->context.index_regs[i].rxfifoadd =
  1874. musb_read_rxfifoadd(musb_base);
  1875. musb->context.index_regs[i].txfifosz =
  1876. musb_read_txfifosz(musb_base);
  1877. musb->context.index_regs[i].rxfifosz =
  1878. musb_read_rxfifosz(musb_base);
  1879. }
  1880. if (is_host_enabled(musb)) {
  1881. musb->context.index_regs[i].txtype =
  1882. musb_readb(epio, MUSB_TXTYPE);
  1883. musb->context.index_regs[i].txinterval =
  1884. musb_readb(epio, MUSB_TXINTERVAL);
  1885. musb->context.index_regs[i].rxtype =
  1886. musb_readb(epio, MUSB_RXTYPE);
  1887. musb->context.index_regs[i].rxinterval =
  1888. musb_readb(epio, MUSB_RXINTERVAL);
  1889. musb->context.index_regs[i].txfunaddr =
  1890. musb_read_txfunaddr(musb_base, i);
  1891. musb->context.index_regs[i].txhubaddr =
  1892. musb_read_txhubaddr(musb_base, i);
  1893. musb->context.index_regs[i].txhubport =
  1894. musb_read_txhubport(musb_base, i);
  1895. musb->context.index_regs[i].rxfunaddr =
  1896. musb_read_rxfunaddr(musb_base, i);
  1897. musb->context.index_regs[i].rxhubaddr =
  1898. musb_read_rxhubaddr(musb_base, i);
  1899. musb->context.index_regs[i].rxhubport =
  1900. musb_read_rxhubport(musb_base, i);
  1901. }
  1902. }
  1903. }
  1904. static void musb_restore_context(struct musb *musb)
  1905. {
  1906. int i;
  1907. void __iomem *musb_base = musb->mregs;
  1908. void __iomem *ep_target_regs;
  1909. void __iomem *epio;
  1910. if (is_host_enabled(musb)) {
  1911. musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
  1912. musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
  1913. musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
  1914. }
  1915. musb_writeb(musb_base, MUSB_POWER, musb->context.power);
  1916. musb_writew(musb_base, MUSB_INTRTXE, musb->context.intrtxe);
  1917. musb_writew(musb_base, MUSB_INTRRXE, musb->context.intrrxe);
  1918. musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
  1919. musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
  1920. for (i = 0; i < musb->config->num_eps; ++i) {
  1921. struct musb_hw_ep *hw_ep;
  1922. hw_ep = &musb->endpoints[i];
  1923. if (!hw_ep)
  1924. continue;
  1925. epio = hw_ep->regs;
  1926. if (!epio)
  1927. continue;
  1928. musb_writeb(musb_base, MUSB_INDEX, i);
  1929. musb_writew(epio, MUSB_TXMAXP,
  1930. musb->context.index_regs[i].txmaxp);
  1931. musb_writew(epio, MUSB_TXCSR,
  1932. musb->context.index_regs[i].txcsr);
  1933. musb_writew(epio, MUSB_RXMAXP,
  1934. musb->context.index_regs[i].rxmaxp);
  1935. musb_writew(epio, MUSB_RXCSR,
  1936. musb->context.index_regs[i].rxcsr);
  1937. if (musb->dyn_fifo) {
  1938. musb_write_txfifosz(musb_base,
  1939. musb->context.index_regs[i].txfifosz);
  1940. musb_write_rxfifosz(musb_base,
  1941. musb->context.index_regs[i].rxfifosz);
  1942. musb_write_txfifoadd(musb_base,
  1943. musb->context.index_regs[i].txfifoadd);
  1944. musb_write_rxfifoadd(musb_base,
  1945. musb->context.index_regs[i].rxfifoadd);
  1946. }
  1947. if (is_host_enabled(musb)) {
  1948. musb_writeb(epio, MUSB_TXTYPE,
  1949. musb->context.index_regs[i].txtype);
  1950. musb_writeb(epio, MUSB_TXINTERVAL,
  1951. musb->context.index_regs[i].txinterval);
  1952. musb_writeb(epio, MUSB_RXTYPE,
  1953. musb->context.index_regs[i].rxtype);
  1954. musb_writeb(epio, MUSB_RXINTERVAL,
  1955. musb->context.index_regs[i].rxinterval);
  1956. musb_write_txfunaddr(musb_base, i,
  1957. musb->context.index_regs[i].txfunaddr);
  1958. musb_write_txhubaddr(musb_base, i,
  1959. musb->context.index_regs[i].txhubaddr);
  1960. musb_write_txhubport(musb_base, i,
  1961. musb->context.index_regs[i].txhubport);
  1962. ep_target_regs =
  1963. musb_read_target_reg_base(i, musb_base);
  1964. musb_write_rxfunaddr(ep_target_regs,
  1965. musb->context.index_regs[i].rxfunaddr);
  1966. musb_write_rxhubaddr(ep_target_regs,
  1967. musb->context.index_regs[i].rxhubaddr);
  1968. musb_write_rxhubport(ep_target_regs,
  1969. musb->context.index_regs[i].rxhubport);
  1970. }
  1971. }
  1972. musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
  1973. }
  1974. static int musb_suspend(struct device *dev)
  1975. {
  1976. struct musb *musb = dev_to_musb(dev);
  1977. unsigned long flags;
  1978. spin_lock_irqsave(&musb->lock, flags);
  1979. if (is_peripheral_active(musb)) {
  1980. /* FIXME force disconnect unless we know USB will wake
  1981. * the system up quickly enough to respond ...
  1982. */
  1983. } else if (is_host_active(musb)) {
  1984. /* we know all the children are suspended; sometimes
  1985. * they will even be wakeup-enabled.
  1986. */
  1987. }
  1988. spin_unlock_irqrestore(&musb->lock, flags);
  1989. return 0;
  1990. }
  1991. static int musb_resume_noirq(struct device *dev)
  1992. {
  1993. /* for static cmos like DaVinci, register values were preserved
  1994. * unless for some reason the whole soc powered down or the USB
  1995. * module got reset through the PSC (vs just being disabled).
  1996. */
  1997. return 0;
  1998. }
  1999. static int musb_runtime_suspend(struct device *dev)
  2000. {
  2001. struct musb *musb = dev_to_musb(dev);
  2002. musb_save_context(musb);
  2003. return 0;
  2004. }
  2005. static int musb_runtime_resume(struct device *dev)
  2006. {
  2007. struct musb *musb = dev_to_musb(dev);
  2008. static int first = 1;
  2009. /*
  2010. * When pm_runtime_get_sync called for the first time in driver
  2011. * init, some of the structure is still not initialized which is
  2012. * used in restore function. But clock needs to be
  2013. * enabled before any register access, so
  2014. * pm_runtime_get_sync has to be called.
  2015. * Also context restore without save does not make
  2016. * any sense
  2017. */
  2018. if (!first)
  2019. musb_restore_context(musb);
  2020. first = 0;
  2021. return 0;
  2022. }
  2023. static const struct dev_pm_ops musb_dev_pm_ops = {
  2024. .suspend = musb_suspend,
  2025. .resume_noirq = musb_resume_noirq,
  2026. .runtime_suspend = musb_runtime_suspend,
  2027. .runtime_resume = musb_runtime_resume,
  2028. };
  2029. #define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
  2030. #else
  2031. #define MUSB_DEV_PM_OPS NULL
  2032. #endif
  2033. static struct platform_driver musb_driver = {
  2034. .driver = {
  2035. .name = (char *)musb_driver_name,
  2036. .bus = &platform_bus_type,
  2037. .owner = THIS_MODULE,
  2038. .pm = MUSB_DEV_PM_OPS,
  2039. },
  2040. .remove = __exit_p(musb_remove),
  2041. .shutdown = musb_shutdown,
  2042. };
  2043. /*-------------------------------------------------------------------------*/
  2044. static int __init musb_init(void)
  2045. {
  2046. if (usb_disabled())
  2047. return 0;
  2048. pr_info("%s: version " MUSB_VERSION ", "
  2049. "?dma?"
  2050. ", "
  2051. "otg (peripheral+host)",
  2052. musb_driver_name);
  2053. return platform_driver_probe(&musb_driver, musb_probe);
  2054. }
  2055. /* make us init after usbcore and i2c (transceivers, regulators, etc)
  2056. * and before usb gadget and host-side drivers start to register
  2057. */
  2058. fs_initcall(musb_init);
  2059. static void __exit musb_cleanup(void)
  2060. {
  2061. platform_driver_unregister(&musb_driver);
  2062. }
  2063. module_exit(musb_cleanup);