ehci.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773
  1. /*
  2. * Copyright (c) 2001-2002 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #ifndef __LINUX_EHCI_HCD_H
  19. #define __LINUX_EHCI_HCD_H
  20. /* definitions used for the EHCI driver */
  21. /*
  22. * __hc32 and __hc16 are "Host Controller" types, they may be equivalent to
  23. * __leXX (normally) or __beXX (given EHCI_BIG_ENDIAN_DESC), depending on
  24. * the host controller implementation.
  25. *
  26. * To facilitate the strongest possible byte-order checking from "sparse"
  27. * and so on, we use __leXX unless that's not practical.
  28. */
  29. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  30. typedef __u32 __bitwise __hc32;
  31. typedef __u16 __bitwise __hc16;
  32. #else
  33. #define __hc32 __le32
  34. #define __hc16 __le16
  35. #endif
  36. /* statistics can be kept for tuning/monitoring */
  37. struct ehci_stats {
  38. /* irq usage */
  39. unsigned long normal;
  40. unsigned long error;
  41. unsigned long reclaim;
  42. unsigned long lost_iaa;
  43. /* termination of urbs from core */
  44. unsigned long complete;
  45. unsigned long unlink;
  46. };
  47. /* ehci_hcd->lock guards shared data against other CPUs:
  48. * ehci_hcd: async, reclaim, periodic (and shadow), ...
  49. * usb_host_endpoint: hcpriv
  50. * ehci_qh: qh_next, qtd_list
  51. * ehci_qtd: qtd_list
  52. *
  53. * Also, hold this lock when talking to HC registers or
  54. * when updating hw_* fields in shared qh/qtd/... structures.
  55. */
  56. #define EHCI_MAX_ROOT_PORTS 15 /* see HCS_N_PORTS */
  57. enum ehci_rh_state {
  58. EHCI_RH_HALTED,
  59. EHCI_RH_SUSPENDED,
  60. EHCI_RH_RUNNING
  61. };
  62. struct ehci_hcd { /* one per controller */
  63. /* glue to PCI and HCD framework */
  64. struct ehci_caps __iomem *caps;
  65. struct ehci_regs __iomem *regs;
  66. struct ehci_dbg_port __iomem *debug;
  67. __u32 hcs_params; /* cached register copy */
  68. spinlock_t lock;
  69. enum ehci_rh_state rh_state;
  70. /* async schedule support */
  71. struct ehci_qh *async;
  72. struct ehci_qh *dummy; /* For AMD quirk use */
  73. struct ehci_qh *reclaim;
  74. struct ehci_qh *qh_scan_next;
  75. unsigned scanning : 1;
  76. /* periodic schedule support */
  77. #define DEFAULT_I_TDPS 1024 /* some HCs can do less */
  78. unsigned periodic_size;
  79. __hc32 *periodic; /* hw periodic table */
  80. dma_addr_t periodic_dma;
  81. unsigned i_thresh; /* uframes HC might cache */
  82. union ehci_shadow *pshadow; /* mirror hw periodic table */
  83. int next_uframe; /* scan periodic, start here */
  84. unsigned periodic_sched; /* periodic activity count */
  85. unsigned uframe_periodic_max; /* max periodic time per uframe */
  86. /* list of itds & sitds completed while clock_frame was still active */
  87. struct list_head cached_itd_list;
  88. struct list_head cached_sitd_list;
  89. unsigned clock_frame;
  90. /* per root hub port */
  91. unsigned long reset_done [EHCI_MAX_ROOT_PORTS];
  92. /* bit vectors (one bit per port) */
  93. unsigned long bus_suspended; /* which ports were
  94. already suspended at the start of a bus suspend */
  95. unsigned long companion_ports; /* which ports are
  96. dedicated to the companion controller */
  97. unsigned long owned_ports; /* which ports are
  98. owned by the companion during a bus suspend */
  99. unsigned long port_c_suspend; /* which ports have
  100. the change-suspend feature turned on */
  101. unsigned long suspended_ports; /* which ports are
  102. suspended */
  103. /* per-HC memory pools (could be per-bus, but ...) */
  104. struct dma_pool *qh_pool; /* qh per active urb */
  105. struct dma_pool *qtd_pool; /* one or more per qh */
  106. struct dma_pool *itd_pool; /* itd per iso urb */
  107. struct dma_pool *sitd_pool; /* sitd per split iso urb */
  108. struct timer_list iaa_watchdog;
  109. struct timer_list watchdog;
  110. unsigned long actions;
  111. unsigned periodic_stamp;
  112. unsigned random_frame;
  113. unsigned long next_statechange;
  114. ktime_t last_periodic_enable;
  115. u32 command;
  116. /* SILICON QUIRKS */
  117. unsigned no_selective_suspend:1;
  118. unsigned has_fsl_port_bug:1; /* FreeScale */
  119. unsigned big_endian_mmio:1;
  120. unsigned big_endian_desc:1;
  121. unsigned big_endian_capbase:1;
  122. unsigned has_amcc_usb23:1;
  123. unsigned need_io_watchdog:1;
  124. unsigned broken_periodic:1;
  125. unsigned amd_pll_fix:1;
  126. unsigned fs_i_thresh:1; /* Intel iso scheduling */
  127. unsigned use_dummy_qh:1; /* AMD Frame List table quirk*/
  128. unsigned has_synopsys_hc_bug:1; /* Synopsys HC */
  129. unsigned frame_index_bug:1; /* MosChip (AKA NetMos) */
  130. /* required for usb32 quirk */
  131. #define OHCI_CTRL_HCFS (3 << 6)
  132. #define OHCI_USB_OPER (2 << 6)
  133. #define OHCI_USB_SUSPEND (3 << 6)
  134. #define OHCI_HCCTRL_OFFSET 0x4
  135. #define OHCI_HCCTRL_LEN 0x4
  136. __hc32 *ohci_hcctrl_reg;
  137. unsigned has_hostpc:1;
  138. unsigned has_lpm:1; /* support link power management */
  139. unsigned has_ppcd:1; /* support per-port change bits */
  140. u8 sbrn; /* packed release number */
  141. /* irq statistics */
  142. #ifdef EHCI_STATS
  143. struct ehci_stats stats;
  144. # define COUNT(x) do { (x)++; } while (0)
  145. #else
  146. # define COUNT(x) do {} while (0)
  147. #endif
  148. /* debug files */
  149. #ifdef DEBUG
  150. struct dentry *debug_dir;
  151. #endif
  152. /*
  153. * OTG controllers and transceivers need software interaction
  154. */
  155. struct otg_transceiver *transceiver;
  156. };
  157. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  158. static inline struct ehci_hcd *hcd_to_ehci (struct usb_hcd *hcd)
  159. {
  160. return (struct ehci_hcd *) (hcd->hcd_priv);
  161. }
  162. static inline struct usb_hcd *ehci_to_hcd (struct ehci_hcd *ehci)
  163. {
  164. return container_of ((void *) ehci, struct usb_hcd, hcd_priv);
  165. }
  166. static inline void
  167. iaa_watchdog_start(struct ehci_hcd *ehci)
  168. {
  169. WARN_ON(timer_pending(&ehci->iaa_watchdog));
  170. mod_timer(&ehci->iaa_watchdog,
  171. jiffies + msecs_to_jiffies(EHCI_IAA_MSECS));
  172. }
  173. static inline void iaa_watchdog_done(struct ehci_hcd *ehci)
  174. {
  175. del_timer(&ehci->iaa_watchdog);
  176. }
  177. enum ehci_timer_action {
  178. TIMER_IO_WATCHDOG,
  179. TIMER_ASYNC_SHRINK,
  180. TIMER_ASYNC_OFF,
  181. };
  182. static inline void
  183. timer_action_done (struct ehci_hcd *ehci, enum ehci_timer_action action)
  184. {
  185. clear_bit (action, &ehci->actions);
  186. }
  187. static void free_cached_lists(struct ehci_hcd *ehci);
  188. /*-------------------------------------------------------------------------*/
  189. #include <linux/usb/ehci_def.h>
  190. /*-------------------------------------------------------------------------*/
  191. #define QTD_NEXT(ehci, dma) cpu_to_hc32(ehci, (u32)dma)
  192. /*
  193. * EHCI Specification 0.95 Section 3.5
  194. * QTD: describe data transfer components (buffer, direction, ...)
  195. * See Fig 3-6 "Queue Element Transfer Descriptor Block Diagram".
  196. *
  197. * These are associated only with "QH" (Queue Head) structures,
  198. * used with control, bulk, and interrupt transfers.
  199. */
  200. struct ehci_qtd {
  201. /* first part defined by EHCI spec */
  202. __hc32 hw_next; /* see EHCI 3.5.1 */
  203. __hc32 hw_alt_next; /* see EHCI 3.5.2 */
  204. __hc32 hw_token; /* see EHCI 3.5.3 */
  205. #define QTD_TOGGLE (1 << 31) /* data toggle */
  206. #define QTD_LENGTH(tok) (((tok)>>16) & 0x7fff)
  207. #define QTD_IOC (1 << 15) /* interrupt on complete */
  208. #define QTD_CERR(tok) (((tok)>>10) & 0x3)
  209. #define QTD_PID(tok) (((tok)>>8) & 0x3)
  210. #define QTD_STS_ACTIVE (1 << 7) /* HC may execute this */
  211. #define QTD_STS_HALT (1 << 6) /* halted on error */
  212. #define QTD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  213. #define QTD_STS_BABBLE (1 << 4) /* device was babbling (qtd halted) */
  214. #define QTD_STS_XACT (1 << 3) /* device gave illegal response */
  215. #define QTD_STS_MMF (1 << 2) /* incomplete split transaction */
  216. #define QTD_STS_STS (1 << 1) /* split transaction state */
  217. #define QTD_STS_PING (1 << 0) /* issue PING? */
  218. #define ACTIVE_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_ACTIVE)
  219. #define HALT_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_HALT)
  220. #define STATUS_BIT(ehci) cpu_to_hc32(ehci, QTD_STS_STS)
  221. __hc32 hw_buf [5]; /* see EHCI 3.5.4 */
  222. __hc32 hw_buf_hi [5]; /* Appendix B */
  223. /* the rest is HCD-private */
  224. dma_addr_t qtd_dma; /* qtd address */
  225. struct list_head qtd_list; /* sw qtd list */
  226. struct urb *urb; /* qtd's urb */
  227. size_t length; /* length of buffer */
  228. } __attribute__ ((aligned (32)));
  229. /* mask NakCnt+T in qh->hw_alt_next */
  230. #define QTD_MASK(ehci) cpu_to_hc32 (ehci, ~0x1f)
  231. #define IS_SHORT_READ(token) (QTD_LENGTH (token) != 0 && QTD_PID (token) == 1)
  232. /*-------------------------------------------------------------------------*/
  233. /* type tag from {qh,itd,sitd,fstn}->hw_next */
  234. #define Q_NEXT_TYPE(ehci,dma) ((dma) & cpu_to_hc32(ehci, 3 << 1))
  235. /*
  236. * Now the following defines are not converted using the
  237. * cpu_to_le32() macro anymore, since we have to support
  238. * "dynamic" switching between be and le support, so that the driver
  239. * can be used on one system with SoC EHCI controller using big-endian
  240. * descriptors as well as a normal little-endian PCI EHCI controller.
  241. */
  242. /* values for that type tag */
  243. #define Q_TYPE_ITD (0 << 1)
  244. #define Q_TYPE_QH (1 << 1)
  245. #define Q_TYPE_SITD (2 << 1)
  246. #define Q_TYPE_FSTN (3 << 1)
  247. /* next async queue entry, or pointer to interrupt/periodic QH */
  248. #define QH_NEXT(ehci,dma) (cpu_to_hc32(ehci, (((u32)dma)&~0x01f)|Q_TYPE_QH))
  249. /* for periodic/async schedules and qtd lists, mark end of list */
  250. #define EHCI_LIST_END(ehci) cpu_to_hc32(ehci, 1) /* "null pointer" to hw */
  251. /*
  252. * Entries in periodic shadow table are pointers to one of four kinds
  253. * of data structure. That's dictated by the hardware; a type tag is
  254. * encoded in the low bits of the hardware's periodic schedule. Use
  255. * Q_NEXT_TYPE to get the tag.
  256. *
  257. * For entries in the async schedule, the type tag always says "qh".
  258. */
  259. union ehci_shadow {
  260. struct ehci_qh *qh; /* Q_TYPE_QH */
  261. struct ehci_itd *itd; /* Q_TYPE_ITD */
  262. struct ehci_sitd *sitd; /* Q_TYPE_SITD */
  263. struct ehci_fstn *fstn; /* Q_TYPE_FSTN */
  264. __hc32 *hw_next; /* (all types) */
  265. void *ptr;
  266. };
  267. /*-------------------------------------------------------------------------*/
  268. /*
  269. * EHCI Specification 0.95 Section 3.6
  270. * QH: describes control/bulk/interrupt endpoints
  271. * See Fig 3-7 "Queue Head Structure Layout".
  272. *
  273. * These appear in both the async and (for interrupt) periodic schedules.
  274. */
  275. /* first part defined by EHCI spec */
  276. struct ehci_qh_hw {
  277. __hc32 hw_next; /* see EHCI 3.6.1 */
  278. __hc32 hw_info1; /* see EHCI 3.6.2 */
  279. #define QH_HEAD 0x00008000
  280. __hc32 hw_info2; /* see EHCI 3.6.2 */
  281. #define QH_SMASK 0x000000ff
  282. #define QH_CMASK 0x0000ff00
  283. #define QH_HUBADDR 0x007f0000
  284. #define QH_HUBPORT 0x3f800000
  285. #define QH_MULT 0xc0000000
  286. __hc32 hw_current; /* qtd list - see EHCI 3.6.4 */
  287. /* qtd overlay (hardware parts of a struct ehci_qtd) */
  288. __hc32 hw_qtd_next;
  289. __hc32 hw_alt_next;
  290. __hc32 hw_token;
  291. __hc32 hw_buf [5];
  292. __hc32 hw_buf_hi [5];
  293. } __attribute__ ((aligned(32)));
  294. struct ehci_qh {
  295. struct ehci_qh_hw *hw;
  296. /* the rest is HCD-private */
  297. dma_addr_t qh_dma; /* address of qh */
  298. union ehci_shadow qh_next; /* ptr to qh; or periodic */
  299. struct list_head qtd_list; /* sw qtd list */
  300. struct ehci_qtd *dummy;
  301. struct ehci_qh *reclaim; /* next to reclaim */
  302. struct ehci_hcd *ehci;
  303. unsigned long unlink_time;
  304. /*
  305. * Do NOT use atomic operations for QH refcounting. On some CPUs
  306. * (PPC7448 for example), atomic operations cannot be performed on
  307. * memory that is cache-inhibited (i.e. being used for DMA).
  308. * Spinlocks are used to protect all QH fields.
  309. */
  310. u32 refcount;
  311. unsigned stamp;
  312. u8 needs_rescan; /* Dequeue during giveback */
  313. u8 qh_state;
  314. #define QH_STATE_LINKED 1 /* HC sees this */
  315. #define QH_STATE_UNLINK 2 /* HC may still see this */
  316. #define QH_STATE_IDLE 3 /* HC doesn't see this */
  317. #define QH_STATE_UNLINK_WAIT 4 /* LINKED and on reclaim q */
  318. #define QH_STATE_COMPLETING 5 /* don't touch token.HALT */
  319. u8 xacterrs; /* XactErr retry counter */
  320. #define QH_XACTERR_MAX 32 /* XactErr retry limit */
  321. /* periodic schedule info */
  322. u8 usecs; /* intr bandwidth */
  323. u8 gap_uf; /* uframes split/csplit gap */
  324. u8 c_usecs; /* ... split completion bw */
  325. u16 tt_usecs; /* tt downstream bandwidth */
  326. unsigned short period; /* polling interval */
  327. unsigned short start; /* where polling starts */
  328. #define NO_FRAME ((unsigned short)~0) /* pick new start */
  329. struct usb_device *dev; /* access to TT */
  330. unsigned is_out:1; /* bulk or intr OUT */
  331. unsigned clearing_tt:1; /* Clear-TT-Buf in progress */
  332. };
  333. /*-------------------------------------------------------------------------*/
  334. /* description of one iso transaction (up to 3 KB data if highspeed) */
  335. struct ehci_iso_packet {
  336. /* These will be copied to iTD when scheduling */
  337. u64 bufp; /* itd->hw_bufp{,_hi}[pg] |= */
  338. __hc32 transaction; /* itd->hw_transaction[i] |= */
  339. u8 cross; /* buf crosses pages */
  340. /* for full speed OUT splits */
  341. u32 buf1;
  342. };
  343. /* temporary schedule data for packets from iso urbs (both speeds)
  344. * each packet is one logical usb transaction to the device (not TT),
  345. * beginning at stream->next_uframe
  346. */
  347. struct ehci_iso_sched {
  348. struct list_head td_list;
  349. unsigned span;
  350. struct ehci_iso_packet packet [0];
  351. };
  352. /*
  353. * ehci_iso_stream - groups all (s)itds for this endpoint.
  354. * acts like a qh would, if EHCI had them for ISO.
  355. */
  356. struct ehci_iso_stream {
  357. /* first field matches ehci_hq, but is NULL */
  358. struct ehci_qh_hw *hw;
  359. u32 refcount;
  360. u8 bEndpointAddress;
  361. u8 highspeed;
  362. struct list_head td_list; /* queued itds/sitds */
  363. struct list_head free_list; /* list of unused itds/sitds */
  364. struct usb_device *udev;
  365. struct usb_host_endpoint *ep;
  366. /* output of (re)scheduling */
  367. int next_uframe;
  368. __hc32 splits;
  369. /* the rest is derived from the endpoint descriptor,
  370. * trusting urb->interval == f(epdesc->bInterval) and
  371. * including the extra info for hw_bufp[0..2]
  372. */
  373. u8 usecs, c_usecs;
  374. u16 interval;
  375. u16 tt_usecs;
  376. u16 maxp;
  377. u16 raw_mask;
  378. unsigned bandwidth;
  379. /* This is used to initialize iTD's hw_bufp fields */
  380. __hc32 buf0;
  381. __hc32 buf1;
  382. __hc32 buf2;
  383. /* this is used to initialize sITD's tt info */
  384. __hc32 address;
  385. };
  386. /*-------------------------------------------------------------------------*/
  387. /*
  388. * EHCI Specification 0.95 Section 3.3
  389. * Fig 3-4 "Isochronous Transaction Descriptor (iTD)"
  390. *
  391. * Schedule records for high speed iso xfers
  392. */
  393. struct ehci_itd {
  394. /* first part defined by EHCI spec */
  395. __hc32 hw_next; /* see EHCI 3.3.1 */
  396. __hc32 hw_transaction [8]; /* see EHCI 3.3.2 */
  397. #define EHCI_ISOC_ACTIVE (1<<31) /* activate transfer this slot */
  398. #define EHCI_ISOC_BUF_ERR (1<<30) /* Data buffer error */
  399. #define EHCI_ISOC_BABBLE (1<<29) /* babble detected */
  400. #define EHCI_ISOC_XACTERR (1<<28) /* XactErr - transaction error */
  401. #define EHCI_ITD_LENGTH(tok) (((tok)>>16) & 0x0fff)
  402. #define EHCI_ITD_IOC (1 << 15) /* interrupt on complete */
  403. #define ITD_ACTIVE(ehci) cpu_to_hc32(ehci, EHCI_ISOC_ACTIVE)
  404. __hc32 hw_bufp [7]; /* see EHCI 3.3.3 */
  405. __hc32 hw_bufp_hi [7]; /* Appendix B */
  406. /* the rest is HCD-private */
  407. dma_addr_t itd_dma; /* for this itd */
  408. union ehci_shadow itd_next; /* ptr to periodic q entry */
  409. struct urb *urb;
  410. struct ehci_iso_stream *stream; /* endpoint's queue */
  411. struct list_head itd_list; /* list of stream's itds */
  412. /* any/all hw_transactions here may be used by that urb */
  413. unsigned frame; /* where scheduled */
  414. unsigned pg;
  415. unsigned index[8]; /* in urb->iso_frame_desc */
  416. } __attribute__ ((aligned (32)));
  417. /*-------------------------------------------------------------------------*/
  418. /*
  419. * EHCI Specification 0.95 Section 3.4
  420. * siTD, aka split-transaction isochronous Transfer Descriptor
  421. * ... describe full speed iso xfers through TT in hubs
  422. * see Figure 3-5 "Split-transaction Isochronous Transaction Descriptor (siTD)
  423. */
  424. struct ehci_sitd {
  425. /* first part defined by EHCI spec */
  426. __hc32 hw_next;
  427. /* uses bit field macros above - see EHCI 0.95 Table 3-8 */
  428. __hc32 hw_fullspeed_ep; /* EHCI table 3-9 */
  429. __hc32 hw_uframe; /* EHCI table 3-10 */
  430. __hc32 hw_results; /* EHCI table 3-11 */
  431. #define SITD_IOC (1 << 31) /* interrupt on completion */
  432. #define SITD_PAGE (1 << 30) /* buffer 0/1 */
  433. #define SITD_LENGTH(x) (0x3ff & ((x)>>16))
  434. #define SITD_STS_ACTIVE (1 << 7) /* HC may execute this */
  435. #define SITD_STS_ERR (1 << 6) /* error from TT */
  436. #define SITD_STS_DBE (1 << 5) /* data buffer error (in HC) */
  437. #define SITD_STS_BABBLE (1 << 4) /* device was babbling */
  438. #define SITD_STS_XACT (1 << 3) /* illegal IN response */
  439. #define SITD_STS_MMF (1 << 2) /* incomplete split transaction */
  440. #define SITD_STS_STS (1 << 1) /* split transaction state */
  441. #define SITD_ACTIVE(ehci) cpu_to_hc32(ehci, SITD_STS_ACTIVE)
  442. __hc32 hw_buf [2]; /* EHCI table 3-12 */
  443. __hc32 hw_backpointer; /* EHCI table 3-13 */
  444. __hc32 hw_buf_hi [2]; /* Appendix B */
  445. /* the rest is HCD-private */
  446. dma_addr_t sitd_dma;
  447. union ehci_shadow sitd_next; /* ptr to periodic q entry */
  448. struct urb *urb;
  449. struct ehci_iso_stream *stream; /* endpoint's queue */
  450. struct list_head sitd_list; /* list of stream's sitds */
  451. unsigned frame;
  452. unsigned index;
  453. } __attribute__ ((aligned (32)));
  454. /*-------------------------------------------------------------------------*/
  455. /*
  456. * EHCI Specification 0.96 Section 3.7
  457. * Periodic Frame Span Traversal Node (FSTN)
  458. *
  459. * Manages split interrupt transactions (using TT) that span frame boundaries
  460. * into uframes 0/1; see 4.12.2.2. In those uframes, a "save place" FSTN
  461. * makes the HC jump (back) to a QH to scan for fs/ls QH completions until
  462. * it hits a "restore" FSTN; then it returns to finish other uframe 0/1 work.
  463. */
  464. struct ehci_fstn {
  465. __hc32 hw_next; /* any periodic q entry */
  466. __hc32 hw_prev; /* qh or EHCI_LIST_END */
  467. /* the rest is HCD-private */
  468. dma_addr_t fstn_dma;
  469. union ehci_shadow fstn_next; /* ptr to periodic q entry */
  470. } __attribute__ ((aligned (32)));
  471. /*-------------------------------------------------------------------------*/
  472. /* Prepare the PORTSC wakeup flags during controller suspend/resume */
  473. #define ehci_prepare_ports_for_controller_suspend(ehci, do_wakeup) \
  474. ehci_adjust_port_wakeup_flags(ehci, true, do_wakeup);
  475. #define ehci_prepare_ports_for_controller_resume(ehci) \
  476. ehci_adjust_port_wakeup_flags(ehci, false, false);
  477. /*-------------------------------------------------------------------------*/
  478. #ifdef CONFIG_USB_EHCI_ROOT_HUB_TT
  479. /*
  480. * Some EHCI controllers have a Transaction Translator built into the
  481. * root hub. This is a non-standard feature. Each controller will need
  482. * to add code to the following inline functions, and call them as
  483. * needed (mostly in root hub code).
  484. */
  485. #define ehci_is_TDI(e) (ehci_to_hcd(e)->has_tt)
  486. /* Returns the speed of a device attached to a port on the root hub. */
  487. static inline unsigned int
  488. ehci_port_speed(struct ehci_hcd *ehci, unsigned int portsc)
  489. {
  490. if (ehci_is_TDI(ehci)) {
  491. switch ((portsc >> (ehci->has_hostpc ? 25 : 26)) & 3) {
  492. case 0:
  493. return 0;
  494. case 1:
  495. return USB_PORT_STAT_LOW_SPEED;
  496. case 2:
  497. default:
  498. return USB_PORT_STAT_HIGH_SPEED;
  499. }
  500. }
  501. return USB_PORT_STAT_HIGH_SPEED;
  502. }
  503. #else
  504. #define ehci_is_TDI(e) (0)
  505. #define ehci_port_speed(ehci, portsc) USB_PORT_STAT_HIGH_SPEED
  506. #endif
  507. /*-------------------------------------------------------------------------*/
  508. #ifdef CONFIG_PPC_83xx
  509. /* Some Freescale processors have an erratum in which the TT
  510. * port number in the queue head was 0..N-1 instead of 1..N.
  511. */
  512. #define ehci_has_fsl_portno_bug(e) ((e)->has_fsl_port_bug)
  513. #else
  514. #define ehci_has_fsl_portno_bug(e) (0)
  515. #endif
  516. /*
  517. * While most USB host controllers implement their registers in
  518. * little-endian format, a minority (celleb companion chip) implement
  519. * them in big endian format.
  520. *
  521. * This attempts to support either format at compile time without a
  522. * runtime penalty, or both formats with the additional overhead
  523. * of checking a flag bit.
  524. *
  525. * ehci_big_endian_capbase is a special quirk for controllers that
  526. * implement the HC capability registers as separate registers and not
  527. * as fields of a 32-bit register.
  528. */
  529. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  530. #define ehci_big_endian_mmio(e) ((e)->big_endian_mmio)
  531. #define ehci_big_endian_capbase(e) ((e)->big_endian_capbase)
  532. #else
  533. #define ehci_big_endian_mmio(e) 0
  534. #define ehci_big_endian_capbase(e) 0
  535. #endif
  536. /*
  537. * Big-endian read/write functions are arch-specific.
  538. * Other arches can be added if/when they're needed.
  539. */
  540. #if defined(CONFIG_ARM) && defined(CONFIG_ARCH_IXP4XX)
  541. #define readl_be(addr) __raw_readl((__force unsigned *)addr)
  542. #define writel_be(val, addr) __raw_writel(val, (__force unsigned *)addr)
  543. #endif
  544. static inline unsigned int ehci_readl(const struct ehci_hcd *ehci,
  545. __u32 __iomem * regs)
  546. {
  547. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  548. return ehci_big_endian_mmio(ehci) ?
  549. readl_be(regs) :
  550. readl(regs);
  551. #else
  552. return readl(regs);
  553. #endif
  554. }
  555. static inline void ehci_writel(const struct ehci_hcd *ehci,
  556. const unsigned int val, __u32 __iomem *regs)
  557. {
  558. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_MMIO
  559. ehci_big_endian_mmio(ehci) ?
  560. writel_be(val, regs) :
  561. writel(val, regs);
  562. #else
  563. writel(val, regs);
  564. #endif
  565. }
  566. /*
  567. * On certain ppc-44x SoC there is a HW issue, that could only worked around with
  568. * explicit suspend/operate of OHCI. This function hereby makes sense only on that arch.
  569. * Other common bits are dependent on has_amcc_usb23 quirk flag.
  570. */
  571. #ifdef CONFIG_44x
  572. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  573. {
  574. u32 hc_control;
  575. hc_control = (readl_be(ehci->ohci_hcctrl_reg) & ~OHCI_CTRL_HCFS);
  576. if (operational)
  577. hc_control |= OHCI_USB_OPER;
  578. else
  579. hc_control |= OHCI_USB_SUSPEND;
  580. writel_be(hc_control, ehci->ohci_hcctrl_reg);
  581. (void) readl_be(ehci->ohci_hcctrl_reg);
  582. }
  583. #else
  584. static inline void set_ohci_hcfs(struct ehci_hcd *ehci, int operational)
  585. { }
  586. #endif
  587. /*-------------------------------------------------------------------------*/
  588. /*
  589. * The AMCC 440EPx not only implements its EHCI registers in big-endian
  590. * format, but also its DMA data structures (descriptors).
  591. *
  592. * EHCI controllers accessed through PCI work normally (little-endian
  593. * everywhere), so we won't bother supporting a BE-only mode for now.
  594. */
  595. #ifdef CONFIG_USB_EHCI_BIG_ENDIAN_DESC
  596. #define ehci_big_endian_desc(e) ((e)->big_endian_desc)
  597. /* cpu to ehci */
  598. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  599. {
  600. return ehci_big_endian_desc(ehci)
  601. ? (__force __hc32)cpu_to_be32(x)
  602. : (__force __hc32)cpu_to_le32(x);
  603. }
  604. /* ehci to cpu */
  605. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  606. {
  607. return ehci_big_endian_desc(ehci)
  608. ? be32_to_cpu((__force __be32)x)
  609. : le32_to_cpu((__force __le32)x);
  610. }
  611. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  612. {
  613. return ehci_big_endian_desc(ehci)
  614. ? be32_to_cpup((__force __be32 *)x)
  615. : le32_to_cpup((__force __le32 *)x);
  616. }
  617. #else
  618. /* cpu to ehci */
  619. static inline __hc32 cpu_to_hc32 (const struct ehci_hcd *ehci, const u32 x)
  620. {
  621. return cpu_to_le32(x);
  622. }
  623. /* ehci to cpu */
  624. static inline u32 hc32_to_cpu (const struct ehci_hcd *ehci, const __hc32 x)
  625. {
  626. return le32_to_cpu(x);
  627. }
  628. static inline u32 hc32_to_cpup (const struct ehci_hcd *ehci, const __hc32 *x)
  629. {
  630. return le32_to_cpup(x);
  631. }
  632. #endif
  633. /*-------------------------------------------------------------------------*/
  634. #ifdef CONFIG_PCI
  635. /* For working around the MosChip frame-index-register bug */
  636. static unsigned ehci_read_frame_index(struct ehci_hcd *ehci);
  637. #else
  638. static inline unsigned ehci_read_frame_index(struct ehci_hcd *ehci)
  639. {
  640. return ehci_readl(ehci, &ehci->regs->frame_index);
  641. }
  642. #endif
  643. /*-------------------------------------------------------------------------*/
  644. #ifndef DEBUG
  645. #define STUB_DEBUG_FILES
  646. #endif /* DEBUG */
  647. /*-------------------------------------------------------------------------*/
  648. #endif /* __LINUX_EHCI_HCD_H */