pxa27x_udc.c 68 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678
  1. /*
  2. * Handles the Intel 27x USB Device Controller (UDC)
  3. *
  4. * Inspired by original driver by Frank Becker, David Brownell, and others.
  5. * Copyright (C) 2008 Robert Jarzmik
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/kernel.h>
  14. #include <linux/types.h>
  15. #include <linux/errno.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/delay.h>
  18. #include <linux/list.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/proc_fs.h>
  21. #include <linux/clk.h>
  22. #include <linux/irq.h>
  23. #include <linux/gpio.h>
  24. #include <linux/slab.h>
  25. #include <linux/prefetch.h>
  26. #include <asm/byteorder.h>
  27. #include <mach/hardware.h>
  28. #include <linux/usb.h>
  29. #include <linux/usb/ch9.h>
  30. #include <linux/usb/gadget.h>
  31. #include <mach/udc.h>
  32. #include "pxa27x_udc.h"
  33. /*
  34. * This driver handles the USB Device Controller (UDC) in Intel's PXA 27x
  35. * series processors.
  36. *
  37. * Such controller drivers work with a gadget driver. The gadget driver
  38. * returns descriptors, implements configuration and data protocols used
  39. * by the host to interact with this device, and allocates endpoints to
  40. * the different protocol interfaces. The controller driver virtualizes
  41. * usb hardware so that the gadget drivers will be more portable.
  42. *
  43. * This UDC hardware wants to implement a bit too much USB protocol. The
  44. * biggest issues are: that the endpoints have to be set up before the
  45. * controller can be enabled (minor, and not uncommon); and each endpoint
  46. * can only have one configuration, interface and alternative interface
  47. * number (major, and very unusual). Once set up, these cannot be changed
  48. * without a controller reset.
  49. *
  50. * The workaround is to setup all combinations necessary for the gadgets which
  51. * will work with this driver. This is done in pxa_udc structure, statically.
  52. * See pxa_udc, udc_usb_ep versus pxa_ep, and matching function find_pxa_ep.
  53. * (You could modify this if needed. Some drivers have a "fifo_mode" module
  54. * parameter to facilitate such changes.)
  55. *
  56. * The combinations have been tested with these gadgets :
  57. * - zero gadget
  58. * - file storage gadget
  59. * - ether gadget
  60. *
  61. * The driver doesn't use DMA, only IO access and IRQ callbacks. No use is
  62. * made of UDC's double buffering either. USB "On-The-Go" is not implemented.
  63. *
  64. * All the requests are handled the same way :
  65. * - the drivers tries to handle the request directly to the IO
  66. * - if the IO fifo is not big enough, the remaining is send/received in
  67. * interrupt handling.
  68. */
  69. #define DRIVER_VERSION "2008-04-18"
  70. #define DRIVER_DESC "PXA 27x USB Device Controller driver"
  71. static const char driver_name[] = "pxa27x_udc";
  72. static struct pxa_udc *the_controller;
  73. static void handle_ep(struct pxa_ep *ep);
  74. /*
  75. * Debug filesystem
  76. */
  77. #ifdef CONFIG_USB_GADGET_DEBUG_FS
  78. #include <linux/debugfs.h>
  79. #include <linux/uaccess.h>
  80. #include <linux/seq_file.h>
  81. static int state_dbg_show(struct seq_file *s, void *p)
  82. {
  83. struct pxa_udc *udc = s->private;
  84. int pos = 0, ret;
  85. u32 tmp;
  86. ret = -ENODEV;
  87. if (!udc->driver)
  88. goto out;
  89. /* basic device status */
  90. pos += seq_printf(s, DRIVER_DESC "\n"
  91. "%s version: %s\nGadget driver: %s\n",
  92. driver_name, DRIVER_VERSION,
  93. udc->driver ? udc->driver->driver.name : "(none)");
  94. tmp = udc_readl(udc, UDCCR);
  95. pos += seq_printf(s,
  96. "udccr=0x%0x(%s%s%s%s%s%s%s%s%s%s), "
  97. "con=%d,inter=%d,altinter=%d\n", tmp,
  98. (tmp & UDCCR_OEN) ? " oen":"",
  99. (tmp & UDCCR_AALTHNP) ? " aalthnp":"",
  100. (tmp & UDCCR_AHNP) ? " rem" : "",
  101. (tmp & UDCCR_BHNP) ? " rstir" : "",
  102. (tmp & UDCCR_DWRE) ? " dwre" : "",
  103. (tmp & UDCCR_SMAC) ? " smac" : "",
  104. (tmp & UDCCR_EMCE) ? " emce" : "",
  105. (tmp & UDCCR_UDR) ? " udr" : "",
  106. (tmp & UDCCR_UDA) ? " uda" : "",
  107. (tmp & UDCCR_UDE) ? " ude" : "",
  108. (tmp & UDCCR_ACN) >> UDCCR_ACN_S,
  109. (tmp & UDCCR_AIN) >> UDCCR_AIN_S,
  110. (tmp & UDCCR_AAISN) >> UDCCR_AAISN_S);
  111. /* registers for device and ep0 */
  112. pos += seq_printf(s, "udcicr0=0x%08x udcicr1=0x%08x\n",
  113. udc_readl(udc, UDCICR0), udc_readl(udc, UDCICR1));
  114. pos += seq_printf(s, "udcisr0=0x%08x udcisr1=0x%08x\n",
  115. udc_readl(udc, UDCISR0), udc_readl(udc, UDCISR1));
  116. pos += seq_printf(s, "udcfnr=%d\n", udc_readl(udc, UDCFNR));
  117. pos += seq_printf(s, "irqs: reset=%lu, suspend=%lu, resume=%lu, "
  118. "reconfig=%lu\n",
  119. udc->stats.irqs_reset, udc->stats.irqs_suspend,
  120. udc->stats.irqs_resume, udc->stats.irqs_reconfig);
  121. ret = 0;
  122. out:
  123. return ret;
  124. }
  125. static int queues_dbg_show(struct seq_file *s, void *p)
  126. {
  127. struct pxa_udc *udc = s->private;
  128. struct pxa_ep *ep;
  129. struct pxa27x_request *req;
  130. int pos = 0, i, maxpkt, ret;
  131. ret = -ENODEV;
  132. if (!udc->driver)
  133. goto out;
  134. /* dump endpoint queues */
  135. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  136. ep = &udc->pxa_ep[i];
  137. maxpkt = ep->fifo_size;
  138. pos += seq_printf(s, "%-12s max_pkt=%d %s\n",
  139. EPNAME(ep), maxpkt, "pio");
  140. if (list_empty(&ep->queue)) {
  141. pos += seq_printf(s, "\t(nothing queued)\n");
  142. continue;
  143. }
  144. list_for_each_entry(req, &ep->queue, queue) {
  145. pos += seq_printf(s, "\treq %p len %d/%d buf %p\n",
  146. &req->req, req->req.actual,
  147. req->req.length, req->req.buf);
  148. }
  149. }
  150. ret = 0;
  151. out:
  152. return ret;
  153. }
  154. static int eps_dbg_show(struct seq_file *s, void *p)
  155. {
  156. struct pxa_udc *udc = s->private;
  157. struct pxa_ep *ep;
  158. int pos = 0, i, ret;
  159. u32 tmp;
  160. ret = -ENODEV;
  161. if (!udc->driver)
  162. goto out;
  163. ep = &udc->pxa_ep[0];
  164. tmp = udc_ep_readl(ep, UDCCSR);
  165. pos += seq_printf(s, "udccsr0=0x%03x(%s%s%s%s%s%s%s)\n", tmp,
  166. (tmp & UDCCSR0_SA) ? " sa" : "",
  167. (tmp & UDCCSR0_RNE) ? " rne" : "",
  168. (tmp & UDCCSR0_FST) ? " fst" : "",
  169. (tmp & UDCCSR0_SST) ? " sst" : "",
  170. (tmp & UDCCSR0_DME) ? " dme" : "",
  171. (tmp & UDCCSR0_IPR) ? " ipr" : "",
  172. (tmp & UDCCSR0_OPC) ? " opc" : "");
  173. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  174. ep = &udc->pxa_ep[i];
  175. tmp = i? udc_ep_readl(ep, UDCCR) : udc_readl(udc, UDCCR);
  176. pos += seq_printf(s, "%-12s: "
  177. "IN %lu(%lu reqs), OUT %lu(%lu reqs), "
  178. "irqs=%lu, udccr=0x%08x, udccsr=0x%03x, "
  179. "udcbcr=%d\n",
  180. EPNAME(ep),
  181. ep->stats.in_bytes, ep->stats.in_ops,
  182. ep->stats.out_bytes, ep->stats.out_ops,
  183. ep->stats.irqs,
  184. tmp, udc_ep_readl(ep, UDCCSR),
  185. udc_ep_readl(ep, UDCBCR));
  186. }
  187. ret = 0;
  188. out:
  189. return ret;
  190. }
  191. static int eps_dbg_open(struct inode *inode, struct file *file)
  192. {
  193. return single_open(file, eps_dbg_show, inode->i_private);
  194. }
  195. static int queues_dbg_open(struct inode *inode, struct file *file)
  196. {
  197. return single_open(file, queues_dbg_show, inode->i_private);
  198. }
  199. static int state_dbg_open(struct inode *inode, struct file *file)
  200. {
  201. return single_open(file, state_dbg_show, inode->i_private);
  202. }
  203. static const struct file_operations state_dbg_fops = {
  204. .owner = THIS_MODULE,
  205. .open = state_dbg_open,
  206. .llseek = seq_lseek,
  207. .read = seq_read,
  208. .release = single_release,
  209. };
  210. static const struct file_operations queues_dbg_fops = {
  211. .owner = THIS_MODULE,
  212. .open = queues_dbg_open,
  213. .llseek = seq_lseek,
  214. .read = seq_read,
  215. .release = single_release,
  216. };
  217. static const struct file_operations eps_dbg_fops = {
  218. .owner = THIS_MODULE,
  219. .open = eps_dbg_open,
  220. .llseek = seq_lseek,
  221. .read = seq_read,
  222. .release = single_release,
  223. };
  224. static void pxa_init_debugfs(struct pxa_udc *udc)
  225. {
  226. struct dentry *root, *state, *queues, *eps;
  227. root = debugfs_create_dir(udc->gadget.name, NULL);
  228. if (IS_ERR(root) || !root)
  229. goto err_root;
  230. state = debugfs_create_file("udcstate", 0400, root, udc,
  231. &state_dbg_fops);
  232. if (!state)
  233. goto err_state;
  234. queues = debugfs_create_file("queues", 0400, root, udc,
  235. &queues_dbg_fops);
  236. if (!queues)
  237. goto err_queues;
  238. eps = debugfs_create_file("epstate", 0400, root, udc,
  239. &eps_dbg_fops);
  240. if (!eps)
  241. goto err_eps;
  242. udc->debugfs_root = root;
  243. udc->debugfs_state = state;
  244. udc->debugfs_queues = queues;
  245. udc->debugfs_eps = eps;
  246. return;
  247. err_eps:
  248. debugfs_remove(eps);
  249. err_queues:
  250. debugfs_remove(queues);
  251. err_state:
  252. debugfs_remove(root);
  253. err_root:
  254. dev_err(udc->dev, "debugfs is not available\n");
  255. }
  256. static void pxa_cleanup_debugfs(struct pxa_udc *udc)
  257. {
  258. debugfs_remove(udc->debugfs_eps);
  259. debugfs_remove(udc->debugfs_queues);
  260. debugfs_remove(udc->debugfs_state);
  261. debugfs_remove(udc->debugfs_root);
  262. udc->debugfs_eps = NULL;
  263. udc->debugfs_queues = NULL;
  264. udc->debugfs_state = NULL;
  265. udc->debugfs_root = NULL;
  266. }
  267. #else
  268. static inline void pxa_init_debugfs(struct pxa_udc *udc)
  269. {
  270. }
  271. static inline void pxa_cleanup_debugfs(struct pxa_udc *udc)
  272. {
  273. }
  274. #endif
  275. /**
  276. * is_match_usb_pxa - check if usb_ep and pxa_ep match
  277. * @udc_usb_ep: usb endpoint
  278. * @ep: pxa endpoint
  279. * @config: configuration required in pxa_ep
  280. * @interface: interface required in pxa_ep
  281. * @altsetting: altsetting required in pxa_ep
  282. *
  283. * Returns 1 if all criteria match between pxa and usb endpoint, 0 otherwise
  284. */
  285. static int is_match_usb_pxa(struct udc_usb_ep *udc_usb_ep, struct pxa_ep *ep,
  286. int config, int interface, int altsetting)
  287. {
  288. if (usb_endpoint_num(&udc_usb_ep->desc) != ep->addr)
  289. return 0;
  290. if (usb_endpoint_dir_in(&udc_usb_ep->desc) != ep->dir_in)
  291. return 0;
  292. if (usb_endpoint_type(&udc_usb_ep->desc) != ep->type)
  293. return 0;
  294. if ((ep->config != config) || (ep->interface != interface)
  295. || (ep->alternate != altsetting))
  296. return 0;
  297. return 1;
  298. }
  299. /**
  300. * find_pxa_ep - find pxa_ep structure matching udc_usb_ep
  301. * @udc: pxa udc
  302. * @udc_usb_ep: udc_usb_ep structure
  303. *
  304. * Match udc_usb_ep and all pxa_ep available, to see if one matches.
  305. * This is necessary because of the strong pxa hardware restriction requiring
  306. * that once pxa endpoints are initialized, their configuration is freezed, and
  307. * no change can be made to their address, direction, or in which configuration,
  308. * interface or altsetting they are active ... which differs from more usual
  309. * models which have endpoints be roughly just addressable fifos, and leave
  310. * configuration events up to gadget drivers (like all control messages).
  311. *
  312. * Note that there is still a blurred point here :
  313. * - we rely on UDCCR register "active interface" and "active altsetting".
  314. * This is a nonsense in regard of USB spec, where multiple interfaces are
  315. * active at the same time.
  316. * - if we knew for sure that the pxa can handle multiple interface at the
  317. * same time, assuming Intel's Developer Guide is wrong, this function
  318. * should be reviewed, and a cache of couples (iface, altsetting) should
  319. * be kept in the pxa_udc structure. In this case this function would match
  320. * against the cache of couples instead of the "last altsetting" set up.
  321. *
  322. * Returns the matched pxa_ep structure or NULL if none found
  323. */
  324. static struct pxa_ep *find_pxa_ep(struct pxa_udc *udc,
  325. struct udc_usb_ep *udc_usb_ep)
  326. {
  327. int i;
  328. struct pxa_ep *ep;
  329. int cfg = udc->config;
  330. int iface = udc->last_interface;
  331. int alt = udc->last_alternate;
  332. if (udc_usb_ep == &udc->udc_usb_ep[0])
  333. return &udc->pxa_ep[0];
  334. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  335. ep = &udc->pxa_ep[i];
  336. if (is_match_usb_pxa(udc_usb_ep, ep, cfg, iface, alt))
  337. return ep;
  338. }
  339. return NULL;
  340. }
  341. /**
  342. * update_pxa_ep_matches - update pxa_ep cached values in all udc_usb_ep
  343. * @udc: pxa udc
  344. *
  345. * Context: in_interrupt()
  346. *
  347. * Updates all pxa_ep fields in udc_usb_ep structures, if this field was
  348. * previously set up (and is not NULL). The update is necessary is a
  349. * configuration change or altsetting change was issued by the USB host.
  350. */
  351. static void update_pxa_ep_matches(struct pxa_udc *udc)
  352. {
  353. int i;
  354. struct udc_usb_ep *udc_usb_ep;
  355. for (i = 1; i < NR_USB_ENDPOINTS; i++) {
  356. udc_usb_ep = &udc->udc_usb_ep[i];
  357. if (udc_usb_ep->pxa_ep)
  358. udc_usb_ep->pxa_ep = find_pxa_ep(udc, udc_usb_ep);
  359. }
  360. }
  361. /**
  362. * pio_irq_enable - Enables irq generation for one endpoint
  363. * @ep: udc endpoint
  364. */
  365. static void pio_irq_enable(struct pxa_ep *ep)
  366. {
  367. struct pxa_udc *udc = ep->dev;
  368. int index = EPIDX(ep);
  369. u32 udcicr0 = udc_readl(udc, UDCICR0);
  370. u32 udcicr1 = udc_readl(udc, UDCICR1);
  371. if (index < 16)
  372. udc_writel(udc, UDCICR0, udcicr0 | (3 << (index * 2)));
  373. else
  374. udc_writel(udc, UDCICR1, udcicr1 | (3 << ((index - 16) * 2)));
  375. }
  376. /**
  377. * pio_irq_disable - Disables irq generation for one endpoint
  378. * @ep: udc endpoint
  379. */
  380. static void pio_irq_disable(struct pxa_ep *ep)
  381. {
  382. struct pxa_udc *udc = ep->dev;
  383. int index = EPIDX(ep);
  384. u32 udcicr0 = udc_readl(udc, UDCICR0);
  385. u32 udcicr1 = udc_readl(udc, UDCICR1);
  386. if (index < 16)
  387. udc_writel(udc, UDCICR0, udcicr0 & ~(3 << (index * 2)));
  388. else
  389. udc_writel(udc, UDCICR1, udcicr1 & ~(3 << ((index - 16) * 2)));
  390. }
  391. /**
  392. * udc_set_mask_UDCCR - set bits in UDCCR
  393. * @udc: udc device
  394. * @mask: bits to set in UDCCR
  395. *
  396. * Sets bits in UDCCR, leaving DME and FST bits as they were.
  397. */
  398. static inline void udc_set_mask_UDCCR(struct pxa_udc *udc, int mask)
  399. {
  400. u32 udccr = udc_readl(udc, UDCCR);
  401. udc_writel(udc, UDCCR,
  402. (udccr & UDCCR_MASK_BITS) | (mask & UDCCR_MASK_BITS));
  403. }
  404. /**
  405. * udc_clear_mask_UDCCR - clears bits in UDCCR
  406. * @udc: udc device
  407. * @mask: bit to clear in UDCCR
  408. *
  409. * Clears bits in UDCCR, leaving DME and FST bits as they were.
  410. */
  411. static inline void udc_clear_mask_UDCCR(struct pxa_udc *udc, int mask)
  412. {
  413. u32 udccr = udc_readl(udc, UDCCR);
  414. udc_writel(udc, UDCCR,
  415. (udccr & UDCCR_MASK_BITS) & ~(mask & UDCCR_MASK_BITS));
  416. }
  417. /**
  418. * ep_write_UDCCSR - set bits in UDCCSR
  419. * @udc: udc device
  420. * @mask: bits to set in UDCCR
  421. *
  422. * Sets bits in UDCCSR (UDCCSR0 and UDCCSR*).
  423. *
  424. * A specific case is applied to ep0 : the ACM bit is always set to 1, for
  425. * SET_INTERFACE and SET_CONFIGURATION.
  426. */
  427. static inline void ep_write_UDCCSR(struct pxa_ep *ep, int mask)
  428. {
  429. if (is_ep0(ep))
  430. mask |= UDCCSR0_ACM;
  431. udc_ep_writel(ep, UDCCSR, mask);
  432. }
  433. /**
  434. * ep_count_bytes_remain - get how many bytes in udc endpoint
  435. * @ep: udc endpoint
  436. *
  437. * Returns number of bytes in OUT fifos. Broken for IN fifos (-EOPNOTSUPP)
  438. */
  439. static int ep_count_bytes_remain(struct pxa_ep *ep)
  440. {
  441. if (ep->dir_in)
  442. return -EOPNOTSUPP;
  443. return udc_ep_readl(ep, UDCBCR) & 0x3ff;
  444. }
  445. /**
  446. * ep_is_empty - checks if ep has byte ready for reading
  447. * @ep: udc endpoint
  448. *
  449. * If endpoint is the control endpoint, checks if there are bytes in the
  450. * control endpoint fifo. If endpoint is a data endpoint, checks if bytes
  451. * are ready for reading on OUT endpoint.
  452. *
  453. * Returns 0 if ep not empty, 1 if ep empty, -EOPNOTSUPP if IN endpoint
  454. */
  455. static int ep_is_empty(struct pxa_ep *ep)
  456. {
  457. int ret;
  458. if (!is_ep0(ep) && ep->dir_in)
  459. return -EOPNOTSUPP;
  460. if (is_ep0(ep))
  461. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR0_RNE);
  462. else
  463. ret = !(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNE);
  464. return ret;
  465. }
  466. /**
  467. * ep_is_full - checks if ep has place to write bytes
  468. * @ep: udc endpoint
  469. *
  470. * If endpoint is not the control endpoint and is an IN endpoint, checks if
  471. * there is place to write bytes into the endpoint.
  472. *
  473. * Returns 0 if ep not full, 1 if ep full, -EOPNOTSUPP if OUT endpoint
  474. */
  475. static int ep_is_full(struct pxa_ep *ep)
  476. {
  477. if (is_ep0(ep))
  478. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_IPR);
  479. if (!ep->dir_in)
  480. return -EOPNOTSUPP;
  481. return (!(udc_ep_readl(ep, UDCCSR) & UDCCSR_BNF));
  482. }
  483. /**
  484. * epout_has_pkt - checks if OUT endpoint fifo has a packet available
  485. * @ep: pxa endpoint
  486. *
  487. * Returns 1 if a complete packet is available, 0 if not, -EOPNOTSUPP for IN ep.
  488. */
  489. static int epout_has_pkt(struct pxa_ep *ep)
  490. {
  491. if (!is_ep0(ep) && ep->dir_in)
  492. return -EOPNOTSUPP;
  493. if (is_ep0(ep))
  494. return (udc_ep_readl(ep, UDCCSR) & UDCCSR0_OPC);
  495. return (udc_ep_readl(ep, UDCCSR) & UDCCSR_PC);
  496. }
  497. /**
  498. * set_ep0state - Set ep0 automata state
  499. * @dev: udc device
  500. * @state: state
  501. */
  502. static void set_ep0state(struct pxa_udc *udc, int state)
  503. {
  504. struct pxa_ep *ep = &udc->pxa_ep[0];
  505. char *old_stname = EP0_STNAME(udc);
  506. udc->ep0state = state;
  507. ep_dbg(ep, "state=%s->%s, udccsr0=0x%03x, udcbcr=%d\n", old_stname,
  508. EP0_STNAME(udc), udc_ep_readl(ep, UDCCSR),
  509. udc_ep_readl(ep, UDCBCR));
  510. }
  511. /**
  512. * ep0_idle - Put control endpoint into idle state
  513. * @dev: udc device
  514. */
  515. static void ep0_idle(struct pxa_udc *dev)
  516. {
  517. set_ep0state(dev, WAIT_FOR_SETUP);
  518. }
  519. /**
  520. * inc_ep_stats_reqs - Update ep stats counts
  521. * @ep: physical endpoint
  522. * @req: usb request
  523. * @is_in: ep direction (USB_DIR_IN or 0)
  524. *
  525. */
  526. static void inc_ep_stats_reqs(struct pxa_ep *ep, int is_in)
  527. {
  528. if (is_in)
  529. ep->stats.in_ops++;
  530. else
  531. ep->stats.out_ops++;
  532. }
  533. /**
  534. * inc_ep_stats_bytes - Update ep stats counts
  535. * @ep: physical endpoint
  536. * @count: bytes transferred on endpoint
  537. * @is_in: ep direction (USB_DIR_IN or 0)
  538. */
  539. static void inc_ep_stats_bytes(struct pxa_ep *ep, int count, int is_in)
  540. {
  541. if (is_in)
  542. ep->stats.in_bytes += count;
  543. else
  544. ep->stats.out_bytes += count;
  545. }
  546. /**
  547. * pxa_ep_setup - Sets up an usb physical endpoint
  548. * @ep: pxa27x physical endpoint
  549. *
  550. * Find the physical pxa27x ep, and setup its UDCCR
  551. */
  552. static __init void pxa_ep_setup(struct pxa_ep *ep)
  553. {
  554. u32 new_udccr;
  555. new_udccr = ((ep->config << UDCCONR_CN_S) & UDCCONR_CN)
  556. | ((ep->interface << UDCCONR_IN_S) & UDCCONR_IN)
  557. | ((ep->alternate << UDCCONR_AISN_S) & UDCCONR_AISN)
  558. | ((EPADDR(ep) << UDCCONR_EN_S) & UDCCONR_EN)
  559. | ((EPXFERTYPE(ep) << UDCCONR_ET_S) & UDCCONR_ET)
  560. | ((ep->dir_in) ? UDCCONR_ED : 0)
  561. | ((ep->fifo_size << UDCCONR_MPS_S) & UDCCONR_MPS)
  562. | UDCCONR_EE;
  563. udc_ep_writel(ep, UDCCR, new_udccr);
  564. }
  565. /**
  566. * pxa_eps_setup - Sets up all usb physical endpoints
  567. * @dev: udc device
  568. *
  569. * Setup all pxa physical endpoints, except ep0
  570. */
  571. static __init void pxa_eps_setup(struct pxa_udc *dev)
  572. {
  573. unsigned int i;
  574. dev_dbg(dev->dev, "%s: dev=%p\n", __func__, dev);
  575. for (i = 1; i < NR_PXA_ENDPOINTS; i++)
  576. pxa_ep_setup(&dev->pxa_ep[i]);
  577. }
  578. /**
  579. * pxa_ep_alloc_request - Allocate usb request
  580. * @_ep: usb endpoint
  581. * @gfp_flags:
  582. *
  583. * For the pxa27x, these can just wrap kmalloc/kfree. gadget drivers
  584. * must still pass correctly initialized endpoints, since other controller
  585. * drivers may care about how it's currently set up (dma issues etc).
  586. */
  587. static struct usb_request *
  588. pxa_ep_alloc_request(struct usb_ep *_ep, gfp_t gfp_flags)
  589. {
  590. struct pxa27x_request *req;
  591. req = kzalloc(sizeof *req, gfp_flags);
  592. if (!req)
  593. return NULL;
  594. INIT_LIST_HEAD(&req->queue);
  595. req->in_use = 0;
  596. req->udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  597. return &req->req;
  598. }
  599. /**
  600. * pxa_ep_free_request - Free usb request
  601. * @_ep: usb endpoint
  602. * @_req: usb request
  603. *
  604. * Wrapper around kfree to free _req
  605. */
  606. static void pxa_ep_free_request(struct usb_ep *_ep, struct usb_request *_req)
  607. {
  608. struct pxa27x_request *req;
  609. req = container_of(_req, struct pxa27x_request, req);
  610. WARN_ON(!list_empty(&req->queue));
  611. kfree(req);
  612. }
  613. /**
  614. * ep_add_request - add a request to the endpoint's queue
  615. * @ep: usb endpoint
  616. * @req: usb request
  617. *
  618. * Context: ep->lock held
  619. *
  620. * Queues the request in the endpoint's queue, and enables the interrupts
  621. * on the endpoint.
  622. */
  623. static void ep_add_request(struct pxa_ep *ep, struct pxa27x_request *req)
  624. {
  625. if (unlikely(!req))
  626. return;
  627. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  628. req->req.length, udc_ep_readl(ep, UDCCSR));
  629. req->in_use = 1;
  630. list_add_tail(&req->queue, &ep->queue);
  631. pio_irq_enable(ep);
  632. }
  633. /**
  634. * ep_del_request - removes a request from the endpoint's queue
  635. * @ep: usb endpoint
  636. * @req: usb request
  637. *
  638. * Context: ep->lock held
  639. *
  640. * Unqueue the request from the endpoint's queue. If there are no more requests
  641. * on the endpoint, and if it's not the control endpoint, interrupts are
  642. * disabled on the endpoint.
  643. */
  644. static void ep_del_request(struct pxa_ep *ep, struct pxa27x_request *req)
  645. {
  646. if (unlikely(!req))
  647. return;
  648. ep_vdbg(ep, "req:%p, lg=%d, udccsr=0x%03x\n", req,
  649. req->req.length, udc_ep_readl(ep, UDCCSR));
  650. list_del_init(&req->queue);
  651. req->in_use = 0;
  652. if (!is_ep0(ep) && list_empty(&ep->queue))
  653. pio_irq_disable(ep);
  654. }
  655. /**
  656. * req_done - Complete an usb request
  657. * @ep: pxa physical endpoint
  658. * @req: pxa request
  659. * @status: usb request status sent to gadget API
  660. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  661. *
  662. * Context: ep->lock held if flags not NULL, else ep->lock released
  663. *
  664. * Retire a pxa27x usb request. Endpoint must be locked.
  665. */
  666. static void req_done(struct pxa_ep *ep, struct pxa27x_request *req, int status,
  667. unsigned long *pflags)
  668. {
  669. unsigned long flags;
  670. ep_del_request(ep, req);
  671. if (likely(req->req.status == -EINPROGRESS))
  672. req->req.status = status;
  673. else
  674. status = req->req.status;
  675. if (status && status != -ESHUTDOWN)
  676. ep_dbg(ep, "complete req %p stat %d len %u/%u\n",
  677. &req->req, status,
  678. req->req.actual, req->req.length);
  679. if (pflags)
  680. spin_unlock_irqrestore(&ep->lock, *pflags);
  681. local_irq_save(flags);
  682. req->req.complete(&req->udc_usb_ep->usb_ep, &req->req);
  683. local_irq_restore(flags);
  684. if (pflags)
  685. spin_lock_irqsave(&ep->lock, *pflags);
  686. }
  687. /**
  688. * ep_end_out_req - Ends endpoint OUT request
  689. * @ep: physical endpoint
  690. * @req: pxa request
  691. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  692. *
  693. * Context: ep->lock held or released (see req_done())
  694. *
  695. * Ends endpoint OUT request (completes usb request).
  696. */
  697. static void ep_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  698. unsigned long *pflags)
  699. {
  700. inc_ep_stats_reqs(ep, !USB_DIR_IN);
  701. req_done(ep, req, 0, pflags);
  702. }
  703. /**
  704. * ep0_end_out_req - Ends control endpoint OUT request (ends data stage)
  705. * @ep: physical endpoint
  706. * @req: pxa request
  707. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  708. *
  709. * Context: ep->lock held or released (see req_done())
  710. *
  711. * Ends control endpoint OUT request (completes usb request), and puts
  712. * control endpoint into idle state
  713. */
  714. static void ep0_end_out_req(struct pxa_ep *ep, struct pxa27x_request *req,
  715. unsigned long *pflags)
  716. {
  717. set_ep0state(ep->dev, OUT_STATUS_STAGE);
  718. ep_end_out_req(ep, req, pflags);
  719. ep0_idle(ep->dev);
  720. }
  721. /**
  722. * ep_end_in_req - Ends endpoint IN request
  723. * @ep: physical endpoint
  724. * @req: pxa request
  725. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  726. *
  727. * Context: ep->lock held or released (see req_done())
  728. *
  729. * Ends endpoint IN request (completes usb request).
  730. */
  731. static void ep_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  732. unsigned long *pflags)
  733. {
  734. inc_ep_stats_reqs(ep, USB_DIR_IN);
  735. req_done(ep, req, 0, pflags);
  736. }
  737. /**
  738. * ep0_end_in_req - Ends control endpoint IN request (ends data stage)
  739. * @ep: physical endpoint
  740. * @req: pxa request
  741. * @pflags: flags of previous spinlock_irq_save() or NULL if no lock held
  742. *
  743. * Context: ep->lock held or released (see req_done())
  744. *
  745. * Ends control endpoint IN request (completes usb request), and puts
  746. * control endpoint into status state
  747. */
  748. static void ep0_end_in_req(struct pxa_ep *ep, struct pxa27x_request *req,
  749. unsigned long *pflags)
  750. {
  751. set_ep0state(ep->dev, IN_STATUS_STAGE);
  752. ep_end_in_req(ep, req, pflags);
  753. }
  754. /**
  755. * nuke - Dequeue all requests
  756. * @ep: pxa endpoint
  757. * @status: usb request status
  758. *
  759. * Context: ep->lock released
  760. *
  761. * Dequeues all requests on an endpoint. As a side effect, interrupts will be
  762. * disabled on that endpoint (because no more requests).
  763. */
  764. static void nuke(struct pxa_ep *ep, int status)
  765. {
  766. struct pxa27x_request *req;
  767. unsigned long flags;
  768. spin_lock_irqsave(&ep->lock, flags);
  769. while (!list_empty(&ep->queue)) {
  770. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  771. req_done(ep, req, status, &flags);
  772. }
  773. spin_unlock_irqrestore(&ep->lock, flags);
  774. }
  775. /**
  776. * read_packet - transfer 1 packet from an OUT endpoint into request
  777. * @ep: pxa physical endpoint
  778. * @req: usb request
  779. *
  780. * Takes bytes from OUT endpoint and transfers them info the usb request.
  781. * If there is less space in request than bytes received in OUT endpoint,
  782. * bytes are left in the OUT endpoint.
  783. *
  784. * Returns how many bytes were actually transferred
  785. */
  786. static int read_packet(struct pxa_ep *ep, struct pxa27x_request *req)
  787. {
  788. u32 *buf;
  789. int bytes_ep, bufferspace, count, i;
  790. bytes_ep = ep_count_bytes_remain(ep);
  791. bufferspace = req->req.length - req->req.actual;
  792. buf = (u32 *)(req->req.buf + req->req.actual);
  793. prefetchw(buf);
  794. if (likely(!ep_is_empty(ep)))
  795. count = min(bytes_ep, bufferspace);
  796. else /* zlp */
  797. count = 0;
  798. for (i = count; i > 0; i -= 4)
  799. *buf++ = udc_ep_readl(ep, UDCDR);
  800. req->req.actual += count;
  801. ep_write_UDCCSR(ep, UDCCSR_PC);
  802. return count;
  803. }
  804. /**
  805. * write_packet - transfer 1 packet from request into an IN endpoint
  806. * @ep: pxa physical endpoint
  807. * @req: usb request
  808. * @max: max bytes that fit into endpoint
  809. *
  810. * Takes bytes from usb request, and transfers them into the physical
  811. * endpoint. If there are no bytes to transfer, doesn't write anything
  812. * to physical endpoint.
  813. *
  814. * Returns how many bytes were actually transferred.
  815. */
  816. static int write_packet(struct pxa_ep *ep, struct pxa27x_request *req,
  817. unsigned int max)
  818. {
  819. int length, count, remain, i;
  820. u32 *buf;
  821. u8 *buf_8;
  822. buf = (u32 *)(req->req.buf + req->req.actual);
  823. prefetch(buf);
  824. length = min(req->req.length - req->req.actual, max);
  825. req->req.actual += length;
  826. remain = length & 0x3;
  827. count = length & ~(0x3);
  828. for (i = count; i > 0 ; i -= 4)
  829. udc_ep_writel(ep, UDCDR, *buf++);
  830. buf_8 = (u8 *)buf;
  831. for (i = remain; i > 0; i--)
  832. udc_ep_writeb(ep, UDCDR, *buf_8++);
  833. ep_vdbg(ep, "length=%d+%d, udccsr=0x%03x\n", count, remain,
  834. udc_ep_readl(ep, UDCCSR));
  835. return length;
  836. }
  837. /**
  838. * read_fifo - Transfer packets from OUT endpoint into usb request
  839. * @ep: pxa physical endpoint
  840. * @req: usb request
  841. *
  842. * Context: callable when in_interrupt()
  843. *
  844. * Unload as many packets as possible from the fifo we use for usb OUT
  845. * transfers and put them into the request. Caller should have made sure
  846. * there's at least one packet ready.
  847. * Doesn't complete the request, that's the caller's job
  848. *
  849. * Returns 1 if the request completed, 0 otherwise
  850. */
  851. static int read_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  852. {
  853. int count, is_short, completed = 0;
  854. while (epout_has_pkt(ep)) {
  855. count = read_packet(ep, req);
  856. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  857. is_short = (count < ep->fifo_size);
  858. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  859. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  860. &req->req, req->req.actual, req->req.length);
  861. /* completion */
  862. if (is_short || req->req.actual == req->req.length) {
  863. completed = 1;
  864. break;
  865. }
  866. /* finished that packet. the next one may be waiting... */
  867. }
  868. return completed;
  869. }
  870. /**
  871. * write_fifo - transfer packets from usb request into an IN endpoint
  872. * @ep: pxa physical endpoint
  873. * @req: pxa usb request
  874. *
  875. * Write to an IN endpoint fifo, as many packets as possible.
  876. * irqs will use this to write the rest later.
  877. * caller guarantees at least one packet buffer is ready (or a zlp).
  878. * Doesn't complete the request, that's the caller's job
  879. *
  880. * Returns 1 if request fully transferred, 0 if partial transfer
  881. */
  882. static int write_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  883. {
  884. unsigned max;
  885. int count, is_short, is_last = 0, completed = 0, totcount = 0;
  886. u32 udccsr;
  887. max = ep->fifo_size;
  888. do {
  889. is_short = 0;
  890. udccsr = udc_ep_readl(ep, UDCCSR);
  891. if (udccsr & UDCCSR_PC) {
  892. ep_vdbg(ep, "Clearing Transmit Complete, udccsr=%x\n",
  893. udccsr);
  894. ep_write_UDCCSR(ep, UDCCSR_PC);
  895. }
  896. if (udccsr & UDCCSR_TRN) {
  897. ep_vdbg(ep, "Clearing Underrun on, udccsr=%x\n",
  898. udccsr);
  899. ep_write_UDCCSR(ep, UDCCSR_TRN);
  900. }
  901. count = write_packet(ep, req, max);
  902. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  903. totcount += count;
  904. /* last packet is usually short (or a zlp) */
  905. if (unlikely(count < max)) {
  906. is_last = 1;
  907. is_short = 1;
  908. } else {
  909. if (likely(req->req.length > req->req.actual)
  910. || req->req.zero)
  911. is_last = 0;
  912. else
  913. is_last = 1;
  914. /* interrupt/iso maxpacket may not fill the fifo */
  915. is_short = unlikely(max < ep->fifo_size);
  916. }
  917. if (is_short)
  918. ep_write_UDCCSR(ep, UDCCSR_SP);
  919. /* requests complete when all IN data is in the FIFO */
  920. if (is_last) {
  921. completed = 1;
  922. break;
  923. }
  924. } while (!ep_is_full(ep));
  925. ep_dbg(ep, "wrote count:%d bytes%s%s, left:%d req=%p\n",
  926. totcount, is_last ? "/L" : "", is_short ? "/S" : "",
  927. req->req.length - req->req.actual, &req->req);
  928. return completed;
  929. }
  930. /**
  931. * read_ep0_fifo - Transfer packets from control endpoint into usb request
  932. * @ep: control endpoint
  933. * @req: pxa usb request
  934. *
  935. * Special ep0 version of the above read_fifo. Reads as many bytes from control
  936. * endpoint as can be read, and stores them into usb request (limited by request
  937. * maximum length).
  938. *
  939. * Returns 0 if usb request only partially filled, 1 if fully filled
  940. */
  941. static int read_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  942. {
  943. int count, is_short, completed = 0;
  944. while (epout_has_pkt(ep)) {
  945. count = read_packet(ep, req);
  946. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  947. inc_ep_stats_bytes(ep, count, !USB_DIR_IN);
  948. is_short = (count < ep->fifo_size);
  949. ep_dbg(ep, "read udccsr:%03x, count:%d bytes%s req %p %d/%d\n",
  950. udc_ep_readl(ep, UDCCSR), count, is_short ? "/S" : "",
  951. &req->req, req->req.actual, req->req.length);
  952. if (is_short || req->req.actual >= req->req.length) {
  953. completed = 1;
  954. break;
  955. }
  956. }
  957. return completed;
  958. }
  959. /**
  960. * write_ep0_fifo - Send a request to control endpoint (ep0 in)
  961. * @ep: control endpoint
  962. * @req: request
  963. *
  964. * Context: callable when in_interrupt()
  965. *
  966. * Sends a request (or a part of the request) to the control endpoint (ep0 in).
  967. * If the request doesn't fit, the remaining part will be sent from irq.
  968. * The request is considered fully written only if either :
  969. * - last write transferred all remaining bytes, but fifo was not fully filled
  970. * - last write was a 0 length write
  971. *
  972. * Returns 1 if request fully written, 0 if request only partially sent
  973. */
  974. static int write_ep0_fifo(struct pxa_ep *ep, struct pxa27x_request *req)
  975. {
  976. unsigned count;
  977. int is_last, is_short;
  978. count = write_packet(ep, req, EP0_FIFO_SIZE);
  979. inc_ep_stats_bytes(ep, count, USB_DIR_IN);
  980. is_short = (count < EP0_FIFO_SIZE);
  981. is_last = ((count == 0) || (count < EP0_FIFO_SIZE));
  982. /* Sends either a short packet or a 0 length packet */
  983. if (unlikely(is_short))
  984. ep_write_UDCCSR(ep, UDCCSR0_IPR);
  985. ep_dbg(ep, "in %d bytes%s%s, %d left, req=%p, udccsr0=0x%03x\n",
  986. count, is_short ? "/S" : "", is_last ? "/L" : "",
  987. req->req.length - req->req.actual,
  988. &req->req, udc_ep_readl(ep, UDCCSR));
  989. return is_last;
  990. }
  991. /**
  992. * pxa_ep_queue - Queue a request into an IN endpoint
  993. * @_ep: usb endpoint
  994. * @_req: usb request
  995. * @gfp_flags: flags
  996. *
  997. * Context: normally called when !in_interrupt, but callable when in_interrupt()
  998. * in the special case of ep0 setup :
  999. * (irq->handle_ep0_ctrl_req->gadget_setup->pxa_ep_queue)
  1000. *
  1001. * Returns 0 if succedeed, error otherwise
  1002. */
  1003. static int pxa_ep_queue(struct usb_ep *_ep, struct usb_request *_req,
  1004. gfp_t gfp_flags)
  1005. {
  1006. struct udc_usb_ep *udc_usb_ep;
  1007. struct pxa_ep *ep;
  1008. struct pxa27x_request *req;
  1009. struct pxa_udc *dev;
  1010. unsigned long flags;
  1011. int rc = 0;
  1012. int is_first_req;
  1013. unsigned length;
  1014. int recursion_detected;
  1015. req = container_of(_req, struct pxa27x_request, req);
  1016. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1017. if (unlikely(!_req || !_req->complete || !_req->buf))
  1018. return -EINVAL;
  1019. if (unlikely(!_ep))
  1020. return -EINVAL;
  1021. dev = udc_usb_ep->dev;
  1022. ep = udc_usb_ep->pxa_ep;
  1023. if (unlikely(!ep))
  1024. return -EINVAL;
  1025. dev = ep->dev;
  1026. if (unlikely(!dev->driver || dev->gadget.speed == USB_SPEED_UNKNOWN)) {
  1027. ep_dbg(ep, "bogus device state\n");
  1028. return -ESHUTDOWN;
  1029. }
  1030. /* iso is always one packet per request, that's the only way
  1031. * we can report per-packet status. that also helps with dma.
  1032. */
  1033. if (unlikely(EPXFERTYPE_is_ISO(ep)
  1034. && req->req.length > ep->fifo_size))
  1035. return -EMSGSIZE;
  1036. spin_lock_irqsave(&ep->lock, flags);
  1037. recursion_detected = ep->in_handle_ep;
  1038. is_first_req = list_empty(&ep->queue);
  1039. ep_dbg(ep, "queue req %p(first=%s), len %d buf %p\n",
  1040. _req, is_first_req ? "yes" : "no",
  1041. _req->length, _req->buf);
  1042. if (!ep->enabled) {
  1043. _req->status = -ESHUTDOWN;
  1044. rc = -ESHUTDOWN;
  1045. goto out_locked;
  1046. }
  1047. if (req->in_use) {
  1048. ep_err(ep, "refusing to queue req %p (already queued)\n", req);
  1049. goto out_locked;
  1050. }
  1051. length = _req->length;
  1052. _req->status = -EINPROGRESS;
  1053. _req->actual = 0;
  1054. ep_add_request(ep, req);
  1055. spin_unlock_irqrestore(&ep->lock, flags);
  1056. if (is_ep0(ep)) {
  1057. switch (dev->ep0state) {
  1058. case WAIT_ACK_SET_CONF_INTERF:
  1059. if (length == 0) {
  1060. ep_end_in_req(ep, req, NULL);
  1061. } else {
  1062. ep_err(ep, "got a request of %d bytes while"
  1063. "in state WAIT_ACK_SET_CONF_INTERF\n",
  1064. length);
  1065. ep_del_request(ep, req);
  1066. rc = -EL2HLT;
  1067. }
  1068. ep0_idle(ep->dev);
  1069. break;
  1070. case IN_DATA_STAGE:
  1071. if (!ep_is_full(ep))
  1072. if (write_ep0_fifo(ep, req))
  1073. ep0_end_in_req(ep, req, NULL);
  1074. break;
  1075. case OUT_DATA_STAGE:
  1076. if ((length == 0) || !epout_has_pkt(ep))
  1077. if (read_ep0_fifo(ep, req))
  1078. ep0_end_out_req(ep, req, NULL);
  1079. break;
  1080. default:
  1081. ep_err(ep, "odd state %s to send me a request\n",
  1082. EP0_STNAME(ep->dev));
  1083. ep_del_request(ep, req);
  1084. rc = -EL2HLT;
  1085. break;
  1086. }
  1087. } else {
  1088. if (!recursion_detected)
  1089. handle_ep(ep);
  1090. }
  1091. out:
  1092. return rc;
  1093. out_locked:
  1094. spin_unlock_irqrestore(&ep->lock, flags);
  1095. goto out;
  1096. }
  1097. /**
  1098. * pxa_ep_dequeue - Dequeue one request
  1099. * @_ep: usb endpoint
  1100. * @_req: usb request
  1101. *
  1102. * Return 0 if no error, -EINVAL or -ECONNRESET otherwise
  1103. */
  1104. static int pxa_ep_dequeue(struct usb_ep *_ep, struct usb_request *_req)
  1105. {
  1106. struct pxa_ep *ep;
  1107. struct udc_usb_ep *udc_usb_ep;
  1108. struct pxa27x_request *req;
  1109. unsigned long flags;
  1110. int rc = -EINVAL;
  1111. if (!_ep)
  1112. return rc;
  1113. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1114. ep = udc_usb_ep->pxa_ep;
  1115. if (!ep || is_ep0(ep))
  1116. return rc;
  1117. spin_lock_irqsave(&ep->lock, flags);
  1118. /* make sure it's actually queued on this endpoint */
  1119. list_for_each_entry(req, &ep->queue, queue) {
  1120. if (&req->req == _req) {
  1121. rc = 0;
  1122. break;
  1123. }
  1124. }
  1125. spin_unlock_irqrestore(&ep->lock, flags);
  1126. if (!rc)
  1127. req_done(ep, req, -ECONNRESET, NULL);
  1128. return rc;
  1129. }
  1130. /**
  1131. * pxa_ep_set_halt - Halts operations on one endpoint
  1132. * @_ep: usb endpoint
  1133. * @value:
  1134. *
  1135. * Returns 0 if no error, -EINVAL, -EROFS, -EAGAIN otherwise
  1136. */
  1137. static int pxa_ep_set_halt(struct usb_ep *_ep, int value)
  1138. {
  1139. struct pxa_ep *ep;
  1140. struct udc_usb_ep *udc_usb_ep;
  1141. unsigned long flags;
  1142. int rc;
  1143. if (!_ep)
  1144. return -EINVAL;
  1145. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1146. ep = udc_usb_ep->pxa_ep;
  1147. if (!ep || is_ep0(ep))
  1148. return -EINVAL;
  1149. if (value == 0) {
  1150. /*
  1151. * This path (reset toggle+halt) is needed to implement
  1152. * SET_INTERFACE on normal hardware. but it can't be
  1153. * done from software on the PXA UDC, and the hardware
  1154. * forgets to do it as part of SET_INTERFACE automagic.
  1155. */
  1156. ep_dbg(ep, "only host can clear halt\n");
  1157. return -EROFS;
  1158. }
  1159. spin_lock_irqsave(&ep->lock, flags);
  1160. rc = -EAGAIN;
  1161. if (ep->dir_in && (ep_is_full(ep) || !list_empty(&ep->queue)))
  1162. goto out;
  1163. /* FST, FEF bits are the same for control and non control endpoints */
  1164. rc = 0;
  1165. ep_write_UDCCSR(ep, UDCCSR_FST | UDCCSR_FEF);
  1166. if (is_ep0(ep))
  1167. set_ep0state(ep->dev, STALL);
  1168. out:
  1169. spin_unlock_irqrestore(&ep->lock, flags);
  1170. return rc;
  1171. }
  1172. /**
  1173. * pxa_ep_fifo_status - Get how many bytes in physical endpoint
  1174. * @_ep: usb endpoint
  1175. *
  1176. * Returns number of bytes in OUT fifos. Broken for IN fifos.
  1177. */
  1178. static int pxa_ep_fifo_status(struct usb_ep *_ep)
  1179. {
  1180. struct pxa_ep *ep;
  1181. struct udc_usb_ep *udc_usb_ep;
  1182. if (!_ep)
  1183. return -ENODEV;
  1184. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1185. ep = udc_usb_ep->pxa_ep;
  1186. if (!ep || is_ep0(ep))
  1187. return -ENODEV;
  1188. if (ep->dir_in)
  1189. return -EOPNOTSUPP;
  1190. if (ep->dev->gadget.speed == USB_SPEED_UNKNOWN || ep_is_empty(ep))
  1191. return 0;
  1192. else
  1193. return ep_count_bytes_remain(ep) + 1;
  1194. }
  1195. /**
  1196. * pxa_ep_fifo_flush - Flushes one endpoint
  1197. * @_ep: usb endpoint
  1198. *
  1199. * Discards all data in one endpoint(IN or OUT), except control endpoint.
  1200. */
  1201. static void pxa_ep_fifo_flush(struct usb_ep *_ep)
  1202. {
  1203. struct pxa_ep *ep;
  1204. struct udc_usb_ep *udc_usb_ep;
  1205. unsigned long flags;
  1206. if (!_ep)
  1207. return;
  1208. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1209. ep = udc_usb_ep->pxa_ep;
  1210. if (!ep || is_ep0(ep))
  1211. return;
  1212. spin_lock_irqsave(&ep->lock, flags);
  1213. if (unlikely(!list_empty(&ep->queue)))
  1214. ep_dbg(ep, "called while queue list not empty\n");
  1215. ep_dbg(ep, "called\n");
  1216. /* for OUT, just read and discard the FIFO contents. */
  1217. if (!ep->dir_in) {
  1218. while (!ep_is_empty(ep))
  1219. udc_ep_readl(ep, UDCDR);
  1220. } else {
  1221. /* most IN status is the same, but ISO can't stall */
  1222. ep_write_UDCCSR(ep,
  1223. UDCCSR_PC | UDCCSR_FEF | UDCCSR_TRN
  1224. | (EPXFERTYPE_is_ISO(ep) ? 0 : UDCCSR_SST));
  1225. }
  1226. spin_unlock_irqrestore(&ep->lock, flags);
  1227. }
  1228. /**
  1229. * pxa_ep_enable - Enables usb endpoint
  1230. * @_ep: usb endpoint
  1231. * @desc: usb endpoint descriptor
  1232. *
  1233. * Nothing much to do here, as ep configuration is done once and for all
  1234. * before udc is enabled. After udc enable, no physical endpoint configuration
  1235. * can be changed.
  1236. * Function makes sanity checks and flushes the endpoint.
  1237. */
  1238. static int pxa_ep_enable(struct usb_ep *_ep,
  1239. const struct usb_endpoint_descriptor *desc)
  1240. {
  1241. struct pxa_ep *ep;
  1242. struct udc_usb_ep *udc_usb_ep;
  1243. struct pxa_udc *udc;
  1244. if (!_ep || !desc)
  1245. return -EINVAL;
  1246. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1247. if (udc_usb_ep->pxa_ep) {
  1248. ep = udc_usb_ep->pxa_ep;
  1249. ep_warn(ep, "usb_ep %s already enabled, doing nothing\n",
  1250. _ep->name);
  1251. } else {
  1252. ep = find_pxa_ep(udc_usb_ep->dev, udc_usb_ep);
  1253. }
  1254. if (!ep || is_ep0(ep)) {
  1255. dev_err(udc_usb_ep->dev->dev,
  1256. "unable to match pxa_ep for ep %s\n",
  1257. _ep->name);
  1258. return -EINVAL;
  1259. }
  1260. if ((desc->bDescriptorType != USB_DT_ENDPOINT)
  1261. || (ep->type != usb_endpoint_type(desc))) {
  1262. ep_err(ep, "type mismatch\n");
  1263. return -EINVAL;
  1264. }
  1265. if (ep->fifo_size < usb_endpoint_maxp(desc)) {
  1266. ep_err(ep, "bad maxpacket\n");
  1267. return -ERANGE;
  1268. }
  1269. udc_usb_ep->pxa_ep = ep;
  1270. udc = ep->dev;
  1271. if (!udc->driver || udc->gadget.speed == USB_SPEED_UNKNOWN) {
  1272. ep_err(ep, "bogus device state\n");
  1273. return -ESHUTDOWN;
  1274. }
  1275. ep->enabled = 1;
  1276. /* flush fifo (mostly for OUT buffers) */
  1277. pxa_ep_fifo_flush(_ep);
  1278. ep_dbg(ep, "enabled\n");
  1279. return 0;
  1280. }
  1281. /**
  1282. * pxa_ep_disable - Disable usb endpoint
  1283. * @_ep: usb endpoint
  1284. *
  1285. * Same as for pxa_ep_enable, no physical endpoint configuration can be
  1286. * changed.
  1287. * Function flushes the endpoint and related requests.
  1288. */
  1289. static int pxa_ep_disable(struct usb_ep *_ep)
  1290. {
  1291. struct pxa_ep *ep;
  1292. struct udc_usb_ep *udc_usb_ep;
  1293. if (!_ep)
  1294. return -EINVAL;
  1295. udc_usb_ep = container_of(_ep, struct udc_usb_ep, usb_ep);
  1296. ep = udc_usb_ep->pxa_ep;
  1297. if (!ep || is_ep0(ep) || !list_empty(&ep->queue))
  1298. return -EINVAL;
  1299. ep->enabled = 0;
  1300. nuke(ep, -ESHUTDOWN);
  1301. pxa_ep_fifo_flush(_ep);
  1302. udc_usb_ep->pxa_ep = NULL;
  1303. ep_dbg(ep, "disabled\n");
  1304. return 0;
  1305. }
  1306. static struct usb_ep_ops pxa_ep_ops = {
  1307. .enable = pxa_ep_enable,
  1308. .disable = pxa_ep_disable,
  1309. .alloc_request = pxa_ep_alloc_request,
  1310. .free_request = pxa_ep_free_request,
  1311. .queue = pxa_ep_queue,
  1312. .dequeue = pxa_ep_dequeue,
  1313. .set_halt = pxa_ep_set_halt,
  1314. .fifo_status = pxa_ep_fifo_status,
  1315. .fifo_flush = pxa_ep_fifo_flush,
  1316. };
  1317. /**
  1318. * dplus_pullup - Connect or disconnect pullup resistor to D+ pin
  1319. * @udc: udc device
  1320. * @on: 0 if disconnect pullup resistor, 1 otherwise
  1321. * Context: any
  1322. *
  1323. * Handle D+ pullup resistor, make the device visible to the usb bus, and
  1324. * declare it as a full speed usb device
  1325. */
  1326. static void dplus_pullup(struct pxa_udc *udc, int on)
  1327. {
  1328. if (on) {
  1329. if (gpio_is_valid(udc->mach->gpio_pullup))
  1330. gpio_set_value(udc->mach->gpio_pullup,
  1331. !udc->mach->gpio_pullup_inverted);
  1332. if (udc->mach->udc_command)
  1333. udc->mach->udc_command(PXA2XX_UDC_CMD_CONNECT);
  1334. } else {
  1335. if (gpio_is_valid(udc->mach->gpio_pullup))
  1336. gpio_set_value(udc->mach->gpio_pullup,
  1337. udc->mach->gpio_pullup_inverted);
  1338. if (udc->mach->udc_command)
  1339. udc->mach->udc_command(PXA2XX_UDC_CMD_DISCONNECT);
  1340. }
  1341. udc->pullup_on = on;
  1342. }
  1343. /**
  1344. * pxa_udc_get_frame - Returns usb frame number
  1345. * @_gadget: usb gadget
  1346. */
  1347. static int pxa_udc_get_frame(struct usb_gadget *_gadget)
  1348. {
  1349. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1350. return (udc_readl(udc, UDCFNR) & 0x7ff);
  1351. }
  1352. /**
  1353. * pxa_udc_wakeup - Force udc device out of suspend
  1354. * @_gadget: usb gadget
  1355. *
  1356. * Returns 0 if successful, error code otherwise
  1357. */
  1358. static int pxa_udc_wakeup(struct usb_gadget *_gadget)
  1359. {
  1360. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1361. /* host may not have enabled remote wakeup */
  1362. if ((udc_readl(udc, UDCCR) & UDCCR_DWRE) == 0)
  1363. return -EHOSTUNREACH;
  1364. udc_set_mask_UDCCR(udc, UDCCR_UDR);
  1365. return 0;
  1366. }
  1367. static void udc_enable(struct pxa_udc *udc);
  1368. static void udc_disable(struct pxa_udc *udc);
  1369. /**
  1370. * should_enable_udc - Tells if UDC should be enabled
  1371. * @udc: udc device
  1372. * Context: any
  1373. *
  1374. * The UDC should be enabled if :
  1375. * - the pullup resistor is connected
  1376. * - and a gadget driver is bound
  1377. * - and vbus is sensed (or no vbus sense is available)
  1378. *
  1379. * Returns 1 if UDC should be enabled, 0 otherwise
  1380. */
  1381. static int should_enable_udc(struct pxa_udc *udc)
  1382. {
  1383. int put_on;
  1384. put_on = ((udc->pullup_on) && (udc->driver));
  1385. put_on &= ((udc->vbus_sensed) || (!udc->transceiver));
  1386. return put_on;
  1387. }
  1388. /**
  1389. * should_disable_udc - Tells if UDC should be disabled
  1390. * @udc: udc device
  1391. * Context: any
  1392. *
  1393. * The UDC should be disabled if :
  1394. * - the pullup resistor is not connected
  1395. * - or no gadget driver is bound
  1396. * - or no vbus is sensed (when vbus sesing is available)
  1397. *
  1398. * Returns 1 if UDC should be disabled
  1399. */
  1400. static int should_disable_udc(struct pxa_udc *udc)
  1401. {
  1402. int put_off;
  1403. put_off = ((!udc->pullup_on) || (!udc->driver));
  1404. put_off |= ((!udc->vbus_sensed) && (udc->transceiver));
  1405. return put_off;
  1406. }
  1407. /**
  1408. * pxa_udc_pullup - Offer manual D+ pullup control
  1409. * @_gadget: usb gadget using the control
  1410. * @is_active: 0 if disconnect, else connect D+ pullup resistor
  1411. * Context: !in_interrupt()
  1412. *
  1413. * Returns 0 if OK, -EOPNOTSUPP if udc driver doesn't handle D+ pullup
  1414. */
  1415. static int pxa_udc_pullup(struct usb_gadget *_gadget, int is_active)
  1416. {
  1417. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1418. if (!gpio_is_valid(udc->mach->gpio_pullup) && !udc->mach->udc_command)
  1419. return -EOPNOTSUPP;
  1420. dplus_pullup(udc, is_active);
  1421. if (should_enable_udc(udc))
  1422. udc_enable(udc);
  1423. if (should_disable_udc(udc))
  1424. udc_disable(udc);
  1425. return 0;
  1426. }
  1427. static void udc_enable(struct pxa_udc *udc);
  1428. static void udc_disable(struct pxa_udc *udc);
  1429. /**
  1430. * pxa_udc_vbus_session - Called by external transceiver to enable/disable udc
  1431. * @_gadget: usb gadget
  1432. * @is_active: 0 if should disable the udc, 1 if should enable
  1433. *
  1434. * Enables the udc, and optionnaly activates D+ pullup resistor. Or disables the
  1435. * udc, and deactivates D+ pullup resistor.
  1436. *
  1437. * Returns 0
  1438. */
  1439. static int pxa_udc_vbus_session(struct usb_gadget *_gadget, int is_active)
  1440. {
  1441. struct pxa_udc *udc = to_gadget_udc(_gadget);
  1442. udc->vbus_sensed = is_active;
  1443. if (should_enable_udc(udc))
  1444. udc_enable(udc);
  1445. if (should_disable_udc(udc))
  1446. udc_disable(udc);
  1447. return 0;
  1448. }
  1449. /**
  1450. * pxa_udc_vbus_draw - Called by gadget driver after SET_CONFIGURATION completed
  1451. * @_gadget: usb gadget
  1452. * @mA: current drawn
  1453. *
  1454. * Context: !in_interrupt()
  1455. *
  1456. * Called after a configuration was chosen by a USB host, to inform how much
  1457. * current can be drawn by the device from VBus line.
  1458. *
  1459. * Returns 0 or -EOPNOTSUPP if no transceiver is handling the udc
  1460. */
  1461. static int pxa_udc_vbus_draw(struct usb_gadget *_gadget, unsigned mA)
  1462. {
  1463. struct pxa_udc *udc;
  1464. udc = to_gadget_udc(_gadget);
  1465. if (udc->transceiver)
  1466. return otg_set_power(udc->transceiver, mA);
  1467. return -EOPNOTSUPP;
  1468. }
  1469. static int pxa27x_udc_start(struct usb_gadget_driver *driver,
  1470. int (*bind)(struct usb_gadget *));
  1471. static int pxa27x_udc_stop(struct usb_gadget_driver *driver);
  1472. static const struct usb_gadget_ops pxa_udc_ops = {
  1473. .get_frame = pxa_udc_get_frame,
  1474. .wakeup = pxa_udc_wakeup,
  1475. .pullup = pxa_udc_pullup,
  1476. .vbus_session = pxa_udc_vbus_session,
  1477. .vbus_draw = pxa_udc_vbus_draw,
  1478. .start = pxa27x_udc_start,
  1479. .stop = pxa27x_udc_stop,
  1480. };
  1481. /**
  1482. * udc_disable - disable udc device controller
  1483. * @udc: udc device
  1484. * Context: any
  1485. *
  1486. * Disables the udc device : disables clocks, udc interrupts, control endpoint
  1487. * interrupts.
  1488. */
  1489. static void udc_disable(struct pxa_udc *udc)
  1490. {
  1491. if (!udc->enabled)
  1492. return;
  1493. udc_writel(udc, UDCICR0, 0);
  1494. udc_writel(udc, UDCICR1, 0);
  1495. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1496. clk_disable(udc->clk);
  1497. ep0_idle(udc);
  1498. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1499. udc->enabled = 0;
  1500. }
  1501. /**
  1502. * udc_init_data - Initialize udc device data structures
  1503. * @dev: udc device
  1504. *
  1505. * Initializes gadget endpoint list, endpoints locks. No action is taken
  1506. * on the hardware.
  1507. */
  1508. static __init void udc_init_data(struct pxa_udc *dev)
  1509. {
  1510. int i;
  1511. struct pxa_ep *ep;
  1512. /* device/ep0 records init */
  1513. INIT_LIST_HEAD(&dev->gadget.ep_list);
  1514. INIT_LIST_HEAD(&dev->gadget.ep0->ep_list);
  1515. dev->udc_usb_ep[0].pxa_ep = &dev->pxa_ep[0];
  1516. ep0_idle(dev);
  1517. /* PXA endpoints init */
  1518. for (i = 0; i < NR_PXA_ENDPOINTS; i++) {
  1519. ep = &dev->pxa_ep[i];
  1520. ep->enabled = is_ep0(ep);
  1521. INIT_LIST_HEAD(&ep->queue);
  1522. spin_lock_init(&ep->lock);
  1523. }
  1524. /* USB endpoints init */
  1525. for (i = 1; i < NR_USB_ENDPOINTS; i++)
  1526. list_add_tail(&dev->udc_usb_ep[i].usb_ep.ep_list,
  1527. &dev->gadget.ep_list);
  1528. }
  1529. /**
  1530. * udc_enable - Enables the udc device
  1531. * @dev: udc device
  1532. *
  1533. * Enables the udc device : enables clocks, udc interrupts, control endpoint
  1534. * interrupts, sets usb as UDC client and setups endpoints.
  1535. */
  1536. static void udc_enable(struct pxa_udc *udc)
  1537. {
  1538. if (udc->enabled)
  1539. return;
  1540. udc_writel(udc, UDCICR0, 0);
  1541. udc_writel(udc, UDCICR1, 0);
  1542. udc_clear_mask_UDCCR(udc, UDCCR_UDE);
  1543. clk_enable(udc->clk);
  1544. ep0_idle(udc);
  1545. udc->gadget.speed = USB_SPEED_FULL;
  1546. memset(&udc->stats, 0, sizeof(udc->stats));
  1547. udc_set_mask_UDCCR(udc, UDCCR_UDE);
  1548. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_ACM);
  1549. udelay(2);
  1550. if (udc_readl(udc, UDCCR) & UDCCR_EMCE)
  1551. dev_err(udc->dev, "Configuration errors, udc disabled\n");
  1552. /*
  1553. * Caller must be able to sleep in order to cope with startup transients
  1554. */
  1555. msleep(100);
  1556. /* enable suspend/resume and reset irqs */
  1557. udc_writel(udc, UDCICR1,
  1558. UDCICR1_IECC | UDCICR1_IERU
  1559. | UDCICR1_IESU | UDCICR1_IERS);
  1560. /* enable ep0 irqs */
  1561. pio_irq_enable(&udc->pxa_ep[0]);
  1562. udc->enabled = 1;
  1563. }
  1564. /**
  1565. * pxa27x_start - Register gadget driver
  1566. * @driver: gadget driver
  1567. * @bind: bind function
  1568. *
  1569. * When a driver is successfully registered, it will receive control requests
  1570. * including set_configuration(), which enables non-control requests. Then
  1571. * usb traffic follows until a disconnect is reported. Then a host may connect
  1572. * again, or the driver might get unbound.
  1573. *
  1574. * Note that the udc is not automatically enabled. Check function
  1575. * should_enable_udc().
  1576. *
  1577. * Returns 0 if no error, -EINVAL, -ENODEV, -EBUSY otherwise
  1578. */
  1579. static int pxa27x_udc_start(struct usb_gadget_driver *driver,
  1580. int (*bind)(struct usb_gadget *))
  1581. {
  1582. struct pxa_udc *udc = the_controller;
  1583. int retval;
  1584. if (!driver || driver->max_speed < USB_SPEED_FULL || !bind
  1585. || !driver->disconnect || !driver->setup)
  1586. return -EINVAL;
  1587. if (!udc)
  1588. return -ENODEV;
  1589. if (udc->driver)
  1590. return -EBUSY;
  1591. /* first hook up the driver ... */
  1592. udc->driver = driver;
  1593. udc->gadget.dev.driver = &driver->driver;
  1594. dplus_pullup(udc, 1);
  1595. retval = device_add(&udc->gadget.dev);
  1596. if (retval) {
  1597. dev_err(udc->dev, "device_add error %d\n", retval);
  1598. goto add_fail;
  1599. }
  1600. retval = bind(&udc->gadget);
  1601. if (retval) {
  1602. dev_err(udc->dev, "bind to driver %s --> error %d\n",
  1603. driver->driver.name, retval);
  1604. goto bind_fail;
  1605. }
  1606. dev_dbg(udc->dev, "registered gadget driver '%s'\n",
  1607. driver->driver.name);
  1608. if (udc->transceiver) {
  1609. retval = otg_set_peripheral(udc->transceiver, &udc->gadget);
  1610. if (retval) {
  1611. dev_err(udc->dev, "can't bind to transceiver\n");
  1612. goto transceiver_fail;
  1613. }
  1614. }
  1615. if (should_enable_udc(udc))
  1616. udc_enable(udc);
  1617. return 0;
  1618. transceiver_fail:
  1619. if (driver->unbind)
  1620. driver->unbind(&udc->gadget);
  1621. bind_fail:
  1622. device_del(&udc->gadget.dev);
  1623. add_fail:
  1624. udc->driver = NULL;
  1625. udc->gadget.dev.driver = NULL;
  1626. return retval;
  1627. }
  1628. /**
  1629. * stop_activity - Stops udc endpoints
  1630. * @udc: udc device
  1631. * @driver: gadget driver
  1632. *
  1633. * Disables all udc endpoints (even control endpoint), report disconnect to
  1634. * the gadget user.
  1635. */
  1636. static void stop_activity(struct pxa_udc *udc, struct usb_gadget_driver *driver)
  1637. {
  1638. int i;
  1639. /* don't disconnect drivers more than once */
  1640. if (udc->gadget.speed == USB_SPEED_UNKNOWN)
  1641. driver = NULL;
  1642. udc->gadget.speed = USB_SPEED_UNKNOWN;
  1643. for (i = 0; i < NR_USB_ENDPOINTS; i++)
  1644. pxa_ep_disable(&udc->udc_usb_ep[i].usb_ep);
  1645. if (driver)
  1646. driver->disconnect(&udc->gadget);
  1647. }
  1648. /**
  1649. * pxa27x_udc_stop - Unregister the gadget driver
  1650. * @driver: gadget driver
  1651. *
  1652. * Returns 0 if no error, -ENODEV, -EINVAL otherwise
  1653. */
  1654. static int pxa27x_udc_stop(struct usb_gadget_driver *driver)
  1655. {
  1656. struct pxa_udc *udc = the_controller;
  1657. if (!udc)
  1658. return -ENODEV;
  1659. if (!driver || driver != udc->driver || !driver->unbind)
  1660. return -EINVAL;
  1661. stop_activity(udc, driver);
  1662. udc_disable(udc);
  1663. dplus_pullup(udc, 0);
  1664. driver->unbind(&udc->gadget);
  1665. udc->driver = NULL;
  1666. device_del(&udc->gadget.dev);
  1667. dev_info(udc->dev, "unregistered gadget driver '%s'\n",
  1668. driver->driver.name);
  1669. if (udc->transceiver)
  1670. return otg_set_peripheral(udc->transceiver, NULL);
  1671. return 0;
  1672. }
  1673. /**
  1674. * handle_ep0_ctrl_req - handle control endpoint control request
  1675. * @udc: udc device
  1676. * @req: control request
  1677. */
  1678. static void handle_ep0_ctrl_req(struct pxa_udc *udc,
  1679. struct pxa27x_request *req)
  1680. {
  1681. struct pxa_ep *ep = &udc->pxa_ep[0];
  1682. union {
  1683. struct usb_ctrlrequest r;
  1684. u32 word[2];
  1685. } u;
  1686. int i;
  1687. int have_extrabytes = 0;
  1688. unsigned long flags;
  1689. nuke(ep, -EPROTO);
  1690. spin_lock_irqsave(&ep->lock, flags);
  1691. /*
  1692. * In the PXA320 manual, in the section about Back-to-Back setup
  1693. * packets, it describes this situation. The solution is to set OPC to
  1694. * get rid of the status packet, and then continue with the setup
  1695. * packet. Generalize to pxa27x CPUs.
  1696. */
  1697. if (epout_has_pkt(ep) && (ep_count_bytes_remain(ep) == 0))
  1698. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1699. /* read SETUP packet */
  1700. for (i = 0; i < 2; i++) {
  1701. if (unlikely(ep_is_empty(ep)))
  1702. goto stall;
  1703. u.word[i] = udc_ep_readl(ep, UDCDR);
  1704. }
  1705. have_extrabytes = !ep_is_empty(ep);
  1706. while (!ep_is_empty(ep)) {
  1707. i = udc_ep_readl(ep, UDCDR);
  1708. ep_err(ep, "wrong to have extra bytes for setup : 0x%08x\n", i);
  1709. }
  1710. ep_dbg(ep, "SETUP %02x.%02x v%04x i%04x l%04x\n",
  1711. u.r.bRequestType, u.r.bRequest,
  1712. le16_to_cpu(u.r.wValue), le16_to_cpu(u.r.wIndex),
  1713. le16_to_cpu(u.r.wLength));
  1714. if (unlikely(have_extrabytes))
  1715. goto stall;
  1716. if (u.r.bRequestType & USB_DIR_IN)
  1717. set_ep0state(udc, IN_DATA_STAGE);
  1718. else
  1719. set_ep0state(udc, OUT_DATA_STAGE);
  1720. /* Tell UDC to enter Data Stage */
  1721. ep_write_UDCCSR(ep, UDCCSR0_SA | UDCCSR0_OPC);
  1722. spin_unlock_irqrestore(&ep->lock, flags);
  1723. i = udc->driver->setup(&udc->gadget, &u.r);
  1724. spin_lock_irqsave(&ep->lock, flags);
  1725. if (i < 0)
  1726. goto stall;
  1727. out:
  1728. spin_unlock_irqrestore(&ep->lock, flags);
  1729. return;
  1730. stall:
  1731. ep_dbg(ep, "protocol STALL, udccsr0=%03x err %d\n",
  1732. udc_ep_readl(ep, UDCCSR), i);
  1733. ep_write_UDCCSR(ep, UDCCSR0_FST | UDCCSR0_FTF);
  1734. set_ep0state(udc, STALL);
  1735. goto out;
  1736. }
  1737. /**
  1738. * handle_ep0 - Handle control endpoint data transfers
  1739. * @udc: udc device
  1740. * @fifo_irq: 1 if triggered by fifo service type irq
  1741. * @opc_irq: 1 if triggered by output packet complete type irq
  1742. *
  1743. * Context : when in_interrupt() or with ep->lock held
  1744. *
  1745. * Tries to transfer all pending request data into the endpoint and/or
  1746. * transfer all pending data in the endpoint into usb requests.
  1747. * Handles states of ep0 automata.
  1748. *
  1749. * PXA27x hardware handles several standard usb control requests without
  1750. * driver notification. The requests fully handled by hardware are :
  1751. * SET_ADDRESS, SET_FEATURE, CLEAR_FEATURE, GET_CONFIGURATION, GET_INTERFACE,
  1752. * GET_STATUS
  1753. * The requests handled by hardware, but with irq notification are :
  1754. * SYNCH_FRAME, SET_CONFIGURATION, SET_INTERFACE
  1755. * The remaining standard requests really handled by handle_ep0 are :
  1756. * GET_DESCRIPTOR, SET_DESCRIPTOR, specific requests.
  1757. * Requests standardized outside of USB 2.0 chapter 9 are handled more
  1758. * uniformly, by gadget drivers.
  1759. *
  1760. * The control endpoint state machine is _not_ USB spec compliant, it's even
  1761. * hardly compliant with Intel PXA270 developers guide.
  1762. * The key points which inferred this state machine are :
  1763. * - on every setup token, bit UDCCSR0_SA is raised and held until cleared by
  1764. * software.
  1765. * - on every OUT packet received, UDCCSR0_OPC is raised and held until
  1766. * cleared by software.
  1767. * - clearing UDCCSR0_OPC always flushes ep0. If in setup stage, never do it
  1768. * before reading ep0.
  1769. * This is true only for PXA27x. This is not true anymore for PXA3xx family
  1770. * (check Back-to-Back setup packet in developers guide).
  1771. * - irq can be called on a "packet complete" event (opc_irq=1), while
  1772. * UDCCSR0_OPC is not yet raised (delta can be as big as 100ms
  1773. * from experimentation).
  1774. * - as UDCCSR0_SA can be activated while in irq handling, and clearing
  1775. * UDCCSR0_OPC would flush the setup data, we almost never clear UDCCSR0_OPC
  1776. * => we never actually read the "status stage" packet of an IN data stage
  1777. * => this is not documented in Intel documentation
  1778. * - hardware as no idea of STATUS STAGE, it only handle SETUP STAGE and DATA
  1779. * STAGE. The driver add STATUS STAGE to send last zero length packet in
  1780. * OUT_STATUS_STAGE.
  1781. * - special attention was needed for IN_STATUS_STAGE. If a packet complete
  1782. * event is detected, we terminate the status stage without ackowledging the
  1783. * packet (not to risk to loose a potential SETUP packet)
  1784. */
  1785. static void handle_ep0(struct pxa_udc *udc, int fifo_irq, int opc_irq)
  1786. {
  1787. u32 udccsr0;
  1788. struct pxa_ep *ep = &udc->pxa_ep[0];
  1789. struct pxa27x_request *req = NULL;
  1790. int completed = 0;
  1791. if (!list_empty(&ep->queue))
  1792. req = list_entry(ep->queue.next, struct pxa27x_request, queue);
  1793. udccsr0 = udc_ep_readl(ep, UDCCSR);
  1794. ep_dbg(ep, "state=%s, req=%p, udccsr0=0x%03x, udcbcr=%d, irq_msk=%x\n",
  1795. EP0_STNAME(udc), req, udccsr0, udc_ep_readl(ep, UDCBCR),
  1796. (fifo_irq << 1 | opc_irq));
  1797. if (udccsr0 & UDCCSR0_SST) {
  1798. ep_dbg(ep, "clearing stall status\n");
  1799. nuke(ep, -EPIPE);
  1800. ep_write_UDCCSR(ep, UDCCSR0_SST);
  1801. ep0_idle(udc);
  1802. }
  1803. if (udccsr0 & UDCCSR0_SA) {
  1804. nuke(ep, 0);
  1805. set_ep0state(udc, SETUP_STAGE);
  1806. }
  1807. switch (udc->ep0state) {
  1808. case WAIT_FOR_SETUP:
  1809. /*
  1810. * Hardware bug : beware, we cannot clear OPC, since we would
  1811. * miss a potential OPC irq for a setup packet.
  1812. * So, we only do ... nothing, and hope for a next irq with
  1813. * UDCCSR0_SA set.
  1814. */
  1815. break;
  1816. case SETUP_STAGE:
  1817. udccsr0 &= UDCCSR0_CTRL_REQ_MASK;
  1818. if (likely(udccsr0 == UDCCSR0_CTRL_REQ_MASK))
  1819. handle_ep0_ctrl_req(udc, req);
  1820. break;
  1821. case IN_DATA_STAGE: /* GET_DESCRIPTOR */
  1822. if (epout_has_pkt(ep))
  1823. ep_write_UDCCSR(ep, UDCCSR0_OPC);
  1824. if (req && !ep_is_full(ep))
  1825. completed = write_ep0_fifo(ep, req);
  1826. if (completed)
  1827. ep0_end_in_req(ep, req, NULL);
  1828. break;
  1829. case OUT_DATA_STAGE: /* SET_DESCRIPTOR */
  1830. if (epout_has_pkt(ep) && req)
  1831. completed = read_ep0_fifo(ep, req);
  1832. if (completed)
  1833. ep0_end_out_req(ep, req, NULL);
  1834. break;
  1835. case STALL:
  1836. ep_write_UDCCSR(ep, UDCCSR0_FST);
  1837. break;
  1838. case IN_STATUS_STAGE:
  1839. /*
  1840. * Hardware bug : beware, we cannot clear OPC, since we would
  1841. * miss a potential PC irq for a setup packet.
  1842. * So, we only put the ep0 into WAIT_FOR_SETUP state.
  1843. */
  1844. if (opc_irq)
  1845. ep0_idle(udc);
  1846. break;
  1847. case OUT_STATUS_STAGE:
  1848. case WAIT_ACK_SET_CONF_INTERF:
  1849. ep_warn(ep, "should never get in %s state here!!!\n",
  1850. EP0_STNAME(ep->dev));
  1851. ep0_idle(udc);
  1852. break;
  1853. }
  1854. }
  1855. /**
  1856. * handle_ep - Handle endpoint data tranfers
  1857. * @ep: pxa physical endpoint
  1858. *
  1859. * Tries to transfer all pending request data into the endpoint and/or
  1860. * transfer all pending data in the endpoint into usb requests.
  1861. *
  1862. * Is always called when in_interrupt() and with ep->lock released.
  1863. */
  1864. static void handle_ep(struct pxa_ep *ep)
  1865. {
  1866. struct pxa27x_request *req;
  1867. int completed;
  1868. u32 udccsr;
  1869. int is_in = ep->dir_in;
  1870. int loop = 0;
  1871. unsigned long flags;
  1872. spin_lock_irqsave(&ep->lock, flags);
  1873. if (ep->in_handle_ep)
  1874. goto recursion_detected;
  1875. ep->in_handle_ep = 1;
  1876. do {
  1877. completed = 0;
  1878. udccsr = udc_ep_readl(ep, UDCCSR);
  1879. if (likely(!list_empty(&ep->queue)))
  1880. req = list_entry(ep->queue.next,
  1881. struct pxa27x_request, queue);
  1882. else
  1883. req = NULL;
  1884. ep_dbg(ep, "req:%p, udccsr 0x%03x loop=%d\n",
  1885. req, udccsr, loop++);
  1886. if (unlikely(udccsr & (UDCCSR_SST | UDCCSR_TRN)))
  1887. udc_ep_writel(ep, UDCCSR,
  1888. udccsr & (UDCCSR_SST | UDCCSR_TRN));
  1889. if (!req)
  1890. break;
  1891. if (unlikely(is_in)) {
  1892. if (likely(!ep_is_full(ep)))
  1893. completed = write_fifo(ep, req);
  1894. } else {
  1895. if (likely(epout_has_pkt(ep)))
  1896. completed = read_fifo(ep, req);
  1897. }
  1898. if (completed) {
  1899. if (is_in)
  1900. ep_end_in_req(ep, req, &flags);
  1901. else
  1902. ep_end_out_req(ep, req, &flags);
  1903. }
  1904. } while (completed);
  1905. ep->in_handle_ep = 0;
  1906. recursion_detected:
  1907. spin_unlock_irqrestore(&ep->lock, flags);
  1908. }
  1909. /**
  1910. * pxa27x_change_configuration - Handle SET_CONF usb request notification
  1911. * @udc: udc device
  1912. * @config: usb configuration
  1913. *
  1914. * Post the request to upper level.
  1915. * Don't use any pxa specific harware configuration capabilities
  1916. */
  1917. static void pxa27x_change_configuration(struct pxa_udc *udc, int config)
  1918. {
  1919. struct usb_ctrlrequest req ;
  1920. dev_dbg(udc->dev, "config=%d\n", config);
  1921. udc->config = config;
  1922. udc->last_interface = 0;
  1923. udc->last_alternate = 0;
  1924. req.bRequestType = 0;
  1925. req.bRequest = USB_REQ_SET_CONFIGURATION;
  1926. req.wValue = config;
  1927. req.wIndex = 0;
  1928. req.wLength = 0;
  1929. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1930. udc->driver->setup(&udc->gadget, &req);
  1931. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1932. }
  1933. /**
  1934. * pxa27x_change_interface - Handle SET_INTERF usb request notification
  1935. * @udc: udc device
  1936. * @iface: interface number
  1937. * @alt: alternate setting number
  1938. *
  1939. * Post the request to upper level.
  1940. * Don't use any pxa specific harware configuration capabilities
  1941. */
  1942. static void pxa27x_change_interface(struct pxa_udc *udc, int iface, int alt)
  1943. {
  1944. struct usb_ctrlrequest req;
  1945. dev_dbg(udc->dev, "interface=%d, alternate setting=%d\n", iface, alt);
  1946. udc->last_interface = iface;
  1947. udc->last_alternate = alt;
  1948. req.bRequestType = USB_RECIP_INTERFACE;
  1949. req.bRequest = USB_REQ_SET_INTERFACE;
  1950. req.wValue = alt;
  1951. req.wIndex = iface;
  1952. req.wLength = 0;
  1953. set_ep0state(udc, WAIT_ACK_SET_CONF_INTERF);
  1954. udc->driver->setup(&udc->gadget, &req);
  1955. ep_write_UDCCSR(&udc->pxa_ep[0], UDCCSR0_AREN);
  1956. }
  1957. /*
  1958. * irq_handle_data - Handle data transfer
  1959. * @irq: irq IRQ number
  1960. * @udc: dev pxa_udc device structure
  1961. *
  1962. * Called from irq handler, transferts data to or from endpoint to queue
  1963. */
  1964. static void irq_handle_data(int irq, struct pxa_udc *udc)
  1965. {
  1966. int i;
  1967. struct pxa_ep *ep;
  1968. u32 udcisr0 = udc_readl(udc, UDCISR0) & UDCCISR0_EP_MASK;
  1969. u32 udcisr1 = udc_readl(udc, UDCISR1) & UDCCISR1_EP_MASK;
  1970. if (udcisr0 & UDCISR_INT_MASK) {
  1971. udc->pxa_ep[0].stats.irqs++;
  1972. udc_writel(udc, UDCISR0, UDCISR_INT(0, UDCISR_INT_MASK));
  1973. handle_ep0(udc, !!(udcisr0 & UDCICR_FIFOERR),
  1974. !!(udcisr0 & UDCICR_PKTCOMPL));
  1975. }
  1976. udcisr0 >>= 2;
  1977. for (i = 1; udcisr0 != 0 && i < 16; udcisr0 >>= 2, i++) {
  1978. if (!(udcisr0 & UDCISR_INT_MASK))
  1979. continue;
  1980. udc_writel(udc, UDCISR0, UDCISR_INT(i, UDCISR_INT_MASK));
  1981. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1982. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1983. ep = &udc->pxa_ep[i];
  1984. ep->stats.irqs++;
  1985. handle_ep(ep);
  1986. }
  1987. }
  1988. for (i = 16; udcisr1 != 0 && i < 24; udcisr1 >>= 2, i++) {
  1989. udc_writel(udc, UDCISR1, UDCISR_INT(i - 16, UDCISR_INT_MASK));
  1990. if (!(udcisr1 & UDCISR_INT_MASK))
  1991. continue;
  1992. WARN_ON(i >= ARRAY_SIZE(udc->pxa_ep));
  1993. if (i < ARRAY_SIZE(udc->pxa_ep)) {
  1994. ep = &udc->pxa_ep[i];
  1995. ep->stats.irqs++;
  1996. handle_ep(ep);
  1997. }
  1998. }
  1999. }
  2000. /**
  2001. * irq_udc_suspend - Handle IRQ "UDC Suspend"
  2002. * @udc: udc device
  2003. */
  2004. static void irq_udc_suspend(struct pxa_udc *udc)
  2005. {
  2006. udc_writel(udc, UDCISR1, UDCISR1_IRSU);
  2007. udc->stats.irqs_suspend++;
  2008. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  2009. && udc->driver && udc->driver->suspend)
  2010. udc->driver->suspend(&udc->gadget);
  2011. ep0_idle(udc);
  2012. }
  2013. /**
  2014. * irq_udc_resume - Handle IRQ "UDC Resume"
  2015. * @udc: udc device
  2016. */
  2017. static void irq_udc_resume(struct pxa_udc *udc)
  2018. {
  2019. udc_writel(udc, UDCISR1, UDCISR1_IRRU);
  2020. udc->stats.irqs_resume++;
  2021. if (udc->gadget.speed != USB_SPEED_UNKNOWN
  2022. && udc->driver && udc->driver->resume)
  2023. udc->driver->resume(&udc->gadget);
  2024. }
  2025. /**
  2026. * irq_udc_reconfig - Handle IRQ "UDC Change Configuration"
  2027. * @udc: udc device
  2028. */
  2029. static void irq_udc_reconfig(struct pxa_udc *udc)
  2030. {
  2031. unsigned config, interface, alternate, config_change;
  2032. u32 udccr = udc_readl(udc, UDCCR);
  2033. udc_writel(udc, UDCISR1, UDCISR1_IRCC);
  2034. udc->stats.irqs_reconfig++;
  2035. config = (udccr & UDCCR_ACN) >> UDCCR_ACN_S;
  2036. config_change = (config != udc->config);
  2037. pxa27x_change_configuration(udc, config);
  2038. interface = (udccr & UDCCR_AIN) >> UDCCR_AIN_S;
  2039. alternate = (udccr & UDCCR_AAISN) >> UDCCR_AAISN_S;
  2040. pxa27x_change_interface(udc, interface, alternate);
  2041. if (config_change)
  2042. update_pxa_ep_matches(udc);
  2043. udc_set_mask_UDCCR(udc, UDCCR_SMAC);
  2044. }
  2045. /**
  2046. * irq_udc_reset - Handle IRQ "UDC Reset"
  2047. * @udc: udc device
  2048. */
  2049. static void irq_udc_reset(struct pxa_udc *udc)
  2050. {
  2051. u32 udccr = udc_readl(udc, UDCCR);
  2052. struct pxa_ep *ep = &udc->pxa_ep[0];
  2053. dev_info(udc->dev, "USB reset\n");
  2054. udc_writel(udc, UDCISR1, UDCISR1_IRRS);
  2055. udc->stats.irqs_reset++;
  2056. if ((udccr & UDCCR_UDA) == 0) {
  2057. dev_dbg(udc->dev, "USB reset start\n");
  2058. stop_activity(udc, udc->driver);
  2059. }
  2060. udc->gadget.speed = USB_SPEED_FULL;
  2061. memset(&udc->stats, 0, sizeof udc->stats);
  2062. nuke(ep, -EPROTO);
  2063. ep_write_UDCCSR(ep, UDCCSR0_FTF | UDCCSR0_OPC);
  2064. ep0_idle(udc);
  2065. }
  2066. /**
  2067. * pxa_udc_irq - Main irq handler
  2068. * @irq: irq number
  2069. * @_dev: udc device
  2070. *
  2071. * Handles all udc interrupts
  2072. */
  2073. static irqreturn_t pxa_udc_irq(int irq, void *_dev)
  2074. {
  2075. struct pxa_udc *udc = _dev;
  2076. u32 udcisr0 = udc_readl(udc, UDCISR0);
  2077. u32 udcisr1 = udc_readl(udc, UDCISR1);
  2078. u32 udccr = udc_readl(udc, UDCCR);
  2079. u32 udcisr1_spec;
  2080. dev_vdbg(udc->dev, "Interrupt, UDCISR0:0x%08x, UDCISR1:0x%08x, "
  2081. "UDCCR:0x%08x\n", udcisr0, udcisr1, udccr);
  2082. udcisr1_spec = udcisr1 & 0xf8000000;
  2083. if (unlikely(udcisr1_spec & UDCISR1_IRSU))
  2084. irq_udc_suspend(udc);
  2085. if (unlikely(udcisr1_spec & UDCISR1_IRRU))
  2086. irq_udc_resume(udc);
  2087. if (unlikely(udcisr1_spec & UDCISR1_IRCC))
  2088. irq_udc_reconfig(udc);
  2089. if (unlikely(udcisr1_spec & UDCISR1_IRRS))
  2090. irq_udc_reset(udc);
  2091. if ((udcisr0 & UDCCISR0_EP_MASK) | (udcisr1 & UDCCISR1_EP_MASK))
  2092. irq_handle_data(irq, udc);
  2093. return IRQ_HANDLED;
  2094. }
  2095. static struct pxa_udc memory = {
  2096. .gadget = {
  2097. .ops = &pxa_udc_ops,
  2098. .ep0 = &memory.udc_usb_ep[0].usb_ep,
  2099. .name = driver_name,
  2100. .dev = {
  2101. .init_name = "gadget",
  2102. },
  2103. },
  2104. .udc_usb_ep = {
  2105. USB_EP_CTRL,
  2106. USB_EP_OUT_BULK(1),
  2107. USB_EP_IN_BULK(2),
  2108. USB_EP_IN_ISO(3),
  2109. USB_EP_OUT_ISO(4),
  2110. USB_EP_IN_INT(5),
  2111. },
  2112. .pxa_ep = {
  2113. PXA_EP_CTRL,
  2114. /* Endpoints for gadget zero */
  2115. PXA_EP_OUT_BULK(1, 1, 3, 0, 0),
  2116. PXA_EP_IN_BULK(2, 2, 3, 0, 0),
  2117. /* Endpoints for ether gadget, file storage gadget */
  2118. PXA_EP_OUT_BULK(3, 1, 1, 0, 0),
  2119. PXA_EP_IN_BULK(4, 2, 1, 0, 0),
  2120. PXA_EP_IN_ISO(5, 3, 1, 0, 0),
  2121. PXA_EP_OUT_ISO(6, 4, 1, 0, 0),
  2122. PXA_EP_IN_INT(7, 5, 1, 0, 0),
  2123. /* Endpoints for RNDIS, serial */
  2124. PXA_EP_OUT_BULK(8, 1, 2, 0, 0),
  2125. PXA_EP_IN_BULK(9, 2, 2, 0, 0),
  2126. PXA_EP_IN_INT(10, 5, 2, 0, 0),
  2127. /*
  2128. * All the following endpoints are only for completion. They
  2129. * won't never work, as multiple interfaces are really broken on
  2130. * the pxa.
  2131. */
  2132. PXA_EP_OUT_BULK(11, 1, 2, 1, 0),
  2133. PXA_EP_IN_BULK(12, 2, 2, 1, 0),
  2134. /* Endpoint for CDC Ether */
  2135. PXA_EP_OUT_BULK(13, 1, 1, 1, 1),
  2136. PXA_EP_IN_BULK(14, 2, 1, 1, 1),
  2137. }
  2138. };
  2139. /**
  2140. * pxa_udc_probe - probes the udc device
  2141. * @_dev: platform device
  2142. *
  2143. * Perform basic init : allocates udc clock, creates sysfs files, requests
  2144. * irq.
  2145. */
  2146. static int __init pxa_udc_probe(struct platform_device *pdev)
  2147. {
  2148. struct resource *regs;
  2149. struct pxa_udc *udc = &memory;
  2150. int retval = 0, gpio;
  2151. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2152. if (!regs)
  2153. return -ENXIO;
  2154. udc->irq = platform_get_irq(pdev, 0);
  2155. if (udc->irq < 0)
  2156. return udc->irq;
  2157. udc->dev = &pdev->dev;
  2158. udc->mach = pdev->dev.platform_data;
  2159. udc->transceiver = otg_get_transceiver();
  2160. gpio = udc->mach->gpio_pullup;
  2161. if (gpio_is_valid(gpio)) {
  2162. retval = gpio_request(gpio, "USB D+ pullup");
  2163. if (retval == 0)
  2164. gpio_direction_output(gpio,
  2165. udc->mach->gpio_pullup_inverted);
  2166. }
  2167. if (retval) {
  2168. dev_err(&pdev->dev, "Couldn't request gpio %d : %d\n",
  2169. gpio, retval);
  2170. return retval;
  2171. }
  2172. udc->clk = clk_get(&pdev->dev, NULL);
  2173. if (IS_ERR(udc->clk)) {
  2174. retval = PTR_ERR(udc->clk);
  2175. goto err_clk;
  2176. }
  2177. retval = -ENOMEM;
  2178. udc->regs = ioremap(regs->start, resource_size(regs));
  2179. if (!udc->regs) {
  2180. dev_err(&pdev->dev, "Unable to map UDC I/O memory\n");
  2181. goto err_map;
  2182. }
  2183. device_initialize(&udc->gadget.dev);
  2184. udc->gadget.dev.parent = &pdev->dev;
  2185. udc->gadget.dev.dma_mask = NULL;
  2186. udc->vbus_sensed = 0;
  2187. the_controller = udc;
  2188. platform_set_drvdata(pdev, udc);
  2189. udc_init_data(udc);
  2190. pxa_eps_setup(udc);
  2191. /* irq setup after old hardware state is cleaned up */
  2192. retval = request_irq(udc->irq, pxa_udc_irq,
  2193. IRQF_SHARED, driver_name, udc);
  2194. if (retval != 0) {
  2195. dev_err(udc->dev, "%s: can't get irq %i, err %d\n",
  2196. driver_name, IRQ_USB, retval);
  2197. goto err_irq;
  2198. }
  2199. retval = usb_add_gadget_udc(&pdev->dev, &udc->gadget);
  2200. if (retval)
  2201. goto err_add_udc;
  2202. pxa_init_debugfs(udc);
  2203. return 0;
  2204. err_add_udc:
  2205. free_irq(udc->irq, udc);
  2206. err_irq:
  2207. iounmap(udc->regs);
  2208. err_map:
  2209. clk_put(udc->clk);
  2210. udc->clk = NULL;
  2211. err_clk:
  2212. return retval;
  2213. }
  2214. /**
  2215. * pxa_udc_remove - removes the udc device driver
  2216. * @_dev: platform device
  2217. */
  2218. static int __exit pxa_udc_remove(struct platform_device *_dev)
  2219. {
  2220. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2221. int gpio = udc->mach->gpio_pullup;
  2222. usb_del_gadget_udc(&udc->gadget);
  2223. usb_gadget_unregister_driver(udc->driver);
  2224. free_irq(udc->irq, udc);
  2225. pxa_cleanup_debugfs(udc);
  2226. if (gpio_is_valid(gpio))
  2227. gpio_free(gpio);
  2228. otg_put_transceiver(udc->transceiver);
  2229. udc->transceiver = NULL;
  2230. platform_set_drvdata(_dev, NULL);
  2231. the_controller = NULL;
  2232. clk_put(udc->clk);
  2233. iounmap(udc->regs);
  2234. return 0;
  2235. }
  2236. static void pxa_udc_shutdown(struct platform_device *_dev)
  2237. {
  2238. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2239. if (udc_readl(udc, UDCCR) & UDCCR_UDE)
  2240. udc_disable(udc);
  2241. }
  2242. #ifdef CONFIG_PXA27x
  2243. extern void pxa27x_clear_otgph(void);
  2244. #else
  2245. #define pxa27x_clear_otgph() do {} while (0)
  2246. #endif
  2247. #ifdef CONFIG_PM
  2248. /**
  2249. * pxa_udc_suspend - Suspend udc device
  2250. * @_dev: platform device
  2251. * @state: suspend state
  2252. *
  2253. * Suspends udc : saves configuration registers (UDCCR*), then disables the udc
  2254. * device.
  2255. */
  2256. static int pxa_udc_suspend(struct platform_device *_dev, pm_message_t state)
  2257. {
  2258. int i;
  2259. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2260. struct pxa_ep *ep;
  2261. ep = &udc->pxa_ep[0];
  2262. udc->udccsr0 = udc_ep_readl(ep, UDCCSR);
  2263. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  2264. ep = &udc->pxa_ep[i];
  2265. ep->udccsr_value = udc_ep_readl(ep, UDCCSR);
  2266. ep->udccr_value = udc_ep_readl(ep, UDCCR);
  2267. ep_dbg(ep, "udccsr:0x%03x, udccr:0x%x\n",
  2268. ep->udccsr_value, ep->udccr_value);
  2269. }
  2270. udc_disable(udc);
  2271. udc->pullup_resume = udc->pullup_on;
  2272. dplus_pullup(udc, 0);
  2273. return 0;
  2274. }
  2275. /**
  2276. * pxa_udc_resume - Resume udc device
  2277. * @_dev: platform device
  2278. *
  2279. * Resumes udc : restores configuration registers (UDCCR*), then enables the udc
  2280. * device.
  2281. */
  2282. static int pxa_udc_resume(struct platform_device *_dev)
  2283. {
  2284. int i;
  2285. struct pxa_udc *udc = platform_get_drvdata(_dev);
  2286. struct pxa_ep *ep;
  2287. ep = &udc->pxa_ep[0];
  2288. udc_ep_writel(ep, UDCCSR, udc->udccsr0 & (UDCCSR0_FST | UDCCSR0_DME));
  2289. for (i = 1; i < NR_PXA_ENDPOINTS; i++) {
  2290. ep = &udc->pxa_ep[i];
  2291. udc_ep_writel(ep, UDCCSR, ep->udccsr_value);
  2292. udc_ep_writel(ep, UDCCR, ep->udccr_value);
  2293. ep_dbg(ep, "udccsr:0x%03x, udccr:0x%x\n",
  2294. ep->udccsr_value, ep->udccr_value);
  2295. }
  2296. dplus_pullup(udc, udc->pullup_resume);
  2297. if (should_enable_udc(udc))
  2298. udc_enable(udc);
  2299. /*
  2300. * We do not handle OTG yet.
  2301. *
  2302. * OTGPH bit is set when sleep mode is entered.
  2303. * it indicates that OTG pad is retaining its state.
  2304. * Upon exit from sleep mode and before clearing OTGPH,
  2305. * Software must configure the USB OTG pad, UDC, and UHC
  2306. * to the state they were in before entering sleep mode.
  2307. */
  2308. pxa27x_clear_otgph();
  2309. return 0;
  2310. }
  2311. #endif
  2312. /* work with hotplug and coldplug */
  2313. MODULE_ALIAS("platform:pxa27x-udc");
  2314. static struct platform_driver udc_driver = {
  2315. .driver = {
  2316. .name = "pxa27x-udc",
  2317. .owner = THIS_MODULE,
  2318. },
  2319. .remove = __exit_p(pxa_udc_remove),
  2320. .shutdown = pxa_udc_shutdown,
  2321. #ifdef CONFIG_PM
  2322. .suspend = pxa_udc_suspend,
  2323. .resume = pxa_udc_resume
  2324. #endif
  2325. };
  2326. static int __init udc_init(void)
  2327. {
  2328. if (!cpu_is_pxa27x() && !cpu_is_pxa3xx())
  2329. return -ENODEV;
  2330. printk(KERN_INFO "%s: version %s\n", driver_name, DRIVER_VERSION);
  2331. return platform_driver_probe(&udc_driver, pxa_udc_probe);
  2332. }
  2333. module_init(udc_init);
  2334. static void __exit udc_exit(void)
  2335. {
  2336. platform_driver_unregister(&udc_driver);
  2337. }
  2338. module_exit(udc_exit);
  2339. MODULE_DESCRIPTION(DRIVER_DESC);
  2340. MODULE_AUTHOR("Robert Jarzmik");
  2341. MODULE_LICENSE("GPL");