gadget.c 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285
  1. /**
  2. * gadget.c - DesignWare USB3 DRD Controller Gadget Framework Link
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/delay.h>
  40. #include <linux/slab.h>
  41. #include <linux/spinlock.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/pm_runtime.h>
  44. #include <linux/interrupt.h>
  45. #include <linux/io.h>
  46. #include <linux/list.h>
  47. #include <linux/dma-mapping.h>
  48. #include <linux/usb/ch9.h>
  49. #include <linux/usb/gadget.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. #define DMA_ADDR_INVALID (~(dma_addr_t)0)
  54. void dwc3_map_buffer_to_dma(struct dwc3_request *req)
  55. {
  56. struct dwc3 *dwc = req->dep->dwc;
  57. if (req->request.length == 0) {
  58. /* req->request.dma = dwc->setup_buf_addr; */
  59. return;
  60. }
  61. if (req->request.num_sgs) {
  62. int mapped;
  63. mapped = dma_map_sg(dwc->dev, req->request.sg,
  64. req->request.num_sgs,
  65. req->direction ? DMA_TO_DEVICE
  66. : DMA_FROM_DEVICE);
  67. if (mapped < 0) {
  68. dev_err(dwc->dev, "failed to map SGs\n");
  69. return;
  70. }
  71. req->request.num_mapped_sgs = mapped;
  72. return;
  73. }
  74. if (req->request.dma == DMA_ADDR_INVALID) {
  75. req->request.dma = dma_map_single(dwc->dev, req->request.buf,
  76. req->request.length, req->direction
  77. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  78. req->mapped = true;
  79. }
  80. }
  81. void dwc3_unmap_buffer_from_dma(struct dwc3_request *req)
  82. {
  83. struct dwc3 *dwc = req->dep->dwc;
  84. if (req->request.length == 0) {
  85. req->request.dma = DMA_ADDR_INVALID;
  86. return;
  87. }
  88. if (req->request.num_mapped_sgs) {
  89. req->request.dma = DMA_ADDR_INVALID;
  90. dma_unmap_sg(dwc->dev, req->request.sg,
  91. req->request.num_sgs,
  92. req->direction ? DMA_TO_DEVICE
  93. : DMA_FROM_DEVICE);
  94. req->request.num_mapped_sgs = 0;
  95. return;
  96. }
  97. if (req->mapped) {
  98. dma_unmap_single(dwc->dev, req->request.dma,
  99. req->request.length, req->direction
  100. ? DMA_TO_DEVICE : DMA_FROM_DEVICE);
  101. req->mapped = 0;
  102. req->request.dma = DMA_ADDR_INVALID;
  103. }
  104. }
  105. void dwc3_gadget_giveback(struct dwc3_ep *dep, struct dwc3_request *req,
  106. int status)
  107. {
  108. struct dwc3 *dwc = dep->dwc;
  109. if (req->queued) {
  110. if (req->request.num_mapped_sgs)
  111. dep->busy_slot += req->request.num_mapped_sgs;
  112. else
  113. dep->busy_slot++;
  114. /*
  115. * Skip LINK TRB. We can't use req->trb and check for
  116. * DWC3_TRBCTL_LINK_TRB because it points the TRB we just
  117. * completed (not the LINK TRB).
  118. */
  119. if (((dep->busy_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  120. usb_endpoint_xfer_isoc(dep->desc))
  121. dep->busy_slot++;
  122. }
  123. list_del(&req->list);
  124. req->trb = NULL;
  125. if (req->request.status == -EINPROGRESS)
  126. req->request.status = status;
  127. dwc3_unmap_buffer_from_dma(req);
  128. dev_dbg(dwc->dev, "request %p from %s completed %d/%d ===> %d\n",
  129. req, dep->name, req->request.actual,
  130. req->request.length, status);
  131. spin_unlock(&dwc->lock);
  132. req->request.complete(&req->dep->endpoint, &req->request);
  133. spin_lock(&dwc->lock);
  134. }
  135. static const char *dwc3_gadget_ep_cmd_string(u8 cmd)
  136. {
  137. switch (cmd) {
  138. case DWC3_DEPCMD_DEPSTARTCFG:
  139. return "Start New Configuration";
  140. case DWC3_DEPCMD_ENDTRANSFER:
  141. return "End Transfer";
  142. case DWC3_DEPCMD_UPDATETRANSFER:
  143. return "Update Transfer";
  144. case DWC3_DEPCMD_STARTTRANSFER:
  145. return "Start Transfer";
  146. case DWC3_DEPCMD_CLEARSTALL:
  147. return "Clear Stall";
  148. case DWC3_DEPCMD_SETSTALL:
  149. return "Set Stall";
  150. case DWC3_DEPCMD_GETSEQNUMBER:
  151. return "Get Data Sequence Number";
  152. case DWC3_DEPCMD_SETTRANSFRESOURCE:
  153. return "Set Endpoint Transfer Resource";
  154. case DWC3_DEPCMD_SETEPCONFIG:
  155. return "Set Endpoint Configuration";
  156. default:
  157. return "UNKNOWN command";
  158. }
  159. }
  160. int dwc3_send_gadget_ep_cmd(struct dwc3 *dwc, unsigned ep,
  161. unsigned cmd, struct dwc3_gadget_ep_cmd_params *params)
  162. {
  163. struct dwc3_ep *dep = dwc->eps[ep];
  164. u32 timeout = 500;
  165. u32 reg;
  166. dev_vdbg(dwc->dev, "%s: cmd '%s' params %08x %08x %08x\n",
  167. dep->name,
  168. dwc3_gadget_ep_cmd_string(cmd), params->param0,
  169. params->param1, params->param2);
  170. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR0(ep), params->param0);
  171. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR1(ep), params->param1);
  172. dwc3_writel(dwc->regs, DWC3_DEPCMDPAR2(ep), params->param2);
  173. dwc3_writel(dwc->regs, DWC3_DEPCMD(ep), cmd | DWC3_DEPCMD_CMDACT);
  174. do {
  175. reg = dwc3_readl(dwc->regs, DWC3_DEPCMD(ep));
  176. if (!(reg & DWC3_DEPCMD_CMDACT)) {
  177. dev_vdbg(dwc->dev, "Command Complete --> %d\n",
  178. DWC3_DEPCMD_STATUS(reg));
  179. return 0;
  180. }
  181. /*
  182. * We can't sleep here, because it is also called from
  183. * interrupt context.
  184. */
  185. timeout--;
  186. if (!timeout)
  187. return -ETIMEDOUT;
  188. udelay(1);
  189. } while (1);
  190. }
  191. static dma_addr_t dwc3_trb_dma_offset(struct dwc3_ep *dep,
  192. struct dwc3_trb_hw *trb)
  193. {
  194. u32 offset = (char *) trb - (char *) dep->trb_pool;
  195. return dep->trb_pool_dma + offset;
  196. }
  197. static int dwc3_alloc_trb_pool(struct dwc3_ep *dep)
  198. {
  199. struct dwc3 *dwc = dep->dwc;
  200. if (dep->trb_pool)
  201. return 0;
  202. if (dep->number == 0 || dep->number == 1)
  203. return 0;
  204. dep->trb_pool = dma_alloc_coherent(dwc->dev,
  205. sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  206. &dep->trb_pool_dma, GFP_KERNEL);
  207. if (!dep->trb_pool) {
  208. dev_err(dep->dwc->dev, "failed to allocate trb pool for %s\n",
  209. dep->name);
  210. return -ENOMEM;
  211. }
  212. return 0;
  213. }
  214. static void dwc3_free_trb_pool(struct dwc3_ep *dep)
  215. {
  216. struct dwc3 *dwc = dep->dwc;
  217. dma_free_coherent(dwc->dev, sizeof(struct dwc3_trb) * DWC3_TRB_NUM,
  218. dep->trb_pool, dep->trb_pool_dma);
  219. dep->trb_pool = NULL;
  220. dep->trb_pool_dma = 0;
  221. }
  222. static int dwc3_gadget_start_config(struct dwc3 *dwc, struct dwc3_ep *dep)
  223. {
  224. struct dwc3_gadget_ep_cmd_params params;
  225. u32 cmd;
  226. memset(&params, 0x00, sizeof(params));
  227. if (dep->number != 1) {
  228. cmd = DWC3_DEPCMD_DEPSTARTCFG;
  229. /* XferRscIdx == 0 for ep0 and 2 for the remaining */
  230. if (dep->number > 1) {
  231. if (dwc->start_config_issued)
  232. return 0;
  233. dwc->start_config_issued = true;
  234. cmd |= DWC3_DEPCMD_PARAM(2);
  235. }
  236. return dwc3_send_gadget_ep_cmd(dwc, 0, cmd, &params);
  237. }
  238. return 0;
  239. }
  240. static int dwc3_gadget_set_ep_config(struct dwc3 *dwc, struct dwc3_ep *dep,
  241. const struct usb_endpoint_descriptor *desc,
  242. const struct usb_ss_ep_comp_descriptor *comp_desc)
  243. {
  244. struct dwc3_gadget_ep_cmd_params params;
  245. memset(&params, 0x00, sizeof(params));
  246. params.param0 = DWC3_DEPCFG_EP_TYPE(usb_endpoint_type(desc))
  247. | DWC3_DEPCFG_MAX_PACKET_SIZE(usb_endpoint_maxp(desc))
  248. | DWC3_DEPCFG_BURST_SIZE(dep->endpoint.maxburst);
  249. params.param1 = DWC3_DEPCFG_XFER_COMPLETE_EN
  250. | DWC3_DEPCFG_XFER_NOT_READY_EN;
  251. if (usb_ss_max_streams(comp_desc) && usb_endpoint_xfer_bulk(desc)) {
  252. params.param1 |= DWC3_DEPCFG_STREAM_CAPABLE
  253. | DWC3_DEPCFG_STREAM_EVENT_EN;
  254. dep->stream_capable = true;
  255. }
  256. if (usb_endpoint_xfer_isoc(desc))
  257. params.param1 |= DWC3_DEPCFG_XFER_IN_PROGRESS_EN;
  258. /*
  259. * We are doing 1:1 mapping for endpoints, meaning
  260. * Physical Endpoints 2 maps to Logical Endpoint 2 and
  261. * so on. We consider the direction bit as part of the physical
  262. * endpoint number. So USB endpoint 0x81 is 0x03.
  263. */
  264. params.param1 |= DWC3_DEPCFG_EP_NUMBER(dep->number);
  265. /*
  266. * We must use the lower 16 TX FIFOs even though
  267. * HW might have more
  268. */
  269. if (dep->direction)
  270. params.param0 |= DWC3_DEPCFG_FIFO_NUMBER(dep->number >> 1);
  271. if (desc->bInterval) {
  272. params.param1 |= DWC3_DEPCFG_BINTERVAL_M1(desc->bInterval - 1);
  273. dep->interval = 1 << (desc->bInterval - 1);
  274. }
  275. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  276. DWC3_DEPCMD_SETEPCONFIG, &params);
  277. }
  278. static int dwc3_gadget_set_xfer_resource(struct dwc3 *dwc, struct dwc3_ep *dep)
  279. {
  280. struct dwc3_gadget_ep_cmd_params params;
  281. memset(&params, 0x00, sizeof(params));
  282. params.param0 = DWC3_DEPXFERCFG_NUM_XFER_RES(1);
  283. return dwc3_send_gadget_ep_cmd(dwc, dep->number,
  284. DWC3_DEPCMD_SETTRANSFRESOURCE, &params);
  285. }
  286. /**
  287. * __dwc3_gadget_ep_enable - Initializes a HW endpoint
  288. * @dep: endpoint to be initialized
  289. * @desc: USB Endpoint Descriptor
  290. *
  291. * Caller should take care of locking
  292. */
  293. static int __dwc3_gadget_ep_enable(struct dwc3_ep *dep,
  294. const struct usb_endpoint_descriptor *desc,
  295. const struct usb_ss_ep_comp_descriptor *comp_desc)
  296. {
  297. struct dwc3 *dwc = dep->dwc;
  298. u32 reg;
  299. int ret = -ENOMEM;
  300. if (!(dep->flags & DWC3_EP_ENABLED)) {
  301. ret = dwc3_gadget_start_config(dwc, dep);
  302. if (ret)
  303. return ret;
  304. }
  305. ret = dwc3_gadget_set_ep_config(dwc, dep, desc, comp_desc);
  306. if (ret)
  307. return ret;
  308. if (!(dep->flags & DWC3_EP_ENABLED)) {
  309. struct dwc3_trb_hw *trb_st_hw;
  310. struct dwc3_trb_hw *trb_link_hw;
  311. struct dwc3_trb trb_link;
  312. ret = dwc3_gadget_set_xfer_resource(dwc, dep);
  313. if (ret)
  314. return ret;
  315. dep->desc = desc;
  316. dep->comp_desc = comp_desc;
  317. dep->type = usb_endpoint_type(desc);
  318. dep->flags |= DWC3_EP_ENABLED;
  319. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  320. reg |= DWC3_DALEPENA_EP(dep->number);
  321. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  322. if (!usb_endpoint_xfer_isoc(desc))
  323. return 0;
  324. memset(&trb_link, 0, sizeof(trb_link));
  325. /* Link TRB for ISOC. The HWO but is never reset */
  326. trb_st_hw = &dep->trb_pool[0];
  327. trb_link.bplh = dwc3_trb_dma_offset(dep, trb_st_hw);
  328. trb_link.trbctl = DWC3_TRBCTL_LINK_TRB;
  329. trb_link.hwo = true;
  330. trb_link_hw = &dep->trb_pool[DWC3_TRB_NUM - 1];
  331. dwc3_trb_to_hw(&trb_link, trb_link_hw);
  332. }
  333. return 0;
  334. }
  335. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum);
  336. static void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep)
  337. {
  338. struct dwc3_request *req;
  339. if (!list_empty(&dep->req_queued))
  340. dwc3_stop_active_transfer(dwc, dep->number);
  341. while (!list_empty(&dep->request_list)) {
  342. req = next_request(&dep->request_list);
  343. dwc3_gadget_giveback(dep, req, -ESHUTDOWN);
  344. }
  345. }
  346. /**
  347. * __dwc3_gadget_ep_disable - Disables a HW endpoint
  348. * @dep: the endpoint to disable
  349. *
  350. * This function also removes requests which are currently processed ny the
  351. * hardware and those which are not yet scheduled.
  352. * Caller should take care of locking.
  353. */
  354. static int __dwc3_gadget_ep_disable(struct dwc3_ep *dep)
  355. {
  356. struct dwc3 *dwc = dep->dwc;
  357. u32 reg;
  358. dwc3_remove_requests(dwc, dep);
  359. reg = dwc3_readl(dwc->regs, DWC3_DALEPENA);
  360. reg &= ~DWC3_DALEPENA_EP(dep->number);
  361. dwc3_writel(dwc->regs, DWC3_DALEPENA, reg);
  362. dep->stream_capable = false;
  363. dep->desc = NULL;
  364. dep->comp_desc = NULL;
  365. dep->type = 0;
  366. dep->flags = 0;
  367. return 0;
  368. }
  369. /* -------------------------------------------------------------------------- */
  370. static int dwc3_gadget_ep0_enable(struct usb_ep *ep,
  371. const struct usb_endpoint_descriptor *desc)
  372. {
  373. return -EINVAL;
  374. }
  375. static int dwc3_gadget_ep0_disable(struct usb_ep *ep)
  376. {
  377. return -EINVAL;
  378. }
  379. /* -------------------------------------------------------------------------- */
  380. static int dwc3_gadget_ep_enable(struct usb_ep *ep,
  381. const struct usb_endpoint_descriptor *desc)
  382. {
  383. struct dwc3_ep *dep;
  384. struct dwc3 *dwc;
  385. unsigned long flags;
  386. int ret;
  387. if (!ep || !desc || desc->bDescriptorType != USB_DT_ENDPOINT) {
  388. pr_debug("dwc3: invalid parameters\n");
  389. return -EINVAL;
  390. }
  391. if (!desc->wMaxPacketSize) {
  392. pr_debug("dwc3: missing wMaxPacketSize\n");
  393. return -EINVAL;
  394. }
  395. dep = to_dwc3_ep(ep);
  396. dwc = dep->dwc;
  397. switch (usb_endpoint_type(desc)) {
  398. case USB_ENDPOINT_XFER_CONTROL:
  399. strncat(dep->name, "-control", sizeof(dep->name));
  400. break;
  401. case USB_ENDPOINT_XFER_ISOC:
  402. strncat(dep->name, "-isoc", sizeof(dep->name));
  403. break;
  404. case USB_ENDPOINT_XFER_BULK:
  405. strncat(dep->name, "-bulk", sizeof(dep->name));
  406. break;
  407. case USB_ENDPOINT_XFER_INT:
  408. strncat(dep->name, "-int", sizeof(dep->name));
  409. break;
  410. default:
  411. dev_err(dwc->dev, "invalid endpoint transfer type\n");
  412. }
  413. if (dep->flags & DWC3_EP_ENABLED) {
  414. dev_WARN_ONCE(dwc->dev, true, "%s is already enabled\n",
  415. dep->name);
  416. return 0;
  417. }
  418. dev_vdbg(dwc->dev, "Enabling %s\n", dep->name);
  419. spin_lock_irqsave(&dwc->lock, flags);
  420. ret = __dwc3_gadget_ep_enable(dep, desc, ep->comp_desc);
  421. spin_unlock_irqrestore(&dwc->lock, flags);
  422. return ret;
  423. }
  424. static int dwc3_gadget_ep_disable(struct usb_ep *ep)
  425. {
  426. struct dwc3_ep *dep;
  427. struct dwc3 *dwc;
  428. unsigned long flags;
  429. int ret;
  430. if (!ep) {
  431. pr_debug("dwc3: invalid parameters\n");
  432. return -EINVAL;
  433. }
  434. dep = to_dwc3_ep(ep);
  435. dwc = dep->dwc;
  436. if (!(dep->flags & DWC3_EP_ENABLED)) {
  437. dev_WARN_ONCE(dwc->dev, true, "%s is already disabled\n",
  438. dep->name);
  439. return 0;
  440. }
  441. snprintf(dep->name, sizeof(dep->name), "ep%d%s",
  442. dep->number >> 1,
  443. (dep->number & 1) ? "in" : "out");
  444. spin_lock_irqsave(&dwc->lock, flags);
  445. ret = __dwc3_gadget_ep_disable(dep);
  446. spin_unlock_irqrestore(&dwc->lock, flags);
  447. return ret;
  448. }
  449. static struct usb_request *dwc3_gadget_ep_alloc_request(struct usb_ep *ep,
  450. gfp_t gfp_flags)
  451. {
  452. struct dwc3_request *req;
  453. struct dwc3_ep *dep = to_dwc3_ep(ep);
  454. struct dwc3 *dwc = dep->dwc;
  455. req = kzalloc(sizeof(*req), gfp_flags);
  456. if (!req) {
  457. dev_err(dwc->dev, "not enough memory\n");
  458. return NULL;
  459. }
  460. req->epnum = dep->number;
  461. req->dep = dep;
  462. req->request.dma = DMA_ADDR_INVALID;
  463. return &req->request;
  464. }
  465. static void dwc3_gadget_ep_free_request(struct usb_ep *ep,
  466. struct usb_request *request)
  467. {
  468. struct dwc3_request *req = to_dwc3_request(request);
  469. kfree(req);
  470. }
  471. /**
  472. * dwc3_prepare_one_trb - setup one TRB from one request
  473. * @dep: endpoint for which this request is prepared
  474. * @req: dwc3_request pointer
  475. */
  476. static void dwc3_prepare_one_trb(struct dwc3_ep *dep,
  477. struct dwc3_request *req, dma_addr_t dma,
  478. unsigned length, unsigned last, unsigned chain)
  479. {
  480. struct dwc3 *dwc = dep->dwc;
  481. struct dwc3_trb_hw *trb_hw;
  482. struct dwc3_trb trb;
  483. unsigned int cur_slot;
  484. dev_vdbg(dwc->dev, "%s: req %p dma %08llx length %d%s%s\n",
  485. dep->name, req, (unsigned long long) dma,
  486. length, last ? " last" : "",
  487. chain ? " chain" : "");
  488. trb_hw = &dep->trb_pool[dep->free_slot & DWC3_TRB_MASK];
  489. cur_slot = dep->free_slot;
  490. dep->free_slot++;
  491. /* Skip the LINK-TRB on ISOC */
  492. if (((cur_slot & DWC3_TRB_MASK) == DWC3_TRB_NUM - 1) &&
  493. usb_endpoint_xfer_isoc(dep->desc))
  494. return;
  495. memset(&trb, 0, sizeof(trb));
  496. if (!req->trb) {
  497. dwc3_gadget_move_request_queued(req);
  498. req->trb = trb_hw;
  499. req->trb_dma = dwc3_trb_dma_offset(dep, trb_hw);
  500. }
  501. if (usb_endpoint_xfer_isoc(dep->desc)) {
  502. trb.isp_imi = true;
  503. trb.csp = true;
  504. } else {
  505. trb.chn = chain;
  506. trb.lst = last;
  507. }
  508. if (usb_endpoint_xfer_bulk(dep->desc) && dep->stream_capable)
  509. trb.sid_sofn = req->request.stream_id;
  510. switch (usb_endpoint_type(dep->desc)) {
  511. case USB_ENDPOINT_XFER_CONTROL:
  512. trb.trbctl = DWC3_TRBCTL_CONTROL_SETUP;
  513. break;
  514. case USB_ENDPOINT_XFER_ISOC:
  515. trb.trbctl = DWC3_TRBCTL_ISOCHRONOUS_FIRST;
  516. /* IOC every DWC3_TRB_NUM / 4 so we can refill */
  517. if (!(cur_slot % (DWC3_TRB_NUM / 4)))
  518. trb.ioc = last;
  519. break;
  520. case USB_ENDPOINT_XFER_BULK:
  521. case USB_ENDPOINT_XFER_INT:
  522. trb.trbctl = DWC3_TRBCTL_NORMAL;
  523. break;
  524. default:
  525. /*
  526. * This is only possible with faulty memory because we
  527. * checked it already :)
  528. */
  529. BUG();
  530. }
  531. trb.length = length;
  532. trb.bplh = dma;
  533. trb.hwo = true;
  534. dwc3_trb_to_hw(&trb, trb_hw);
  535. }
  536. /*
  537. * dwc3_prepare_trbs - setup TRBs from requests
  538. * @dep: endpoint for which requests are being prepared
  539. * @starting: true if the endpoint is idle and no requests are queued.
  540. *
  541. * The functions goes through the requests list and setups TRBs for the
  542. * transfers. The functions returns once there are not more TRBs available or
  543. * it run out of requests.
  544. */
  545. static void dwc3_prepare_trbs(struct dwc3_ep *dep, bool starting)
  546. {
  547. struct dwc3_request *req, *n;
  548. u32 trbs_left;
  549. unsigned int last_one = 0;
  550. BUILD_BUG_ON_NOT_POWER_OF_2(DWC3_TRB_NUM);
  551. /* the first request must not be queued */
  552. trbs_left = (dep->busy_slot - dep->free_slot) & DWC3_TRB_MASK;
  553. /*
  554. * if busy & slot are equal than it is either full or empty. If we are
  555. * starting to proceed requests then we are empty. Otherwise we ar
  556. * full and don't do anything
  557. */
  558. if (!trbs_left) {
  559. if (!starting)
  560. return;
  561. trbs_left = DWC3_TRB_NUM;
  562. /*
  563. * In case we start from scratch, we queue the ISOC requests
  564. * starting from slot 1. This is done because we use ring
  565. * buffer and have no LST bit to stop us. Instead, we place
  566. * IOC bit TRB_NUM/4. We try to avoid to having an interrupt
  567. * after the first request so we start at slot 1 and have
  568. * 7 requests proceed before we hit the first IOC.
  569. * Other transfer types don't use the ring buffer and are
  570. * processed from the first TRB until the last one. Since we
  571. * don't wrap around we have to start at the beginning.
  572. */
  573. if (usb_endpoint_xfer_isoc(dep->desc)) {
  574. dep->busy_slot = 1;
  575. dep->free_slot = 1;
  576. } else {
  577. dep->busy_slot = 0;
  578. dep->free_slot = 0;
  579. }
  580. }
  581. /* The last TRB is a link TRB, not used for xfer */
  582. if ((trbs_left <= 1) && usb_endpoint_xfer_isoc(dep->desc))
  583. return;
  584. list_for_each_entry_safe(req, n, &dep->request_list, list) {
  585. unsigned length;
  586. dma_addr_t dma;
  587. if (req->request.num_mapped_sgs > 0) {
  588. struct usb_request *request = &req->request;
  589. struct scatterlist *sg = request->sg;
  590. struct scatterlist *s;
  591. int i;
  592. for_each_sg(sg, s, request->num_mapped_sgs, i) {
  593. unsigned chain = true;
  594. length = sg_dma_len(s);
  595. dma = sg_dma_address(s);
  596. if (i == (request->num_mapped_sgs - 1)
  597. || sg_is_last(s)) {
  598. last_one = true;
  599. chain = false;
  600. }
  601. trbs_left--;
  602. if (!trbs_left)
  603. last_one = true;
  604. if (last_one)
  605. chain = false;
  606. dwc3_prepare_one_trb(dep, req, dma, length,
  607. last_one, chain);
  608. if (last_one)
  609. break;
  610. }
  611. } else {
  612. dma = req->request.dma;
  613. length = req->request.length;
  614. trbs_left--;
  615. if (!trbs_left)
  616. last_one = 1;
  617. /* Is this the last request? */
  618. if (list_is_last(&req->list, &dep->request_list))
  619. last_one = 1;
  620. dwc3_prepare_one_trb(dep, req, dma, length,
  621. last_one, false);
  622. if (last_one)
  623. break;
  624. }
  625. }
  626. }
  627. static int __dwc3_gadget_kick_transfer(struct dwc3_ep *dep, u16 cmd_param,
  628. int start_new)
  629. {
  630. struct dwc3_gadget_ep_cmd_params params;
  631. struct dwc3_request *req;
  632. struct dwc3 *dwc = dep->dwc;
  633. int ret;
  634. u32 cmd;
  635. if (start_new && (dep->flags & DWC3_EP_BUSY)) {
  636. dev_vdbg(dwc->dev, "%s: endpoint busy\n", dep->name);
  637. return -EBUSY;
  638. }
  639. dep->flags &= ~DWC3_EP_PENDING_REQUEST;
  640. /*
  641. * If we are getting here after a short-out-packet we don't enqueue any
  642. * new requests as we try to set the IOC bit only on the last request.
  643. */
  644. if (start_new) {
  645. if (list_empty(&dep->req_queued))
  646. dwc3_prepare_trbs(dep, start_new);
  647. /* req points to the first request which will be sent */
  648. req = next_request(&dep->req_queued);
  649. } else {
  650. dwc3_prepare_trbs(dep, start_new);
  651. /*
  652. * req points to the first request where HWO changed
  653. * from 0 to 1
  654. */
  655. req = next_request(&dep->req_queued);
  656. }
  657. if (!req) {
  658. dep->flags |= DWC3_EP_PENDING_REQUEST;
  659. return 0;
  660. }
  661. memset(&params, 0, sizeof(params));
  662. params.param0 = upper_32_bits(req->trb_dma);
  663. params.param1 = lower_32_bits(req->trb_dma);
  664. if (start_new)
  665. cmd = DWC3_DEPCMD_STARTTRANSFER;
  666. else
  667. cmd = DWC3_DEPCMD_UPDATETRANSFER;
  668. cmd |= DWC3_DEPCMD_PARAM(cmd_param);
  669. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  670. if (ret < 0) {
  671. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  672. /*
  673. * FIXME we need to iterate over the list of requests
  674. * here and stop, unmap, free and del each of the linked
  675. * requests instead of we do now.
  676. */
  677. dwc3_unmap_buffer_from_dma(req);
  678. list_del(&req->list);
  679. return ret;
  680. }
  681. dep->flags |= DWC3_EP_BUSY;
  682. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  683. dep->number);
  684. WARN_ON_ONCE(!dep->res_trans_idx);
  685. return 0;
  686. }
  687. static int __dwc3_gadget_ep_queue(struct dwc3_ep *dep, struct dwc3_request *req)
  688. {
  689. req->request.actual = 0;
  690. req->request.status = -EINPROGRESS;
  691. req->direction = dep->direction;
  692. req->epnum = dep->number;
  693. /*
  694. * We only add to our list of requests now and
  695. * start consuming the list once we get XferNotReady
  696. * IRQ.
  697. *
  698. * That way, we avoid doing anything that we don't need
  699. * to do now and defer it until the point we receive a
  700. * particular token from the Host side.
  701. *
  702. * This will also avoid Host cancelling URBs due to too
  703. * many NACKs.
  704. */
  705. dwc3_map_buffer_to_dma(req);
  706. list_add_tail(&req->list, &dep->request_list);
  707. /*
  708. * There is one special case: XferNotReady with
  709. * empty list of requests. We need to kick the
  710. * transfer here in that situation, otherwise
  711. * we will be NAKing forever.
  712. *
  713. * If we get XferNotReady before gadget driver
  714. * has a chance to queue a request, we will ACK
  715. * the IRQ but won't be able to receive the data
  716. * until the next request is queued. The following
  717. * code is handling exactly that.
  718. */
  719. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  720. int ret;
  721. int start_trans;
  722. start_trans = 1;
  723. if (usb_endpoint_xfer_isoc(dep->endpoint.desc) &&
  724. dep->flags & DWC3_EP_BUSY)
  725. start_trans = 0;
  726. ret = __dwc3_gadget_kick_transfer(dep, 0, start_trans);
  727. if (ret && ret != -EBUSY) {
  728. struct dwc3 *dwc = dep->dwc;
  729. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  730. dep->name);
  731. }
  732. };
  733. return 0;
  734. }
  735. static int dwc3_gadget_ep_queue(struct usb_ep *ep, struct usb_request *request,
  736. gfp_t gfp_flags)
  737. {
  738. struct dwc3_request *req = to_dwc3_request(request);
  739. struct dwc3_ep *dep = to_dwc3_ep(ep);
  740. struct dwc3 *dwc = dep->dwc;
  741. unsigned long flags;
  742. int ret;
  743. if (!dep->desc) {
  744. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  745. request, ep->name);
  746. return -ESHUTDOWN;
  747. }
  748. dev_vdbg(dwc->dev, "queing request %p to %s length %d\n",
  749. request, ep->name, request->length);
  750. spin_lock_irqsave(&dwc->lock, flags);
  751. ret = __dwc3_gadget_ep_queue(dep, req);
  752. spin_unlock_irqrestore(&dwc->lock, flags);
  753. return ret;
  754. }
  755. static int dwc3_gadget_ep_dequeue(struct usb_ep *ep,
  756. struct usb_request *request)
  757. {
  758. struct dwc3_request *req = to_dwc3_request(request);
  759. struct dwc3_request *r = NULL;
  760. struct dwc3_ep *dep = to_dwc3_ep(ep);
  761. struct dwc3 *dwc = dep->dwc;
  762. unsigned long flags;
  763. int ret = 0;
  764. spin_lock_irqsave(&dwc->lock, flags);
  765. list_for_each_entry(r, &dep->request_list, list) {
  766. if (r == req)
  767. break;
  768. }
  769. if (r != req) {
  770. list_for_each_entry(r, &dep->req_queued, list) {
  771. if (r == req)
  772. break;
  773. }
  774. if (r == req) {
  775. /* wait until it is processed */
  776. dwc3_stop_active_transfer(dwc, dep->number);
  777. goto out0;
  778. }
  779. dev_err(dwc->dev, "request %p was not queued to %s\n",
  780. request, ep->name);
  781. ret = -EINVAL;
  782. goto out0;
  783. }
  784. /* giveback the request */
  785. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  786. out0:
  787. spin_unlock_irqrestore(&dwc->lock, flags);
  788. return ret;
  789. }
  790. int __dwc3_gadget_ep_set_halt(struct dwc3_ep *dep, int value)
  791. {
  792. struct dwc3_gadget_ep_cmd_params params;
  793. struct dwc3 *dwc = dep->dwc;
  794. int ret;
  795. memset(&params, 0x00, sizeof(params));
  796. if (value) {
  797. if (dep->number == 0 || dep->number == 1) {
  798. /*
  799. * Whenever EP0 is stalled, we will restart
  800. * the state machine, thus moving back to
  801. * Setup Phase
  802. */
  803. dwc->ep0state = EP0_SETUP_PHASE;
  804. }
  805. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  806. DWC3_DEPCMD_SETSTALL, &params);
  807. if (ret)
  808. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  809. value ? "set" : "clear",
  810. dep->name);
  811. else
  812. dep->flags |= DWC3_EP_STALL;
  813. } else {
  814. if (dep->flags & DWC3_EP_WEDGE)
  815. return 0;
  816. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  817. DWC3_DEPCMD_CLEARSTALL, &params);
  818. if (ret)
  819. dev_err(dwc->dev, "failed to %s STALL on %s\n",
  820. value ? "set" : "clear",
  821. dep->name);
  822. else
  823. dep->flags &= ~DWC3_EP_STALL;
  824. }
  825. return ret;
  826. }
  827. static int dwc3_gadget_ep_set_halt(struct usb_ep *ep, int value)
  828. {
  829. struct dwc3_ep *dep = to_dwc3_ep(ep);
  830. struct dwc3 *dwc = dep->dwc;
  831. unsigned long flags;
  832. int ret;
  833. spin_lock_irqsave(&dwc->lock, flags);
  834. if (usb_endpoint_xfer_isoc(dep->desc)) {
  835. dev_err(dwc->dev, "%s is of Isochronous type\n", dep->name);
  836. ret = -EINVAL;
  837. goto out;
  838. }
  839. ret = __dwc3_gadget_ep_set_halt(dep, value);
  840. out:
  841. spin_unlock_irqrestore(&dwc->lock, flags);
  842. return ret;
  843. }
  844. static int dwc3_gadget_ep_set_wedge(struct usb_ep *ep)
  845. {
  846. struct dwc3_ep *dep = to_dwc3_ep(ep);
  847. dep->flags |= DWC3_EP_WEDGE;
  848. return dwc3_gadget_ep_set_halt(ep, 1);
  849. }
  850. /* -------------------------------------------------------------------------- */
  851. static struct usb_endpoint_descriptor dwc3_gadget_ep0_desc = {
  852. .bLength = USB_DT_ENDPOINT_SIZE,
  853. .bDescriptorType = USB_DT_ENDPOINT,
  854. .bmAttributes = USB_ENDPOINT_XFER_CONTROL,
  855. };
  856. static const struct usb_ep_ops dwc3_gadget_ep0_ops = {
  857. .enable = dwc3_gadget_ep0_enable,
  858. .disable = dwc3_gadget_ep0_disable,
  859. .alloc_request = dwc3_gadget_ep_alloc_request,
  860. .free_request = dwc3_gadget_ep_free_request,
  861. .queue = dwc3_gadget_ep0_queue,
  862. .dequeue = dwc3_gadget_ep_dequeue,
  863. .set_halt = dwc3_gadget_ep_set_halt,
  864. .set_wedge = dwc3_gadget_ep_set_wedge,
  865. };
  866. static const struct usb_ep_ops dwc3_gadget_ep_ops = {
  867. .enable = dwc3_gadget_ep_enable,
  868. .disable = dwc3_gadget_ep_disable,
  869. .alloc_request = dwc3_gadget_ep_alloc_request,
  870. .free_request = dwc3_gadget_ep_free_request,
  871. .queue = dwc3_gadget_ep_queue,
  872. .dequeue = dwc3_gadget_ep_dequeue,
  873. .set_halt = dwc3_gadget_ep_set_halt,
  874. .set_wedge = dwc3_gadget_ep_set_wedge,
  875. };
  876. /* -------------------------------------------------------------------------- */
  877. static int dwc3_gadget_get_frame(struct usb_gadget *g)
  878. {
  879. struct dwc3 *dwc = gadget_to_dwc(g);
  880. u32 reg;
  881. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  882. return DWC3_DSTS_SOFFN(reg);
  883. }
  884. static int dwc3_gadget_wakeup(struct usb_gadget *g)
  885. {
  886. struct dwc3 *dwc = gadget_to_dwc(g);
  887. unsigned long timeout;
  888. unsigned long flags;
  889. u32 reg;
  890. int ret = 0;
  891. u8 link_state;
  892. u8 speed;
  893. spin_lock_irqsave(&dwc->lock, flags);
  894. /*
  895. * According to the Databook Remote wakeup request should
  896. * be issued only when the device is in early suspend state.
  897. *
  898. * We can check that via USB Link State bits in DSTS register.
  899. */
  900. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  901. speed = reg & DWC3_DSTS_CONNECTSPD;
  902. if (speed == DWC3_DSTS_SUPERSPEED) {
  903. dev_dbg(dwc->dev, "no wakeup on SuperSpeed\n");
  904. ret = -EINVAL;
  905. goto out;
  906. }
  907. link_state = DWC3_DSTS_USBLNKST(reg);
  908. switch (link_state) {
  909. case DWC3_LINK_STATE_RX_DET: /* in HS, means Early Suspend */
  910. case DWC3_LINK_STATE_U3: /* in HS, means SUSPEND */
  911. break;
  912. default:
  913. dev_dbg(dwc->dev, "can't wakeup from link state %d\n",
  914. link_state);
  915. ret = -EINVAL;
  916. goto out;
  917. }
  918. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  919. /*
  920. * Switch link state to Recovery. In HS/FS/LS this means
  921. * RemoteWakeup Request
  922. */
  923. reg |= DWC3_DCTL_ULSTCHNG_RECOVERY;
  924. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  925. /* wait for at least 2000us */
  926. usleep_range(2000, 2500);
  927. /* write zeroes to Link Change Request */
  928. reg &= ~DWC3_DCTL_ULSTCHNGREQ_MASK;
  929. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  930. /* pool until Link State change to ON */
  931. timeout = jiffies + msecs_to_jiffies(100);
  932. while (!(time_after(jiffies, timeout))) {
  933. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  934. /* in HS, means ON */
  935. if (DWC3_DSTS_USBLNKST(reg) == DWC3_LINK_STATE_U0)
  936. break;
  937. }
  938. if (DWC3_DSTS_USBLNKST(reg) != DWC3_LINK_STATE_U0) {
  939. dev_err(dwc->dev, "failed to send remote wakeup\n");
  940. ret = -EINVAL;
  941. }
  942. out:
  943. spin_unlock_irqrestore(&dwc->lock, flags);
  944. return ret;
  945. }
  946. static int dwc3_gadget_set_selfpowered(struct usb_gadget *g,
  947. int is_selfpowered)
  948. {
  949. struct dwc3 *dwc = gadget_to_dwc(g);
  950. dwc->is_selfpowered = !!is_selfpowered;
  951. return 0;
  952. }
  953. static void dwc3_gadget_run_stop(struct dwc3 *dwc, int is_on)
  954. {
  955. u32 reg;
  956. u32 timeout = 500;
  957. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  958. if (is_on)
  959. reg |= DWC3_DCTL_RUN_STOP;
  960. else
  961. reg &= ~DWC3_DCTL_RUN_STOP;
  962. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  963. do {
  964. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  965. if (is_on) {
  966. if (!(reg & DWC3_DSTS_DEVCTRLHLT))
  967. break;
  968. } else {
  969. if (reg & DWC3_DSTS_DEVCTRLHLT)
  970. break;
  971. }
  972. timeout--;
  973. if (!timeout)
  974. break;
  975. udelay(1);
  976. } while (1);
  977. dev_vdbg(dwc->dev, "gadget %s data soft-%s\n",
  978. dwc->gadget_driver
  979. ? dwc->gadget_driver->function : "no-function",
  980. is_on ? "connect" : "disconnect");
  981. }
  982. static int dwc3_gadget_pullup(struct usb_gadget *g, int is_on)
  983. {
  984. struct dwc3 *dwc = gadget_to_dwc(g);
  985. unsigned long flags;
  986. is_on = !!is_on;
  987. spin_lock_irqsave(&dwc->lock, flags);
  988. dwc3_gadget_run_stop(dwc, is_on);
  989. spin_unlock_irqrestore(&dwc->lock, flags);
  990. return 0;
  991. }
  992. static int dwc3_gadget_start(struct usb_gadget *g,
  993. struct usb_gadget_driver *driver)
  994. {
  995. struct dwc3 *dwc = gadget_to_dwc(g);
  996. struct dwc3_ep *dep;
  997. unsigned long flags;
  998. int ret = 0;
  999. u32 reg;
  1000. spin_lock_irqsave(&dwc->lock, flags);
  1001. if (dwc->gadget_driver) {
  1002. dev_err(dwc->dev, "%s is already bound to %s\n",
  1003. dwc->gadget.name,
  1004. dwc->gadget_driver->driver.name);
  1005. ret = -EBUSY;
  1006. goto err0;
  1007. }
  1008. dwc->gadget_driver = driver;
  1009. dwc->gadget.dev.driver = &driver->driver;
  1010. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1011. reg &= ~(DWC3_DCFG_SPEED_MASK);
  1012. reg |= dwc->maximum_speed;
  1013. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1014. dwc->start_config_issued = false;
  1015. /* Start with SuperSpeed Default */
  1016. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1017. dep = dwc->eps[0];
  1018. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1019. if (ret) {
  1020. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1021. goto err0;
  1022. }
  1023. dep = dwc->eps[1];
  1024. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1025. if (ret) {
  1026. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1027. goto err1;
  1028. }
  1029. /* begin to receive SETUP packets */
  1030. dwc->ep0state = EP0_SETUP_PHASE;
  1031. dwc3_ep0_out_start(dwc);
  1032. spin_unlock_irqrestore(&dwc->lock, flags);
  1033. return 0;
  1034. err1:
  1035. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1036. err0:
  1037. spin_unlock_irqrestore(&dwc->lock, flags);
  1038. return ret;
  1039. }
  1040. static int dwc3_gadget_stop(struct usb_gadget *g,
  1041. struct usb_gadget_driver *driver)
  1042. {
  1043. struct dwc3 *dwc = gadget_to_dwc(g);
  1044. unsigned long flags;
  1045. spin_lock_irqsave(&dwc->lock, flags);
  1046. __dwc3_gadget_ep_disable(dwc->eps[0]);
  1047. __dwc3_gadget_ep_disable(dwc->eps[1]);
  1048. dwc->gadget_driver = NULL;
  1049. dwc->gadget.dev.driver = NULL;
  1050. spin_unlock_irqrestore(&dwc->lock, flags);
  1051. return 0;
  1052. }
  1053. static const struct usb_gadget_ops dwc3_gadget_ops = {
  1054. .get_frame = dwc3_gadget_get_frame,
  1055. .wakeup = dwc3_gadget_wakeup,
  1056. .set_selfpowered = dwc3_gadget_set_selfpowered,
  1057. .pullup = dwc3_gadget_pullup,
  1058. .udc_start = dwc3_gadget_start,
  1059. .udc_stop = dwc3_gadget_stop,
  1060. };
  1061. /* -------------------------------------------------------------------------- */
  1062. static int __devinit dwc3_gadget_init_endpoints(struct dwc3 *dwc)
  1063. {
  1064. struct dwc3_ep *dep;
  1065. u8 epnum;
  1066. INIT_LIST_HEAD(&dwc->gadget.ep_list);
  1067. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1068. dep = kzalloc(sizeof(*dep), GFP_KERNEL);
  1069. if (!dep) {
  1070. dev_err(dwc->dev, "can't allocate endpoint %d\n",
  1071. epnum);
  1072. return -ENOMEM;
  1073. }
  1074. dep->dwc = dwc;
  1075. dep->number = epnum;
  1076. dwc->eps[epnum] = dep;
  1077. snprintf(dep->name, sizeof(dep->name), "ep%d%s", epnum >> 1,
  1078. (epnum & 1) ? "in" : "out");
  1079. dep->endpoint.name = dep->name;
  1080. dep->direction = (epnum & 1);
  1081. if (epnum == 0 || epnum == 1) {
  1082. dep->endpoint.maxpacket = 512;
  1083. dep->endpoint.ops = &dwc3_gadget_ep0_ops;
  1084. if (!epnum)
  1085. dwc->gadget.ep0 = &dep->endpoint;
  1086. } else {
  1087. int ret;
  1088. dep->endpoint.maxpacket = 1024;
  1089. dep->endpoint.max_streams = 15;
  1090. dep->endpoint.ops = &dwc3_gadget_ep_ops;
  1091. list_add_tail(&dep->endpoint.ep_list,
  1092. &dwc->gadget.ep_list);
  1093. ret = dwc3_alloc_trb_pool(dep);
  1094. if (ret)
  1095. return ret;
  1096. }
  1097. INIT_LIST_HEAD(&dep->request_list);
  1098. INIT_LIST_HEAD(&dep->req_queued);
  1099. }
  1100. return 0;
  1101. }
  1102. static void dwc3_gadget_free_endpoints(struct dwc3 *dwc)
  1103. {
  1104. struct dwc3_ep *dep;
  1105. u8 epnum;
  1106. for (epnum = 0; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1107. dep = dwc->eps[epnum];
  1108. dwc3_free_trb_pool(dep);
  1109. if (epnum != 0 && epnum != 1)
  1110. list_del(&dep->endpoint.ep_list);
  1111. kfree(dep);
  1112. }
  1113. }
  1114. static void dwc3_gadget_release(struct device *dev)
  1115. {
  1116. dev_dbg(dev, "%s\n", __func__);
  1117. }
  1118. /* -------------------------------------------------------------------------- */
  1119. static int dwc3_cleanup_done_reqs(struct dwc3 *dwc, struct dwc3_ep *dep,
  1120. const struct dwc3_event_depevt *event, int status)
  1121. {
  1122. struct dwc3_request *req;
  1123. struct dwc3_trb trb;
  1124. unsigned int count;
  1125. unsigned int s_pkt = 0;
  1126. do {
  1127. req = next_request(&dep->req_queued);
  1128. if (!req) {
  1129. WARN_ON_ONCE(1);
  1130. return 1;
  1131. }
  1132. dwc3_trb_to_nat(req->trb, &trb);
  1133. if (trb.hwo && status != -ESHUTDOWN)
  1134. /*
  1135. * We continue despite the error. There is not much we
  1136. * can do. If we don't clean in up we loop for ever. If
  1137. * we skip the TRB than it gets overwritten reused after
  1138. * a while since we use them in a ring buffer. a BUG()
  1139. * would help. Lets hope that if this occures, someone
  1140. * fixes the root cause instead of looking away :)
  1141. */
  1142. dev_err(dwc->dev, "%s's TRB (%p) still owned by HW\n",
  1143. dep->name, req->trb);
  1144. count = trb.length;
  1145. if (dep->direction) {
  1146. if (count) {
  1147. dev_err(dwc->dev, "incomplete IN transfer %s\n",
  1148. dep->name);
  1149. status = -ECONNRESET;
  1150. }
  1151. } else {
  1152. if (count && (event->status & DEPEVT_STATUS_SHORT))
  1153. s_pkt = 1;
  1154. }
  1155. /*
  1156. * We assume here we will always receive the entire data block
  1157. * which we should receive. Meaning, if we program RX to
  1158. * receive 4K but we receive only 2K, we assume that's all we
  1159. * should receive and we simply bounce the request back to the
  1160. * gadget driver for further processing.
  1161. */
  1162. req->request.actual += req->request.length - count;
  1163. dwc3_gadget_giveback(dep, req, status);
  1164. if (s_pkt)
  1165. break;
  1166. if ((event->status & DEPEVT_STATUS_LST) && trb.lst)
  1167. break;
  1168. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1169. break;
  1170. } while (1);
  1171. if ((event->status & DEPEVT_STATUS_IOC) && trb.ioc)
  1172. return 0;
  1173. return 1;
  1174. }
  1175. static void dwc3_endpoint_transfer_complete(struct dwc3 *dwc,
  1176. struct dwc3_ep *dep, const struct dwc3_event_depevt *event,
  1177. int start_new)
  1178. {
  1179. unsigned status = 0;
  1180. int clean_busy;
  1181. if (event->status & DEPEVT_STATUS_BUSERR)
  1182. status = -ECONNRESET;
  1183. clean_busy = dwc3_cleanup_done_reqs(dwc, dep, event, status);
  1184. if (clean_busy) {
  1185. dep->flags &= ~DWC3_EP_BUSY;
  1186. dep->res_trans_idx = 0;
  1187. }
  1188. /*
  1189. * WORKAROUND: This is the 2nd half of U1/U2 -> U0 workaround.
  1190. * See dwc3_gadget_linksts_change_interrupt() for 1st half.
  1191. */
  1192. if (dwc->revision < DWC3_REVISION_183A) {
  1193. u32 reg;
  1194. int i;
  1195. for (i = 0; i < DWC3_ENDPOINTS_NUM; i++) {
  1196. struct dwc3_ep *dep = dwc->eps[i];
  1197. if (!(dep->flags & DWC3_EP_ENABLED))
  1198. continue;
  1199. if (!list_empty(&dep->req_queued))
  1200. return;
  1201. }
  1202. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1203. reg |= dwc->u1u2;
  1204. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1205. dwc->u1u2 = 0;
  1206. }
  1207. }
  1208. static void dwc3_gadget_start_isoc(struct dwc3 *dwc,
  1209. struct dwc3_ep *dep, const struct dwc3_event_depevt *event)
  1210. {
  1211. u32 uf;
  1212. if (list_empty(&dep->request_list)) {
  1213. dev_vdbg(dwc->dev, "ISOC ep %s run out for requests.\n",
  1214. dep->name);
  1215. return;
  1216. }
  1217. if (event->parameters) {
  1218. u32 mask;
  1219. mask = ~(dep->interval - 1);
  1220. uf = event->parameters & mask;
  1221. /* 4 micro frames in the future */
  1222. uf += dep->interval * 4;
  1223. } else {
  1224. uf = 0;
  1225. }
  1226. __dwc3_gadget_kick_transfer(dep, uf, 1);
  1227. }
  1228. static void dwc3_process_ep_cmd_complete(struct dwc3_ep *dep,
  1229. const struct dwc3_event_depevt *event)
  1230. {
  1231. struct dwc3 *dwc = dep->dwc;
  1232. struct dwc3_event_depevt mod_ev = *event;
  1233. /*
  1234. * We were asked to remove one requests. It is possible that this
  1235. * request and a few other were started together and have the same
  1236. * transfer index. Since we stopped the complete endpoint we don't
  1237. * know how many requests were already completed (and not yet)
  1238. * reported and how could be done (later). We purge them all until
  1239. * the end of the list.
  1240. */
  1241. mod_ev.status = DEPEVT_STATUS_LST;
  1242. dwc3_cleanup_done_reqs(dwc, dep, &mod_ev, -ESHUTDOWN);
  1243. dep->flags &= ~DWC3_EP_BUSY;
  1244. /* pending requets are ignored and are queued on XferNotReady */
  1245. }
  1246. static void dwc3_ep_cmd_compl(struct dwc3_ep *dep,
  1247. const struct dwc3_event_depevt *event)
  1248. {
  1249. u32 param = event->parameters;
  1250. u32 cmd_type = (param >> 8) & ((1 << 5) - 1);
  1251. switch (cmd_type) {
  1252. case DWC3_DEPCMD_ENDTRANSFER:
  1253. dwc3_process_ep_cmd_complete(dep, event);
  1254. break;
  1255. case DWC3_DEPCMD_STARTTRANSFER:
  1256. dep->res_trans_idx = param & 0x7f;
  1257. break;
  1258. default:
  1259. printk(KERN_ERR "%s() unknown /unexpected type: %d\n",
  1260. __func__, cmd_type);
  1261. break;
  1262. };
  1263. }
  1264. static void dwc3_endpoint_interrupt(struct dwc3 *dwc,
  1265. const struct dwc3_event_depevt *event)
  1266. {
  1267. struct dwc3_ep *dep;
  1268. u8 epnum = event->endpoint_number;
  1269. dep = dwc->eps[epnum];
  1270. dev_vdbg(dwc->dev, "%s: %s\n", dep->name,
  1271. dwc3_ep_event_string(event->endpoint_event));
  1272. if (epnum == 0 || epnum == 1) {
  1273. dwc3_ep0_interrupt(dwc, event);
  1274. return;
  1275. }
  1276. switch (event->endpoint_event) {
  1277. case DWC3_DEPEVT_XFERCOMPLETE:
  1278. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1279. dev_dbg(dwc->dev, "%s is an Isochronous endpoint\n",
  1280. dep->name);
  1281. return;
  1282. }
  1283. dwc3_endpoint_transfer_complete(dwc, dep, event, 1);
  1284. break;
  1285. case DWC3_DEPEVT_XFERINPROGRESS:
  1286. if (!usb_endpoint_xfer_isoc(dep->desc)) {
  1287. dev_dbg(dwc->dev, "%s is not an Isochronous endpoint\n",
  1288. dep->name);
  1289. return;
  1290. }
  1291. dwc3_endpoint_transfer_complete(dwc, dep, event, 0);
  1292. break;
  1293. case DWC3_DEPEVT_XFERNOTREADY:
  1294. if (usb_endpoint_xfer_isoc(dep->desc)) {
  1295. dwc3_gadget_start_isoc(dwc, dep, event);
  1296. } else {
  1297. int ret;
  1298. dev_vdbg(dwc->dev, "%s: reason %s\n",
  1299. dep->name, event->status
  1300. ? "Transfer Active"
  1301. : "Transfer Not Active");
  1302. ret = __dwc3_gadget_kick_transfer(dep, 0, 1);
  1303. if (!ret || ret == -EBUSY)
  1304. return;
  1305. dev_dbg(dwc->dev, "%s: failed to kick transfers\n",
  1306. dep->name);
  1307. }
  1308. break;
  1309. case DWC3_DEPEVT_STREAMEVT:
  1310. if (!usb_endpoint_xfer_bulk(dep->desc)) {
  1311. dev_err(dwc->dev, "Stream event for non-Bulk %s\n",
  1312. dep->name);
  1313. return;
  1314. }
  1315. switch (event->status) {
  1316. case DEPEVT_STREAMEVT_FOUND:
  1317. dev_vdbg(dwc->dev, "Stream %d found and started\n",
  1318. event->parameters);
  1319. break;
  1320. case DEPEVT_STREAMEVT_NOTFOUND:
  1321. /* FALLTHROUGH */
  1322. default:
  1323. dev_dbg(dwc->dev, "Couldn't find suitable stream\n");
  1324. }
  1325. break;
  1326. case DWC3_DEPEVT_RXTXFIFOEVT:
  1327. dev_dbg(dwc->dev, "%s FIFO Overrun\n", dep->name);
  1328. break;
  1329. case DWC3_DEPEVT_EPCMDCMPLT:
  1330. dwc3_ep_cmd_compl(dep, event);
  1331. break;
  1332. }
  1333. }
  1334. static void dwc3_disconnect_gadget(struct dwc3 *dwc)
  1335. {
  1336. if (dwc->gadget_driver && dwc->gadget_driver->disconnect) {
  1337. spin_unlock(&dwc->lock);
  1338. dwc->gadget_driver->disconnect(&dwc->gadget);
  1339. spin_lock(&dwc->lock);
  1340. }
  1341. }
  1342. static void dwc3_stop_active_transfer(struct dwc3 *dwc, u32 epnum)
  1343. {
  1344. struct dwc3_ep *dep;
  1345. struct dwc3_gadget_ep_cmd_params params;
  1346. u32 cmd;
  1347. int ret;
  1348. dep = dwc->eps[epnum];
  1349. WARN_ON(!dep->res_trans_idx);
  1350. if (dep->res_trans_idx) {
  1351. cmd = DWC3_DEPCMD_ENDTRANSFER;
  1352. cmd |= DWC3_DEPCMD_HIPRI_FORCERM | DWC3_DEPCMD_CMDIOC;
  1353. cmd |= DWC3_DEPCMD_PARAM(dep->res_trans_idx);
  1354. memset(&params, 0, sizeof(params));
  1355. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number, cmd, &params);
  1356. WARN_ON_ONCE(ret);
  1357. dep->res_trans_idx = 0;
  1358. }
  1359. }
  1360. static void dwc3_stop_active_transfers(struct dwc3 *dwc)
  1361. {
  1362. u32 epnum;
  1363. for (epnum = 2; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1364. struct dwc3_ep *dep;
  1365. dep = dwc->eps[epnum];
  1366. if (!(dep->flags & DWC3_EP_ENABLED))
  1367. continue;
  1368. dwc3_remove_requests(dwc, dep);
  1369. }
  1370. }
  1371. static void dwc3_clear_stall_all_ep(struct dwc3 *dwc)
  1372. {
  1373. u32 epnum;
  1374. for (epnum = 1; epnum < DWC3_ENDPOINTS_NUM; epnum++) {
  1375. struct dwc3_ep *dep;
  1376. struct dwc3_gadget_ep_cmd_params params;
  1377. int ret;
  1378. dep = dwc->eps[epnum];
  1379. if (!(dep->flags & DWC3_EP_STALL))
  1380. continue;
  1381. dep->flags &= ~DWC3_EP_STALL;
  1382. memset(&params, 0, sizeof(params));
  1383. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  1384. DWC3_DEPCMD_CLEARSTALL, &params);
  1385. WARN_ON_ONCE(ret);
  1386. }
  1387. }
  1388. static void dwc3_gadget_disconnect_interrupt(struct dwc3 *dwc)
  1389. {
  1390. dev_vdbg(dwc->dev, "%s\n", __func__);
  1391. #if 0
  1392. XXX
  1393. U1/U2 is powersave optimization. Skip it for now. Anyway we need to
  1394. enable it before we can disable it.
  1395. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1396. reg &= ~DWC3_DCTL_INITU1ENA;
  1397. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1398. reg &= ~DWC3_DCTL_INITU2ENA;
  1399. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1400. #endif
  1401. dwc3_stop_active_transfers(dwc);
  1402. dwc3_disconnect_gadget(dwc);
  1403. dwc->start_config_issued = false;
  1404. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1405. dwc->setup_packet_pending = false;
  1406. }
  1407. static void dwc3_gadget_usb3_phy_power(struct dwc3 *dwc, int on)
  1408. {
  1409. u32 reg;
  1410. reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
  1411. if (on)
  1412. reg &= ~DWC3_GUSB3PIPECTL_SUSPHY;
  1413. else
  1414. reg |= DWC3_GUSB3PIPECTL_SUSPHY;
  1415. dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
  1416. }
  1417. static void dwc3_gadget_usb2_phy_power(struct dwc3 *dwc, int on)
  1418. {
  1419. u32 reg;
  1420. reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
  1421. if (on)
  1422. reg &= ~DWC3_GUSB2PHYCFG_SUSPHY;
  1423. else
  1424. reg |= DWC3_GUSB2PHYCFG_SUSPHY;
  1425. dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
  1426. }
  1427. static void dwc3_gadget_reset_interrupt(struct dwc3 *dwc)
  1428. {
  1429. u32 reg;
  1430. dev_vdbg(dwc->dev, "%s\n", __func__);
  1431. /*
  1432. * WORKAROUND: DWC3 revisions <1.88a have an issue which
  1433. * would cause a missing Disconnect Event if there's a
  1434. * pending Setup Packet in the FIFO.
  1435. *
  1436. * There's no suggested workaround on the official Bug
  1437. * report, which states that "unless the driver/application
  1438. * is doing any special handling of a disconnect event,
  1439. * there is no functional issue".
  1440. *
  1441. * Unfortunately, it turns out that we _do_ some special
  1442. * handling of a disconnect event, namely complete all
  1443. * pending transfers, notify gadget driver of the
  1444. * disconnection, and so on.
  1445. *
  1446. * Our suggested workaround is to follow the Disconnect
  1447. * Event steps here, instead, based on a setup_packet_pending
  1448. * flag. Such flag gets set whenever we have a XferNotReady
  1449. * event on EP0 and gets cleared on XferComplete for the
  1450. * same endpoint.
  1451. *
  1452. * Refers to:
  1453. *
  1454. * STAR#9000466709: RTL: Device : Disconnect event not
  1455. * generated if setup packet pending in FIFO
  1456. */
  1457. if (dwc->revision < DWC3_REVISION_188A) {
  1458. if (dwc->setup_packet_pending)
  1459. dwc3_gadget_disconnect_interrupt(dwc);
  1460. }
  1461. /* after reset -> Default State */
  1462. dwc->dev_state = DWC3_DEFAULT_STATE;
  1463. /* Enable PHYs */
  1464. dwc3_gadget_usb2_phy_power(dwc, true);
  1465. dwc3_gadget_usb3_phy_power(dwc, true);
  1466. if (dwc->gadget.speed != USB_SPEED_UNKNOWN)
  1467. dwc3_disconnect_gadget(dwc);
  1468. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1469. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  1470. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1471. dwc3_stop_active_transfers(dwc);
  1472. dwc3_clear_stall_all_ep(dwc);
  1473. dwc->start_config_issued = false;
  1474. /* Reset device address to zero */
  1475. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  1476. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  1477. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  1478. }
  1479. static void dwc3_update_ram_clk_sel(struct dwc3 *dwc, u32 speed)
  1480. {
  1481. u32 reg;
  1482. u32 usb30_clock = DWC3_GCTL_CLK_BUS;
  1483. /*
  1484. * We change the clock only at SS but I dunno why I would want to do
  1485. * this. Maybe it becomes part of the power saving plan.
  1486. */
  1487. if (speed != DWC3_DSTS_SUPERSPEED)
  1488. return;
  1489. /*
  1490. * RAMClkSel is reset to 0 after USB reset, so it must be reprogrammed
  1491. * each time on Connect Done.
  1492. */
  1493. if (!usb30_clock)
  1494. return;
  1495. reg = dwc3_readl(dwc->regs, DWC3_GCTL);
  1496. reg |= DWC3_GCTL_RAMCLKSEL(usb30_clock);
  1497. dwc3_writel(dwc->regs, DWC3_GCTL, reg);
  1498. }
  1499. static void dwc3_gadget_disable_phy(struct dwc3 *dwc, u8 speed)
  1500. {
  1501. switch (speed) {
  1502. case USB_SPEED_SUPER:
  1503. dwc3_gadget_usb2_phy_power(dwc, false);
  1504. break;
  1505. case USB_SPEED_HIGH:
  1506. case USB_SPEED_FULL:
  1507. case USB_SPEED_LOW:
  1508. dwc3_gadget_usb3_phy_power(dwc, false);
  1509. break;
  1510. }
  1511. }
  1512. static void dwc3_gadget_conndone_interrupt(struct dwc3 *dwc)
  1513. {
  1514. struct dwc3_gadget_ep_cmd_params params;
  1515. struct dwc3_ep *dep;
  1516. int ret;
  1517. u32 reg;
  1518. u8 speed;
  1519. dev_vdbg(dwc->dev, "%s\n", __func__);
  1520. memset(&params, 0x00, sizeof(params));
  1521. reg = dwc3_readl(dwc->regs, DWC3_DSTS);
  1522. speed = reg & DWC3_DSTS_CONNECTSPD;
  1523. dwc->speed = speed;
  1524. dwc3_update_ram_clk_sel(dwc, speed);
  1525. switch (speed) {
  1526. case DWC3_DCFG_SUPERSPEED:
  1527. /*
  1528. * WORKAROUND: DWC3 revisions <1.90a have an issue which
  1529. * would cause a missing USB3 Reset event.
  1530. *
  1531. * In such situations, we should force a USB3 Reset
  1532. * event by calling our dwc3_gadget_reset_interrupt()
  1533. * routine.
  1534. *
  1535. * Refers to:
  1536. *
  1537. * STAR#9000483510: RTL: SS : USB3 reset event may
  1538. * not be generated always when the link enters poll
  1539. */
  1540. if (dwc->revision < DWC3_REVISION_190A)
  1541. dwc3_gadget_reset_interrupt(dwc);
  1542. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(512);
  1543. dwc->gadget.ep0->maxpacket = 512;
  1544. dwc->gadget.speed = USB_SPEED_SUPER;
  1545. break;
  1546. case DWC3_DCFG_HIGHSPEED:
  1547. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1548. dwc->gadget.ep0->maxpacket = 64;
  1549. dwc->gadget.speed = USB_SPEED_HIGH;
  1550. break;
  1551. case DWC3_DCFG_FULLSPEED2:
  1552. case DWC3_DCFG_FULLSPEED1:
  1553. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(64);
  1554. dwc->gadget.ep0->maxpacket = 64;
  1555. dwc->gadget.speed = USB_SPEED_FULL;
  1556. break;
  1557. case DWC3_DCFG_LOWSPEED:
  1558. dwc3_gadget_ep0_desc.wMaxPacketSize = cpu_to_le16(8);
  1559. dwc->gadget.ep0->maxpacket = 8;
  1560. dwc->gadget.speed = USB_SPEED_LOW;
  1561. break;
  1562. }
  1563. /* Disable unneded PHY */
  1564. dwc3_gadget_disable_phy(dwc, dwc->gadget.speed);
  1565. dep = dwc->eps[0];
  1566. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1567. if (ret) {
  1568. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1569. return;
  1570. }
  1571. dep = dwc->eps[1];
  1572. ret = __dwc3_gadget_ep_enable(dep, &dwc3_gadget_ep0_desc, NULL);
  1573. if (ret) {
  1574. dev_err(dwc->dev, "failed to enable %s\n", dep->name);
  1575. return;
  1576. }
  1577. /*
  1578. * Configure PHY via GUSB3PIPECTLn if required.
  1579. *
  1580. * Update GTXFIFOSIZn
  1581. *
  1582. * In both cases reset values should be sufficient.
  1583. */
  1584. }
  1585. static void dwc3_gadget_wakeup_interrupt(struct dwc3 *dwc)
  1586. {
  1587. dev_vdbg(dwc->dev, "%s\n", __func__);
  1588. /*
  1589. * TODO take core out of low power mode when that's
  1590. * implemented.
  1591. */
  1592. dwc->gadget_driver->resume(&dwc->gadget);
  1593. }
  1594. static void dwc3_gadget_linksts_change_interrupt(struct dwc3 *dwc,
  1595. unsigned int evtinfo)
  1596. {
  1597. enum dwc3_link_state next = evtinfo & DWC3_LINK_STATE_MASK;
  1598. /*
  1599. * WORKAROUND: DWC3 Revisions <1.83a have an issue which, depending
  1600. * on the link partner, the USB session might do multiple entry/exit
  1601. * of low power states before a transfer takes place.
  1602. *
  1603. * Due to this problem, we might experience lower throughput. The
  1604. * suggested workaround is to disable DCTL[12:9] bits if we're
  1605. * transitioning from U1/U2 to U0 and enable those bits again
  1606. * after a transfer completes and there are no pending transfers
  1607. * on any of the enabled endpoints.
  1608. *
  1609. * This is the first half of that workaround.
  1610. *
  1611. * Refers to:
  1612. *
  1613. * STAR#9000446952: RTL: Device SS : if U1/U2 ->U0 takes >128us
  1614. * core send LGO_Ux entering U0
  1615. */
  1616. if (dwc->revision < DWC3_REVISION_183A) {
  1617. if (next == DWC3_LINK_STATE_U0) {
  1618. u32 u1u2;
  1619. u32 reg;
  1620. switch (dwc->link_state) {
  1621. case DWC3_LINK_STATE_U1:
  1622. case DWC3_LINK_STATE_U2:
  1623. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  1624. u1u2 = reg & (DWC3_DCTL_INITU2ENA
  1625. | DWC3_DCTL_ACCEPTU2ENA
  1626. | DWC3_DCTL_INITU1ENA
  1627. | DWC3_DCTL_ACCEPTU1ENA);
  1628. if (!dwc->u1u2)
  1629. dwc->u1u2 = reg & u1u2;
  1630. reg &= ~u1u2;
  1631. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  1632. break;
  1633. default:
  1634. /* do nothing */
  1635. break;
  1636. }
  1637. }
  1638. }
  1639. dwc->link_state = next;
  1640. dev_vdbg(dwc->dev, "%s link %d\n", __func__, dwc->link_state);
  1641. }
  1642. static void dwc3_gadget_interrupt(struct dwc3 *dwc,
  1643. const struct dwc3_event_devt *event)
  1644. {
  1645. switch (event->type) {
  1646. case DWC3_DEVICE_EVENT_DISCONNECT:
  1647. dwc3_gadget_disconnect_interrupt(dwc);
  1648. break;
  1649. case DWC3_DEVICE_EVENT_RESET:
  1650. dwc3_gadget_reset_interrupt(dwc);
  1651. break;
  1652. case DWC3_DEVICE_EVENT_CONNECT_DONE:
  1653. dwc3_gadget_conndone_interrupt(dwc);
  1654. break;
  1655. case DWC3_DEVICE_EVENT_WAKEUP:
  1656. dwc3_gadget_wakeup_interrupt(dwc);
  1657. break;
  1658. case DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE:
  1659. dwc3_gadget_linksts_change_interrupt(dwc, event->event_info);
  1660. break;
  1661. case DWC3_DEVICE_EVENT_EOPF:
  1662. dev_vdbg(dwc->dev, "End of Periodic Frame\n");
  1663. break;
  1664. case DWC3_DEVICE_EVENT_SOF:
  1665. dev_vdbg(dwc->dev, "Start of Periodic Frame\n");
  1666. break;
  1667. case DWC3_DEVICE_EVENT_ERRATIC_ERROR:
  1668. dev_vdbg(dwc->dev, "Erratic Error\n");
  1669. break;
  1670. case DWC3_DEVICE_EVENT_CMD_CMPL:
  1671. dev_vdbg(dwc->dev, "Command Complete\n");
  1672. break;
  1673. case DWC3_DEVICE_EVENT_OVERFLOW:
  1674. dev_vdbg(dwc->dev, "Overflow\n");
  1675. break;
  1676. default:
  1677. dev_dbg(dwc->dev, "UNKNOWN IRQ %d\n", event->type);
  1678. }
  1679. }
  1680. static void dwc3_process_event_entry(struct dwc3 *dwc,
  1681. const union dwc3_event *event)
  1682. {
  1683. /* Endpoint IRQ, handle it and return early */
  1684. if (event->type.is_devspec == 0) {
  1685. /* depevt */
  1686. return dwc3_endpoint_interrupt(dwc, &event->depevt);
  1687. }
  1688. switch (event->type.type) {
  1689. case DWC3_EVENT_TYPE_DEV:
  1690. dwc3_gadget_interrupt(dwc, &event->devt);
  1691. break;
  1692. /* REVISIT what to do with Carkit and I2C events ? */
  1693. default:
  1694. dev_err(dwc->dev, "UNKNOWN IRQ type %d\n", event->raw);
  1695. }
  1696. }
  1697. static irqreturn_t dwc3_process_event_buf(struct dwc3 *dwc, u32 buf)
  1698. {
  1699. struct dwc3_event_buffer *evt;
  1700. int left;
  1701. u32 count;
  1702. count = dwc3_readl(dwc->regs, DWC3_GEVNTCOUNT(buf));
  1703. count &= DWC3_GEVNTCOUNT_MASK;
  1704. if (!count)
  1705. return IRQ_NONE;
  1706. evt = dwc->ev_buffs[buf];
  1707. left = count;
  1708. while (left > 0) {
  1709. union dwc3_event event;
  1710. memcpy(&event.raw, (evt->buf + evt->lpos), sizeof(event.raw));
  1711. dwc3_process_event_entry(dwc, &event);
  1712. /*
  1713. * XXX we wrap around correctly to the next entry as almost all
  1714. * entries are 4 bytes in size. There is one entry which has 12
  1715. * bytes which is a regular entry followed by 8 bytes data. ATM
  1716. * I don't know how things are organized if were get next to the
  1717. * a boundary so I worry about that once we try to handle that.
  1718. */
  1719. evt->lpos = (evt->lpos + 4) % DWC3_EVENT_BUFFERS_SIZE;
  1720. left -= 4;
  1721. dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(buf), 4);
  1722. }
  1723. return IRQ_HANDLED;
  1724. }
  1725. static irqreturn_t dwc3_interrupt(int irq, void *_dwc)
  1726. {
  1727. struct dwc3 *dwc = _dwc;
  1728. int i;
  1729. irqreturn_t ret = IRQ_NONE;
  1730. spin_lock(&dwc->lock);
  1731. for (i = 0; i < dwc->num_event_buffers; i++) {
  1732. irqreturn_t status;
  1733. status = dwc3_process_event_buf(dwc, i);
  1734. if (status == IRQ_HANDLED)
  1735. ret = status;
  1736. }
  1737. spin_unlock(&dwc->lock);
  1738. return ret;
  1739. }
  1740. /**
  1741. * dwc3_gadget_init - Initializes gadget related registers
  1742. * @dwc: Pointer to out controller context structure
  1743. *
  1744. * Returns 0 on success otherwise negative errno.
  1745. */
  1746. int __devinit dwc3_gadget_init(struct dwc3 *dwc)
  1747. {
  1748. u32 reg;
  1749. int ret;
  1750. int irq;
  1751. dwc->ctrl_req = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1752. &dwc->ctrl_req_addr, GFP_KERNEL);
  1753. if (!dwc->ctrl_req) {
  1754. dev_err(dwc->dev, "failed to allocate ctrl request\n");
  1755. ret = -ENOMEM;
  1756. goto err0;
  1757. }
  1758. dwc->ep0_trb = dma_alloc_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1759. &dwc->ep0_trb_addr, GFP_KERNEL);
  1760. if (!dwc->ep0_trb) {
  1761. dev_err(dwc->dev, "failed to allocate ep0 trb\n");
  1762. ret = -ENOMEM;
  1763. goto err1;
  1764. }
  1765. dwc->setup_buf = dma_alloc_coherent(dwc->dev,
  1766. sizeof(*dwc->setup_buf) * 2,
  1767. &dwc->setup_buf_addr, GFP_KERNEL);
  1768. if (!dwc->setup_buf) {
  1769. dev_err(dwc->dev, "failed to allocate setup buffer\n");
  1770. ret = -ENOMEM;
  1771. goto err2;
  1772. }
  1773. dwc->ep0_bounce = dma_alloc_coherent(dwc->dev,
  1774. 512, &dwc->ep0_bounce_addr, GFP_KERNEL);
  1775. if (!dwc->ep0_bounce) {
  1776. dev_err(dwc->dev, "failed to allocate ep0 bounce buffer\n");
  1777. ret = -ENOMEM;
  1778. goto err3;
  1779. }
  1780. dev_set_name(&dwc->gadget.dev, "gadget");
  1781. dwc->gadget.ops = &dwc3_gadget_ops;
  1782. dwc->gadget.max_speed = USB_SPEED_SUPER;
  1783. dwc->gadget.speed = USB_SPEED_UNKNOWN;
  1784. dwc->gadget.dev.parent = dwc->dev;
  1785. dwc->gadget.sg_supported = true;
  1786. dma_set_coherent_mask(&dwc->gadget.dev, dwc->dev->coherent_dma_mask);
  1787. dwc->gadget.dev.dma_parms = dwc->dev->dma_parms;
  1788. dwc->gadget.dev.dma_mask = dwc->dev->dma_mask;
  1789. dwc->gadget.dev.release = dwc3_gadget_release;
  1790. dwc->gadget.name = "dwc3-gadget";
  1791. /*
  1792. * REVISIT: Here we should clear all pending IRQs to be
  1793. * sure we're starting from a well known location.
  1794. */
  1795. ret = dwc3_gadget_init_endpoints(dwc);
  1796. if (ret)
  1797. goto err4;
  1798. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1799. ret = request_irq(irq, dwc3_interrupt, IRQF_SHARED,
  1800. "dwc3", dwc);
  1801. if (ret) {
  1802. dev_err(dwc->dev, "failed to request irq #%d --> %d\n",
  1803. irq, ret);
  1804. goto err5;
  1805. }
  1806. /* Enable all but Start and End of Frame IRQs */
  1807. reg = (DWC3_DEVTEN_VNDRDEVTSTRCVEDEN |
  1808. DWC3_DEVTEN_EVNTOVERFLOWEN |
  1809. DWC3_DEVTEN_CMDCMPLTEN |
  1810. DWC3_DEVTEN_ERRTICERREN |
  1811. DWC3_DEVTEN_WKUPEVTEN |
  1812. DWC3_DEVTEN_ULSTCNGEN |
  1813. DWC3_DEVTEN_CONNECTDONEEN |
  1814. DWC3_DEVTEN_USBRSTEN |
  1815. DWC3_DEVTEN_DISCONNEVTEN);
  1816. dwc3_writel(dwc->regs, DWC3_DEVTEN, reg);
  1817. ret = device_register(&dwc->gadget.dev);
  1818. if (ret) {
  1819. dev_err(dwc->dev, "failed to register gadget device\n");
  1820. put_device(&dwc->gadget.dev);
  1821. goto err6;
  1822. }
  1823. ret = usb_add_gadget_udc(dwc->dev, &dwc->gadget);
  1824. if (ret) {
  1825. dev_err(dwc->dev, "failed to register udc\n");
  1826. goto err7;
  1827. }
  1828. return 0;
  1829. err7:
  1830. device_unregister(&dwc->gadget.dev);
  1831. err6:
  1832. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1833. free_irq(irq, dwc);
  1834. err5:
  1835. dwc3_gadget_free_endpoints(dwc);
  1836. err4:
  1837. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1838. dwc->ep0_bounce_addr);
  1839. err3:
  1840. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1841. dwc->setup_buf, dwc->setup_buf_addr);
  1842. err2:
  1843. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1844. dwc->ep0_trb, dwc->ep0_trb_addr);
  1845. err1:
  1846. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1847. dwc->ctrl_req, dwc->ctrl_req_addr);
  1848. err0:
  1849. return ret;
  1850. }
  1851. void dwc3_gadget_exit(struct dwc3 *dwc)
  1852. {
  1853. int irq;
  1854. usb_del_gadget_udc(&dwc->gadget);
  1855. irq = platform_get_irq(to_platform_device(dwc->dev), 0);
  1856. dwc3_writel(dwc->regs, DWC3_DEVTEN, 0x00);
  1857. free_irq(irq, dwc);
  1858. dwc3_gadget_free_endpoints(dwc);
  1859. dma_free_coherent(dwc->dev, 512, dwc->ep0_bounce,
  1860. dwc->ep0_bounce_addr);
  1861. dma_free_coherent(dwc->dev, sizeof(*dwc->setup_buf) * 2,
  1862. dwc->setup_buf, dwc->setup_buf_addr);
  1863. dma_free_coherent(dwc->dev, sizeof(*dwc->ep0_trb),
  1864. dwc->ep0_trb, dwc->ep0_trb_addr);
  1865. dma_free_coherent(dwc->dev, sizeof(*dwc->ctrl_req),
  1866. dwc->ctrl_req, dwc->ctrl_req_addr);
  1867. device_unregister(&dwc->gadget.dev);
  1868. }