ep0.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862
  1. /**
  2. * ep0.c - DesignWare USB3 DRD Controller Endpoint 0 Handling
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * Redistribution and use in source and binary forms, with or without
  10. * modification, are permitted provided that the following conditions
  11. * are met:
  12. * 1. Redistributions of source code must retain the above copyright
  13. * notice, this list of conditions, and the following disclaimer,
  14. * without modification.
  15. * 2. Redistributions in binary form must reproduce the above copyright
  16. * notice, this list of conditions and the following disclaimer in the
  17. * documentation and/or other materials provided with the distribution.
  18. * 3. The names of the above-listed copyright holders may not be used
  19. * to endorse or promote products derived from this software without
  20. * specific prior written permission.
  21. *
  22. * ALTERNATIVELY, this software may be distributed under the terms of the
  23. * GNU General Public License ("GPL") version 2, as published by the Free
  24. * Software Foundation.
  25. *
  26. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS
  27. * IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO,
  28. * THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
  29. * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR
  30. * CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL,
  31. * EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO,
  32. * PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR
  33. * PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF
  34. * LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING
  35. * NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
  36. * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  37. */
  38. #include <linux/kernel.h>
  39. #include <linux/slab.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/platform_device.h>
  42. #include <linux/pm_runtime.h>
  43. #include <linux/interrupt.h>
  44. #include <linux/io.h>
  45. #include <linux/list.h>
  46. #include <linux/dma-mapping.h>
  47. #include <linux/usb/ch9.h>
  48. #include <linux/usb/gadget.h>
  49. #include <linux/usb/composite.h>
  50. #include "core.h"
  51. #include "gadget.h"
  52. #include "io.h"
  53. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum);
  54. static const char *dwc3_ep0_state_string(enum dwc3_ep0_state state)
  55. {
  56. switch (state) {
  57. case EP0_UNCONNECTED:
  58. return "Unconnected";
  59. case EP0_SETUP_PHASE:
  60. return "Setup Phase";
  61. case EP0_DATA_PHASE:
  62. return "Data Phase";
  63. case EP0_STATUS_PHASE:
  64. return "Status Phase";
  65. default:
  66. return "UNKNOWN";
  67. }
  68. }
  69. static int dwc3_ep0_start_trans(struct dwc3 *dwc, u8 epnum, dma_addr_t buf_dma,
  70. u32 len, u32 type)
  71. {
  72. struct dwc3_gadget_ep_cmd_params params;
  73. struct dwc3_trb_hw *trb_hw;
  74. struct dwc3_trb trb;
  75. struct dwc3_ep *dep;
  76. int ret;
  77. dep = dwc->eps[epnum];
  78. if (dep->flags & DWC3_EP_BUSY) {
  79. dev_vdbg(dwc->dev, "%s: still busy\n", dep->name);
  80. return 0;
  81. }
  82. trb_hw = dwc->ep0_trb;
  83. memset(&trb, 0, sizeof(trb));
  84. trb.trbctl = type;
  85. trb.bplh = buf_dma;
  86. trb.length = len;
  87. trb.hwo = 1;
  88. trb.lst = 1;
  89. trb.ioc = 1;
  90. trb.isp_imi = 1;
  91. dwc3_trb_to_hw(&trb, trb_hw);
  92. memset(&params, 0, sizeof(params));
  93. params.param0 = upper_32_bits(dwc->ep0_trb_addr);
  94. params.param1 = lower_32_bits(dwc->ep0_trb_addr);
  95. ret = dwc3_send_gadget_ep_cmd(dwc, dep->number,
  96. DWC3_DEPCMD_STARTTRANSFER, &params);
  97. if (ret < 0) {
  98. dev_dbg(dwc->dev, "failed to send STARTTRANSFER command\n");
  99. return ret;
  100. }
  101. dep->flags |= DWC3_EP_BUSY;
  102. dep->res_trans_idx = dwc3_gadget_ep_get_transfer_index(dwc,
  103. dep->number);
  104. dwc->ep0_next_event = DWC3_EP0_COMPLETE;
  105. return 0;
  106. }
  107. static int __dwc3_gadget_ep0_queue(struct dwc3_ep *dep,
  108. struct dwc3_request *req)
  109. {
  110. struct dwc3 *dwc = dep->dwc;
  111. u32 type;
  112. int ret = 0;
  113. req->request.actual = 0;
  114. req->request.status = -EINPROGRESS;
  115. req->epnum = dep->number;
  116. list_add_tail(&req->list, &dep->request_list);
  117. /*
  118. * Gadget driver might not be quick enough to queue a request
  119. * before we get a Transfer Not Ready event on this endpoint.
  120. *
  121. * In that case, we will set DWC3_EP_PENDING_REQUEST. When that
  122. * flag is set, it's telling us that as soon as Gadget queues the
  123. * required request, we should kick the transfer here because the
  124. * IRQ we were waiting for is long gone.
  125. */
  126. if (dep->flags & DWC3_EP_PENDING_REQUEST) {
  127. unsigned direction;
  128. direction = !!(dep->flags & DWC3_EP0_DIR_IN);
  129. if (dwc->ep0state == EP0_STATUS_PHASE) {
  130. type = dwc->three_stage_setup
  131. ? DWC3_TRBCTL_CONTROL_STATUS3
  132. : DWC3_TRBCTL_CONTROL_STATUS2;
  133. } else if (dwc->ep0state == EP0_DATA_PHASE) {
  134. type = DWC3_TRBCTL_CONTROL_DATA;
  135. } else {
  136. /* should never happen */
  137. WARN_ON(1);
  138. return 0;
  139. }
  140. ret = dwc3_ep0_start_trans(dwc, direction,
  141. req->request.dma, req->request.length, type);
  142. dep->flags &= ~(DWC3_EP_PENDING_REQUEST |
  143. DWC3_EP0_DIR_IN);
  144. } else if (dwc->delayed_status) {
  145. dwc->delayed_status = false;
  146. if (dwc->ep0state == EP0_STATUS_PHASE)
  147. dwc3_ep0_do_control_status(dwc, 1);
  148. else
  149. dev_dbg(dwc->dev, "too early for delayed status\n");
  150. }
  151. return ret;
  152. }
  153. int dwc3_gadget_ep0_queue(struct usb_ep *ep, struct usb_request *request,
  154. gfp_t gfp_flags)
  155. {
  156. struct dwc3_request *req = to_dwc3_request(request);
  157. struct dwc3_ep *dep = to_dwc3_ep(ep);
  158. struct dwc3 *dwc = dep->dwc;
  159. unsigned long flags;
  160. int ret;
  161. spin_lock_irqsave(&dwc->lock, flags);
  162. if (!dep->desc) {
  163. dev_dbg(dwc->dev, "trying to queue request %p to disabled %s\n",
  164. request, dep->name);
  165. ret = -ESHUTDOWN;
  166. goto out;
  167. }
  168. /* we share one TRB for ep0/1 */
  169. if (!list_empty(&dep->request_list)) {
  170. ret = -EBUSY;
  171. goto out;
  172. }
  173. dev_vdbg(dwc->dev, "queueing request %p to %s length %d, state '%s'\n",
  174. request, dep->name, request->length,
  175. dwc3_ep0_state_string(dwc->ep0state));
  176. ret = __dwc3_gadget_ep0_queue(dep, req);
  177. out:
  178. spin_unlock_irqrestore(&dwc->lock, flags);
  179. return ret;
  180. }
  181. static void dwc3_ep0_stall_and_restart(struct dwc3 *dwc)
  182. {
  183. struct dwc3_ep *dep = dwc->eps[0];
  184. /* stall is always issued on EP0 */
  185. __dwc3_gadget_ep_set_halt(dep, 1);
  186. dep->flags = DWC3_EP_ENABLED;
  187. dwc->delayed_status = false;
  188. if (!list_empty(&dep->request_list)) {
  189. struct dwc3_request *req;
  190. req = next_request(&dep->request_list);
  191. dwc3_gadget_giveback(dep, req, -ECONNRESET);
  192. }
  193. dwc->ep0state = EP0_SETUP_PHASE;
  194. dwc3_ep0_out_start(dwc);
  195. }
  196. void dwc3_ep0_out_start(struct dwc3 *dwc)
  197. {
  198. int ret;
  199. ret = dwc3_ep0_start_trans(dwc, 0, dwc->ctrl_req_addr, 8,
  200. DWC3_TRBCTL_CONTROL_SETUP);
  201. WARN_ON(ret < 0);
  202. }
  203. static struct dwc3_ep *dwc3_wIndex_to_dep(struct dwc3 *dwc, __le16 wIndex_le)
  204. {
  205. struct dwc3_ep *dep;
  206. u32 windex = le16_to_cpu(wIndex_le);
  207. u32 epnum;
  208. epnum = (windex & USB_ENDPOINT_NUMBER_MASK) << 1;
  209. if ((windex & USB_ENDPOINT_DIR_MASK) == USB_DIR_IN)
  210. epnum |= 1;
  211. dep = dwc->eps[epnum];
  212. if (dep->flags & DWC3_EP_ENABLED)
  213. return dep;
  214. return NULL;
  215. }
  216. static void dwc3_ep0_status_cmpl(struct usb_ep *ep, struct usb_request *req)
  217. {
  218. }
  219. /*
  220. * ch 9.4.5
  221. */
  222. static int dwc3_ep0_handle_status(struct dwc3 *dwc,
  223. struct usb_ctrlrequest *ctrl)
  224. {
  225. struct dwc3_ep *dep;
  226. u32 recip;
  227. u16 usb_status = 0;
  228. __le16 *response_pkt;
  229. recip = ctrl->bRequestType & USB_RECIP_MASK;
  230. switch (recip) {
  231. case USB_RECIP_DEVICE:
  232. /*
  233. * We are self-powered. U1/U2/LTM will be set later
  234. * once we handle this states. RemoteWakeup is 0 on SS
  235. */
  236. usb_status |= dwc->is_selfpowered << USB_DEVICE_SELF_POWERED;
  237. break;
  238. case USB_RECIP_INTERFACE:
  239. /*
  240. * Function Remote Wake Capable D0
  241. * Function Remote Wakeup D1
  242. */
  243. break;
  244. case USB_RECIP_ENDPOINT:
  245. dep = dwc3_wIndex_to_dep(dwc, ctrl->wIndex);
  246. if (!dep)
  247. return -EINVAL;
  248. if (dep->flags & DWC3_EP_STALL)
  249. usb_status = 1 << USB_ENDPOINT_HALT;
  250. break;
  251. default:
  252. return -EINVAL;
  253. };
  254. response_pkt = (__le16 *) dwc->setup_buf;
  255. *response_pkt = cpu_to_le16(usb_status);
  256. dep = dwc->eps[0];
  257. dwc->ep0_usb_req.dep = dep;
  258. dwc->ep0_usb_req.request.length = sizeof(*response_pkt);
  259. dwc->ep0_usb_req.request.dma = dwc->setup_buf_addr;
  260. dwc->ep0_usb_req.request.complete = dwc3_ep0_status_cmpl;
  261. return __dwc3_gadget_ep0_queue(dep, &dwc->ep0_usb_req);
  262. }
  263. static int dwc3_ep0_handle_feature(struct dwc3 *dwc,
  264. struct usb_ctrlrequest *ctrl, int set)
  265. {
  266. struct dwc3_ep *dep;
  267. u32 recip;
  268. u32 wValue;
  269. u32 wIndex;
  270. u32 reg;
  271. int ret;
  272. u32 mode;
  273. wValue = le16_to_cpu(ctrl->wValue);
  274. wIndex = le16_to_cpu(ctrl->wIndex);
  275. recip = ctrl->bRequestType & USB_RECIP_MASK;
  276. switch (recip) {
  277. case USB_RECIP_DEVICE:
  278. /*
  279. * 9.4.1 says only only for SS, in AddressState only for
  280. * default control pipe
  281. */
  282. switch (wValue) {
  283. case USB_DEVICE_U1_ENABLE:
  284. case USB_DEVICE_U2_ENABLE:
  285. case USB_DEVICE_LTM_ENABLE:
  286. if (dwc->dev_state != DWC3_CONFIGURED_STATE)
  287. return -EINVAL;
  288. if (dwc->speed != DWC3_DSTS_SUPERSPEED)
  289. return -EINVAL;
  290. }
  291. /* XXX add U[12] & LTM */
  292. switch (wValue) {
  293. case USB_DEVICE_REMOTE_WAKEUP:
  294. break;
  295. case USB_DEVICE_U1_ENABLE:
  296. break;
  297. case USB_DEVICE_U2_ENABLE:
  298. break;
  299. case USB_DEVICE_LTM_ENABLE:
  300. break;
  301. case USB_DEVICE_TEST_MODE:
  302. if ((wIndex & 0xff) != 0)
  303. return -EINVAL;
  304. if (!set)
  305. return -EINVAL;
  306. mode = wIndex >> 8;
  307. reg = dwc3_readl(dwc->regs, DWC3_DCTL);
  308. reg &= ~DWC3_DCTL_TSTCTRL_MASK;
  309. switch (mode) {
  310. case TEST_J:
  311. case TEST_K:
  312. case TEST_SE0_NAK:
  313. case TEST_PACKET:
  314. case TEST_FORCE_EN:
  315. reg |= mode << 1;
  316. break;
  317. default:
  318. return -EINVAL;
  319. }
  320. dwc3_writel(dwc->regs, DWC3_DCTL, reg);
  321. break;
  322. default:
  323. return -EINVAL;
  324. }
  325. break;
  326. case USB_RECIP_INTERFACE:
  327. switch (wValue) {
  328. case USB_INTRF_FUNC_SUSPEND:
  329. if (wIndex & USB_INTRF_FUNC_SUSPEND_LP)
  330. /* XXX enable Low power suspend */
  331. ;
  332. if (wIndex & USB_INTRF_FUNC_SUSPEND_RW)
  333. /* XXX enable remote wakeup */
  334. ;
  335. break;
  336. default:
  337. return -EINVAL;
  338. }
  339. break;
  340. case USB_RECIP_ENDPOINT:
  341. switch (wValue) {
  342. case USB_ENDPOINT_HALT:
  343. dep = dwc3_wIndex_to_dep(dwc, wIndex);
  344. if (!dep)
  345. return -EINVAL;
  346. ret = __dwc3_gadget_ep_set_halt(dep, set);
  347. if (ret)
  348. return -EINVAL;
  349. break;
  350. default:
  351. return -EINVAL;
  352. }
  353. break;
  354. default:
  355. return -EINVAL;
  356. };
  357. return 0;
  358. }
  359. static int dwc3_ep0_set_address(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  360. {
  361. u32 addr;
  362. u32 reg;
  363. addr = le16_to_cpu(ctrl->wValue);
  364. if (addr > 127) {
  365. dev_dbg(dwc->dev, "invalid device address %d\n", addr);
  366. return -EINVAL;
  367. }
  368. if (dwc->dev_state == DWC3_CONFIGURED_STATE) {
  369. dev_dbg(dwc->dev, "trying to set address when configured\n");
  370. return -EINVAL;
  371. }
  372. reg = dwc3_readl(dwc->regs, DWC3_DCFG);
  373. reg &= ~(DWC3_DCFG_DEVADDR_MASK);
  374. reg |= DWC3_DCFG_DEVADDR(addr);
  375. dwc3_writel(dwc->regs, DWC3_DCFG, reg);
  376. if (addr)
  377. dwc->dev_state = DWC3_ADDRESS_STATE;
  378. else
  379. dwc->dev_state = DWC3_DEFAULT_STATE;
  380. return 0;
  381. }
  382. static int dwc3_ep0_delegate_req(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  383. {
  384. int ret;
  385. spin_unlock(&dwc->lock);
  386. ret = dwc->gadget_driver->setup(&dwc->gadget, ctrl);
  387. spin_lock(&dwc->lock);
  388. return ret;
  389. }
  390. static int dwc3_ep0_set_config(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  391. {
  392. u32 cfg;
  393. int ret;
  394. dwc->start_config_issued = false;
  395. cfg = le16_to_cpu(ctrl->wValue);
  396. switch (dwc->dev_state) {
  397. case DWC3_DEFAULT_STATE:
  398. return -EINVAL;
  399. break;
  400. case DWC3_ADDRESS_STATE:
  401. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  402. /* if the cfg matches and the cfg is non zero */
  403. if (!ret && cfg)
  404. dwc->dev_state = DWC3_CONFIGURED_STATE;
  405. break;
  406. case DWC3_CONFIGURED_STATE:
  407. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  408. if (!cfg)
  409. dwc->dev_state = DWC3_ADDRESS_STATE;
  410. break;
  411. default:
  412. ret = -EINVAL;
  413. }
  414. return ret;
  415. }
  416. static int dwc3_ep0_std_request(struct dwc3 *dwc, struct usb_ctrlrequest *ctrl)
  417. {
  418. int ret;
  419. switch (ctrl->bRequest) {
  420. case USB_REQ_GET_STATUS:
  421. dev_vdbg(dwc->dev, "USB_REQ_GET_STATUS\n");
  422. ret = dwc3_ep0_handle_status(dwc, ctrl);
  423. break;
  424. case USB_REQ_CLEAR_FEATURE:
  425. dev_vdbg(dwc->dev, "USB_REQ_CLEAR_FEATURE\n");
  426. ret = dwc3_ep0_handle_feature(dwc, ctrl, 0);
  427. break;
  428. case USB_REQ_SET_FEATURE:
  429. dev_vdbg(dwc->dev, "USB_REQ_SET_FEATURE\n");
  430. ret = dwc3_ep0_handle_feature(dwc, ctrl, 1);
  431. break;
  432. case USB_REQ_SET_ADDRESS:
  433. dev_vdbg(dwc->dev, "USB_REQ_SET_ADDRESS\n");
  434. ret = dwc3_ep0_set_address(dwc, ctrl);
  435. break;
  436. case USB_REQ_SET_CONFIGURATION:
  437. dev_vdbg(dwc->dev, "USB_REQ_SET_CONFIGURATION\n");
  438. ret = dwc3_ep0_set_config(dwc, ctrl);
  439. break;
  440. default:
  441. dev_vdbg(dwc->dev, "Forwarding to gadget driver\n");
  442. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  443. break;
  444. };
  445. return ret;
  446. }
  447. static void dwc3_ep0_inspect_setup(struct dwc3 *dwc,
  448. const struct dwc3_event_depevt *event)
  449. {
  450. struct usb_ctrlrequest *ctrl = dwc->ctrl_req;
  451. int ret;
  452. u32 len;
  453. if (!dwc->gadget_driver)
  454. goto err;
  455. len = le16_to_cpu(ctrl->wLength);
  456. if (!len) {
  457. dwc->three_stage_setup = false;
  458. dwc->ep0_expect_in = false;
  459. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  460. } else {
  461. dwc->three_stage_setup = true;
  462. dwc->ep0_expect_in = !!(ctrl->bRequestType & USB_DIR_IN);
  463. dwc->ep0_next_event = DWC3_EP0_NRDY_DATA;
  464. }
  465. if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD)
  466. ret = dwc3_ep0_std_request(dwc, ctrl);
  467. else
  468. ret = dwc3_ep0_delegate_req(dwc, ctrl);
  469. if (ret == USB_GADGET_DELAYED_STATUS)
  470. dwc->delayed_status = true;
  471. if (ret >= 0)
  472. return;
  473. err:
  474. dwc3_ep0_stall_and_restart(dwc);
  475. }
  476. static void dwc3_ep0_complete_data(struct dwc3 *dwc,
  477. const struct dwc3_event_depevt *event)
  478. {
  479. struct dwc3_request *r = NULL;
  480. struct usb_request *ur;
  481. struct dwc3_trb trb;
  482. struct dwc3_ep *ep0;
  483. u32 transferred;
  484. u8 epnum;
  485. epnum = event->endpoint_number;
  486. ep0 = dwc->eps[0];
  487. dwc->ep0_next_event = DWC3_EP0_NRDY_STATUS;
  488. r = next_request(&ep0->request_list);
  489. ur = &r->request;
  490. dwc3_trb_to_nat(dwc->ep0_trb, &trb);
  491. if (dwc->ep0_bounced) {
  492. transferred = min_t(u32, ur->length,
  493. ep0->endpoint.maxpacket - trb.length);
  494. memcpy(ur->buf, dwc->ep0_bounce, transferred);
  495. dwc->ep0_bounced = false;
  496. } else {
  497. transferred = ur->length - trb.length;
  498. ur->actual += transferred;
  499. }
  500. if ((epnum & 1) && ur->actual < ur->length) {
  501. /* for some reason we did not get everything out */
  502. dwc3_ep0_stall_and_restart(dwc);
  503. } else {
  504. /*
  505. * handle the case where we have to send a zero packet. This
  506. * seems to be case when req.length > maxpacket. Could it be?
  507. */
  508. if (r)
  509. dwc3_gadget_giveback(ep0, r, 0);
  510. }
  511. }
  512. static void dwc3_ep0_complete_req(struct dwc3 *dwc,
  513. const struct dwc3_event_depevt *event)
  514. {
  515. struct dwc3_request *r;
  516. struct dwc3_ep *dep;
  517. dep = dwc->eps[0];
  518. if (!list_empty(&dep->request_list)) {
  519. r = next_request(&dep->request_list);
  520. dwc3_gadget_giveback(dep, r, 0);
  521. }
  522. dwc->ep0state = EP0_SETUP_PHASE;
  523. dwc3_ep0_out_start(dwc);
  524. }
  525. static void dwc3_ep0_xfer_complete(struct dwc3 *dwc,
  526. const struct dwc3_event_depevt *event)
  527. {
  528. struct dwc3_ep *dep = dwc->eps[event->endpoint_number];
  529. dep->flags &= ~DWC3_EP_BUSY;
  530. dwc->setup_packet_pending = false;
  531. switch (dwc->ep0state) {
  532. case EP0_SETUP_PHASE:
  533. dev_vdbg(dwc->dev, "Inspecting Setup Bytes\n");
  534. dwc3_ep0_inspect_setup(dwc, event);
  535. break;
  536. case EP0_DATA_PHASE:
  537. dev_vdbg(dwc->dev, "Data Phase\n");
  538. dwc3_ep0_complete_data(dwc, event);
  539. break;
  540. case EP0_STATUS_PHASE:
  541. dev_vdbg(dwc->dev, "Status Phase\n");
  542. dwc3_ep0_complete_req(dwc, event);
  543. break;
  544. default:
  545. WARN(true, "UNKNOWN ep0state %d\n", dwc->ep0state);
  546. }
  547. }
  548. static void dwc3_ep0_do_control_setup(struct dwc3 *dwc,
  549. const struct dwc3_event_depevt *event)
  550. {
  551. dwc3_ep0_out_start(dwc);
  552. }
  553. static void dwc3_ep0_do_control_data(struct dwc3 *dwc,
  554. const struct dwc3_event_depevt *event)
  555. {
  556. struct dwc3_ep *dep;
  557. struct dwc3_request *req;
  558. int ret;
  559. dep = dwc->eps[0];
  560. if (list_empty(&dep->request_list)) {
  561. dev_vdbg(dwc->dev, "pending request for EP0 Data phase\n");
  562. dep->flags |= DWC3_EP_PENDING_REQUEST;
  563. if (event->endpoint_number)
  564. dep->flags |= DWC3_EP0_DIR_IN;
  565. return;
  566. }
  567. req = next_request(&dep->request_list);
  568. req->direction = !!event->endpoint_number;
  569. if (req->request.length == 0) {
  570. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  571. dwc->ctrl_req_addr, 0,
  572. DWC3_TRBCTL_CONTROL_DATA);
  573. } else if ((req->request.length % dep->endpoint.maxpacket)
  574. && (event->endpoint_number == 0)) {
  575. dwc3_map_buffer_to_dma(req);
  576. WARN_ON(req->request.length > dep->endpoint.maxpacket);
  577. dwc->ep0_bounced = true;
  578. /*
  579. * REVISIT in case request length is bigger than EP0
  580. * wMaxPacketSize, we will need two chained TRBs to handle
  581. * the transfer.
  582. */
  583. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  584. dwc->ep0_bounce_addr, dep->endpoint.maxpacket,
  585. DWC3_TRBCTL_CONTROL_DATA);
  586. } else {
  587. dwc3_map_buffer_to_dma(req);
  588. ret = dwc3_ep0_start_trans(dwc, event->endpoint_number,
  589. req->request.dma, req->request.length,
  590. DWC3_TRBCTL_CONTROL_DATA);
  591. }
  592. WARN_ON(ret < 0);
  593. }
  594. static int dwc3_ep0_start_control_status(struct dwc3_ep *dep)
  595. {
  596. struct dwc3 *dwc = dep->dwc;
  597. u32 type;
  598. type = dwc->three_stage_setup ? DWC3_TRBCTL_CONTROL_STATUS3
  599. : DWC3_TRBCTL_CONTROL_STATUS2;
  600. return dwc3_ep0_start_trans(dwc, dep->number,
  601. dwc->ctrl_req_addr, 0, type);
  602. }
  603. static void dwc3_ep0_do_control_status(struct dwc3 *dwc, u32 epnum)
  604. {
  605. struct dwc3_ep *dep = dwc->eps[epnum];
  606. WARN_ON(dwc3_ep0_start_control_status(dep));
  607. }
  608. static void dwc3_ep0_xfernotready(struct dwc3 *dwc,
  609. const struct dwc3_event_depevt *event)
  610. {
  611. dwc->setup_packet_pending = true;
  612. /*
  613. * This part is very tricky: If we has just handled
  614. * XferNotReady(Setup) and we're now expecting a
  615. * XferComplete but, instead, we receive another
  616. * XferNotReady(Setup), we should STALL and restart
  617. * the state machine.
  618. *
  619. * In all other cases, we just continue waiting
  620. * for the XferComplete event.
  621. *
  622. * We are a little bit unsafe here because we're
  623. * not trying to ensure that last event was, indeed,
  624. * XferNotReady(Setup).
  625. *
  626. * Still, we don't expect any condition where that
  627. * should happen and, even if it does, it would be
  628. * another error condition.
  629. */
  630. if (dwc->ep0_next_event == DWC3_EP0_COMPLETE) {
  631. switch (event->status) {
  632. case DEPEVT_STATUS_CONTROL_SETUP:
  633. dev_vdbg(dwc->dev, "Unexpected XferNotReady(Setup)\n");
  634. dwc3_ep0_stall_and_restart(dwc);
  635. break;
  636. case DEPEVT_STATUS_CONTROL_DATA:
  637. /* FALLTHROUGH */
  638. case DEPEVT_STATUS_CONTROL_STATUS:
  639. /* FALLTHROUGH */
  640. default:
  641. dev_vdbg(dwc->dev, "waiting for XferComplete\n");
  642. }
  643. return;
  644. }
  645. switch (event->status) {
  646. case DEPEVT_STATUS_CONTROL_SETUP:
  647. dev_vdbg(dwc->dev, "Control Setup\n");
  648. dwc->ep0state = EP0_SETUP_PHASE;
  649. dwc3_ep0_do_control_setup(dwc, event);
  650. break;
  651. case DEPEVT_STATUS_CONTROL_DATA:
  652. dev_vdbg(dwc->dev, "Control Data\n");
  653. dwc->ep0state = EP0_DATA_PHASE;
  654. if (dwc->ep0_next_event != DWC3_EP0_NRDY_DATA) {
  655. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  656. dwc->ep0_next_event,
  657. DWC3_EP0_NRDY_DATA);
  658. dwc3_ep0_stall_and_restart(dwc);
  659. return;
  660. }
  661. /*
  662. * One of the possible error cases is when Host _does_
  663. * request for Data Phase, but it does so on the wrong
  664. * direction.
  665. *
  666. * Here, we already know ep0_next_event is DATA (see above),
  667. * so we only need to check for direction.
  668. */
  669. if (dwc->ep0_expect_in != event->endpoint_number) {
  670. dev_vdbg(dwc->dev, "Wrong direction for Data phase\n");
  671. dwc3_ep0_stall_and_restart(dwc);
  672. return;
  673. }
  674. dwc3_ep0_do_control_data(dwc, event);
  675. break;
  676. case DEPEVT_STATUS_CONTROL_STATUS:
  677. dev_vdbg(dwc->dev, "Control Status\n");
  678. dwc->ep0state = EP0_STATUS_PHASE;
  679. if (dwc->ep0_next_event != DWC3_EP0_NRDY_STATUS) {
  680. dev_vdbg(dwc->dev, "Expected %d got %d\n",
  681. dwc->ep0_next_event,
  682. DWC3_EP0_NRDY_STATUS);
  683. dwc3_ep0_stall_and_restart(dwc);
  684. return;
  685. }
  686. if (dwc->delayed_status) {
  687. WARN_ON_ONCE(event->endpoint_number != 1);
  688. dev_vdbg(dwc->dev, "Mass Storage delayed status\n");
  689. return;
  690. }
  691. dwc3_ep0_do_control_status(dwc, event->endpoint_number);
  692. }
  693. }
  694. void dwc3_ep0_interrupt(struct dwc3 *dwc,
  695. const struct dwc3_event_depevt *event)
  696. {
  697. u8 epnum = event->endpoint_number;
  698. dev_dbg(dwc->dev, "%s while ep%d%s in state '%s'\n",
  699. dwc3_ep_event_string(event->endpoint_event),
  700. epnum >> 1, (epnum & 1) ? "in" : "out",
  701. dwc3_ep0_state_string(dwc->ep0state));
  702. switch (event->endpoint_event) {
  703. case DWC3_DEPEVT_XFERCOMPLETE:
  704. dwc3_ep0_xfer_complete(dwc, event);
  705. break;
  706. case DWC3_DEPEVT_XFERNOTREADY:
  707. dwc3_ep0_xfernotready(dwc, event);
  708. break;
  709. case DWC3_DEPEVT_XFERINPROGRESS:
  710. case DWC3_DEPEVT_RXTXFIFOEVT:
  711. case DWC3_DEPEVT_STREAMEVT:
  712. case DWC3_DEPEVT_EPCMDCMPLT:
  713. break;
  714. }
  715. }