main.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include <linux/firmware.h>
  25. #include "../wlcore/wlcore.h"
  26. #include "../wlcore/debug.h"
  27. #include "../wlcore/io.h"
  28. #include "../wlcore/acx.h"
  29. #include "../wlcore/tx.h"
  30. #include "../wlcore/rx.h"
  31. #include "../wlcore/io.h"
  32. #include "../wlcore/boot.h"
  33. #include "reg.h"
  34. #include "conf.h"
  35. #include "acx.h"
  36. #include "tx.h"
  37. #include "wl18xx.h"
  38. #include "io.h"
  39. #include "debugfs.h"
  40. #define WL18XX_RX_CHECKSUM_MASK 0x40
  41. static char *ht_mode_param = "wide";
  42. static char *board_type_param = "hdk";
  43. static bool checksum_param = false;
  44. static bool enable_11a_param = true;
  45. static int num_rx_desc_param = -1;
  46. /* phy paramters */
  47. static int dc2dc_param = -1;
  48. static int n_antennas_2_param = -1;
  49. static int n_antennas_5_param = -1;
  50. static int low_band_component_param = -1;
  51. static int low_band_component_type_param = -1;
  52. static int high_band_component_param = -1;
  53. static int high_band_component_type_param = -1;
  54. static int pwr_limit_reference_11_abg_param = -1;
  55. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  56. /* MCS rates are used only with 11n */
  57. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  58. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  59. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  60. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  61. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  62. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  63. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  64. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  65. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  66. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  67. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  68. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  69. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  70. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  71. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  72. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  73. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  74. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  75. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  76. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  77. /* TI-specific rate */
  78. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  79. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  80. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  81. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  82. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  83. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  84. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  85. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  86. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  87. };
  88. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  89. /* MCS rates are used only with 11n */
  90. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  91. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  92. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  93. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  94. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  95. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  96. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  97. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  98. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  99. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  100. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  101. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  102. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  103. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  104. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  105. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  106. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  107. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  108. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  109. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  110. /* TI-specific rate */
  111. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  112. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  113. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  114. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  115. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  116. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  117. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  118. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  119. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  120. };
  121. static const u8 *wl18xx_band_rate_to_idx[] = {
  122. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  123. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  124. };
  125. enum wl18xx_hw_rates {
  126. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  127. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  128. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  129. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  130. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  131. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  132. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  133. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  134. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  135. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  136. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  137. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  138. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  139. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  140. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  141. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  142. WL18XX_CONF_HW_RXTX_RATE_54,
  143. WL18XX_CONF_HW_RXTX_RATE_48,
  144. WL18XX_CONF_HW_RXTX_RATE_36,
  145. WL18XX_CONF_HW_RXTX_RATE_24,
  146. WL18XX_CONF_HW_RXTX_RATE_22,
  147. WL18XX_CONF_HW_RXTX_RATE_18,
  148. WL18XX_CONF_HW_RXTX_RATE_12,
  149. WL18XX_CONF_HW_RXTX_RATE_11,
  150. WL18XX_CONF_HW_RXTX_RATE_9,
  151. WL18XX_CONF_HW_RXTX_RATE_6,
  152. WL18XX_CONF_HW_RXTX_RATE_5_5,
  153. WL18XX_CONF_HW_RXTX_RATE_2,
  154. WL18XX_CONF_HW_RXTX_RATE_1,
  155. WL18XX_CONF_HW_RXTX_RATE_MAX,
  156. };
  157. static struct wlcore_conf wl18xx_conf = {
  158. .sg = {
  159. .params = {
  160. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  161. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  162. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  163. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  164. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  165. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  166. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  167. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  168. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  169. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  170. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  171. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  172. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  173. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  174. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  175. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  176. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  177. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  178. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  179. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  180. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  181. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  182. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  183. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  184. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  185. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  186. /* active scan params */
  187. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  188. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  189. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  190. /* passive scan params */
  191. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  192. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  193. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  194. /* passive scan in dual antenna params */
  195. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  196. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  197. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  198. /* general params */
  199. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  200. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  201. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  202. [CONF_SG_DHCP_TIME] = 5000,
  203. [CONF_SG_RXT] = 1200,
  204. [CONF_SG_TXT] = 1000,
  205. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  206. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  207. [CONF_SG_HV3_MAX_SERVED] = 6,
  208. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  209. [CONF_SG_UPSD_TIMEOUT] = 10,
  210. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  211. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  212. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  213. /* AP params */
  214. [CONF_AP_BEACON_MISS_TX] = 3,
  215. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  216. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  217. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  218. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  219. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  220. /* CTS Diluting params */
  221. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  222. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  223. },
  224. .state = CONF_SG_PROTECTIVE,
  225. },
  226. .rx = {
  227. .rx_msdu_life_time = 512000,
  228. .packet_detection_threshold = 0,
  229. .ps_poll_timeout = 15,
  230. .upsd_timeout = 15,
  231. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  232. .rx_cca_threshold = 0,
  233. .irq_blk_threshold = 0xFFFF,
  234. .irq_pkt_threshold = 0,
  235. .irq_timeout = 600,
  236. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  237. },
  238. .tx = {
  239. .tx_energy_detection = 0,
  240. .sta_rc_conf = {
  241. .enabled_rates = 0,
  242. .short_retry_limit = 10,
  243. .long_retry_limit = 10,
  244. .aflags = 0,
  245. },
  246. .ac_conf_count = 4,
  247. .ac_conf = {
  248. [CONF_TX_AC_BE] = {
  249. .ac = CONF_TX_AC_BE,
  250. .cw_min = 15,
  251. .cw_max = 63,
  252. .aifsn = 3,
  253. .tx_op_limit = 0,
  254. },
  255. [CONF_TX_AC_BK] = {
  256. .ac = CONF_TX_AC_BK,
  257. .cw_min = 15,
  258. .cw_max = 63,
  259. .aifsn = 7,
  260. .tx_op_limit = 0,
  261. },
  262. [CONF_TX_AC_VI] = {
  263. .ac = CONF_TX_AC_VI,
  264. .cw_min = 15,
  265. .cw_max = 63,
  266. .aifsn = CONF_TX_AIFS_PIFS,
  267. .tx_op_limit = 3008,
  268. },
  269. [CONF_TX_AC_VO] = {
  270. .ac = CONF_TX_AC_VO,
  271. .cw_min = 15,
  272. .cw_max = 63,
  273. .aifsn = CONF_TX_AIFS_PIFS,
  274. .tx_op_limit = 1504,
  275. },
  276. },
  277. .max_tx_retries = 100,
  278. .ap_aging_period = 300,
  279. .tid_conf_count = 4,
  280. .tid_conf = {
  281. [CONF_TX_AC_BE] = {
  282. .queue_id = CONF_TX_AC_BE,
  283. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  284. .tsid = CONF_TX_AC_BE,
  285. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  286. .ack_policy = CONF_ACK_POLICY_LEGACY,
  287. .apsd_conf = {0, 0},
  288. },
  289. [CONF_TX_AC_BK] = {
  290. .queue_id = CONF_TX_AC_BK,
  291. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  292. .tsid = CONF_TX_AC_BK,
  293. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  294. .ack_policy = CONF_ACK_POLICY_LEGACY,
  295. .apsd_conf = {0, 0},
  296. },
  297. [CONF_TX_AC_VI] = {
  298. .queue_id = CONF_TX_AC_VI,
  299. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  300. .tsid = CONF_TX_AC_VI,
  301. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  302. .ack_policy = CONF_ACK_POLICY_LEGACY,
  303. .apsd_conf = {0, 0},
  304. },
  305. [CONF_TX_AC_VO] = {
  306. .queue_id = CONF_TX_AC_VO,
  307. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  308. .tsid = CONF_TX_AC_VO,
  309. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  310. .ack_policy = CONF_ACK_POLICY_LEGACY,
  311. .apsd_conf = {0, 0},
  312. },
  313. },
  314. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  315. .tx_compl_timeout = 350,
  316. .tx_compl_threshold = 10,
  317. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  318. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  319. .tmpl_short_retry_limit = 10,
  320. .tmpl_long_retry_limit = 10,
  321. .tx_watchdog_timeout = 5000,
  322. },
  323. .conn = {
  324. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  325. .listen_interval = 1,
  326. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  327. .suspend_listen_interval = 3,
  328. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  329. .bcn_filt_ie_count = 3,
  330. .bcn_filt_ie = {
  331. [0] = {
  332. .ie = WLAN_EID_CHANNEL_SWITCH,
  333. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  334. },
  335. [1] = {
  336. .ie = WLAN_EID_HT_OPERATION,
  337. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  338. },
  339. [2] = {
  340. .ie = WLAN_EID_ERP_INFO,
  341. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  342. },
  343. },
  344. .synch_fail_thold = 12,
  345. .bss_lose_timeout = 400,
  346. .beacon_rx_timeout = 10000,
  347. .broadcast_timeout = 20000,
  348. .rx_broadcast_in_ps = 1,
  349. .ps_poll_threshold = 10,
  350. .bet_enable = CONF_BET_MODE_ENABLE,
  351. .bet_max_consecutive = 50,
  352. .psm_entry_retries = 8,
  353. .psm_exit_retries = 16,
  354. .psm_entry_nullfunc_retries = 3,
  355. .dynamic_ps_timeout = 200,
  356. .forced_ps = false,
  357. .keep_alive_interval = 55000,
  358. .max_listen_interval = 20,
  359. .sta_sleep_auth = WL1271_PSM_ILLEGAL,
  360. },
  361. .itrim = {
  362. .enable = false,
  363. .timeout = 50000,
  364. },
  365. .pm_config = {
  366. .host_clk_settling_time = 5000,
  367. .host_fast_wakeup_support = CONF_FAST_WAKEUP_DISABLE,
  368. },
  369. .roam_trigger = {
  370. .trigger_pacing = 1,
  371. .avg_weight_rssi_beacon = 20,
  372. .avg_weight_rssi_data = 10,
  373. .avg_weight_snr_beacon = 20,
  374. .avg_weight_snr_data = 10,
  375. },
  376. .scan = {
  377. .min_dwell_time_active = 7500,
  378. .max_dwell_time_active = 30000,
  379. .min_dwell_time_passive = 100000,
  380. .max_dwell_time_passive = 100000,
  381. .num_probe_reqs = 2,
  382. .split_scan_timeout = 50000,
  383. },
  384. .sched_scan = {
  385. /*
  386. * Values are in TU/1000 but since sched scan FW command
  387. * params are in TUs rounding up may occur.
  388. */
  389. .base_dwell_time = 7500,
  390. .max_dwell_time_delta = 22500,
  391. /* based on 250bits per probe @1Mbps */
  392. .dwell_time_delta_per_probe = 2000,
  393. /* based on 250bits per probe @6Mbps (plus a bit more) */
  394. .dwell_time_delta_per_probe_5 = 350,
  395. .dwell_time_passive = 100000,
  396. .dwell_time_dfs = 150000,
  397. .num_probe_reqs = 2,
  398. .rssi_threshold = -90,
  399. .snr_threshold = 0,
  400. },
  401. .ht = {
  402. .rx_ba_win_size = 10,
  403. .tx_ba_win_size = 64,
  404. .inactivity_timeout = 10000,
  405. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  406. },
  407. .mem = {
  408. .num_stations = 1,
  409. .ssid_profiles = 1,
  410. .rx_block_num = 40,
  411. .tx_min_block_num = 40,
  412. .dynamic_memory = 1,
  413. .min_req_tx_blocks = 45,
  414. .min_req_rx_blocks = 22,
  415. .tx_min = 27,
  416. },
  417. .fm_coex = {
  418. .enable = true,
  419. .swallow_period = 5,
  420. .n_divider_fref_set_1 = 0xff, /* default */
  421. .n_divider_fref_set_2 = 12,
  422. .m_divider_fref_set_1 = 0xffff,
  423. .m_divider_fref_set_2 = 148, /* default */
  424. .coex_pll_stabilization_time = 0xffffffff, /* default */
  425. .ldo_stabilization_time = 0xffff, /* default */
  426. .fm_disturbed_band_margin = 0xff, /* default */
  427. .swallow_clk_diff = 0xff, /* default */
  428. },
  429. .rx_streaming = {
  430. .duration = 150,
  431. .queues = 0x1,
  432. .interval = 20,
  433. .always = 0,
  434. },
  435. .fwlog = {
  436. .mode = WL12XX_FWLOG_ON_DEMAND,
  437. .mem_blocks = 2,
  438. .severity = 0,
  439. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  440. .output = WL12XX_FWLOG_OUTPUT_HOST,
  441. .threshold = 0,
  442. },
  443. .rate = {
  444. .rate_retry_score = 32000,
  445. .per_add = 8192,
  446. .per_th1 = 2048,
  447. .per_th2 = 4096,
  448. .max_per = 8100,
  449. .inverse_curiosity_factor = 5,
  450. .tx_fail_low_th = 4,
  451. .tx_fail_high_th = 10,
  452. .per_alpha_shift = 4,
  453. .per_add_shift = 13,
  454. .per_beta1_shift = 10,
  455. .per_beta2_shift = 8,
  456. .rate_check_up = 2,
  457. .rate_check_down = 12,
  458. .rate_retry_policy = {
  459. 0x00, 0x00, 0x00, 0x00, 0x00,
  460. 0x00, 0x00, 0x00, 0x00, 0x00,
  461. 0x00, 0x00, 0x00,
  462. },
  463. },
  464. .hangover = {
  465. .recover_time = 0,
  466. .hangover_period = 20,
  467. .dynamic_mode = 1,
  468. .early_termination_mode = 1,
  469. .max_period = 20,
  470. .min_period = 1,
  471. .increase_delta = 1,
  472. .decrease_delta = 2,
  473. .quiet_time = 4,
  474. .increase_time = 1,
  475. .window_size = 16,
  476. },
  477. };
  478. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  479. .phy = {
  480. .phy_standalone = 0x00,
  481. .primary_clock_setting_time = 0x05,
  482. .clock_valid_on_wake_up = 0x00,
  483. .secondary_clock_setting_time = 0x05,
  484. .rdl = 0x01,
  485. .auto_detect = 0x00,
  486. .dedicated_fem = FEM_NONE,
  487. .low_band_component = COMPONENT_2_WAY_SWITCH,
  488. .low_band_component_type = 0x05,
  489. .high_band_component = COMPONENT_2_WAY_SWITCH,
  490. .high_band_component_type = 0x09,
  491. .tcxo_ldo_voltage = 0x00,
  492. .xtal_itrim_val = 0x04,
  493. .srf_state = 0x00,
  494. .io_configuration = 0x01,
  495. .sdio_configuration = 0x00,
  496. .settings = 0x00,
  497. .enable_clpc = 0x00,
  498. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  499. .rx_profile = 0x00,
  500. .pwr_limit_reference_11_abg = 0xc8,
  501. .psat = 0,
  502. .low_power_val = 0x00,
  503. .med_power_val = 0x0a,
  504. .high_power_val = 0x1e,
  505. .external_pa_dc2dc = 0,
  506. .number_of_assembled_ant2_4 = 1,
  507. .number_of_assembled_ant5 = 1,
  508. },
  509. };
  510. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  511. [PART_TOP_PRCM_ELP_SOC] = {
  512. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  513. .reg = { .start = 0x00807000, .size = 0x00005000 },
  514. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  515. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  516. },
  517. [PART_DOWN] = {
  518. .mem = { .start = 0x00000000, .size = 0x00014000 },
  519. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  520. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  521. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  522. },
  523. [PART_BOOT] = {
  524. .mem = { .start = 0x00700000, .size = 0x0000030c },
  525. .reg = { .start = 0x00802000, .size = 0x00014578 },
  526. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  527. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  528. },
  529. [PART_WORK] = {
  530. .mem = { .start = 0x00800000, .size = 0x000050FC },
  531. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  532. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  533. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  534. },
  535. [PART_PHY_INIT] = {
  536. .mem = { .start = 0x80926000,
  537. .size = sizeof(struct wl18xx_mac_and_phy_params) },
  538. .reg = { .start = 0x00000000, .size = 0x00000000 },
  539. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  540. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  541. },
  542. };
  543. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  544. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  545. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  546. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  547. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  548. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  549. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  550. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  551. [REG_PC_ON_RECOVERY] = WL18XX_SCR_PAD4,
  552. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  553. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  554. /* data access memory addresses, used with partition translation */
  555. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  556. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  557. /* raw data access memory addresses */
  558. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  559. };
  560. static const struct wl18xx_clk_cfg wl18xx_clk_table[NUM_CLOCK_CONFIGS] = {
  561. [CLOCK_CONFIG_16_2_M] = { 7, 104, 801, 4, true },
  562. [CLOCK_CONFIG_16_368_M] = { 9, 132, 3751, 4, true },
  563. [CLOCK_CONFIG_16_8_M] = { 7, 100, 0, 0, false },
  564. [CLOCK_CONFIG_19_2_M] = { 8, 100, 0, 0, false },
  565. [CLOCK_CONFIG_26_M] = { 13, 120, 0, 0, false },
  566. [CLOCK_CONFIG_32_736_M] = { 9, 132, 3751, 4, true },
  567. [CLOCK_CONFIG_33_6_M] = { 7, 100, 0, 0, false },
  568. [CLOCK_CONFIG_38_468_M] = { 8, 100, 0, 0, false },
  569. [CLOCK_CONFIG_52_M] = { 13, 120, 0, 0, false },
  570. };
  571. /* TODO: maybe move to a new header file? */
  572. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  573. static int wl18xx_identify_chip(struct wl1271 *wl)
  574. {
  575. int ret = 0;
  576. switch (wl->chip.id) {
  577. case CHIP_ID_185x_PG20:
  578. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG20)",
  579. wl->chip.id);
  580. wl->sr_fw_name = WL18XX_FW_NAME;
  581. /* wl18xx uses the same firmware for PLT */
  582. wl->plt_fw_name = WL18XX_FW_NAME;
  583. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  584. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  585. WLCORE_QUIRK_TX_PAD_LAST_FRAME;
  586. break;
  587. case CHIP_ID_185x_PG10:
  588. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  589. wl->chip.id);
  590. wl->sr_fw_name = WL18XX_FW_NAME;
  591. /* wl18xx uses the same firmware for PLT */
  592. wl->plt_fw_name = WL18XX_FW_NAME;
  593. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  594. WLCORE_QUIRK_FWLOG_NOT_IMPLEMENTED |
  595. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN |
  596. WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN;
  597. /* PG 1.0 has some problems with MCS_13, so disable it */
  598. wl->ht_cap[IEEE80211_BAND_2GHZ].mcs.rx_mask[1] &= ~BIT(5);
  599. break;
  600. default:
  601. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  602. ret = -ENODEV;
  603. goto out;
  604. }
  605. out:
  606. return ret;
  607. }
  608. static void wl18xx_set_clk(struct wl1271 *wl)
  609. {
  610. u32 clk_freq;
  611. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  612. /* TODO: PG2: apparently we need to read the clk type */
  613. clk_freq = wl18xx_top_reg_read(wl, PRIMARY_CLK_DETECT);
  614. wl1271_debug(DEBUG_BOOT, "clock freq %d (%d, %d, %d, %d, %s)", clk_freq,
  615. wl18xx_clk_table[clk_freq].n, wl18xx_clk_table[clk_freq].m,
  616. wl18xx_clk_table[clk_freq].p, wl18xx_clk_table[clk_freq].q,
  617. wl18xx_clk_table[clk_freq].swallow ? "swallow" : "spit");
  618. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_N, wl18xx_clk_table[clk_freq].n);
  619. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_M, wl18xx_clk_table[clk_freq].m);
  620. if (wl18xx_clk_table[clk_freq].swallow) {
  621. /* first the 16 lower bits */
  622. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_1,
  623. wl18xx_clk_table[clk_freq].q &
  624. PLLSH_WCS_PLL_Q_FACTOR_CFG_1_MASK);
  625. /* then the 16 higher bits, masked out */
  626. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_Q_FACTOR_CFG_2,
  627. (wl18xx_clk_table[clk_freq].q >> 16) &
  628. PLLSH_WCS_PLL_Q_FACTOR_CFG_2_MASK);
  629. /* first the 16 lower bits */
  630. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_1,
  631. wl18xx_clk_table[clk_freq].p &
  632. PLLSH_WCS_PLL_P_FACTOR_CFG_1_MASK);
  633. /* then the 16 higher bits, masked out */
  634. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_P_FACTOR_CFG_2,
  635. (wl18xx_clk_table[clk_freq].p >> 16) &
  636. PLLSH_WCS_PLL_P_FACTOR_CFG_2_MASK);
  637. } else {
  638. wl18xx_top_reg_write(wl, PLLSH_WCS_PLL_SWALLOW_EN,
  639. PLLSH_WCS_PLL_SWALLOW_EN_VAL2);
  640. }
  641. }
  642. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  643. {
  644. /* disable Rx/Tx */
  645. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  646. /* disable auto calibration on start*/
  647. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  648. }
  649. static int wl18xx_pre_boot(struct wl1271 *wl)
  650. {
  651. wl18xx_set_clk(wl);
  652. /* Continue the ELP wake up sequence */
  653. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  654. udelay(500);
  655. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  656. /* Disable interrupts */
  657. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  658. wl18xx_boot_soft_reset(wl);
  659. return 0;
  660. }
  661. static void wl18xx_pre_upload(struct wl1271 *wl)
  662. {
  663. u32 tmp;
  664. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  665. /* TODO: check if this is all needed */
  666. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  667. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  668. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  669. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  670. }
  671. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  672. {
  673. struct wl18xx_priv *priv = wl->priv;
  674. size_t len;
  675. /* the parameters struct is smaller for PG1 */
  676. if (wl->chip.id == CHIP_ID_185x_PG10)
  677. len = offsetof(struct wl18xx_mac_and_phy_params, psat) + 1;
  678. else
  679. len = sizeof(struct wl18xx_mac_and_phy_params);
  680. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  681. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&priv->conf.phy, len,
  682. false);
  683. }
  684. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  685. {
  686. u32 event_mask, intr_mask;
  687. if (wl->chip.id == CHIP_ID_185x_PG10) {
  688. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG1;
  689. intr_mask = WL18XX_INTR_MASK_PG1;
  690. } else {
  691. event_mask = WL18XX_ACX_EVENTS_VECTOR_PG2;
  692. intr_mask = WL18XX_INTR_MASK_PG2;
  693. }
  694. wlcore_write_reg(wl, REG_INTERRUPT_MASK, event_mask);
  695. wlcore_enable_interrupts(wl);
  696. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  697. WL1271_ACX_INTR_ALL & ~intr_mask);
  698. }
  699. static int wl18xx_boot(struct wl1271 *wl)
  700. {
  701. int ret;
  702. ret = wl18xx_pre_boot(wl);
  703. if (ret < 0)
  704. goto out;
  705. wl18xx_pre_upload(wl);
  706. ret = wlcore_boot_upload_firmware(wl);
  707. if (ret < 0)
  708. goto out;
  709. wl18xx_set_mac_and_phy(wl);
  710. ret = wlcore_boot_run_firmware(wl);
  711. if (ret < 0)
  712. goto out;
  713. wl18xx_enable_interrupts(wl);
  714. out:
  715. return ret;
  716. }
  717. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  718. void *buf, size_t len)
  719. {
  720. struct wl18xx_priv *priv = wl->priv;
  721. memcpy(priv->cmd_buf, buf, len);
  722. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  723. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  724. false);
  725. }
  726. static void wl18xx_ack_event(struct wl1271 *wl)
  727. {
  728. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  729. }
  730. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  731. {
  732. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  733. return (len + blk_size - 1) / blk_size + spare_blks;
  734. }
  735. static void
  736. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  737. u32 blks, u32 spare_blks)
  738. {
  739. desc->wl18xx_mem.total_mem_blocks = blks;
  740. }
  741. static void
  742. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  743. struct sk_buff *skb)
  744. {
  745. desc->length = cpu_to_le16(skb->len);
  746. /* if only the last frame is to be padded, we unset this bit on Tx */
  747. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME)
  748. desc->wl18xx_mem.ctrl = WL18XX_TX_CTRL_NOT_PADDED;
  749. else
  750. desc->wl18xx_mem.ctrl = 0;
  751. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  752. "len: %d life: %d mem: %d", desc->hlid,
  753. le16_to_cpu(desc->length),
  754. le16_to_cpu(desc->life_time),
  755. desc->wl18xx_mem.total_mem_blocks);
  756. }
  757. static enum wl_rx_buf_align
  758. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  759. {
  760. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  761. return WLCORE_RX_BUF_PADDED;
  762. return WLCORE_RX_BUF_ALIGNED;
  763. }
  764. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  765. u32 data_len)
  766. {
  767. struct wl1271_rx_descriptor *desc = rx_data;
  768. /* invalid packet */
  769. if (data_len < sizeof(*desc))
  770. return 0;
  771. return data_len - sizeof(*desc);
  772. }
  773. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  774. {
  775. wl18xx_tx_immediate_complete(wl);
  776. }
  777. static int wl18xx_set_host_cfg_bitmap(struct wl1271 *wl, u32 extra_mem_blk)
  778. {
  779. int ret;
  780. u32 sdio_align_size = 0;
  781. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  782. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  783. /* Enable Tx SDIO padding */
  784. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  785. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  786. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  787. }
  788. /* Enable Rx SDIO padding */
  789. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  790. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  791. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  792. }
  793. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  794. sdio_align_size, extra_mem_blk,
  795. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  796. if (ret < 0)
  797. return ret;
  798. return 0;
  799. }
  800. static int wl18xx_hw_init(struct wl1271 *wl)
  801. {
  802. int ret;
  803. struct wl18xx_priv *priv = wl->priv;
  804. /* (re)init private structures. Relevant on recovery as well. */
  805. priv->last_fw_rls_idx = 0;
  806. priv->extra_spare_vif_count = 0;
  807. /* set the default amount of spare blocks in the bitmap */
  808. ret = wl18xx_set_host_cfg_bitmap(wl, WL18XX_TX_HW_BLOCK_SPARE);
  809. if (ret < 0)
  810. return ret;
  811. if (checksum_param) {
  812. ret = wl18xx_acx_set_checksum_state(wl);
  813. if (ret != 0)
  814. return ret;
  815. }
  816. return ret;
  817. }
  818. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  819. struct wl1271_tx_hw_descr *desc,
  820. struct sk_buff *skb)
  821. {
  822. u32 ip_hdr_offset;
  823. struct iphdr *ip_hdr;
  824. if (!checksum_param) {
  825. desc->wl18xx_checksum_data = 0;
  826. return;
  827. }
  828. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  829. desc->wl18xx_checksum_data = 0;
  830. return;
  831. }
  832. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  833. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  834. desc->wl18xx_checksum_data = 0;
  835. return;
  836. }
  837. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  838. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  839. ip_hdr = (void *)skb_network_header(skb);
  840. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  841. }
  842. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  843. struct wl1271_rx_descriptor *desc,
  844. struct sk_buff *skb)
  845. {
  846. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  847. skb->ip_summed = CHECKSUM_UNNECESSARY;
  848. }
  849. /*
  850. * TODO: instead of having these two functions to get the rate mask,
  851. * we should modify the wlvif->rate_set instead
  852. */
  853. static u32 wl18xx_sta_get_ap_rate_mask(struct wl1271 *wl,
  854. struct wl12xx_vif *wlvif)
  855. {
  856. u32 hw_rate_set = wlvif->rate_set;
  857. if (wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  858. wlvif->channel_type == NL80211_CHAN_HT40PLUS) {
  859. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  860. hw_rate_set |= CONF_TX_RATE_USE_WIDE_CHAN;
  861. /* we don't support MIMO in wide-channel mode */
  862. hw_rate_set &= ~CONF_TX_MIMO_RATES;
  863. }
  864. return hw_rate_set;
  865. }
  866. static u32 wl18xx_ap_get_mimo_wide_rate_mask(struct wl1271 *wl,
  867. struct wl12xx_vif *wlvif)
  868. {
  869. if ((wlvif->channel_type == NL80211_CHAN_HT40MINUS ||
  870. wlvif->channel_type == NL80211_CHAN_HT40PLUS) &&
  871. !strcmp(ht_mode_param, "wide")) {
  872. wl1271_debug(DEBUG_ACX, "using wide channel rate mask");
  873. return CONF_TX_RATE_USE_WIDE_CHAN;
  874. } else if (!strcmp(ht_mode_param, "mimo")) {
  875. wl1271_debug(DEBUG_ACX, "using MIMO rate mask");
  876. /*
  877. * PG 1.0 has some problems with MCS_13, so disable it
  878. *
  879. * TODO: instead of hacking this in here, we should
  880. * make it more general and change a bit in the
  881. * wlvif->rate_set instead.
  882. */
  883. if (wl->chip.id == CHIP_ID_185x_PG10)
  884. return CONF_TX_MIMO_RATES & ~CONF_HW_BIT_RATE_MCS_13;
  885. return CONF_TX_MIMO_RATES;
  886. } else {
  887. return 0;
  888. }
  889. }
  890. static s8 wl18xx_get_pg_ver(struct wl1271 *wl)
  891. {
  892. u32 fuse;
  893. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  894. fuse = wl1271_read32(wl, WL18XX_REG_FUSE_DATA_1_3);
  895. fuse = (fuse & WL18XX_PG_VER_MASK) >> WL18XX_PG_VER_OFFSET;
  896. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  897. return (s8)fuse;
  898. }
  899. #define WL18XX_CONF_FILE_NAME "ti-connectivity/wl18xx-conf.bin"
  900. static int wl18xx_conf_init(struct wl1271 *wl, struct device *dev)
  901. {
  902. struct wl18xx_priv *priv = wl->priv;
  903. struct wlcore_conf_file *conf_file;
  904. const struct firmware *fw;
  905. int ret;
  906. ret = request_firmware(&fw, WL18XX_CONF_FILE_NAME, dev);
  907. if (ret < 0) {
  908. wl1271_error("could not get configuration binary %s: %d",
  909. WL18XX_CONF_FILE_NAME, ret);
  910. goto out_fallback;
  911. }
  912. if (fw->size != WL18XX_CONF_SIZE) {
  913. wl1271_error("configuration binary file size is wrong, "
  914. "expected %d got %d", WL18XX_CONF_SIZE, fw->size);
  915. ret = -EINVAL;
  916. goto out;
  917. }
  918. conf_file = (struct wlcore_conf_file *) fw->data;
  919. if (conf_file->header.magic != cpu_to_le32(WL18XX_CONF_MAGIC)) {
  920. wl1271_error("configuration binary file magic number mismatch, "
  921. "expected 0x%0x got 0x%0x", WL18XX_CONF_MAGIC,
  922. conf_file->header.magic);
  923. ret = -EINVAL;
  924. goto out;
  925. }
  926. if (conf_file->header.version != cpu_to_le32(WL18XX_CONF_VERSION)) {
  927. wl1271_error("configuration binary file version not supported, "
  928. "expected 0x%08x got 0x%08x",
  929. WL18XX_CONF_VERSION, conf_file->header.version);
  930. ret = -EINVAL;
  931. goto out;
  932. }
  933. memcpy(&wl->conf, &conf_file->core, sizeof(wl18xx_conf));
  934. memcpy(&priv->conf, &conf_file->priv, sizeof(priv->conf));
  935. goto out;
  936. out_fallback:
  937. wl1271_warning("falling back to default config");
  938. /* apply driver default configuration */
  939. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  940. /* apply default private configuration */
  941. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  942. /* For now we just fallback */
  943. return 0;
  944. out:
  945. release_firmware(fw);
  946. return ret;
  947. }
  948. static int wl18xx_plt_init(struct wl1271 *wl)
  949. {
  950. wl1271_write32(wl, WL18XX_SCR_PAD8, WL18XX_SCR_PAD8_PLT);
  951. return wl->ops->boot(wl);
  952. }
  953. static void wl18xx_get_mac(struct wl1271 *wl)
  954. {
  955. u32 mac1, mac2;
  956. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  957. mac1 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_1);
  958. mac2 = wl1271_read32(wl, WL18XX_REG_FUSE_BD_ADDR_2);
  959. /* these are the two parts of the BD_ADDR */
  960. wl->fuse_oui_addr = ((mac2 & 0xffff) << 8) +
  961. ((mac1 & 0xff000000) >> 24);
  962. wl->fuse_nic_addr = (mac1 & 0xffffff);
  963. wlcore_set_partition(wl, &wl->ptable[PART_DOWN]);
  964. }
  965. static int wl18xx_handle_static_data(struct wl1271 *wl,
  966. struct wl1271_static_data *static_data)
  967. {
  968. struct wl18xx_static_data_priv *static_data_priv =
  969. (struct wl18xx_static_data_priv *) static_data->priv;
  970. wl1271_info("PHY firmware version: %s", static_data_priv->phy_version);
  971. return 0;
  972. }
  973. static int wl18xx_get_spare_blocks(struct wl1271 *wl, bool is_gem)
  974. {
  975. struct wl18xx_priv *priv = wl->priv;
  976. /* If we have VIFs requiring extra spare, indulge them */
  977. if (priv->extra_spare_vif_count)
  978. return WL18XX_TX_HW_EXTRA_BLOCK_SPARE;
  979. return WL18XX_TX_HW_BLOCK_SPARE;
  980. }
  981. static int wl18xx_set_key(struct wl1271 *wl, enum set_key_cmd cmd,
  982. struct ieee80211_vif *vif,
  983. struct ieee80211_sta *sta,
  984. struct ieee80211_key_conf *key_conf)
  985. {
  986. struct wl18xx_priv *priv = wl->priv;
  987. bool change_spare = false;
  988. int ret;
  989. /*
  990. * when adding the first or removing the last GEM/TKIP interface,
  991. * we have to adjust the number of spare blocks.
  992. */
  993. change_spare = (key_conf->cipher == WL1271_CIPHER_SUITE_GEM ||
  994. key_conf->cipher == WLAN_CIPHER_SUITE_TKIP) &&
  995. ((priv->extra_spare_vif_count == 0 && cmd == SET_KEY) ||
  996. (priv->extra_spare_vif_count == 1 && cmd == DISABLE_KEY));
  997. /* no need to change spare - just regular set_key */
  998. if (!change_spare)
  999. return wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1000. /*
  1001. * stop the queues and flush to ensure the next packets are
  1002. * in sync with FW spare block accounting
  1003. */
  1004. wlcore_stop_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1005. wl1271_tx_flush(wl);
  1006. ret = wlcore_set_key(wl, cmd, vif, sta, key_conf);
  1007. if (ret < 0)
  1008. goto out;
  1009. /* key is now set, change the spare blocks */
  1010. if (cmd == SET_KEY) {
  1011. ret = wl18xx_set_host_cfg_bitmap(wl,
  1012. WL18XX_TX_HW_EXTRA_BLOCK_SPARE);
  1013. if (ret < 0)
  1014. goto out;
  1015. priv->extra_spare_vif_count++;
  1016. } else {
  1017. ret = wl18xx_set_host_cfg_bitmap(wl,
  1018. WL18XX_TX_HW_BLOCK_SPARE);
  1019. if (ret < 0)
  1020. goto out;
  1021. priv->extra_spare_vif_count--;
  1022. }
  1023. out:
  1024. wlcore_wake_queues(wl, WLCORE_QUEUE_STOP_REASON_SPARE_BLK);
  1025. return ret;
  1026. }
  1027. static u32 wl18xx_pre_pkt_send(struct wl1271 *wl,
  1028. u32 buf_offset, u32 last_len)
  1029. {
  1030. if (wl->quirks & WLCORE_QUIRK_TX_PAD_LAST_FRAME) {
  1031. struct wl1271_tx_hw_descr *last_desc;
  1032. /* get the last TX HW descriptor written to the aggr buf */
  1033. last_desc = (struct wl1271_tx_hw_descr *)(wl->aggr_buf +
  1034. buf_offset - last_len);
  1035. /* the last frame is padded up to an SDIO block */
  1036. last_desc->wl18xx_mem.ctrl &= ~WL18XX_TX_CTRL_NOT_PADDED;
  1037. return ALIGN(buf_offset, WL12XX_BUS_BLOCK_SIZE);
  1038. }
  1039. /* no modifications */
  1040. return buf_offset;
  1041. }
  1042. static struct wlcore_ops wl18xx_ops = {
  1043. .identify_chip = wl18xx_identify_chip,
  1044. .boot = wl18xx_boot,
  1045. .plt_init = wl18xx_plt_init,
  1046. .trigger_cmd = wl18xx_trigger_cmd,
  1047. .ack_event = wl18xx_ack_event,
  1048. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  1049. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  1050. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  1051. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  1052. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  1053. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  1054. .tx_delayed_compl = NULL,
  1055. .hw_init = wl18xx_hw_init,
  1056. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  1057. .get_pg_ver = wl18xx_get_pg_ver,
  1058. .set_rx_csum = wl18xx_set_rx_csum,
  1059. .sta_get_ap_rate_mask = wl18xx_sta_get_ap_rate_mask,
  1060. .ap_get_mimo_wide_rate_mask = wl18xx_ap_get_mimo_wide_rate_mask,
  1061. .get_mac = wl18xx_get_mac,
  1062. .debugfs_init = wl18xx_debugfs_add_files,
  1063. .handle_static_data = wl18xx_handle_static_data,
  1064. .get_spare_blocks = wl18xx_get_spare_blocks,
  1065. .set_key = wl18xx_set_key,
  1066. .pre_pkt_send = wl18xx_pre_pkt_send,
  1067. };
  1068. /* HT cap appropriate for wide channels */
  1069. static struct ieee80211_sta_ht_cap wl18xx_siso40_ht_cap = {
  1070. .cap = IEEE80211_HT_CAP_SGI_20 | IEEE80211_HT_CAP_SGI_40 |
  1071. IEEE80211_HT_CAP_SUP_WIDTH_20_40 | IEEE80211_HT_CAP_DSSSCCK40,
  1072. .ht_supported = true,
  1073. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1074. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1075. .mcs = {
  1076. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1077. .rx_highest = cpu_to_le16(150),
  1078. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1079. },
  1080. };
  1081. /* HT cap appropriate for SISO 20 */
  1082. static struct ieee80211_sta_ht_cap wl18xx_siso20_ht_cap = {
  1083. .cap = IEEE80211_HT_CAP_SGI_20,
  1084. .ht_supported = true,
  1085. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1086. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1087. .mcs = {
  1088. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1089. .rx_highest = cpu_to_le16(72),
  1090. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1091. },
  1092. };
  1093. /* HT cap appropriate for MIMO rates in 20mhz channel */
  1094. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_2ghz = {
  1095. .cap = IEEE80211_HT_CAP_SGI_20,
  1096. .ht_supported = true,
  1097. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1098. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1099. .mcs = {
  1100. .rx_mask = { 0xff, 0xff, 0, 0, 0, 0, 0, 0, 0, 0, },
  1101. .rx_highest = cpu_to_le16(144),
  1102. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1103. },
  1104. };
  1105. static struct ieee80211_sta_ht_cap wl18xx_mimo_ht_cap_5ghz = {
  1106. .cap = IEEE80211_HT_CAP_SGI_20,
  1107. .ht_supported = true,
  1108. .ampdu_factor = IEEE80211_HT_MAX_AMPDU_16K,
  1109. .ampdu_density = IEEE80211_HT_MPDU_DENSITY_16,
  1110. .mcs = {
  1111. .rx_mask = { 0xff, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  1112. .rx_highest = cpu_to_le16(72),
  1113. .tx_params = IEEE80211_HT_MCS_TX_DEFINED,
  1114. },
  1115. };
  1116. static int __devinit wl18xx_probe(struct platform_device *pdev)
  1117. {
  1118. struct wl1271 *wl;
  1119. struct ieee80211_hw *hw;
  1120. struct wl18xx_priv *priv;
  1121. int ret;
  1122. hw = wlcore_alloc_hw(sizeof(*priv));
  1123. if (IS_ERR(hw)) {
  1124. wl1271_error("can't allocate hw");
  1125. ret = PTR_ERR(hw);
  1126. goto out;
  1127. }
  1128. wl = hw->priv;
  1129. priv = wl->priv;
  1130. wl->ops = &wl18xx_ops;
  1131. wl->ptable = wl18xx_ptable;
  1132. wl->rtable = wl18xx_rtable;
  1133. wl->num_tx_desc = 32;
  1134. wl->num_rx_desc = 32;
  1135. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  1136. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  1137. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  1138. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  1139. wl->stats.fw_stats_len = sizeof(struct wl18xx_acx_statistics);
  1140. wl->static_data_priv_len = sizeof(struct wl18xx_static_data_priv);
  1141. if (num_rx_desc_param != -1)
  1142. wl->num_rx_desc = num_rx_desc_param;
  1143. if (!strcmp(ht_mode_param, "wide")) {
  1144. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1145. &wl18xx_siso40_ht_cap,
  1146. sizeof(wl18xx_siso40_ht_cap));
  1147. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1148. &wl18xx_siso40_ht_cap,
  1149. sizeof(wl18xx_siso40_ht_cap));
  1150. } else if (!strcmp(ht_mode_param, "mimo")) {
  1151. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1152. &wl18xx_mimo_ht_cap_2ghz,
  1153. sizeof(wl18xx_mimo_ht_cap_2ghz));
  1154. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1155. &wl18xx_mimo_ht_cap_5ghz,
  1156. sizeof(wl18xx_mimo_ht_cap_5ghz));
  1157. } else if (!strcmp(ht_mode_param, "siso20")) {
  1158. memcpy(&wl->ht_cap[IEEE80211_BAND_2GHZ],
  1159. &wl18xx_siso20_ht_cap,
  1160. sizeof(wl18xx_siso20_ht_cap));
  1161. memcpy(&wl->ht_cap[IEEE80211_BAND_5GHZ],
  1162. &wl18xx_siso20_ht_cap,
  1163. sizeof(wl18xx_siso20_ht_cap));
  1164. } else {
  1165. wl1271_error("invalid ht_mode '%s'", ht_mode_param);
  1166. ret = -EINVAL;
  1167. goto out_free;
  1168. }
  1169. ret = wl18xx_conf_init(wl, &pdev->dev);
  1170. if (ret < 0)
  1171. goto out_free;
  1172. if (!strcmp(board_type_param, "fpga")) {
  1173. priv->conf.phy.board_type = BOARD_TYPE_FPGA_18XX;
  1174. } else if (!strcmp(board_type_param, "hdk")) {
  1175. priv->conf.phy.board_type = BOARD_TYPE_HDK_18XX;
  1176. /* HACK! Just for now we hardcode HDK to 0x06 */
  1177. priv->conf.phy.low_band_component_type = 0x06;
  1178. } else if (!strcmp(board_type_param, "dvp")) {
  1179. priv->conf.phy.board_type = BOARD_TYPE_DVP_18XX;
  1180. } else if (!strcmp(board_type_param, "evb")) {
  1181. priv->conf.phy.board_type = BOARD_TYPE_EVB_18XX;
  1182. } else if (!strcmp(board_type_param, "com8")) {
  1183. priv->conf.phy.board_type = BOARD_TYPE_COM8_18XX;
  1184. /* HACK! Just for now we hardcode COM8 to 0x06 */
  1185. priv->conf.phy.low_band_component_type = 0x06;
  1186. } else {
  1187. wl1271_error("invalid board type '%s'", board_type_param);
  1188. ret = -EINVAL;
  1189. goto out_free;
  1190. }
  1191. /* If the module param is set, update it in conf */
  1192. if (low_band_component_param != -1)
  1193. priv->conf.phy.low_band_component = low_band_component_param;
  1194. if (low_band_component_type_param != -1)
  1195. priv->conf.phy.low_band_component_type =
  1196. low_band_component_type_param;
  1197. if (high_band_component_param != -1)
  1198. priv->conf.phy.high_band_component = high_band_component_param;
  1199. if (high_band_component_type_param != -1)
  1200. priv->conf.phy.high_band_component_type =
  1201. high_band_component_type_param;
  1202. if (pwr_limit_reference_11_abg_param != -1)
  1203. priv->conf.phy.pwr_limit_reference_11_abg =
  1204. pwr_limit_reference_11_abg_param;
  1205. if (n_antennas_2_param != -1)
  1206. priv->conf.phy.number_of_assembled_ant2_4 = n_antennas_2_param;
  1207. if (n_antennas_5_param != -1)
  1208. priv->conf.phy.number_of_assembled_ant5 = n_antennas_5_param;
  1209. if (dc2dc_param != -1)
  1210. priv->conf.phy.external_pa_dc2dc = dc2dc_param;
  1211. if (!checksum_param) {
  1212. wl18xx_ops.set_rx_csum = NULL;
  1213. wl18xx_ops.init_vif = NULL;
  1214. }
  1215. wl->enable_11a = enable_11a_param;
  1216. return wlcore_probe(wl, pdev);
  1217. out_free:
  1218. wlcore_free_hw(wl);
  1219. out:
  1220. return ret;
  1221. }
  1222. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  1223. { "wl18xx", 0 },
  1224. { } /* Terminating Entry */
  1225. };
  1226. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  1227. static struct platform_driver wl18xx_driver = {
  1228. .probe = wl18xx_probe,
  1229. .remove = __devexit_p(wlcore_remove),
  1230. .id_table = wl18xx_id_table,
  1231. .driver = {
  1232. .name = "wl18xx_driver",
  1233. .owner = THIS_MODULE,
  1234. }
  1235. };
  1236. static int __init wl18xx_init(void)
  1237. {
  1238. return platform_driver_register(&wl18xx_driver);
  1239. }
  1240. module_init(wl18xx_init);
  1241. static void __exit wl18xx_exit(void)
  1242. {
  1243. platform_driver_unregister(&wl18xx_driver);
  1244. }
  1245. module_exit(wl18xx_exit);
  1246. module_param_named(ht_mode, ht_mode_param, charp, S_IRUSR);
  1247. MODULE_PARM_DESC(ht_mode, "Force HT mode: wide (default), mimo or siso20");
  1248. module_param_named(board_type, board_type_param, charp, S_IRUSR);
  1249. MODULE_PARM_DESC(board_type, "Board type: fpga, hdk (default), evb, com8 or "
  1250. "dvp");
  1251. module_param_named(checksum, checksum_param, bool, S_IRUSR);
  1252. MODULE_PARM_DESC(checksum, "Enable TCP checksum: boolean (defaults to false)");
  1253. module_param_named(enable_11a, enable_11a_param, bool, S_IRUSR);
  1254. MODULE_PARM_DESC(enable_11a, "Enable 11a (5GHz): boolean (defaults to true)");
  1255. module_param_named(dc2dc, dc2dc_param, int, S_IRUSR);
  1256. MODULE_PARM_DESC(dc2dc, "External DC2DC: u8 (defaults to 0)");
  1257. module_param_named(n_antennas_2, n_antennas_2_param, int, S_IRUSR);
  1258. MODULE_PARM_DESC(n_antennas_2,
  1259. "Number of installed 2.4GHz antennas: 1 (default) or 2");
  1260. module_param_named(n_antennas_5, n_antennas_5_param, int, S_IRUSR);
  1261. MODULE_PARM_DESC(n_antennas_5,
  1262. "Number of installed 5GHz antennas: 1 (default) or 2");
  1263. module_param_named(low_band_component, low_band_component_param, int,
  1264. S_IRUSR);
  1265. MODULE_PARM_DESC(low_band_component, "Low band component: u8 "
  1266. "(default is 0x01)");
  1267. module_param_named(low_band_component_type, low_band_component_type_param,
  1268. int, S_IRUSR);
  1269. MODULE_PARM_DESC(low_band_component_type, "Low band component type: u8 "
  1270. "(default is 0x05 or 0x06 depending on the board_type)");
  1271. module_param_named(high_band_component, high_band_component_param, int,
  1272. S_IRUSR);
  1273. MODULE_PARM_DESC(high_band_component, "High band component: u8, "
  1274. "(default is 0x01)");
  1275. module_param_named(high_band_component_type, high_band_component_type_param,
  1276. int, S_IRUSR);
  1277. MODULE_PARM_DESC(high_band_component_type, "High band component type: u8 "
  1278. "(default is 0x09)");
  1279. module_param_named(pwr_limit_reference_11_abg,
  1280. pwr_limit_reference_11_abg_param, int, S_IRUSR);
  1281. MODULE_PARM_DESC(pwr_limit_reference_11_abg, "Power limit reference: u8 "
  1282. "(default is 0xc8)");
  1283. module_param_named(num_rx_desc,
  1284. num_rx_desc_param, int, S_IRUSR);
  1285. MODULE_PARM_DESC(num_rx_desc_param,
  1286. "Number of Rx descriptors: u8 (default is 32)");
  1287. MODULE_LICENSE("GPL v2");
  1288. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  1289. MODULE_FIRMWARE(WL18XX_FW_NAME);