device.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038
  1. /*
  2. * Copyright (c) 2006, 2007 Cisco Systems, Inc. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #ifndef MLX4_DEVICE_H
  33. #define MLX4_DEVICE_H
  34. #include <linux/pci.h>
  35. #include <linux/completion.h>
  36. #include <linux/radix-tree.h>
  37. #include <linux/cpu_rmap.h>
  38. #include <linux/atomic.h>
  39. #include <linux/clocksource.h>
  40. #define MAX_MSIX_P_PORT 17
  41. #define MAX_MSIX 64
  42. #define MSIX_LEGACY_SZ 4
  43. #define MIN_MSIX_P_PORT 5
  44. enum {
  45. MLX4_FLAG_MSI_X = 1 << 0,
  46. MLX4_FLAG_OLD_PORT_CMDS = 1 << 1,
  47. MLX4_FLAG_MASTER = 1 << 2,
  48. MLX4_FLAG_SLAVE = 1 << 3,
  49. MLX4_FLAG_SRIOV = 1 << 4,
  50. };
  51. enum {
  52. MLX4_PORT_CAP_IS_SM = 1 << 1,
  53. MLX4_PORT_CAP_DEV_MGMT_SUP = 1 << 19,
  54. };
  55. enum {
  56. MLX4_MAX_PORTS = 2,
  57. MLX4_MAX_PORT_PKEYS = 128
  58. };
  59. /* base qkey for use in sriov tunnel-qp/proxy-qp communication.
  60. * These qkeys must not be allowed for general use. This is a 64k range,
  61. * and to test for violation, we use the mask (protect against future chg).
  62. */
  63. #define MLX4_RESERVED_QKEY_BASE (0xFFFF0000)
  64. #define MLX4_RESERVED_QKEY_MASK (0xFFFF0000)
  65. enum {
  66. MLX4_BOARD_ID_LEN = 64
  67. };
  68. enum {
  69. MLX4_MAX_NUM_PF = 16,
  70. MLX4_MAX_NUM_VF = 64,
  71. MLX4_MFUNC_MAX = 80,
  72. MLX4_MAX_EQ_NUM = 1024,
  73. MLX4_MFUNC_EQ_NUM = 4,
  74. MLX4_MFUNC_MAX_EQES = 8,
  75. MLX4_MFUNC_EQE_MASK = (MLX4_MFUNC_MAX_EQES - 1)
  76. };
  77. /* Driver supports 3 diffrent device methods to manage traffic steering:
  78. * -device managed - High level API for ib and eth flow steering. FW is
  79. * managing flow steering tables.
  80. * - B0 steering mode - Common low level API for ib and (if supported) eth.
  81. * - A0 steering mode - Limited low level API for eth. In case of IB,
  82. * B0 mode is in use.
  83. */
  84. enum {
  85. MLX4_STEERING_MODE_A0,
  86. MLX4_STEERING_MODE_B0,
  87. MLX4_STEERING_MODE_DEVICE_MANAGED
  88. };
  89. static inline const char *mlx4_steering_mode_str(int steering_mode)
  90. {
  91. switch (steering_mode) {
  92. case MLX4_STEERING_MODE_A0:
  93. return "A0 steering";
  94. case MLX4_STEERING_MODE_B0:
  95. return "B0 steering";
  96. case MLX4_STEERING_MODE_DEVICE_MANAGED:
  97. return "Device managed flow steering";
  98. default:
  99. return "Unrecognize steering mode";
  100. }
  101. }
  102. enum {
  103. MLX4_DEV_CAP_FLAG_RC = 1LL << 0,
  104. MLX4_DEV_CAP_FLAG_UC = 1LL << 1,
  105. MLX4_DEV_CAP_FLAG_UD = 1LL << 2,
  106. MLX4_DEV_CAP_FLAG_XRC = 1LL << 3,
  107. MLX4_DEV_CAP_FLAG_SRQ = 1LL << 6,
  108. MLX4_DEV_CAP_FLAG_IPOIB_CSUM = 1LL << 7,
  109. MLX4_DEV_CAP_FLAG_BAD_PKEY_CNTR = 1LL << 8,
  110. MLX4_DEV_CAP_FLAG_BAD_QKEY_CNTR = 1LL << 9,
  111. MLX4_DEV_CAP_FLAG_DPDP = 1LL << 12,
  112. MLX4_DEV_CAP_FLAG_BLH = 1LL << 15,
  113. MLX4_DEV_CAP_FLAG_MEM_WINDOW = 1LL << 16,
  114. MLX4_DEV_CAP_FLAG_APM = 1LL << 17,
  115. MLX4_DEV_CAP_FLAG_ATOMIC = 1LL << 18,
  116. MLX4_DEV_CAP_FLAG_RAW_MCAST = 1LL << 19,
  117. MLX4_DEV_CAP_FLAG_UD_AV_PORT = 1LL << 20,
  118. MLX4_DEV_CAP_FLAG_UD_MCAST = 1LL << 21,
  119. MLX4_DEV_CAP_FLAG_IBOE = 1LL << 30,
  120. MLX4_DEV_CAP_FLAG_UC_LOOPBACK = 1LL << 32,
  121. MLX4_DEV_CAP_FLAG_FCS_KEEP = 1LL << 34,
  122. MLX4_DEV_CAP_FLAG_WOL_PORT1 = 1LL << 37,
  123. MLX4_DEV_CAP_FLAG_WOL_PORT2 = 1LL << 38,
  124. MLX4_DEV_CAP_FLAG_UDP_RSS = 1LL << 40,
  125. MLX4_DEV_CAP_FLAG_VEP_UC_STEER = 1LL << 41,
  126. MLX4_DEV_CAP_FLAG_VEP_MC_STEER = 1LL << 42,
  127. MLX4_DEV_CAP_FLAG_COUNTERS = 1LL << 48,
  128. MLX4_DEV_CAP_FLAG_SET_ETH_SCHED = 1LL << 53,
  129. MLX4_DEV_CAP_FLAG_SENSE_SUPPORT = 1LL << 55,
  130. MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV = 1LL << 59,
  131. MLX4_DEV_CAP_FLAG_64B_EQE = 1LL << 61,
  132. MLX4_DEV_CAP_FLAG_64B_CQE = 1LL << 62
  133. };
  134. enum {
  135. MLX4_DEV_CAP_FLAG2_RSS = 1LL << 0,
  136. MLX4_DEV_CAP_FLAG2_RSS_TOP = 1LL << 1,
  137. MLX4_DEV_CAP_FLAG2_RSS_XOR = 1LL << 2,
  138. MLX4_DEV_CAP_FLAG2_FS_EN = 1LL << 3,
  139. MLX4_DEV_CAP_FLAGS2_REASSIGN_MAC_EN = 1LL << 4,
  140. MLX4_DEV_CAP_FLAG2_TS = 1LL << 5
  141. };
  142. enum {
  143. MLX4_DEV_CAP_64B_EQE_ENABLED = 1LL << 0,
  144. MLX4_DEV_CAP_64B_CQE_ENABLED = 1LL << 1
  145. };
  146. enum {
  147. MLX4_USER_DEV_CAP_64B_CQE = 1L << 0
  148. };
  149. enum {
  150. MLX4_FUNC_CAP_64B_EQE_CQE = 1L << 0
  151. };
  152. #define MLX4_ATTR_EXTENDED_PORT_INFO cpu_to_be16(0xff90)
  153. enum {
  154. MLX4_BMME_FLAG_WIN_TYPE_2B = 1 << 1,
  155. MLX4_BMME_FLAG_LOCAL_INV = 1 << 6,
  156. MLX4_BMME_FLAG_REMOTE_INV = 1 << 7,
  157. MLX4_BMME_FLAG_TYPE_2_WIN = 1 << 9,
  158. MLX4_BMME_FLAG_RESERVED_LKEY = 1 << 10,
  159. MLX4_BMME_FLAG_FAST_REG_WR = 1 << 11,
  160. };
  161. enum mlx4_event {
  162. MLX4_EVENT_TYPE_COMP = 0x00,
  163. MLX4_EVENT_TYPE_PATH_MIG = 0x01,
  164. MLX4_EVENT_TYPE_COMM_EST = 0x02,
  165. MLX4_EVENT_TYPE_SQ_DRAINED = 0x03,
  166. MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE = 0x13,
  167. MLX4_EVENT_TYPE_SRQ_LIMIT = 0x14,
  168. MLX4_EVENT_TYPE_CQ_ERROR = 0x04,
  169. MLX4_EVENT_TYPE_WQ_CATAS_ERROR = 0x05,
  170. MLX4_EVENT_TYPE_EEC_CATAS_ERROR = 0x06,
  171. MLX4_EVENT_TYPE_PATH_MIG_FAILED = 0x07,
  172. MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR = 0x10,
  173. MLX4_EVENT_TYPE_WQ_ACCESS_ERROR = 0x11,
  174. MLX4_EVENT_TYPE_SRQ_CATAS_ERROR = 0x12,
  175. MLX4_EVENT_TYPE_LOCAL_CATAS_ERROR = 0x08,
  176. MLX4_EVENT_TYPE_PORT_CHANGE = 0x09,
  177. MLX4_EVENT_TYPE_EQ_OVERFLOW = 0x0f,
  178. MLX4_EVENT_TYPE_ECC_DETECT = 0x0e,
  179. MLX4_EVENT_TYPE_CMD = 0x0a,
  180. MLX4_EVENT_TYPE_VEP_UPDATE = 0x19,
  181. MLX4_EVENT_TYPE_COMM_CHANNEL = 0x18,
  182. MLX4_EVENT_TYPE_FATAL_WARNING = 0x1b,
  183. MLX4_EVENT_TYPE_FLR_EVENT = 0x1c,
  184. MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT = 0x1d,
  185. MLX4_EVENT_TYPE_NONE = 0xff,
  186. };
  187. enum {
  188. MLX4_PORT_CHANGE_SUBTYPE_DOWN = 1,
  189. MLX4_PORT_CHANGE_SUBTYPE_ACTIVE = 4
  190. };
  191. enum {
  192. MLX4_FATAL_WARNING_SUBTYPE_WARMING = 0,
  193. };
  194. enum slave_port_state {
  195. SLAVE_PORT_DOWN = 0,
  196. SLAVE_PENDING_UP,
  197. SLAVE_PORT_UP,
  198. };
  199. enum slave_port_gen_event {
  200. SLAVE_PORT_GEN_EVENT_DOWN = 0,
  201. SLAVE_PORT_GEN_EVENT_UP,
  202. SLAVE_PORT_GEN_EVENT_NONE,
  203. };
  204. enum slave_port_state_event {
  205. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  206. MLX4_PORT_STATE_DEV_EVENT_PORT_UP,
  207. MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID,
  208. MLX4_PORT_STATE_IB_EVENT_GID_INVALID,
  209. };
  210. enum {
  211. MLX4_PERM_LOCAL_READ = 1 << 10,
  212. MLX4_PERM_LOCAL_WRITE = 1 << 11,
  213. MLX4_PERM_REMOTE_READ = 1 << 12,
  214. MLX4_PERM_REMOTE_WRITE = 1 << 13,
  215. MLX4_PERM_ATOMIC = 1 << 14,
  216. MLX4_PERM_BIND_MW = 1 << 15,
  217. };
  218. enum {
  219. MLX4_OPCODE_NOP = 0x00,
  220. MLX4_OPCODE_SEND_INVAL = 0x01,
  221. MLX4_OPCODE_RDMA_WRITE = 0x08,
  222. MLX4_OPCODE_RDMA_WRITE_IMM = 0x09,
  223. MLX4_OPCODE_SEND = 0x0a,
  224. MLX4_OPCODE_SEND_IMM = 0x0b,
  225. MLX4_OPCODE_LSO = 0x0e,
  226. MLX4_OPCODE_RDMA_READ = 0x10,
  227. MLX4_OPCODE_ATOMIC_CS = 0x11,
  228. MLX4_OPCODE_ATOMIC_FA = 0x12,
  229. MLX4_OPCODE_MASKED_ATOMIC_CS = 0x14,
  230. MLX4_OPCODE_MASKED_ATOMIC_FA = 0x15,
  231. MLX4_OPCODE_BIND_MW = 0x18,
  232. MLX4_OPCODE_FMR = 0x19,
  233. MLX4_OPCODE_LOCAL_INVAL = 0x1b,
  234. MLX4_OPCODE_CONFIG_CMD = 0x1f,
  235. MLX4_RECV_OPCODE_RDMA_WRITE_IMM = 0x00,
  236. MLX4_RECV_OPCODE_SEND = 0x01,
  237. MLX4_RECV_OPCODE_SEND_IMM = 0x02,
  238. MLX4_RECV_OPCODE_SEND_INVAL = 0x03,
  239. MLX4_CQE_OPCODE_ERROR = 0x1e,
  240. MLX4_CQE_OPCODE_RESIZE = 0x16,
  241. };
  242. enum {
  243. MLX4_STAT_RATE_OFFSET = 5
  244. };
  245. enum mlx4_protocol {
  246. MLX4_PROT_IB_IPV6 = 0,
  247. MLX4_PROT_ETH,
  248. MLX4_PROT_IB_IPV4,
  249. MLX4_PROT_FCOE
  250. };
  251. enum {
  252. MLX4_MTT_FLAG_PRESENT = 1
  253. };
  254. enum mlx4_qp_region {
  255. MLX4_QP_REGION_FW = 0,
  256. MLX4_QP_REGION_ETH_ADDR,
  257. MLX4_QP_REGION_FC_ADDR,
  258. MLX4_QP_REGION_FC_EXCH,
  259. MLX4_NUM_QP_REGION
  260. };
  261. enum mlx4_port_type {
  262. MLX4_PORT_TYPE_NONE = 0,
  263. MLX4_PORT_TYPE_IB = 1,
  264. MLX4_PORT_TYPE_ETH = 2,
  265. MLX4_PORT_TYPE_AUTO = 3
  266. };
  267. enum mlx4_special_vlan_idx {
  268. MLX4_NO_VLAN_IDX = 0,
  269. MLX4_VLAN_MISS_IDX,
  270. MLX4_VLAN_REGULAR
  271. };
  272. enum mlx4_steer_type {
  273. MLX4_MC_STEER = 0,
  274. MLX4_UC_STEER,
  275. MLX4_NUM_STEERS
  276. };
  277. enum {
  278. MLX4_NUM_FEXCH = 64 * 1024,
  279. };
  280. enum {
  281. MLX4_MAX_FAST_REG_PAGES = 511,
  282. };
  283. enum {
  284. MLX4_DEV_PMC_SUBTYPE_GUID_INFO = 0x14,
  285. MLX4_DEV_PMC_SUBTYPE_PORT_INFO = 0x15,
  286. MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE = 0x16,
  287. };
  288. /* Port mgmt change event handling */
  289. enum {
  290. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK = 1 << 0,
  291. MLX4_EQ_PORT_INFO_GID_PFX_CHANGE_MASK = 1 << 1,
  292. MLX4_EQ_PORT_INFO_LID_CHANGE_MASK = 1 << 2,
  293. MLX4_EQ_PORT_INFO_CLIENT_REREG_MASK = 1 << 3,
  294. MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK = 1 << 4,
  295. };
  296. #define MSTR_SM_CHANGE_MASK (MLX4_EQ_PORT_INFO_MSTR_SM_SL_CHANGE_MASK | \
  297. MLX4_EQ_PORT_INFO_MSTR_SM_LID_CHANGE_MASK)
  298. static inline u64 mlx4_fw_ver(u64 major, u64 minor, u64 subminor)
  299. {
  300. return (major << 32) | (minor << 16) | subminor;
  301. }
  302. struct mlx4_phys_caps {
  303. u32 gid_phys_table_len[MLX4_MAX_PORTS + 1];
  304. u32 pkey_phys_table_len[MLX4_MAX_PORTS + 1];
  305. u32 num_phys_eqs;
  306. u32 base_sqpn;
  307. u32 base_proxy_sqpn;
  308. u32 base_tunnel_sqpn;
  309. };
  310. struct mlx4_caps {
  311. u64 fw_ver;
  312. u32 function;
  313. int num_ports;
  314. int vl_cap[MLX4_MAX_PORTS + 1];
  315. int ib_mtu_cap[MLX4_MAX_PORTS + 1];
  316. __be32 ib_port_def_cap[MLX4_MAX_PORTS + 1];
  317. u64 def_mac[MLX4_MAX_PORTS + 1];
  318. int eth_mtu_cap[MLX4_MAX_PORTS + 1];
  319. int gid_table_len[MLX4_MAX_PORTS + 1];
  320. int pkey_table_len[MLX4_MAX_PORTS + 1];
  321. int trans_type[MLX4_MAX_PORTS + 1];
  322. int vendor_oui[MLX4_MAX_PORTS + 1];
  323. int wavelength[MLX4_MAX_PORTS + 1];
  324. u64 trans_code[MLX4_MAX_PORTS + 1];
  325. int local_ca_ack_delay;
  326. int num_uars;
  327. u32 uar_page_size;
  328. int bf_reg_size;
  329. int bf_regs_per_page;
  330. int max_sq_sg;
  331. int max_rq_sg;
  332. int num_qps;
  333. int max_wqes;
  334. int max_sq_desc_sz;
  335. int max_rq_desc_sz;
  336. int max_qp_init_rdma;
  337. int max_qp_dest_rdma;
  338. u32 *qp0_proxy;
  339. u32 *qp1_proxy;
  340. u32 *qp0_tunnel;
  341. u32 *qp1_tunnel;
  342. int num_srqs;
  343. int max_srq_wqes;
  344. int max_srq_sge;
  345. int reserved_srqs;
  346. int num_cqs;
  347. int max_cqes;
  348. int reserved_cqs;
  349. int num_eqs;
  350. int reserved_eqs;
  351. int num_comp_vectors;
  352. int comp_pool;
  353. int num_mpts;
  354. int max_fmr_maps;
  355. int num_mtts;
  356. int fmr_reserved_mtts;
  357. int reserved_mtts;
  358. int reserved_mrws;
  359. int reserved_uars;
  360. int num_mgms;
  361. int num_amgms;
  362. int reserved_mcgs;
  363. int num_qp_per_mgm;
  364. int steering_mode;
  365. int fs_log_max_ucast_qp_range_size;
  366. int num_pds;
  367. int reserved_pds;
  368. int max_xrcds;
  369. int reserved_xrcds;
  370. int mtt_entry_sz;
  371. u32 max_msg_sz;
  372. u32 page_size_cap;
  373. u64 flags;
  374. u64 flags2;
  375. u32 bmme_flags;
  376. u32 reserved_lkey;
  377. u16 stat_rate_support;
  378. u8 port_width_cap[MLX4_MAX_PORTS + 1];
  379. int max_gso_sz;
  380. int max_rss_tbl_sz;
  381. int reserved_qps_cnt[MLX4_NUM_QP_REGION];
  382. int reserved_qps;
  383. int reserved_qps_base[MLX4_NUM_QP_REGION];
  384. int log_num_macs;
  385. int log_num_vlans;
  386. int log_num_prios;
  387. enum mlx4_port_type port_type[MLX4_MAX_PORTS + 1];
  388. u8 supported_type[MLX4_MAX_PORTS + 1];
  389. u8 suggested_type[MLX4_MAX_PORTS + 1];
  390. u8 default_sense[MLX4_MAX_PORTS + 1];
  391. u32 port_mask[MLX4_MAX_PORTS + 1];
  392. enum mlx4_port_type possible_type[MLX4_MAX_PORTS + 1];
  393. u32 max_counters;
  394. u8 port_ib_mtu[MLX4_MAX_PORTS + 1];
  395. u16 sqp_demux;
  396. u32 eqe_size;
  397. u32 cqe_size;
  398. u8 eqe_factor;
  399. u32 userspace_caps; /* userspace must be aware of these */
  400. u32 function_caps; /* VFs must be aware of these */
  401. u16 hca_core_clock;
  402. };
  403. struct mlx4_buf_list {
  404. void *buf;
  405. dma_addr_t map;
  406. };
  407. struct mlx4_buf {
  408. struct mlx4_buf_list direct;
  409. struct mlx4_buf_list *page_list;
  410. int nbufs;
  411. int npages;
  412. int page_shift;
  413. };
  414. struct mlx4_mtt {
  415. u32 offset;
  416. int order;
  417. int page_shift;
  418. };
  419. enum {
  420. MLX4_DB_PER_PAGE = PAGE_SIZE / 4
  421. };
  422. struct mlx4_db_pgdir {
  423. struct list_head list;
  424. DECLARE_BITMAP(order0, MLX4_DB_PER_PAGE);
  425. DECLARE_BITMAP(order1, MLX4_DB_PER_PAGE / 2);
  426. unsigned long *bits[2];
  427. __be32 *db_page;
  428. dma_addr_t db_dma;
  429. };
  430. struct mlx4_ib_user_db_page;
  431. struct mlx4_db {
  432. __be32 *db;
  433. union {
  434. struct mlx4_db_pgdir *pgdir;
  435. struct mlx4_ib_user_db_page *user_page;
  436. } u;
  437. dma_addr_t dma;
  438. int index;
  439. int order;
  440. };
  441. struct mlx4_hwq_resources {
  442. struct mlx4_db db;
  443. struct mlx4_mtt mtt;
  444. struct mlx4_buf buf;
  445. };
  446. struct mlx4_mr {
  447. struct mlx4_mtt mtt;
  448. u64 iova;
  449. u64 size;
  450. u32 key;
  451. u32 pd;
  452. u32 access;
  453. int enabled;
  454. };
  455. enum mlx4_mw_type {
  456. MLX4_MW_TYPE_1 = 1,
  457. MLX4_MW_TYPE_2 = 2,
  458. };
  459. struct mlx4_mw {
  460. u32 key;
  461. u32 pd;
  462. enum mlx4_mw_type type;
  463. int enabled;
  464. };
  465. struct mlx4_fmr {
  466. struct mlx4_mr mr;
  467. struct mlx4_mpt_entry *mpt;
  468. __be64 *mtts;
  469. dma_addr_t dma_handle;
  470. int max_pages;
  471. int max_maps;
  472. int maps;
  473. u8 page_shift;
  474. };
  475. struct mlx4_uar {
  476. unsigned long pfn;
  477. int index;
  478. struct list_head bf_list;
  479. unsigned free_bf_bmap;
  480. void __iomem *map;
  481. void __iomem *bf_map;
  482. };
  483. struct mlx4_bf {
  484. unsigned long offset;
  485. int buf_size;
  486. struct mlx4_uar *uar;
  487. void __iomem *reg;
  488. };
  489. struct mlx4_cq {
  490. void (*comp) (struct mlx4_cq *);
  491. void (*event) (struct mlx4_cq *, enum mlx4_event);
  492. struct mlx4_uar *uar;
  493. u32 cons_index;
  494. __be32 *set_ci_db;
  495. __be32 *arm_db;
  496. int arm_sn;
  497. int cqn;
  498. unsigned vector;
  499. atomic_t refcount;
  500. struct completion free;
  501. };
  502. struct mlx4_qp {
  503. void (*event) (struct mlx4_qp *, enum mlx4_event);
  504. int qpn;
  505. atomic_t refcount;
  506. struct completion free;
  507. };
  508. struct mlx4_srq {
  509. void (*event) (struct mlx4_srq *, enum mlx4_event);
  510. int srqn;
  511. int max;
  512. int max_gs;
  513. int wqe_shift;
  514. atomic_t refcount;
  515. struct completion free;
  516. };
  517. struct mlx4_av {
  518. __be32 port_pd;
  519. u8 reserved1;
  520. u8 g_slid;
  521. __be16 dlid;
  522. u8 reserved2;
  523. u8 gid_index;
  524. u8 stat_rate;
  525. u8 hop_limit;
  526. __be32 sl_tclass_flowlabel;
  527. u8 dgid[16];
  528. };
  529. struct mlx4_eth_av {
  530. __be32 port_pd;
  531. u8 reserved1;
  532. u8 smac_idx;
  533. u16 reserved2;
  534. u8 reserved3;
  535. u8 gid_index;
  536. u8 stat_rate;
  537. u8 hop_limit;
  538. __be32 sl_tclass_flowlabel;
  539. u8 dgid[16];
  540. u32 reserved4[2];
  541. __be16 vlan;
  542. u8 mac[6];
  543. };
  544. union mlx4_ext_av {
  545. struct mlx4_av ib;
  546. struct mlx4_eth_av eth;
  547. };
  548. struct mlx4_counter {
  549. u8 reserved1[3];
  550. u8 counter_mode;
  551. __be32 num_ifc;
  552. u32 reserved2[2];
  553. __be64 rx_frames;
  554. __be64 rx_bytes;
  555. __be64 tx_frames;
  556. __be64 tx_bytes;
  557. };
  558. struct mlx4_dev {
  559. struct pci_dev *pdev;
  560. unsigned long flags;
  561. unsigned long num_slaves;
  562. struct mlx4_caps caps;
  563. struct mlx4_phys_caps phys_caps;
  564. struct radix_tree_root qp_table_tree;
  565. u8 rev_id;
  566. char board_id[MLX4_BOARD_ID_LEN];
  567. int num_vfs;
  568. int oper_log_mgm_entry_size;
  569. u64 regid_promisc_array[MLX4_MAX_PORTS + 1];
  570. u64 regid_allmulti_array[MLX4_MAX_PORTS + 1];
  571. };
  572. struct mlx4_eqe {
  573. u8 reserved1;
  574. u8 type;
  575. u8 reserved2;
  576. u8 subtype;
  577. union {
  578. u32 raw[6];
  579. struct {
  580. __be32 cqn;
  581. } __packed comp;
  582. struct {
  583. u16 reserved1;
  584. __be16 token;
  585. u32 reserved2;
  586. u8 reserved3[3];
  587. u8 status;
  588. __be64 out_param;
  589. } __packed cmd;
  590. struct {
  591. __be32 qpn;
  592. } __packed qp;
  593. struct {
  594. __be32 srqn;
  595. } __packed srq;
  596. struct {
  597. __be32 cqn;
  598. u32 reserved1;
  599. u8 reserved2[3];
  600. u8 syndrome;
  601. } __packed cq_err;
  602. struct {
  603. u32 reserved1[2];
  604. __be32 port;
  605. } __packed port_change;
  606. struct {
  607. #define COMM_CHANNEL_BIT_ARRAY_SIZE 4
  608. u32 reserved;
  609. u32 bit_vec[COMM_CHANNEL_BIT_ARRAY_SIZE];
  610. } __packed comm_channel_arm;
  611. struct {
  612. u8 port;
  613. u8 reserved[3];
  614. __be64 mac;
  615. } __packed mac_update;
  616. struct {
  617. __be32 slave_id;
  618. } __packed flr_event;
  619. struct {
  620. __be16 current_temperature;
  621. __be16 warning_threshold;
  622. } __packed warming;
  623. struct {
  624. u8 reserved[3];
  625. u8 port;
  626. union {
  627. struct {
  628. __be16 mstr_sm_lid;
  629. __be16 port_lid;
  630. __be32 changed_attr;
  631. u8 reserved[3];
  632. u8 mstr_sm_sl;
  633. __be64 gid_prefix;
  634. } __packed port_info;
  635. struct {
  636. __be32 block_ptr;
  637. __be32 tbl_entries_mask;
  638. } __packed tbl_change_info;
  639. } params;
  640. } __packed port_mgmt_change;
  641. } event;
  642. u8 slave_id;
  643. u8 reserved3[2];
  644. u8 owner;
  645. } __packed;
  646. struct mlx4_init_port_param {
  647. int set_guid0;
  648. int set_node_guid;
  649. int set_si_guid;
  650. u16 mtu;
  651. int port_width_cap;
  652. u16 vl_cap;
  653. u16 max_gid;
  654. u16 max_pkey;
  655. u64 guid0;
  656. u64 node_guid;
  657. u64 si_guid;
  658. };
  659. #define mlx4_foreach_port(port, dev, type) \
  660. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  661. if ((type) == (dev)->caps.port_mask[(port)])
  662. #define mlx4_foreach_non_ib_transport_port(port, dev) \
  663. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  664. if (((dev)->caps.port_mask[port] != MLX4_PORT_TYPE_IB))
  665. #define mlx4_foreach_ib_transport_port(port, dev) \
  666. for ((port) = 1; (port) <= (dev)->caps.num_ports; (port)++) \
  667. if (((dev)->caps.port_mask[port] == MLX4_PORT_TYPE_IB) || \
  668. ((dev)->caps.flags & MLX4_DEV_CAP_FLAG_IBOE))
  669. #define MLX4_INVALID_SLAVE_ID 0xFF
  670. void handle_port_mgmt_change_event(struct work_struct *work);
  671. static inline int mlx4_master_func_num(struct mlx4_dev *dev)
  672. {
  673. return dev->caps.function;
  674. }
  675. static inline int mlx4_is_master(struct mlx4_dev *dev)
  676. {
  677. return dev->flags & MLX4_FLAG_MASTER;
  678. }
  679. static inline int mlx4_is_qp_reserved(struct mlx4_dev *dev, u32 qpn)
  680. {
  681. return (qpn < dev->phys_caps.base_sqpn + 8 +
  682. 16 * MLX4_MFUNC_MAX * !!mlx4_is_master(dev));
  683. }
  684. static inline int mlx4_is_guest_proxy(struct mlx4_dev *dev, int slave, u32 qpn)
  685. {
  686. int guest_proxy_base = dev->phys_caps.base_proxy_sqpn + slave * 8;
  687. if (qpn >= guest_proxy_base && qpn < guest_proxy_base + 8)
  688. return 1;
  689. return 0;
  690. }
  691. static inline int mlx4_is_mfunc(struct mlx4_dev *dev)
  692. {
  693. return dev->flags & (MLX4_FLAG_SLAVE | MLX4_FLAG_MASTER);
  694. }
  695. static inline int mlx4_is_slave(struct mlx4_dev *dev)
  696. {
  697. return dev->flags & MLX4_FLAG_SLAVE;
  698. }
  699. int mlx4_buf_alloc(struct mlx4_dev *dev, int size, int max_direct,
  700. struct mlx4_buf *buf);
  701. void mlx4_buf_free(struct mlx4_dev *dev, int size, struct mlx4_buf *buf);
  702. static inline void *mlx4_buf_offset(struct mlx4_buf *buf, int offset)
  703. {
  704. if (BITS_PER_LONG == 64 || buf->nbufs == 1)
  705. return buf->direct.buf + offset;
  706. else
  707. return buf->page_list[offset >> PAGE_SHIFT].buf +
  708. (offset & (PAGE_SIZE - 1));
  709. }
  710. int mlx4_pd_alloc(struct mlx4_dev *dev, u32 *pdn);
  711. void mlx4_pd_free(struct mlx4_dev *dev, u32 pdn);
  712. int mlx4_xrcd_alloc(struct mlx4_dev *dev, u32 *xrcdn);
  713. void mlx4_xrcd_free(struct mlx4_dev *dev, u32 xrcdn);
  714. int mlx4_uar_alloc(struct mlx4_dev *dev, struct mlx4_uar *uar);
  715. void mlx4_uar_free(struct mlx4_dev *dev, struct mlx4_uar *uar);
  716. int mlx4_bf_alloc(struct mlx4_dev *dev, struct mlx4_bf *bf);
  717. void mlx4_bf_free(struct mlx4_dev *dev, struct mlx4_bf *bf);
  718. int mlx4_mtt_init(struct mlx4_dev *dev, int npages, int page_shift,
  719. struct mlx4_mtt *mtt);
  720. void mlx4_mtt_cleanup(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  721. u64 mlx4_mtt_addr(struct mlx4_dev *dev, struct mlx4_mtt *mtt);
  722. int mlx4_mr_alloc(struct mlx4_dev *dev, u32 pd, u64 iova, u64 size, u32 access,
  723. int npages, int page_shift, struct mlx4_mr *mr);
  724. int mlx4_mr_free(struct mlx4_dev *dev, struct mlx4_mr *mr);
  725. int mlx4_mr_enable(struct mlx4_dev *dev, struct mlx4_mr *mr);
  726. int mlx4_mw_alloc(struct mlx4_dev *dev, u32 pd, enum mlx4_mw_type type,
  727. struct mlx4_mw *mw);
  728. void mlx4_mw_free(struct mlx4_dev *dev, struct mlx4_mw *mw);
  729. int mlx4_mw_enable(struct mlx4_dev *dev, struct mlx4_mw *mw);
  730. int mlx4_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  731. int start_index, int npages, u64 *page_list);
  732. int mlx4_buf_write_mtt(struct mlx4_dev *dev, struct mlx4_mtt *mtt,
  733. struct mlx4_buf *buf);
  734. int mlx4_db_alloc(struct mlx4_dev *dev, struct mlx4_db *db, int order);
  735. void mlx4_db_free(struct mlx4_dev *dev, struct mlx4_db *db);
  736. int mlx4_alloc_hwq_res(struct mlx4_dev *dev, struct mlx4_hwq_resources *wqres,
  737. int size, int max_direct);
  738. void mlx4_free_hwq_res(struct mlx4_dev *mdev, struct mlx4_hwq_resources *wqres,
  739. int size);
  740. int mlx4_cq_alloc(struct mlx4_dev *dev, int nent, struct mlx4_mtt *mtt,
  741. struct mlx4_uar *uar, u64 db_rec, struct mlx4_cq *cq,
  742. unsigned vector, int collapsed, int timestamp_en);
  743. void mlx4_cq_free(struct mlx4_dev *dev, struct mlx4_cq *cq);
  744. int mlx4_qp_reserve_range(struct mlx4_dev *dev, int cnt, int align, int *base);
  745. void mlx4_qp_release_range(struct mlx4_dev *dev, int base_qpn, int cnt);
  746. int mlx4_qp_alloc(struct mlx4_dev *dev, int qpn, struct mlx4_qp *qp);
  747. void mlx4_qp_free(struct mlx4_dev *dev, struct mlx4_qp *qp);
  748. int mlx4_srq_alloc(struct mlx4_dev *dev, u32 pdn, u32 cqn, u16 xrcdn,
  749. struct mlx4_mtt *mtt, u64 db_rec, struct mlx4_srq *srq);
  750. void mlx4_srq_free(struct mlx4_dev *dev, struct mlx4_srq *srq);
  751. int mlx4_srq_arm(struct mlx4_dev *dev, struct mlx4_srq *srq, int limit_watermark);
  752. int mlx4_srq_query(struct mlx4_dev *dev, struct mlx4_srq *srq, int *limit_watermark);
  753. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port);
  754. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port);
  755. int mlx4_unicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  756. int block_mcast_loopback, enum mlx4_protocol prot);
  757. int mlx4_unicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  758. enum mlx4_protocol prot);
  759. int mlx4_multicast_attach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  760. u8 port, int block_mcast_loopback,
  761. enum mlx4_protocol protocol, u64 *reg_id);
  762. int mlx4_multicast_detach(struct mlx4_dev *dev, struct mlx4_qp *qp, u8 gid[16],
  763. enum mlx4_protocol protocol, u64 reg_id);
  764. enum {
  765. MLX4_DOMAIN_UVERBS = 0x1000,
  766. MLX4_DOMAIN_ETHTOOL = 0x2000,
  767. MLX4_DOMAIN_RFS = 0x3000,
  768. MLX4_DOMAIN_NIC = 0x5000,
  769. };
  770. enum mlx4_net_trans_rule_id {
  771. MLX4_NET_TRANS_RULE_ID_ETH = 0,
  772. MLX4_NET_TRANS_RULE_ID_IB,
  773. MLX4_NET_TRANS_RULE_ID_IPV6,
  774. MLX4_NET_TRANS_RULE_ID_IPV4,
  775. MLX4_NET_TRANS_RULE_ID_TCP,
  776. MLX4_NET_TRANS_RULE_ID_UDP,
  777. MLX4_NET_TRANS_RULE_NUM, /* should be last */
  778. };
  779. extern const u16 __sw_id_hw[];
  780. static inline int map_hw_to_sw_id(u16 header_id)
  781. {
  782. int i;
  783. for (i = 0; i < MLX4_NET_TRANS_RULE_NUM; i++) {
  784. if (header_id == __sw_id_hw[i])
  785. return i;
  786. }
  787. return -EINVAL;
  788. }
  789. enum mlx4_net_trans_promisc_mode {
  790. MLX4_FS_PROMISC_NONE = 0,
  791. MLX4_FS_PROMISC_UPLINK,
  792. /* For future use. Not implemented yet */
  793. MLX4_FS_PROMISC_FUNCTION_PORT,
  794. MLX4_FS_PROMISC_ALL_MULTI,
  795. };
  796. struct mlx4_spec_eth {
  797. u8 dst_mac[6];
  798. u8 dst_mac_msk[6];
  799. u8 src_mac[6];
  800. u8 src_mac_msk[6];
  801. u8 ether_type_enable;
  802. __be16 ether_type;
  803. __be16 vlan_id_msk;
  804. __be16 vlan_id;
  805. };
  806. struct mlx4_spec_tcp_udp {
  807. __be16 dst_port;
  808. __be16 dst_port_msk;
  809. __be16 src_port;
  810. __be16 src_port_msk;
  811. };
  812. struct mlx4_spec_ipv4 {
  813. __be32 dst_ip;
  814. __be32 dst_ip_msk;
  815. __be32 src_ip;
  816. __be32 src_ip_msk;
  817. };
  818. struct mlx4_spec_ib {
  819. __be32 r_qpn;
  820. __be32 qpn_msk;
  821. u8 dst_gid[16];
  822. u8 dst_gid_msk[16];
  823. };
  824. struct mlx4_spec_list {
  825. struct list_head list;
  826. enum mlx4_net_trans_rule_id id;
  827. union {
  828. struct mlx4_spec_eth eth;
  829. struct mlx4_spec_ib ib;
  830. struct mlx4_spec_ipv4 ipv4;
  831. struct mlx4_spec_tcp_udp tcp_udp;
  832. };
  833. };
  834. enum mlx4_net_trans_hw_rule_queue {
  835. MLX4_NET_TRANS_Q_FIFO,
  836. MLX4_NET_TRANS_Q_LIFO,
  837. };
  838. struct mlx4_net_trans_rule {
  839. struct list_head list;
  840. enum mlx4_net_trans_hw_rule_queue queue_mode;
  841. bool exclusive;
  842. bool allow_loopback;
  843. enum mlx4_net_trans_promisc_mode promisc_mode;
  844. u8 port;
  845. u16 priority;
  846. u32 qpn;
  847. };
  848. int mlx4_flow_steer_promisc_add(struct mlx4_dev *dev, u8 port, u32 qpn,
  849. enum mlx4_net_trans_promisc_mode mode);
  850. int mlx4_flow_steer_promisc_remove(struct mlx4_dev *dev, u8 port,
  851. enum mlx4_net_trans_promisc_mode mode);
  852. int mlx4_multicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  853. int mlx4_multicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  854. int mlx4_unicast_promisc_add(struct mlx4_dev *dev, u32 qpn, u8 port);
  855. int mlx4_unicast_promisc_remove(struct mlx4_dev *dev, u32 qpn, u8 port);
  856. int mlx4_SET_MCAST_FLTR(struct mlx4_dev *dev, u8 port, u64 mac, u64 clear, u8 mode);
  857. int mlx4_register_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  858. void mlx4_unregister_mac(struct mlx4_dev *dev, u8 port, u64 mac);
  859. int mlx4_get_base_qpn(struct mlx4_dev *dev, u8 port);
  860. int __mlx4_replace_mac(struct mlx4_dev *dev, u8 port, int qpn, u64 new_mac);
  861. void mlx4_set_stats_bitmap(struct mlx4_dev *dev, u64 *stats_bitmap);
  862. int mlx4_SET_PORT_general(struct mlx4_dev *dev, u8 port, int mtu,
  863. u8 pptx, u8 pfctx, u8 pprx, u8 pfcrx);
  864. int mlx4_SET_PORT_qpn_calc(struct mlx4_dev *dev, u8 port, u32 base_qpn,
  865. u8 promisc);
  866. int mlx4_SET_PORT_PRIO2TC(struct mlx4_dev *dev, u8 port, u8 *prio2tc);
  867. int mlx4_SET_PORT_SCHEDULER(struct mlx4_dev *dev, u8 port, u8 *tc_tx_bw,
  868. u8 *pg, u16 *ratelimit);
  869. int mlx4_find_cached_vlan(struct mlx4_dev *dev, u8 port, u16 vid, int *idx);
  870. int mlx4_register_vlan(struct mlx4_dev *dev, u8 port, u16 vlan, int *index);
  871. void mlx4_unregister_vlan(struct mlx4_dev *dev, u8 port, int index);
  872. int mlx4_map_phys_fmr(struct mlx4_dev *dev, struct mlx4_fmr *fmr, u64 *page_list,
  873. int npages, u64 iova, u32 *lkey, u32 *rkey);
  874. int mlx4_fmr_alloc(struct mlx4_dev *dev, u32 pd, u32 access, int max_pages,
  875. int max_maps, u8 page_shift, struct mlx4_fmr *fmr);
  876. int mlx4_fmr_enable(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  877. void mlx4_fmr_unmap(struct mlx4_dev *dev, struct mlx4_fmr *fmr,
  878. u32 *lkey, u32 *rkey);
  879. int mlx4_fmr_free(struct mlx4_dev *dev, struct mlx4_fmr *fmr);
  880. int mlx4_SYNC_TPT(struct mlx4_dev *dev);
  881. int mlx4_test_interrupts(struct mlx4_dev *dev);
  882. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  883. int *vector);
  884. void mlx4_release_eq(struct mlx4_dev *dev, int vec);
  885. int mlx4_wol_read(struct mlx4_dev *dev, u64 *config, int port);
  886. int mlx4_wol_write(struct mlx4_dev *dev, u64 config, int port);
  887. int mlx4_counter_alloc(struct mlx4_dev *dev, u32 *idx);
  888. void mlx4_counter_free(struct mlx4_dev *dev, u32 idx);
  889. int mlx4_flow_attach(struct mlx4_dev *dev,
  890. struct mlx4_net_trans_rule *rule, u64 *reg_id);
  891. int mlx4_flow_detach(struct mlx4_dev *dev, u64 reg_id);
  892. void mlx4_sync_pkey_table(struct mlx4_dev *dev, int slave, int port,
  893. int i, int val);
  894. int mlx4_get_parav_qkey(struct mlx4_dev *dev, u32 qpn, u32 *qkey);
  895. int mlx4_is_slave_active(struct mlx4_dev *dev, int slave);
  896. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port);
  897. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port);
  898. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr);
  899. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port, u8 port_subtype_change);
  900. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port);
  901. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave, u8 port, int event, enum slave_port_gen_event *gen_event);
  902. void mlx4_put_slave_node_guid(struct mlx4_dev *dev, int slave, __be64 guid);
  903. __be64 mlx4_get_slave_node_guid(struct mlx4_dev *dev, int slave);
  904. cycle_t mlx4_read_clock(struct mlx4_dev *dev);
  905. #endif /* MLX4_DEVICE_H */