en_rx.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047
  1. /*
  2. * Copyright (c) 2007 Mellanox Technologies. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. *
  32. */
  33. #include <linux/mlx4/cq.h>
  34. #include <linux/slab.h>
  35. #include <linux/mlx4/qp.h>
  36. #include <linux/skbuff.h>
  37. #include <linux/rculist.h>
  38. #include <linux/if_ether.h>
  39. #include <linux/if_vlan.h>
  40. #include <linux/vmalloc.h>
  41. #include "mlx4_en.h"
  42. static int mlx4_en_alloc_frags(struct mlx4_en_priv *priv,
  43. struct mlx4_en_rx_desc *rx_desc,
  44. struct mlx4_en_rx_alloc *frags,
  45. struct mlx4_en_rx_alloc *ring_alloc)
  46. {
  47. struct mlx4_en_rx_alloc page_alloc[MLX4_EN_MAX_RX_FRAGS];
  48. struct mlx4_en_frag_info *frag_info;
  49. struct page *page;
  50. dma_addr_t dma;
  51. int i;
  52. for (i = 0; i < priv->num_frags; i++) {
  53. frag_info = &priv->frag_info[i];
  54. if (ring_alloc[i].offset == frag_info->last_offset) {
  55. page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  56. MLX4_EN_ALLOC_ORDER);
  57. if (!page)
  58. goto out;
  59. dma = dma_map_page(priv->ddev, page, 0,
  60. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  61. if (dma_mapping_error(priv->ddev, dma)) {
  62. put_page(page);
  63. goto out;
  64. }
  65. page_alloc[i].page = page;
  66. page_alloc[i].dma = dma;
  67. page_alloc[i].offset = frag_info->frag_align;
  68. } else {
  69. page_alloc[i].page = ring_alloc[i].page;
  70. get_page(ring_alloc[i].page);
  71. page_alloc[i].dma = ring_alloc[i].dma;
  72. page_alloc[i].offset = ring_alloc[i].offset +
  73. frag_info->frag_stride;
  74. }
  75. }
  76. for (i = 0; i < priv->num_frags; i++) {
  77. frags[i] = ring_alloc[i];
  78. dma = ring_alloc[i].dma + ring_alloc[i].offset;
  79. ring_alloc[i] = page_alloc[i];
  80. rx_desc->data[i].addr = cpu_to_be64(dma);
  81. }
  82. return 0;
  83. out:
  84. while (i--) {
  85. frag_info = &priv->frag_info[i];
  86. if (ring_alloc[i].offset == frag_info->last_offset)
  87. dma_unmap_page(priv->ddev, page_alloc[i].dma,
  88. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  89. put_page(page_alloc[i].page);
  90. }
  91. return -ENOMEM;
  92. }
  93. static void mlx4_en_free_frag(struct mlx4_en_priv *priv,
  94. struct mlx4_en_rx_alloc *frags,
  95. int i)
  96. {
  97. struct mlx4_en_frag_info *frag_info = &priv->frag_info[i];
  98. if (frags[i].offset == frag_info->last_offset) {
  99. dma_unmap_page(priv->ddev, frags[i].dma, MLX4_EN_ALLOC_SIZE,
  100. PCI_DMA_FROMDEVICE);
  101. }
  102. if (frags[i].page)
  103. put_page(frags[i].page);
  104. }
  105. static int mlx4_en_init_allocator(struct mlx4_en_priv *priv,
  106. struct mlx4_en_rx_ring *ring)
  107. {
  108. struct mlx4_en_rx_alloc *page_alloc;
  109. int i;
  110. for (i = 0; i < priv->num_frags; i++) {
  111. page_alloc = &ring->page_alloc[i];
  112. page_alloc->page = alloc_pages(GFP_ATOMIC | __GFP_COMP,
  113. MLX4_EN_ALLOC_ORDER);
  114. if (!page_alloc->page)
  115. goto out;
  116. page_alloc->dma = dma_map_page(priv->ddev, page_alloc->page, 0,
  117. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  118. if (dma_mapping_error(priv->ddev, page_alloc->dma)) {
  119. put_page(page_alloc->page);
  120. page_alloc->page = NULL;
  121. goto out;
  122. }
  123. page_alloc->offset = priv->frag_info[i].frag_align;
  124. en_dbg(DRV, priv, "Initialized allocator:%d with page:%p\n",
  125. i, page_alloc->page);
  126. }
  127. return 0;
  128. out:
  129. while (i--) {
  130. page_alloc = &ring->page_alloc[i];
  131. dma_unmap_page(priv->ddev, page_alloc->dma,
  132. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  133. put_page(page_alloc->page);
  134. page_alloc->page = NULL;
  135. }
  136. return -ENOMEM;
  137. }
  138. static void mlx4_en_destroy_allocator(struct mlx4_en_priv *priv,
  139. struct mlx4_en_rx_ring *ring)
  140. {
  141. struct mlx4_en_rx_alloc *page_alloc;
  142. int i;
  143. for (i = 0; i < priv->num_frags; i++) {
  144. page_alloc = &ring->page_alloc[i];
  145. en_dbg(DRV, priv, "Freeing allocator:%d count:%d\n",
  146. i, page_count(page_alloc->page));
  147. dma_unmap_page(priv->ddev, page_alloc->dma,
  148. MLX4_EN_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
  149. put_page(page_alloc->page);
  150. page_alloc->page = NULL;
  151. }
  152. }
  153. static void mlx4_en_init_rx_desc(struct mlx4_en_priv *priv,
  154. struct mlx4_en_rx_ring *ring, int index)
  155. {
  156. struct mlx4_en_rx_desc *rx_desc = ring->buf + ring->stride * index;
  157. int possible_frags;
  158. int i;
  159. /* Set size and memtype fields */
  160. for (i = 0; i < priv->num_frags; i++) {
  161. rx_desc->data[i].byte_count =
  162. cpu_to_be32(priv->frag_info[i].frag_size);
  163. rx_desc->data[i].lkey = cpu_to_be32(priv->mdev->mr.key);
  164. }
  165. /* If the number of used fragments does not fill up the ring stride,
  166. * remaining (unused) fragments must be padded with null address/size
  167. * and a special memory key */
  168. possible_frags = (ring->stride - sizeof(struct mlx4_en_rx_desc)) / DS_SIZE;
  169. for (i = priv->num_frags; i < possible_frags; i++) {
  170. rx_desc->data[i].byte_count = 0;
  171. rx_desc->data[i].lkey = cpu_to_be32(MLX4_EN_MEMTYPE_PAD);
  172. rx_desc->data[i].addr = 0;
  173. }
  174. }
  175. static int mlx4_en_prepare_rx_desc(struct mlx4_en_priv *priv,
  176. struct mlx4_en_rx_ring *ring, int index)
  177. {
  178. struct mlx4_en_rx_desc *rx_desc = ring->buf + (index * ring->stride);
  179. struct mlx4_en_rx_alloc *frags = ring->rx_info +
  180. (index << priv->log_rx_info);
  181. return mlx4_en_alloc_frags(priv, rx_desc, frags, ring->page_alloc);
  182. }
  183. static inline void mlx4_en_update_rx_prod_db(struct mlx4_en_rx_ring *ring)
  184. {
  185. *ring->wqres.db.db = cpu_to_be32(ring->prod & 0xffff);
  186. }
  187. static void mlx4_en_free_rx_desc(struct mlx4_en_priv *priv,
  188. struct mlx4_en_rx_ring *ring,
  189. int index)
  190. {
  191. struct mlx4_en_rx_alloc *frags;
  192. int nr;
  193. frags = ring->rx_info + (index << priv->log_rx_info);
  194. for (nr = 0; nr < priv->num_frags; nr++) {
  195. en_dbg(DRV, priv, "Freeing fragment:%d\n", nr);
  196. mlx4_en_free_frag(priv, frags, nr);
  197. }
  198. }
  199. static int mlx4_en_fill_rx_buffers(struct mlx4_en_priv *priv)
  200. {
  201. struct mlx4_en_rx_ring *ring;
  202. int ring_ind;
  203. int buf_ind;
  204. int new_size;
  205. for (buf_ind = 0; buf_ind < priv->prof->rx_ring_size; buf_ind++) {
  206. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  207. ring = &priv->rx_ring[ring_ind];
  208. if (mlx4_en_prepare_rx_desc(priv, ring,
  209. ring->actual_size)) {
  210. if (ring->actual_size < MLX4_EN_MIN_RX_SIZE) {
  211. en_err(priv, "Failed to allocate "
  212. "enough rx buffers\n");
  213. return -ENOMEM;
  214. } else {
  215. new_size = rounddown_pow_of_two(ring->actual_size);
  216. en_warn(priv, "Only %d buffers allocated "
  217. "reducing ring size to %d",
  218. ring->actual_size, new_size);
  219. goto reduce_rings;
  220. }
  221. }
  222. ring->actual_size++;
  223. ring->prod++;
  224. }
  225. }
  226. return 0;
  227. reduce_rings:
  228. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  229. ring = &priv->rx_ring[ring_ind];
  230. while (ring->actual_size > new_size) {
  231. ring->actual_size--;
  232. ring->prod--;
  233. mlx4_en_free_rx_desc(priv, ring, ring->actual_size);
  234. }
  235. }
  236. return 0;
  237. }
  238. static void mlx4_en_free_rx_buf(struct mlx4_en_priv *priv,
  239. struct mlx4_en_rx_ring *ring)
  240. {
  241. int index;
  242. en_dbg(DRV, priv, "Freeing Rx buf - cons:%d prod:%d\n",
  243. ring->cons, ring->prod);
  244. /* Unmap and free Rx buffers */
  245. BUG_ON((u32) (ring->prod - ring->cons) > ring->actual_size);
  246. while (ring->cons != ring->prod) {
  247. index = ring->cons & ring->size_mask;
  248. en_dbg(DRV, priv, "Processing descriptor:%d\n", index);
  249. mlx4_en_free_rx_desc(priv, ring, index);
  250. ++ring->cons;
  251. }
  252. }
  253. int mlx4_en_create_rx_ring(struct mlx4_en_priv *priv,
  254. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  255. {
  256. struct mlx4_en_dev *mdev = priv->mdev;
  257. int err = -ENOMEM;
  258. int tmp;
  259. ring->prod = 0;
  260. ring->cons = 0;
  261. ring->size = size;
  262. ring->size_mask = size - 1;
  263. ring->stride = stride;
  264. ring->log_stride = ffs(ring->stride) - 1;
  265. ring->buf_size = ring->size * ring->stride + TXBB_SIZE;
  266. tmp = size * roundup_pow_of_two(MLX4_EN_MAX_RX_FRAGS *
  267. sizeof(struct mlx4_en_rx_alloc));
  268. ring->rx_info = vmalloc(tmp);
  269. if (!ring->rx_info)
  270. return -ENOMEM;
  271. en_dbg(DRV, priv, "Allocated rx_info ring at addr:%p size:%d\n",
  272. ring->rx_info, tmp);
  273. err = mlx4_alloc_hwq_res(mdev->dev, &ring->wqres,
  274. ring->buf_size, 2 * PAGE_SIZE);
  275. if (err)
  276. goto err_ring;
  277. err = mlx4_en_map_buffer(&ring->wqres.buf);
  278. if (err) {
  279. en_err(priv, "Failed to map RX buffer\n");
  280. goto err_hwq;
  281. }
  282. ring->buf = ring->wqres.buf.direct.buf;
  283. ring->hwtstamp_rx_filter = priv->hwtstamp_config.rx_filter;
  284. return 0;
  285. err_hwq:
  286. mlx4_free_hwq_res(mdev->dev, &ring->wqres, ring->buf_size);
  287. err_ring:
  288. vfree(ring->rx_info);
  289. ring->rx_info = NULL;
  290. return err;
  291. }
  292. int mlx4_en_activate_rx_rings(struct mlx4_en_priv *priv)
  293. {
  294. struct mlx4_en_rx_ring *ring;
  295. int i;
  296. int ring_ind;
  297. int err;
  298. int stride = roundup_pow_of_two(sizeof(struct mlx4_en_rx_desc) +
  299. DS_SIZE * priv->num_frags);
  300. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  301. ring = &priv->rx_ring[ring_ind];
  302. ring->prod = 0;
  303. ring->cons = 0;
  304. ring->actual_size = 0;
  305. ring->cqn = priv->rx_cq[ring_ind].mcq.cqn;
  306. ring->stride = stride;
  307. if (ring->stride <= TXBB_SIZE)
  308. ring->buf += TXBB_SIZE;
  309. ring->log_stride = ffs(ring->stride) - 1;
  310. ring->buf_size = ring->size * ring->stride;
  311. memset(ring->buf, 0, ring->buf_size);
  312. mlx4_en_update_rx_prod_db(ring);
  313. /* Initialize all descriptors */
  314. for (i = 0; i < ring->size; i++)
  315. mlx4_en_init_rx_desc(priv, ring, i);
  316. /* Initialize page allocators */
  317. err = mlx4_en_init_allocator(priv, ring);
  318. if (err) {
  319. en_err(priv, "Failed initializing ring allocator\n");
  320. if (ring->stride <= TXBB_SIZE)
  321. ring->buf -= TXBB_SIZE;
  322. ring_ind--;
  323. goto err_allocator;
  324. }
  325. }
  326. err = mlx4_en_fill_rx_buffers(priv);
  327. if (err)
  328. goto err_buffers;
  329. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++) {
  330. ring = &priv->rx_ring[ring_ind];
  331. ring->size_mask = ring->actual_size - 1;
  332. mlx4_en_update_rx_prod_db(ring);
  333. }
  334. return 0;
  335. err_buffers:
  336. for (ring_ind = 0; ring_ind < priv->rx_ring_num; ring_ind++)
  337. mlx4_en_free_rx_buf(priv, &priv->rx_ring[ring_ind]);
  338. ring_ind = priv->rx_ring_num - 1;
  339. err_allocator:
  340. while (ring_ind >= 0) {
  341. if (priv->rx_ring[ring_ind].stride <= TXBB_SIZE)
  342. priv->rx_ring[ring_ind].buf -= TXBB_SIZE;
  343. mlx4_en_destroy_allocator(priv, &priv->rx_ring[ring_ind]);
  344. ring_ind--;
  345. }
  346. return err;
  347. }
  348. void mlx4_en_destroy_rx_ring(struct mlx4_en_priv *priv,
  349. struct mlx4_en_rx_ring *ring, u32 size, u16 stride)
  350. {
  351. struct mlx4_en_dev *mdev = priv->mdev;
  352. mlx4_en_unmap_buffer(&ring->wqres.buf);
  353. mlx4_free_hwq_res(mdev->dev, &ring->wqres, size * stride + TXBB_SIZE);
  354. vfree(ring->rx_info);
  355. ring->rx_info = NULL;
  356. #ifdef CONFIG_RFS_ACCEL
  357. mlx4_en_cleanup_filters(priv, ring);
  358. #endif
  359. }
  360. void mlx4_en_deactivate_rx_ring(struct mlx4_en_priv *priv,
  361. struct mlx4_en_rx_ring *ring)
  362. {
  363. mlx4_en_free_rx_buf(priv, ring);
  364. if (ring->stride <= TXBB_SIZE)
  365. ring->buf -= TXBB_SIZE;
  366. mlx4_en_destroy_allocator(priv, ring);
  367. }
  368. static int mlx4_en_complete_rx_desc(struct mlx4_en_priv *priv,
  369. struct mlx4_en_rx_desc *rx_desc,
  370. struct mlx4_en_rx_alloc *frags,
  371. struct sk_buff *skb,
  372. int length)
  373. {
  374. struct skb_frag_struct *skb_frags_rx = skb_shinfo(skb)->frags;
  375. struct mlx4_en_frag_info *frag_info;
  376. int nr;
  377. dma_addr_t dma;
  378. /* Collect used fragments while replacing them in the HW descriptors */
  379. for (nr = 0; nr < priv->num_frags; nr++) {
  380. frag_info = &priv->frag_info[nr];
  381. if (length <= frag_info->frag_prefix_size)
  382. break;
  383. if (!frags[nr].page)
  384. goto fail;
  385. dma = be64_to_cpu(rx_desc->data[nr].addr);
  386. dma_sync_single_for_cpu(priv->ddev, dma, frag_info->frag_size,
  387. DMA_FROM_DEVICE);
  388. /* Save page reference in skb */
  389. get_page(frags[nr].page);
  390. __skb_frag_set_page(&skb_frags_rx[nr], frags[nr].page);
  391. skb_frag_size_set(&skb_frags_rx[nr], frag_info->frag_size);
  392. skb_frags_rx[nr].page_offset = frags[nr].offset;
  393. skb->truesize += frag_info->frag_stride;
  394. }
  395. /* Adjust size of last fragment to match actual length */
  396. if (nr > 0)
  397. skb_frag_size_set(&skb_frags_rx[nr - 1],
  398. length - priv->frag_info[nr - 1].frag_prefix_size);
  399. return nr;
  400. fail:
  401. while (nr > 0) {
  402. nr--;
  403. __skb_frag_unref(&skb_frags_rx[nr]);
  404. }
  405. return 0;
  406. }
  407. static struct sk_buff *mlx4_en_rx_skb(struct mlx4_en_priv *priv,
  408. struct mlx4_en_rx_desc *rx_desc,
  409. struct mlx4_en_rx_alloc *frags,
  410. unsigned int length)
  411. {
  412. struct sk_buff *skb;
  413. void *va;
  414. int used_frags;
  415. dma_addr_t dma;
  416. skb = netdev_alloc_skb(priv->dev, SMALL_PACKET_SIZE + NET_IP_ALIGN);
  417. if (!skb) {
  418. en_dbg(RX_ERR, priv, "Failed allocating skb\n");
  419. return NULL;
  420. }
  421. skb_reserve(skb, NET_IP_ALIGN);
  422. skb->len = length;
  423. /* Get pointer to first fragment so we could copy the headers into the
  424. * (linear part of the) skb */
  425. va = page_address(frags[0].page) + frags[0].offset;
  426. if (length <= SMALL_PACKET_SIZE) {
  427. /* We are copying all relevant data to the skb - temporarily
  428. * sync buffers for the copy */
  429. dma = be64_to_cpu(rx_desc->data[0].addr);
  430. dma_sync_single_for_cpu(priv->ddev, dma, length,
  431. DMA_FROM_DEVICE);
  432. skb_copy_to_linear_data(skb, va, length);
  433. skb->tail += length;
  434. } else {
  435. /* Move relevant fragments to skb */
  436. used_frags = mlx4_en_complete_rx_desc(priv, rx_desc, frags,
  437. skb, length);
  438. if (unlikely(!used_frags)) {
  439. kfree_skb(skb);
  440. return NULL;
  441. }
  442. skb_shinfo(skb)->nr_frags = used_frags;
  443. /* Copy headers into the skb linear buffer */
  444. memcpy(skb->data, va, HEADER_COPY_SIZE);
  445. skb->tail += HEADER_COPY_SIZE;
  446. /* Skip headers in first fragment */
  447. skb_shinfo(skb)->frags[0].page_offset += HEADER_COPY_SIZE;
  448. /* Adjust size of first fragment */
  449. skb_frag_size_sub(&skb_shinfo(skb)->frags[0], HEADER_COPY_SIZE);
  450. skb->data_len = length - HEADER_COPY_SIZE;
  451. }
  452. return skb;
  453. }
  454. static void validate_loopback(struct mlx4_en_priv *priv, struct sk_buff *skb)
  455. {
  456. int i;
  457. int offset = ETH_HLEN;
  458. for (i = 0; i < MLX4_LOOPBACK_TEST_PAYLOAD; i++, offset++) {
  459. if (*(skb->data + offset) != (unsigned char) (i & 0xff))
  460. goto out_loopback;
  461. }
  462. /* Loopback found */
  463. priv->loopback_ok = 1;
  464. out_loopback:
  465. dev_kfree_skb_any(skb);
  466. }
  467. static void mlx4_en_refill_rx_buffers(struct mlx4_en_priv *priv,
  468. struct mlx4_en_rx_ring *ring)
  469. {
  470. int index = ring->prod & ring->size_mask;
  471. while ((u32) (ring->prod - ring->cons) < ring->actual_size) {
  472. if (mlx4_en_prepare_rx_desc(priv, ring, index))
  473. break;
  474. ring->prod++;
  475. index = ring->prod & ring->size_mask;
  476. }
  477. }
  478. int mlx4_en_process_rx_cq(struct net_device *dev, struct mlx4_en_cq *cq, int budget)
  479. {
  480. struct mlx4_en_priv *priv = netdev_priv(dev);
  481. struct mlx4_en_dev *mdev = priv->mdev;
  482. struct mlx4_cqe *cqe;
  483. struct mlx4_en_rx_ring *ring = &priv->rx_ring[cq->ring];
  484. struct mlx4_en_rx_alloc *frags;
  485. struct mlx4_en_rx_desc *rx_desc;
  486. struct sk_buff *skb;
  487. int index;
  488. int nr;
  489. unsigned int length;
  490. int polled = 0;
  491. int ip_summed;
  492. int factor = priv->cqe_factor;
  493. u64 timestamp;
  494. if (!priv->port_up)
  495. return 0;
  496. /* We assume a 1:1 mapping between CQEs and Rx descriptors, so Rx
  497. * descriptor offset can be deduced from the CQE index instead of
  498. * reading 'cqe->index' */
  499. index = cq->mcq.cons_index & ring->size_mask;
  500. cqe = &cq->buf[(index << factor) + factor];
  501. /* Process all completed CQEs */
  502. while (XNOR(cqe->owner_sr_opcode & MLX4_CQE_OWNER_MASK,
  503. cq->mcq.cons_index & cq->size)) {
  504. frags = ring->rx_info + (index << priv->log_rx_info);
  505. rx_desc = ring->buf + (index << ring->log_stride);
  506. /*
  507. * make sure we read the CQE after we read the ownership bit
  508. */
  509. rmb();
  510. /* Drop packet on bad receive or bad checksum */
  511. if (unlikely((cqe->owner_sr_opcode & MLX4_CQE_OPCODE_MASK) ==
  512. MLX4_CQE_OPCODE_ERROR)) {
  513. en_err(priv, "CQE completed in error - vendor "
  514. "syndrom:%d syndrom:%d\n",
  515. ((struct mlx4_err_cqe *) cqe)->vendor_err_syndrome,
  516. ((struct mlx4_err_cqe *) cqe)->syndrome);
  517. goto next;
  518. }
  519. if (unlikely(cqe->badfcs_enc & MLX4_CQE_BAD_FCS)) {
  520. en_dbg(RX_ERR, priv, "Accepted frame with bad FCS\n");
  521. goto next;
  522. }
  523. /* Check if we need to drop the packet if SRIOV is not enabled
  524. * and not performing the selftest or flb disabled
  525. */
  526. if (priv->flags & MLX4_EN_FLAG_RX_FILTER_NEEDED) {
  527. struct ethhdr *ethh;
  528. dma_addr_t dma;
  529. /* Get pointer to first fragment since we haven't
  530. * skb yet and cast it to ethhdr struct
  531. */
  532. dma = be64_to_cpu(rx_desc->data[0].addr);
  533. dma_sync_single_for_cpu(priv->ddev, dma, sizeof(*ethh),
  534. DMA_FROM_DEVICE);
  535. ethh = (struct ethhdr *)(page_address(frags[0].page) +
  536. frags[0].offset);
  537. if (is_multicast_ether_addr(ethh->h_dest)) {
  538. struct mlx4_mac_entry *entry;
  539. struct hlist_head *bucket;
  540. unsigned int mac_hash;
  541. /* Drop the packet, since HW loopback-ed it */
  542. mac_hash = ethh->h_source[MLX4_EN_MAC_HASH_IDX];
  543. bucket = &priv->mac_hash[mac_hash];
  544. rcu_read_lock();
  545. hlist_for_each_entry_rcu(entry, bucket, hlist) {
  546. if (ether_addr_equal_64bits(entry->mac,
  547. ethh->h_source)) {
  548. rcu_read_unlock();
  549. goto next;
  550. }
  551. }
  552. rcu_read_unlock();
  553. }
  554. }
  555. /*
  556. * Packet is OK - process it.
  557. */
  558. length = be32_to_cpu(cqe->byte_cnt);
  559. length -= ring->fcs_del;
  560. ring->bytes += length;
  561. ring->packets++;
  562. if (likely(dev->features & NETIF_F_RXCSUM)) {
  563. if ((cqe->status & cpu_to_be16(MLX4_CQE_STATUS_IPOK)) &&
  564. (cqe->checksum == cpu_to_be16(0xffff))) {
  565. ring->csum_ok++;
  566. /* This packet is eligible for GRO if it is:
  567. * - DIX Ethernet (type interpretation)
  568. * - TCP/IP (v4)
  569. * - without IP options
  570. * - not an IP fragment */
  571. if (dev->features & NETIF_F_GRO) {
  572. struct sk_buff *gro_skb = napi_get_frags(&cq->napi);
  573. if (!gro_skb)
  574. goto next;
  575. nr = mlx4_en_complete_rx_desc(priv,
  576. rx_desc, frags, gro_skb,
  577. length);
  578. if (!nr)
  579. goto next;
  580. skb_shinfo(gro_skb)->nr_frags = nr;
  581. gro_skb->len = length;
  582. gro_skb->data_len = length;
  583. gro_skb->ip_summed = CHECKSUM_UNNECESSARY;
  584. if ((cqe->vlan_my_qpn &
  585. cpu_to_be32(MLX4_CQE_VLAN_PRESENT_MASK)) &&
  586. (dev->features & NETIF_F_HW_VLAN_CTAG_RX)) {
  587. u16 vid = be16_to_cpu(cqe->sl_vid);
  588. __vlan_hwaccel_put_tag(gro_skb, htons(ETH_P_8021Q), vid);
  589. }
  590. if (dev->features & NETIF_F_RXHASH)
  591. gro_skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  592. skb_record_rx_queue(gro_skb, cq->ring);
  593. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  594. timestamp = mlx4_en_get_cqe_ts(cqe);
  595. mlx4_en_fill_hwtstamps(mdev,
  596. skb_hwtstamps(gro_skb),
  597. timestamp);
  598. }
  599. napi_gro_frags(&cq->napi);
  600. goto next;
  601. }
  602. /* GRO not possible, complete processing here */
  603. ip_summed = CHECKSUM_UNNECESSARY;
  604. } else {
  605. ip_summed = CHECKSUM_NONE;
  606. ring->csum_none++;
  607. }
  608. } else {
  609. ip_summed = CHECKSUM_NONE;
  610. ring->csum_none++;
  611. }
  612. skb = mlx4_en_rx_skb(priv, rx_desc, frags, length);
  613. if (!skb) {
  614. priv->stats.rx_dropped++;
  615. goto next;
  616. }
  617. if (unlikely(priv->validate_loopback)) {
  618. validate_loopback(priv, skb);
  619. goto next;
  620. }
  621. skb->ip_summed = ip_summed;
  622. skb->protocol = eth_type_trans(skb, dev);
  623. skb_record_rx_queue(skb, cq->ring);
  624. if (dev->features & NETIF_F_RXHASH)
  625. skb->rxhash = be32_to_cpu(cqe->immed_rss_invalid);
  626. if ((be32_to_cpu(cqe->vlan_my_qpn) &
  627. MLX4_CQE_VLAN_PRESENT_MASK) &&
  628. (dev->features & NETIF_F_HW_VLAN_CTAG_RX))
  629. __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), be16_to_cpu(cqe->sl_vid));
  630. if (ring->hwtstamp_rx_filter == HWTSTAMP_FILTER_ALL) {
  631. timestamp = mlx4_en_get_cqe_ts(cqe);
  632. mlx4_en_fill_hwtstamps(mdev, skb_hwtstamps(skb),
  633. timestamp);
  634. }
  635. /* Push it up the stack */
  636. netif_receive_skb(skb);
  637. next:
  638. for (nr = 0; nr < priv->num_frags; nr++)
  639. mlx4_en_free_frag(priv, frags, nr);
  640. ++cq->mcq.cons_index;
  641. index = (cq->mcq.cons_index) & ring->size_mask;
  642. cqe = &cq->buf[(index << factor) + factor];
  643. if (++polled == budget)
  644. goto out;
  645. }
  646. out:
  647. AVG_PERF_COUNTER(priv->pstats.rx_coal_avg, polled);
  648. mlx4_cq_set_ci(&cq->mcq);
  649. wmb(); /* ensure HW sees CQ consumer before we post new buffers */
  650. ring->cons = cq->mcq.cons_index;
  651. mlx4_en_refill_rx_buffers(priv, ring);
  652. mlx4_en_update_rx_prod_db(ring);
  653. return polled;
  654. }
  655. void mlx4_en_rx_irq(struct mlx4_cq *mcq)
  656. {
  657. struct mlx4_en_cq *cq = container_of(mcq, struct mlx4_en_cq, mcq);
  658. struct mlx4_en_priv *priv = netdev_priv(cq->dev);
  659. if (priv->port_up)
  660. napi_schedule(&cq->napi);
  661. else
  662. mlx4_en_arm_cq(priv, cq);
  663. }
  664. /* Rx CQ polling - called by NAPI */
  665. int mlx4_en_poll_rx_cq(struct napi_struct *napi, int budget)
  666. {
  667. struct mlx4_en_cq *cq = container_of(napi, struct mlx4_en_cq, napi);
  668. struct net_device *dev = cq->dev;
  669. struct mlx4_en_priv *priv = netdev_priv(dev);
  670. int done;
  671. done = mlx4_en_process_rx_cq(dev, cq, budget);
  672. /* If we used up all the quota - we're probably not done yet... */
  673. if (done == budget)
  674. INC_PERF_COUNTER(priv->pstats.napi_quota);
  675. else {
  676. /* Done for now */
  677. napi_complete(napi);
  678. mlx4_en_arm_cq(priv, cq);
  679. }
  680. return done;
  681. }
  682. /* Calculate the last offset position that accommodates a full fragment
  683. * (assuming fagment size = stride-align) */
  684. static int mlx4_en_last_alloc_offset(struct mlx4_en_priv *priv, u16 stride, u16 align)
  685. {
  686. u16 res = MLX4_EN_ALLOC_SIZE % stride;
  687. u16 offset = MLX4_EN_ALLOC_SIZE - stride - res + align;
  688. en_dbg(DRV, priv, "Calculated last offset for stride:%d align:%d "
  689. "res:%d offset:%d\n", stride, align, res, offset);
  690. return offset;
  691. }
  692. static int frag_sizes[] = {
  693. FRAG_SZ0,
  694. FRAG_SZ1,
  695. FRAG_SZ2,
  696. FRAG_SZ3
  697. };
  698. void mlx4_en_calc_rx_buf(struct net_device *dev)
  699. {
  700. struct mlx4_en_priv *priv = netdev_priv(dev);
  701. int eff_mtu = dev->mtu + ETH_HLEN + VLAN_HLEN + ETH_LLC_SNAP_SIZE;
  702. int buf_size = 0;
  703. int i = 0;
  704. while (buf_size < eff_mtu) {
  705. priv->frag_info[i].frag_size =
  706. (eff_mtu > buf_size + frag_sizes[i]) ?
  707. frag_sizes[i] : eff_mtu - buf_size;
  708. priv->frag_info[i].frag_prefix_size = buf_size;
  709. if (!i) {
  710. priv->frag_info[i].frag_align = NET_IP_ALIGN;
  711. priv->frag_info[i].frag_stride =
  712. ALIGN(frag_sizes[i] + NET_IP_ALIGN, SMP_CACHE_BYTES);
  713. } else {
  714. priv->frag_info[i].frag_align = 0;
  715. priv->frag_info[i].frag_stride =
  716. ALIGN(frag_sizes[i], SMP_CACHE_BYTES);
  717. }
  718. priv->frag_info[i].last_offset = mlx4_en_last_alloc_offset(
  719. priv, priv->frag_info[i].frag_stride,
  720. priv->frag_info[i].frag_align);
  721. buf_size += priv->frag_info[i].frag_size;
  722. i++;
  723. }
  724. priv->num_frags = i;
  725. priv->rx_skb_size = eff_mtu;
  726. priv->log_rx_info = ROUNDUP_LOG2(i * sizeof(struct mlx4_en_rx_alloc));
  727. en_dbg(DRV, priv, "Rx buffer scatter-list (effective-mtu:%d "
  728. "num_frags:%d):\n", eff_mtu, priv->num_frags);
  729. for (i = 0; i < priv->num_frags; i++) {
  730. en_dbg(DRV, priv, " frag:%d - size:%d prefix:%d align:%d "
  731. "stride:%d last_offset:%d\n", i,
  732. priv->frag_info[i].frag_size,
  733. priv->frag_info[i].frag_prefix_size,
  734. priv->frag_info[i].frag_align,
  735. priv->frag_info[i].frag_stride,
  736. priv->frag_info[i].last_offset);
  737. }
  738. }
  739. /* RSS related functions */
  740. static int mlx4_en_config_rss_qp(struct mlx4_en_priv *priv, int qpn,
  741. struct mlx4_en_rx_ring *ring,
  742. enum mlx4_qp_state *state,
  743. struct mlx4_qp *qp)
  744. {
  745. struct mlx4_en_dev *mdev = priv->mdev;
  746. struct mlx4_qp_context *context;
  747. int err = 0;
  748. context = kmalloc(sizeof(*context), GFP_KERNEL);
  749. if (!context)
  750. return -ENOMEM;
  751. err = mlx4_qp_alloc(mdev->dev, qpn, qp);
  752. if (err) {
  753. en_err(priv, "Failed to allocate qp #%x\n", qpn);
  754. goto out;
  755. }
  756. qp->event = mlx4_en_sqp_event;
  757. memset(context, 0, sizeof *context);
  758. mlx4_en_fill_qp_context(priv, ring->actual_size, ring->stride, 0, 0,
  759. qpn, ring->cqn, -1, context);
  760. context->db_rec_addr = cpu_to_be64(ring->wqres.db.dma);
  761. /* Cancel FCS removal if FW allows */
  762. if (mdev->dev->caps.flags & MLX4_DEV_CAP_FLAG_FCS_KEEP) {
  763. context->param3 |= cpu_to_be32(1 << 29);
  764. ring->fcs_del = ETH_FCS_LEN;
  765. } else
  766. ring->fcs_del = 0;
  767. err = mlx4_qp_to_ready(mdev->dev, &ring->wqres.mtt, context, qp, state);
  768. if (err) {
  769. mlx4_qp_remove(mdev->dev, qp);
  770. mlx4_qp_free(mdev->dev, qp);
  771. }
  772. mlx4_en_update_rx_prod_db(ring);
  773. out:
  774. kfree(context);
  775. return err;
  776. }
  777. int mlx4_en_create_drop_qp(struct mlx4_en_priv *priv)
  778. {
  779. int err;
  780. u32 qpn;
  781. err = mlx4_qp_reserve_range(priv->mdev->dev, 1, 1, &qpn);
  782. if (err) {
  783. en_err(priv, "Failed reserving drop qpn\n");
  784. return err;
  785. }
  786. err = mlx4_qp_alloc(priv->mdev->dev, qpn, &priv->drop_qp);
  787. if (err) {
  788. en_err(priv, "Failed allocating drop qp\n");
  789. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  790. return err;
  791. }
  792. return 0;
  793. }
  794. void mlx4_en_destroy_drop_qp(struct mlx4_en_priv *priv)
  795. {
  796. u32 qpn;
  797. qpn = priv->drop_qp.qpn;
  798. mlx4_qp_remove(priv->mdev->dev, &priv->drop_qp);
  799. mlx4_qp_free(priv->mdev->dev, &priv->drop_qp);
  800. mlx4_qp_release_range(priv->mdev->dev, qpn, 1);
  801. }
  802. /* Allocate rx qp's and configure them according to rss map */
  803. int mlx4_en_config_rss_steer(struct mlx4_en_priv *priv)
  804. {
  805. struct mlx4_en_dev *mdev = priv->mdev;
  806. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  807. struct mlx4_qp_context context;
  808. struct mlx4_rss_context *rss_context;
  809. int rss_rings;
  810. void *ptr;
  811. u8 rss_mask = (MLX4_RSS_IPV4 | MLX4_RSS_TCP_IPV4 | MLX4_RSS_IPV6 |
  812. MLX4_RSS_TCP_IPV6);
  813. int i, qpn;
  814. int err = 0;
  815. int good_qps = 0;
  816. static const u32 rsskey[10] = { 0xD181C62C, 0xF7F4DB5B, 0x1983A2FC,
  817. 0x943E1ADB, 0xD9389E6B, 0xD1039C2C, 0xA74499AD,
  818. 0x593D56D9, 0xF3253C06, 0x2ADC1FFC};
  819. en_dbg(DRV, priv, "Configuring rss steering\n");
  820. err = mlx4_qp_reserve_range(mdev->dev, priv->rx_ring_num,
  821. priv->rx_ring_num,
  822. &rss_map->base_qpn);
  823. if (err) {
  824. en_err(priv, "Failed reserving %d qps\n", priv->rx_ring_num);
  825. return err;
  826. }
  827. for (i = 0; i < priv->rx_ring_num; i++) {
  828. qpn = rss_map->base_qpn + i;
  829. err = mlx4_en_config_rss_qp(priv, qpn, &priv->rx_ring[i],
  830. &rss_map->state[i],
  831. &rss_map->qps[i]);
  832. if (err)
  833. goto rss_err;
  834. ++good_qps;
  835. }
  836. /* Configure RSS indirection qp */
  837. err = mlx4_qp_alloc(mdev->dev, priv->base_qpn, &rss_map->indir_qp);
  838. if (err) {
  839. en_err(priv, "Failed to allocate RSS indirection QP\n");
  840. goto rss_err;
  841. }
  842. rss_map->indir_qp.event = mlx4_en_sqp_event;
  843. mlx4_en_fill_qp_context(priv, 0, 0, 0, 1, priv->base_qpn,
  844. priv->rx_ring[0].cqn, -1, &context);
  845. if (!priv->prof->rss_rings || priv->prof->rss_rings > priv->rx_ring_num)
  846. rss_rings = priv->rx_ring_num;
  847. else
  848. rss_rings = priv->prof->rss_rings;
  849. ptr = ((void *) &context) + offsetof(struct mlx4_qp_context, pri_path)
  850. + MLX4_RSS_OFFSET_IN_QPC_PRI_PATH;
  851. rss_context = ptr;
  852. rss_context->base_qpn = cpu_to_be32(ilog2(rss_rings) << 24 |
  853. (rss_map->base_qpn));
  854. rss_context->default_qpn = cpu_to_be32(rss_map->base_qpn);
  855. if (priv->mdev->profile.udp_rss) {
  856. rss_mask |= MLX4_RSS_UDP_IPV4 | MLX4_RSS_UDP_IPV6;
  857. rss_context->base_qpn_udp = rss_context->default_qpn;
  858. }
  859. rss_context->flags = rss_mask;
  860. rss_context->hash_fn = MLX4_RSS_HASH_TOP;
  861. for (i = 0; i < 10; i++)
  862. rss_context->rss_key[i] = cpu_to_be32(rsskey[i]);
  863. err = mlx4_qp_to_ready(mdev->dev, &priv->res.mtt, &context,
  864. &rss_map->indir_qp, &rss_map->indir_state);
  865. if (err)
  866. goto indir_err;
  867. return 0;
  868. indir_err:
  869. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  870. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  871. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  872. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  873. rss_err:
  874. for (i = 0; i < good_qps; i++) {
  875. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  876. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  877. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  878. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  879. }
  880. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  881. return err;
  882. }
  883. void mlx4_en_release_rss_steer(struct mlx4_en_priv *priv)
  884. {
  885. struct mlx4_en_dev *mdev = priv->mdev;
  886. struct mlx4_en_rss_map *rss_map = &priv->rss_map;
  887. int i;
  888. mlx4_qp_modify(mdev->dev, NULL, rss_map->indir_state,
  889. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->indir_qp);
  890. mlx4_qp_remove(mdev->dev, &rss_map->indir_qp);
  891. mlx4_qp_free(mdev->dev, &rss_map->indir_qp);
  892. for (i = 0; i < priv->rx_ring_num; i++) {
  893. mlx4_qp_modify(mdev->dev, NULL, rss_map->state[i],
  894. MLX4_QP_STATE_RST, NULL, 0, 0, &rss_map->qps[i]);
  895. mlx4_qp_remove(mdev->dev, &rss_map->qps[i]);
  896. mlx4_qp_free(mdev->dev, &rss_map->qps[i]);
  897. }
  898. mlx4_qp_release_range(mdev->dev, rss_map->base_qpn, priv->rx_ring_num);
  899. }