core.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735
  1. /*
  2. * Copyright (c) 2008 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef CORE_H
  17. #define CORE_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/pci.h>
  20. #include <net/mac80211.h>
  21. #include <linux/leds.h>
  22. #include <linux/rfkill.h>
  23. #include "ath9k.h"
  24. #include "rc.h"
  25. struct ath_node;
  26. /* Macro to expand scalars to 64-bit objects */
  27. #define ito64(x) (sizeof(x) == 8) ? \
  28. (((unsigned long long int)(x)) & (0xff)) : \
  29. (sizeof(x) == 16) ? \
  30. (((unsigned long long int)(x)) & 0xffff) : \
  31. ((sizeof(x) == 32) ? \
  32. (((unsigned long long int)(x)) & 0xffffffff) : \
  33. (unsigned long long int)(x))
  34. /* increment with wrap-around */
  35. #define INCR(_l, _sz) do { \
  36. (_l)++; \
  37. (_l) &= ((_sz) - 1); \
  38. } while (0)
  39. /* decrement with wrap-around */
  40. #define DECR(_l, _sz) do { \
  41. (_l)--; \
  42. (_l) &= ((_sz) - 1); \
  43. } while (0)
  44. #define A_MAX(a, b) ((a) > (b) ? (a) : (b))
  45. #define ASSERT(exp) do { \
  46. if (unlikely(!(exp))) { \
  47. BUG(); \
  48. } \
  49. } while (0)
  50. #define TSF_TO_TU(_h,_l) \
  51. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  52. #define ATH_TXQ_SETUP(sc, i) ((sc)->sc_txqsetup & (1<<i))
  53. static const u8 ath_bcast_mac[ETH_ALEN] = {0xff, 0xff, 0xff, 0xff, 0xff, 0xff};
  54. enum ATH_DEBUG {
  55. ATH_DBG_RESET = 0x00000001,
  56. ATH_DBG_REG_IO = 0x00000002,
  57. ATH_DBG_QUEUE = 0x00000004,
  58. ATH_DBG_EEPROM = 0x00000008,
  59. ATH_DBG_CALIBRATE = 0x00000010,
  60. ATH_DBG_CHANNEL = 0x00000020,
  61. ATH_DBG_INTERRUPT = 0x00000040,
  62. ATH_DBG_REGULATORY = 0x00000080,
  63. ATH_DBG_ANI = 0x00000100,
  64. ATH_DBG_POWER_MGMT = 0x00000200,
  65. ATH_DBG_XMIT = 0x00000400,
  66. ATH_DBG_BEACON = 0x00001000,
  67. ATH_DBG_CONFIG = 0x00002000,
  68. ATH_DBG_KEYCACHE = 0x00004000,
  69. ATH_DBG_FATAL = 0x00008000,
  70. ATH_DBG_ANY = 0xffffffff
  71. };
  72. #define DBG_DEFAULT (ATH_DBG_FATAL)
  73. #ifdef CONFIG_ATH9K_DEBUG
  74. struct ath9k_debug {
  75. int debug_mask;
  76. struct dentry *debugfs_root;
  77. struct dentry *debugfs_phy;
  78. struct dentry *debugfs_dma;
  79. };
  80. void DPRINTF(struct ath_softc *sc, int dbg_mask, const char *fmt, ...);
  81. int ath9k_init_debug(struct ath_softc *sc);
  82. void ath9k_exit_debug(struct ath_softc *sc);
  83. #else
  84. static inline void DPRINTF(struct ath_softc *sc, int dbg_mask,
  85. const char *fmt, ...)
  86. {
  87. }
  88. static inline int ath9k_init_debug(struct ath_softc *sc)
  89. {
  90. return 0;
  91. }
  92. static inline void ath9k_exit_debug(struct ath_softc *sc)
  93. {
  94. }
  95. #endif /* CONFIG_ATH9K_DEBUG */
  96. struct ath_config {
  97. u32 ath_aggr_prot;
  98. u16 txpowlimit;
  99. u16 txpowlimit_override;
  100. u8 cabqReadytime;
  101. u8 swBeaconProcess;
  102. };
  103. /*************************/
  104. /* Descriptor Management */
  105. /*************************/
  106. #define ATH_TXBUF_RESET(_bf) do { \
  107. (_bf)->bf_status = 0; \
  108. (_bf)->bf_lastbf = NULL; \
  109. (_bf)->bf_lastfrm = NULL; \
  110. (_bf)->bf_next = NULL; \
  111. memset(&((_bf)->bf_state), 0, \
  112. sizeof(struct ath_buf_state)); \
  113. } while (0)
  114. enum buffer_type {
  115. BUF_DATA = BIT(0),
  116. BUF_AGGR = BIT(1),
  117. BUF_AMPDU = BIT(2),
  118. BUF_HT = BIT(3),
  119. BUF_RETRY = BIT(4),
  120. BUF_XRETRY = BIT(5),
  121. BUF_SHORT_PREAMBLE = BIT(6),
  122. BUF_BAR = BIT(7),
  123. BUF_PSPOLL = BIT(8),
  124. BUF_AGGR_BURST = BIT(9),
  125. BUF_CALC_AIRTIME = BIT(10),
  126. };
  127. struct ath_buf_state {
  128. int bfs_nframes; /* # frames in aggregate */
  129. u16 bfs_al; /* length of aggregate */
  130. u16 bfs_frmlen; /* length of frame */
  131. int bfs_seqno; /* sequence number */
  132. int bfs_tidno; /* tid of this frame */
  133. int bfs_retries; /* current retries */
  134. u32 bf_type; /* BUF_* (enum buffer_type) */
  135. u32 bfs_keyix;
  136. enum ath9k_key_type bfs_keytype;
  137. };
  138. #define bf_nframes bf_state.bfs_nframes
  139. #define bf_al bf_state.bfs_al
  140. #define bf_frmlen bf_state.bfs_frmlen
  141. #define bf_retries bf_state.bfs_retries
  142. #define bf_seqno bf_state.bfs_seqno
  143. #define bf_tidno bf_state.bfs_tidno
  144. #define bf_rcs bf_state.bfs_rcs
  145. #define bf_keyix bf_state.bfs_keyix
  146. #define bf_keytype bf_state.bfs_keytype
  147. #define bf_isdata(bf) (bf->bf_state.bf_type & BUF_DATA)
  148. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  149. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  150. #define bf_isht(bf) (bf->bf_state.bf_type & BUF_HT)
  151. #define bf_isretried(bf) (bf->bf_state.bf_type & BUF_RETRY)
  152. #define bf_isxretried(bf) (bf->bf_state.bf_type & BUF_XRETRY)
  153. #define bf_isshpreamble(bf) (bf->bf_state.bf_type & BUF_SHORT_PREAMBLE)
  154. #define bf_isbar(bf) (bf->bf_state.bf_type & BUF_BAR)
  155. #define bf_ispspoll(bf) (bf->bf_state.bf_type & BUF_PSPOLL)
  156. #define bf_isaggrburst(bf) (bf->bf_state.bf_type & BUF_AGGR_BURST)
  157. /*
  158. * Abstraction of a contiguous buffer to transmit/receive. There is only
  159. * a single hw descriptor encapsulated here.
  160. */
  161. struct ath_buf {
  162. struct list_head list;
  163. struct list_head *last;
  164. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  165. an aggregate) */
  166. struct ath_buf *bf_lastfrm; /* last buf of this frame */
  167. struct ath_buf *bf_next; /* next subframe in the aggregate */
  168. void *bf_mpdu; /* enclosing frame structure */
  169. struct ath_desc *bf_desc; /* virtual addr of desc */
  170. dma_addr_t bf_daddr; /* physical addr of desc */
  171. dma_addr_t bf_buf_addr; /* physical addr of data buffer */
  172. u32 bf_status;
  173. u16 bf_flags; /* tx descriptor flags */
  174. struct ath_buf_state bf_state; /* buffer state */
  175. dma_addr_t bf_dmacontext;
  176. };
  177. #define ATH_RXBUF_RESET(_bf) ((_bf)->bf_status = 0)
  178. /* hw processing complete, desc processed by hal */
  179. #define ATH_BUFSTATUS_DONE 0x00000001
  180. /* hw processing complete, desc hold for hw */
  181. #define ATH_BUFSTATUS_STALE 0x00000002
  182. /* Rx-only: OS is done with this packet and it's ok to queued it to hw */
  183. #define ATH_BUFSTATUS_FREE 0x00000004
  184. /* DMA state for tx/rx descriptors */
  185. struct ath_descdma {
  186. const char *dd_name;
  187. struct ath_desc *dd_desc; /* descriptors */
  188. dma_addr_t dd_desc_paddr; /* physical addr of dd_desc */
  189. u32 dd_desc_len; /* size of dd_desc */
  190. struct ath_buf *dd_bufptr; /* associated buffers */
  191. dma_addr_t dd_dmacontext;
  192. };
  193. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  194. struct list_head *head, const char *name,
  195. int nbuf, int ndesc);
  196. void ath_descdma_cleanup(struct ath_softc *sc, struct ath_descdma *dd,
  197. struct list_head *head);
  198. /***********/
  199. /* RX / TX */
  200. /***********/
  201. #define ATH_MAX_ANTENNA 3
  202. #define ATH_RXBUF 512
  203. #define WME_NUM_TID 16
  204. int ath_startrecv(struct ath_softc *sc);
  205. bool ath_stoprecv(struct ath_softc *sc);
  206. void ath_flushrecv(struct ath_softc *sc);
  207. u32 ath_calcrxfilter(struct ath_softc *sc);
  208. int ath_rx_init(struct ath_softc *sc, int nbufs);
  209. void ath_rx_cleanup(struct ath_softc *sc);
  210. int ath_rx_tasklet(struct ath_softc *sc, int flush);
  211. #define ATH_TXBUF 512
  212. #define ATH_TXMAXTRY 13
  213. #define ATH_11N_TXMAXTRY 10
  214. #define ATH_MGT_TXMAXTRY 4
  215. #define WME_BA_BMP_SIZE 64
  216. #define WME_MAX_BA WME_BA_BMP_SIZE
  217. #define ATH_TID_MAX_BUFS (2 * WME_MAX_BA)
  218. #define TID_TO_WME_AC(_tid) \
  219. ((((_tid) == 0) || ((_tid) == 3)) ? WME_AC_BE : \
  220. (((_tid) == 1) || ((_tid) == 2)) ? WME_AC_BK : \
  221. (((_tid) == 4) || ((_tid) == 5)) ? WME_AC_VI : \
  222. WME_AC_VO)
  223. #define WME_AC_BE 0
  224. #define WME_AC_BK 1
  225. #define WME_AC_VI 2
  226. #define WME_AC_VO 3
  227. #define WME_NUM_AC 4
  228. struct ath_txq {
  229. u32 axq_qnum; /* hardware q number */
  230. u32 *axq_link; /* link ptr in last TX desc */
  231. struct list_head axq_q; /* transmit queue */
  232. spinlock_t axq_lock;
  233. unsigned long axq_lockflags; /* intr state when must cli */
  234. u32 axq_depth; /* queue depth */
  235. u8 axq_aggr_depth; /* aggregates queued */
  236. u32 axq_totalqueued; /* total ever queued */
  237. bool stopped; /* Is mac80211 queue stopped ? */
  238. struct ath_buf *axq_linkbuf; /* virtual addr of last buffer*/
  239. /* first desc of the last descriptor that contains CTS */
  240. struct ath_desc *axq_lastdsWithCTS;
  241. /* final desc of the gating desc that determines whether
  242. lastdsWithCTS has been DMA'ed or not */
  243. struct ath_desc *axq_gatingds;
  244. struct list_head axq_acq;
  245. };
  246. #define AGGR_CLEANUP BIT(1)
  247. #define AGGR_ADDBA_COMPLETE BIT(2)
  248. #define AGGR_ADDBA_PROGRESS BIT(3)
  249. /* per TID aggregate tx state for a destination */
  250. struct ath_atx_tid {
  251. struct list_head list; /* round-robin tid entry */
  252. struct list_head buf_q; /* pending buffers */
  253. struct ath_node *an;
  254. struct ath_atx_ac *ac;
  255. struct ath_buf *tx_buf[ATH_TID_MAX_BUFS]; /* active tx frames */
  256. u16 seq_start;
  257. u16 seq_next;
  258. u16 baw_size;
  259. int tidno;
  260. int baw_head; /* first un-acked tx buffer */
  261. int baw_tail; /* next unused tx buffer slot */
  262. int sched;
  263. int paused;
  264. u8 state;
  265. int addba_exchangeattempts;
  266. };
  267. /* per access-category aggregate tx state for a destination */
  268. struct ath_atx_ac {
  269. int sched; /* dest-ac is scheduled */
  270. int qnum; /* H/W queue number associated
  271. with this AC */
  272. struct list_head list; /* round-robin txq entry */
  273. struct list_head tid_q; /* queue of TIDs with buffers */
  274. };
  275. /* per dest tx state */
  276. struct ath_atx {
  277. struct ath_atx_tid tid[WME_NUM_TID];
  278. struct ath_atx_ac ac[WME_NUM_AC];
  279. };
  280. /* per-frame tx control block */
  281. struct ath_tx_control {
  282. struct ath_txq *txq;
  283. int if_id;
  284. };
  285. /* per frame tx status block */
  286. struct ath_xmit_status {
  287. int retries; /* number of retries to successufully
  288. transmit this frame */
  289. int flags; /* status of transmit */
  290. #define ATH_TX_ERROR 0x01
  291. #define ATH_TX_XRETRY 0x02
  292. #define ATH_TX_BAR 0x04
  293. };
  294. /* All RSSI values are noise floor adjusted */
  295. struct ath_tx_stat {
  296. int rssi;
  297. int rssictl[ATH_MAX_ANTENNA];
  298. int rssiextn[ATH_MAX_ANTENNA];
  299. int rateieee;
  300. int rateKbps;
  301. int ratecode;
  302. int flags;
  303. /* if any of ctl,extn chain rssis are valid */
  304. #define ATH_TX_CHAIN_RSSI_VALID 0x01
  305. /* if extn chain rssis are valid */
  306. #define ATH_TX_RSSI_EXTN_VALID 0x02
  307. u32 airtime; /* time on air per final tx rate */
  308. };
  309. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  310. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  311. int ath_tx_setup(struct ath_softc *sc, int haltype);
  312. void ath_draintxq(struct ath_softc *sc, bool retry_tx);
  313. void ath_tx_draintxq(struct ath_softc *sc,
  314. struct ath_txq *txq, bool retry_tx);
  315. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  316. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  317. void ath_tx_node_free(struct ath_softc *sc, struct ath_node *an);
  318. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  319. int ath_tx_init(struct ath_softc *sc, int nbufs);
  320. int ath_tx_cleanup(struct ath_softc *sc);
  321. int ath_tx_get_qnum(struct ath_softc *sc, int qtype, int haltype);
  322. struct ath_txq *ath_test_get_txq(struct ath_softc *sc, struct sk_buff *skb);
  323. int ath_txq_update(struct ath_softc *sc, int qnum,
  324. struct ath9k_tx_queue_info *q);
  325. int ath_tx_start(struct ath_softc *sc, struct sk_buff *skb,
  326. struct ath_tx_control *txctl);
  327. void ath_tx_tasklet(struct ath_softc *sc);
  328. u32 ath_txq_depth(struct ath_softc *sc, int qnum);
  329. u32 ath_txq_aggr_depth(struct ath_softc *sc, int qnum);
  330. void ath_tx_cabq(struct ath_softc *sc, struct sk_buff *skb);
  331. /**********************/
  332. /* Node / Aggregation */
  333. /**********************/
  334. #define ADDBA_EXCHANGE_ATTEMPTS 10
  335. #define ATH_AGGR_DELIM_SZ 4
  336. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  337. /* number of delimiters for encryption padding */
  338. #define ATH_AGGR_ENCRYPTDELIM 10
  339. /* minimum h/w qdepth to be sustained to maximize aggregation */
  340. #define ATH_AGGR_MIN_QDEPTH 2
  341. #define ATH_AMPDU_SUBFRAME_DEFAULT 32
  342. #define IEEE80211_SEQ_SEQ_SHIFT 4
  343. #define IEEE80211_SEQ_MAX 4096
  344. #define IEEE80211_MIN_AMPDU_BUF 0x8
  345. #define IEEE80211_HTCAP_MAXRXAMPDU_FACTOR 13
  346. /* return whether a bit at index _n in bitmap _bm is set
  347. * _sz is the size of the bitmap */
  348. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  349. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  350. /* return block-ack bitmap index given sequence and starting sequence */
  351. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  352. /* returns delimiter padding required given the packet length */
  353. #define ATH_AGGR_GET_NDELIM(_len) \
  354. (((((_len) + ATH_AGGR_DELIM_SZ) < ATH_AGGR_MINPLEN) ? \
  355. (ATH_AGGR_MINPLEN - (_len) - ATH_AGGR_DELIM_SZ) : 0) >> 2)
  356. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  357. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  358. #define ATH_DS_BA_SEQ(_ds) ((_ds)->ds_us.tx.ts_seqnum)
  359. #define ATH_DS_BA_BITMAP(_ds) (&(_ds)->ds_us.tx.ba_low)
  360. #define ATH_DS_TX_BA(_ds) ((_ds)->ds_us.tx.ts_flags & ATH9K_TX_BA)
  361. #define ATH_AN_2_TID(_an, _tidno) (&(_an)->an_aggr.tx.tid[(_tidno)])
  362. enum ATH_AGGR_STATUS {
  363. ATH_AGGR_DONE,
  364. ATH_AGGR_BAW_CLOSED,
  365. ATH_AGGR_LIMITED,
  366. ATH_AGGR_SHORTPKT,
  367. ATH_AGGR_8K_LIMITED,
  368. };
  369. struct aggr_rifs_param {
  370. int param_max_frames;
  371. int param_max_len;
  372. int param_rl;
  373. int param_al;
  374. struct ath_rc_series *param_rcs;
  375. };
  376. /* Per-node aggregation state */
  377. struct ath_node_aggr {
  378. struct ath_atx tx;
  379. };
  380. struct ath_node {
  381. struct ath_softc *an_sc;
  382. struct ath_node_aggr an_aggr;
  383. u16 maxampdu;
  384. u8 mpdudensity;
  385. };
  386. void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid);
  387. bool ath_tx_aggr_check(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  388. void ath_tx_aggr_teardown(struct ath_softc *sc, struct ath_node *an, u8 tidno);
  389. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  390. u16 tid, u16 *ssn);
  391. int ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  392. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  393. /********/
  394. /* VAPs */
  395. /********/
  396. /*
  397. * Define the scheme that we select MAC address for multiple
  398. * BSS on the same radio. The very first VAP will just use the MAC
  399. * address from the EEPROM. For the next 3 VAPs, we set the
  400. * U/L bit (bit 1) in MAC address, and use the next two bits as the
  401. * index of the VAP.
  402. */
  403. #define ATH_SET_VAP_BSSID_MASK(bssid_mask) \
  404. ((bssid_mask)[0] &= ~(((ATH_BCBUF-1)<<2)|0x02))
  405. struct ath_vap {
  406. int av_bslot;
  407. enum nl80211_iftype av_opmode;
  408. struct ath_buf *av_bcbuf;
  409. struct ath_tx_control av_btxctl;
  410. };
  411. /*******************/
  412. /* Beacon Handling */
  413. /*******************/
  414. /*
  415. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  416. * number of BSSIDs) if a given beacon does not go out even after waiting this
  417. * number of beacon intervals, the game's up.
  418. */
  419. #define BSTUCK_THRESH (9 * ATH_BCBUF)
  420. #define ATH_BCBUF 4
  421. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  422. #define ATH_DEFAULT_BMISS_LIMIT 10
  423. #define IEEE80211_MS_TO_TU(x) (((x) * 1000) / 1024)
  424. struct ath_beacon_config {
  425. u16 beacon_interval;
  426. u16 listen_interval;
  427. u16 dtim_period;
  428. u16 bmiss_timeout;
  429. u8 dtim_count;
  430. u8 tim_offset;
  431. union {
  432. u64 last_tsf;
  433. u8 last_tstamp[8];
  434. } u; /* last received beacon/probe response timestamp of this BSS. */
  435. };
  436. void ath9k_beacon_tasklet(unsigned long data);
  437. void ath_beacon_config(struct ath_softc *sc, int if_id);
  438. int ath_beaconq_setup(struct ath_hal *ah);
  439. int ath_beacon_alloc(struct ath_softc *sc, int if_id);
  440. void ath_beacon_return(struct ath_softc *sc, struct ath_vap *avp);
  441. void ath_beacon_sync(struct ath_softc *sc, int if_id);
  442. /*******/
  443. /* ANI */
  444. /*******/
  445. /* ANI values for STA only.
  446. FIXME: Add appropriate values for AP later */
  447. #define ATH_ANI_POLLINTERVAL 100 /* 100 milliseconds between ANI poll */
  448. #define ATH_SHORT_CALINTERVAL 1000 /* 1 second between calibrations */
  449. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds between calibrations */
  450. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes between calibrations */
  451. struct ath_ani {
  452. bool sc_caldone;
  453. int16_t sc_noise_floor;
  454. unsigned int sc_longcal_timer;
  455. unsigned int sc_shortcal_timer;
  456. unsigned int sc_resetcal_timer;
  457. unsigned int sc_checkani_timer;
  458. struct timer_list timer;
  459. };
  460. /********************/
  461. /* LED Control */
  462. /********************/
  463. #define ATH_LED_PIN 1
  464. enum ath_led_type {
  465. ATH_LED_RADIO,
  466. ATH_LED_ASSOC,
  467. ATH_LED_TX,
  468. ATH_LED_RX
  469. };
  470. struct ath_led {
  471. struct ath_softc *sc;
  472. struct led_classdev led_cdev;
  473. enum ath_led_type led_type;
  474. char name[32];
  475. bool registered;
  476. };
  477. /* Rfkill */
  478. #define ATH_RFKILL_POLL_INTERVAL 2000 /* msecs */
  479. struct ath_rfkill {
  480. struct rfkill *rfkill;
  481. struct delayed_work rfkill_poll;
  482. char rfkill_name[32];
  483. };
  484. /********************/
  485. /* Main driver core */
  486. /********************/
  487. /*
  488. * Default cache line size, in bytes.
  489. * Used when PCI device not fully initialized by bootrom/BIOS
  490. */
  491. #define DEFAULT_CACHELINE 32
  492. #define ATH_DEFAULT_NOISE_FLOOR -95
  493. #define ATH_REGCLASSIDS_MAX 10
  494. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  495. #define ATH_MAX_SW_RETRIES 10
  496. #define ATH_CHAN_MAX 255
  497. #define IEEE80211_WEP_NKID 4 /* number of key ids */
  498. #define IEEE80211_RATE_VAL 0x7f
  499. /*
  500. * The key cache is used for h/w cipher state and also for
  501. * tracking station state such as the current tx antenna.
  502. * We also setup a mapping table between key cache slot indices
  503. * and station state to short-circuit node lookups on rx.
  504. * Different parts have different size key caches. We handle
  505. * up to ATH_KEYMAX entries (could dynamically allocate state).
  506. */
  507. #define ATH_KEYMAX 128 /* max key cache size we handle */
  508. #define ATH_IF_ID_ANY 0xff
  509. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  510. #define ATH_RSSI_DUMMY_MARKER 0x127
  511. #define ATH_RATE_DUMMY_MARKER 0
  512. enum PROT_MODE {
  513. PROT_M_NONE = 0,
  514. PROT_M_RTSCTS,
  515. PROT_M_CTSONLY
  516. };
  517. #define SC_OP_INVALID BIT(0)
  518. #define SC_OP_BEACONS BIT(1)
  519. #define SC_OP_RXAGGR BIT(2)
  520. #define SC_OP_TXAGGR BIT(3)
  521. #define SC_OP_CHAINMASK_UPDATE BIT(4)
  522. #define SC_OP_FULL_RESET BIT(5)
  523. #define SC_OP_NO_RESET BIT(6)
  524. #define SC_OP_PREAMBLE_SHORT BIT(7)
  525. #define SC_OP_PROTECT_ENABLE BIT(8)
  526. #define SC_OP_RXFLUSH BIT(9)
  527. #define SC_OP_LED_ASSOCIATED BIT(10)
  528. #define SC_OP_RFKILL_REGISTERED BIT(11)
  529. #define SC_OP_RFKILL_SW_BLOCKED BIT(12)
  530. #define SC_OP_RFKILL_HW_BLOCKED BIT(13)
  531. struct ath_softc {
  532. struct ieee80211_hw *hw;
  533. struct pci_dev *pdev;
  534. struct tasklet_struct intr_tq;
  535. struct tasklet_struct bcon_tasklet;
  536. struct ath_config sc_config;
  537. struct ath_hal *sc_ah;
  538. void __iomem *mem;
  539. u8 sc_curbssid[ETH_ALEN];
  540. u8 sc_myaddr[ETH_ALEN];
  541. u8 sc_bssidmask[ETH_ALEN];
  542. #ifdef CONFIG_ATH9K_DEBUG
  543. struct ath9k_debug sc_debug;
  544. #endif
  545. u32 sc_intrstatus;
  546. u32 sc_flags; /* SC_OP_* */
  547. unsigned int rx_filter;
  548. u16 sc_curtxpow;
  549. u16 sc_curaid;
  550. u16 sc_cachelsz;
  551. int sc_slotupdate; /* slot to next advance fsm */
  552. int sc_slottime;
  553. int sc_bslot[ATH_BCBUF];
  554. u8 sc_tx_chainmask;
  555. u8 sc_rx_chainmask;
  556. enum ath9k_int sc_imask;
  557. enum wireless_mode sc_curmode;
  558. enum PROT_MODE sc_protmode;
  559. u8 sc_nbcnvaps;
  560. u16 sc_nvaps;
  561. struct ieee80211_vif *sc_vaps[ATH_BCBUF];
  562. u8 sc_mcastantenna;
  563. u8 sc_defant;
  564. u8 sc_rxotherant;
  565. struct ath9k_node_stats sc_halstats;
  566. enum ath9k_ht_extprotspacing sc_ht_extprotspacing;
  567. enum ath9k_ht_macmode tx_chan_width;
  568. #ifdef CONFIG_SLOW_ANT_DIV
  569. struct ath_antdiv sc_antdiv;
  570. #endif
  571. enum {
  572. OK, /* no change needed */
  573. UPDATE, /* update pending */
  574. COMMIT /* beacon sent, commit change */
  575. } sc_updateslot; /* slot time update fsm */
  576. /* Crypto */
  577. u32 sc_keymax;
  578. DECLARE_BITMAP(sc_keymap, ATH_KEYMAX);
  579. u8 sc_splitmic; /* split TKIP MIC keys */
  580. /* RX */
  581. struct list_head sc_rxbuf;
  582. struct ath_descdma sc_rxdma;
  583. int sc_rxbufsize;
  584. u32 *sc_rxlink;
  585. /* TX */
  586. struct list_head sc_txbuf;
  587. struct ath_txq sc_txq[ATH9K_NUM_TX_QUEUES];
  588. struct ath_descdma sc_txdma;
  589. u32 sc_txqsetup;
  590. int sc_haltype2q[ATH9K_WME_AC_VO+1];
  591. u16 seq_no; /* TX sequence number */
  592. /* Beacon */
  593. struct ath9k_tx_queue_info sc_beacon_qi;
  594. struct ath_descdma sc_bdma;
  595. struct ath_txq *sc_cabq;
  596. struct list_head sc_bbuf;
  597. u32 sc_bhalq;
  598. u32 sc_bmisscount;
  599. u32 ast_be_xmit;
  600. u64 bc_tstamp;
  601. /* Rate */
  602. struct ieee80211_rate rates[IEEE80211_NUM_BANDS][ATH_RATE_MAX];
  603. struct ath_rate_table *hw_rate_table[ATH9K_MODE_MAX];
  604. u8 sc_protrix;
  605. /* Channel, Band */
  606. struct ieee80211_channel channels[IEEE80211_NUM_BANDS][ATH_CHAN_MAX];
  607. struct ieee80211_supported_band sbands[IEEE80211_NUM_BANDS];
  608. /* Locks */
  609. spinlock_t sc_rxflushlock;
  610. spinlock_t sc_rxbuflock;
  611. spinlock_t sc_txbuflock;
  612. spinlock_t sc_resetlock;
  613. /* LEDs */
  614. struct ath_led radio_led;
  615. struct ath_led assoc_led;
  616. struct ath_led tx_led;
  617. struct ath_led rx_led;
  618. /* Rfkill */
  619. struct ath_rfkill rf_kill;
  620. /* ANI */
  621. struct ath_ani sc_ani;
  622. };
  623. int ath_reset(struct ath_softc *sc, bool retry_tx);
  624. int ath_get_hal_qnum(u16 queue, struct ath_softc *sc);
  625. int ath_get_mac80211_qnum(u32 queue, struct ath_softc *sc);
  626. int ath_cabq_update(struct ath_softc *);
  627. #endif /* CORE_H */