dma.c 38 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <mb@bu3sch.de>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. /* 32bit DMA ops. */
  32. static
  33. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  34. int slot,
  35. struct b43_dmadesc_meta **meta)
  36. {
  37. struct b43_dmadesc32 *desc;
  38. *meta = &(ring->meta[slot]);
  39. desc = ring->descbase;
  40. desc = &(desc[slot]);
  41. return (struct b43_dmadesc_generic *)desc;
  42. }
  43. static void op32_fill_descriptor(struct b43_dmaring *ring,
  44. struct b43_dmadesc_generic *desc,
  45. dma_addr_t dmaaddr, u16 bufsize,
  46. int start, int end, int irq)
  47. {
  48. struct b43_dmadesc32 *descbase = ring->descbase;
  49. int slot;
  50. u32 ctl;
  51. u32 addr;
  52. u32 addrext;
  53. slot = (int)(&(desc->dma32) - descbase);
  54. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  55. addr = (u32) (dmaaddr & ~SSB_DMA_TRANSLATION_MASK);
  56. addrext = (u32) (dmaaddr & SSB_DMA_TRANSLATION_MASK)
  57. >> SSB_DMA_TRANSLATION_SHIFT;
  58. addr |= ssb_dma_translation(ring->dev->dev);
  59. ctl = (bufsize - ring->frameoffset)
  60. & B43_DMA32_DCTL_BYTECNT;
  61. if (slot == ring->nr_slots - 1)
  62. ctl |= B43_DMA32_DCTL_DTABLEEND;
  63. if (start)
  64. ctl |= B43_DMA32_DCTL_FRAMESTART;
  65. if (end)
  66. ctl |= B43_DMA32_DCTL_FRAMEEND;
  67. if (irq)
  68. ctl |= B43_DMA32_DCTL_IRQ;
  69. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  70. & B43_DMA32_DCTL_ADDREXT_MASK;
  71. desc->dma32.control = cpu_to_le32(ctl);
  72. desc->dma32.address = cpu_to_le32(addr);
  73. }
  74. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  75. {
  76. b43_dma_write(ring, B43_DMA32_TXINDEX,
  77. (u32) (slot * sizeof(struct b43_dmadesc32)));
  78. }
  79. static void op32_tx_suspend(struct b43_dmaring *ring)
  80. {
  81. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  82. | B43_DMA32_TXSUSPEND);
  83. }
  84. static void op32_tx_resume(struct b43_dmaring *ring)
  85. {
  86. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  87. & ~B43_DMA32_TXSUSPEND);
  88. }
  89. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  90. {
  91. u32 val;
  92. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  93. val &= B43_DMA32_RXDPTR;
  94. return (val / sizeof(struct b43_dmadesc32));
  95. }
  96. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_RXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static const struct b43_dma_ops dma32_ops = {
  102. .idx2desc = op32_idx2desc,
  103. .fill_descriptor = op32_fill_descriptor,
  104. .poke_tx = op32_poke_tx,
  105. .tx_suspend = op32_tx_suspend,
  106. .tx_resume = op32_tx_resume,
  107. .get_current_rxslot = op32_get_current_rxslot,
  108. .set_current_rxslot = op32_set_current_rxslot,
  109. };
  110. /* 64bit DMA ops. */
  111. static
  112. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  113. int slot,
  114. struct b43_dmadesc_meta **meta)
  115. {
  116. struct b43_dmadesc64 *desc;
  117. *meta = &(ring->meta[slot]);
  118. desc = ring->descbase;
  119. desc = &(desc[slot]);
  120. return (struct b43_dmadesc_generic *)desc;
  121. }
  122. static void op64_fill_descriptor(struct b43_dmaring *ring,
  123. struct b43_dmadesc_generic *desc,
  124. dma_addr_t dmaaddr, u16 bufsize,
  125. int start, int end, int irq)
  126. {
  127. struct b43_dmadesc64 *descbase = ring->descbase;
  128. int slot;
  129. u32 ctl0 = 0, ctl1 = 0;
  130. u32 addrlo, addrhi;
  131. u32 addrext;
  132. slot = (int)(&(desc->dma64) - descbase);
  133. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  134. addrlo = (u32) (dmaaddr & 0xFFFFFFFF);
  135. addrhi = (((u64) dmaaddr >> 32) & ~SSB_DMA_TRANSLATION_MASK);
  136. addrext = (((u64) dmaaddr >> 32) & SSB_DMA_TRANSLATION_MASK)
  137. >> SSB_DMA_TRANSLATION_SHIFT;
  138. addrhi |= (ssb_dma_translation(ring->dev->dev) << 1);
  139. if (slot == ring->nr_slots - 1)
  140. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  141. if (start)
  142. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  143. if (end)
  144. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  145. if (irq)
  146. ctl0 |= B43_DMA64_DCTL0_IRQ;
  147. ctl1 |= (bufsize - ring->frameoffset)
  148. & B43_DMA64_DCTL1_BYTECNT;
  149. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  150. & B43_DMA64_DCTL1_ADDREXT_MASK;
  151. desc->dma64.control0 = cpu_to_le32(ctl0);
  152. desc->dma64.control1 = cpu_to_le32(ctl1);
  153. desc->dma64.address_low = cpu_to_le32(addrlo);
  154. desc->dma64.address_high = cpu_to_le32(addrhi);
  155. }
  156. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  157. {
  158. b43_dma_write(ring, B43_DMA64_TXINDEX,
  159. (u32) (slot * sizeof(struct b43_dmadesc64)));
  160. }
  161. static void op64_tx_suspend(struct b43_dmaring *ring)
  162. {
  163. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  164. | B43_DMA64_TXSUSPEND);
  165. }
  166. static void op64_tx_resume(struct b43_dmaring *ring)
  167. {
  168. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  169. & ~B43_DMA64_TXSUSPEND);
  170. }
  171. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  172. {
  173. u32 val;
  174. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  175. val &= B43_DMA64_RXSTATDPTR;
  176. return (val / sizeof(struct b43_dmadesc64));
  177. }
  178. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  179. {
  180. b43_dma_write(ring, B43_DMA64_RXINDEX,
  181. (u32) (slot * sizeof(struct b43_dmadesc64)));
  182. }
  183. static const struct b43_dma_ops dma64_ops = {
  184. .idx2desc = op64_idx2desc,
  185. .fill_descriptor = op64_fill_descriptor,
  186. .poke_tx = op64_poke_tx,
  187. .tx_suspend = op64_tx_suspend,
  188. .tx_resume = op64_tx_resume,
  189. .get_current_rxslot = op64_get_current_rxslot,
  190. .set_current_rxslot = op64_set_current_rxslot,
  191. };
  192. static inline int free_slots(struct b43_dmaring *ring)
  193. {
  194. return (ring->nr_slots - ring->used_slots);
  195. }
  196. static inline int next_slot(struct b43_dmaring *ring, int slot)
  197. {
  198. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  199. if (slot == ring->nr_slots - 1)
  200. return 0;
  201. return slot + 1;
  202. }
  203. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  204. {
  205. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  206. if (slot == 0)
  207. return ring->nr_slots - 1;
  208. return slot - 1;
  209. }
  210. #ifdef CONFIG_B43_DEBUG
  211. static void update_max_used_slots(struct b43_dmaring *ring,
  212. int current_used_slots)
  213. {
  214. if (current_used_slots <= ring->max_used_slots)
  215. return;
  216. ring->max_used_slots = current_used_slots;
  217. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  218. b43dbg(ring->dev->wl,
  219. "max_used_slots increased to %d on %s ring %d\n",
  220. ring->max_used_slots,
  221. ring->tx ? "TX" : "RX", ring->index);
  222. }
  223. }
  224. #else
  225. static inline
  226. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  227. {
  228. }
  229. #endif /* DEBUG */
  230. /* Request a slot for usage. */
  231. static inline int request_slot(struct b43_dmaring *ring)
  232. {
  233. int slot;
  234. B43_WARN_ON(!ring->tx);
  235. B43_WARN_ON(ring->stopped);
  236. B43_WARN_ON(free_slots(ring) == 0);
  237. slot = next_slot(ring, ring->current_slot);
  238. ring->current_slot = slot;
  239. ring->used_slots++;
  240. update_max_used_slots(ring, ring->used_slots);
  241. return slot;
  242. }
  243. /* Mac80211-queue to b43-ring mapping */
  244. static struct b43_dmaring *priority_to_txring(struct b43_wldev *dev,
  245. int queue_priority)
  246. {
  247. struct b43_dmaring *ring;
  248. /*FIXME: For now we always run on TX-ring-1 */
  249. return dev->dma.tx_ring1;
  250. /* 0 = highest priority */
  251. switch (queue_priority) {
  252. default:
  253. B43_WARN_ON(1);
  254. /* fallthrough */
  255. case 0:
  256. ring = dev->dma.tx_ring3;
  257. break;
  258. case 1:
  259. ring = dev->dma.tx_ring2;
  260. break;
  261. case 2:
  262. ring = dev->dma.tx_ring1;
  263. break;
  264. case 3:
  265. ring = dev->dma.tx_ring0;
  266. break;
  267. }
  268. return ring;
  269. }
  270. /* b43-ring to mac80211-queue mapping */
  271. static inline int txring_to_priority(struct b43_dmaring *ring)
  272. {
  273. static const u8 idx_to_prio[] = { 3, 2, 1, 0, };
  274. unsigned int index;
  275. /*FIXME: have only one queue, for now */
  276. return 0;
  277. index = ring->index;
  278. if (B43_WARN_ON(index >= ARRAY_SIZE(idx_to_prio)))
  279. index = 0;
  280. return idx_to_prio[index];
  281. }
  282. u16 b43_dmacontroller_base(int dma64bit, int controller_idx)
  283. {
  284. static const u16 map64[] = {
  285. B43_MMIO_DMA64_BASE0,
  286. B43_MMIO_DMA64_BASE1,
  287. B43_MMIO_DMA64_BASE2,
  288. B43_MMIO_DMA64_BASE3,
  289. B43_MMIO_DMA64_BASE4,
  290. B43_MMIO_DMA64_BASE5,
  291. };
  292. static const u16 map32[] = {
  293. B43_MMIO_DMA32_BASE0,
  294. B43_MMIO_DMA32_BASE1,
  295. B43_MMIO_DMA32_BASE2,
  296. B43_MMIO_DMA32_BASE3,
  297. B43_MMIO_DMA32_BASE4,
  298. B43_MMIO_DMA32_BASE5,
  299. };
  300. if (dma64bit) {
  301. B43_WARN_ON(!(controller_idx >= 0 &&
  302. controller_idx < ARRAY_SIZE(map64)));
  303. return map64[controller_idx];
  304. }
  305. B43_WARN_ON(!(controller_idx >= 0 &&
  306. controller_idx < ARRAY_SIZE(map32)));
  307. return map32[controller_idx];
  308. }
  309. static inline
  310. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  311. unsigned char *buf, size_t len, int tx)
  312. {
  313. dma_addr_t dmaaddr;
  314. if (tx) {
  315. dmaaddr = dma_map_single(ring->dev->dev->dev,
  316. buf, len, DMA_TO_DEVICE);
  317. } else {
  318. dmaaddr = dma_map_single(ring->dev->dev->dev,
  319. buf, len, DMA_FROM_DEVICE);
  320. }
  321. return dmaaddr;
  322. }
  323. static inline
  324. void unmap_descbuffer(struct b43_dmaring *ring,
  325. dma_addr_t addr, size_t len, int tx)
  326. {
  327. if (tx) {
  328. dma_unmap_single(ring->dev->dev->dev, addr, len, DMA_TO_DEVICE);
  329. } else {
  330. dma_unmap_single(ring->dev->dev->dev,
  331. addr, len, DMA_FROM_DEVICE);
  332. }
  333. }
  334. static inline
  335. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  336. dma_addr_t addr, size_t len)
  337. {
  338. B43_WARN_ON(ring->tx);
  339. dma_sync_single_for_cpu(ring->dev->dev->dev,
  340. addr, len, DMA_FROM_DEVICE);
  341. }
  342. static inline
  343. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  344. dma_addr_t addr, size_t len)
  345. {
  346. B43_WARN_ON(ring->tx);
  347. dma_sync_single_for_device(ring->dev->dev->dev,
  348. addr, len, DMA_FROM_DEVICE);
  349. }
  350. static inline
  351. void free_descriptor_buffer(struct b43_dmaring *ring,
  352. struct b43_dmadesc_meta *meta)
  353. {
  354. if (meta->skb) {
  355. dev_kfree_skb_any(meta->skb);
  356. meta->skb = NULL;
  357. }
  358. }
  359. static int alloc_ringmemory(struct b43_dmaring *ring)
  360. {
  361. struct device *dev = ring->dev->dev->dev;
  362. gfp_t flags = GFP_KERNEL;
  363. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  364. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  365. * has shown that 4K is sufficient for the latter as long as the buffer
  366. * does not cross an 8K boundary.
  367. *
  368. * For unknown reasons - possibly a hardware error - the BCM4311 rev
  369. * 02, which uses 64-bit DMA, needs the ring buffer in very low memory,
  370. * which accounts for the GFP_DMA flag below.
  371. */
  372. if (ring->dma64)
  373. flags |= GFP_DMA;
  374. ring->descbase = dma_alloc_coherent(dev, B43_DMA_RINGMEMSIZE,
  375. &(ring->dmabase), flags);
  376. if (!ring->descbase) {
  377. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  378. return -ENOMEM;
  379. }
  380. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  381. return 0;
  382. }
  383. static void free_ringmemory(struct b43_dmaring *ring)
  384. {
  385. struct device *dev = ring->dev->dev->dev;
  386. dma_free_coherent(dev, B43_DMA_RINGMEMSIZE,
  387. ring->descbase, ring->dmabase);
  388. }
  389. /* Reset the RX DMA channel */
  390. int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  391. {
  392. int i;
  393. u32 value;
  394. u16 offset;
  395. might_sleep();
  396. offset = dma64 ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  397. b43_write32(dev, mmio_base + offset, 0);
  398. for (i = 0; i < 10; i++) {
  399. offset = dma64 ? B43_DMA64_RXSTATUS : B43_DMA32_RXSTATUS;
  400. value = b43_read32(dev, mmio_base + offset);
  401. if (dma64) {
  402. value &= B43_DMA64_RXSTAT;
  403. if (value == B43_DMA64_RXSTAT_DISABLED) {
  404. i = -1;
  405. break;
  406. }
  407. } else {
  408. value &= B43_DMA32_RXSTATE;
  409. if (value == B43_DMA32_RXSTAT_DISABLED) {
  410. i = -1;
  411. break;
  412. }
  413. }
  414. msleep(1);
  415. }
  416. if (i != -1) {
  417. b43err(dev->wl, "DMA RX reset timed out\n");
  418. return -ENODEV;
  419. }
  420. return 0;
  421. }
  422. /* Reset the TX DMA channel */
  423. int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base, int dma64)
  424. {
  425. int i;
  426. u32 value;
  427. u16 offset;
  428. might_sleep();
  429. for (i = 0; i < 10; i++) {
  430. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  431. value = b43_read32(dev, mmio_base + offset);
  432. if (dma64) {
  433. value &= B43_DMA64_TXSTAT;
  434. if (value == B43_DMA64_TXSTAT_DISABLED ||
  435. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  436. value == B43_DMA64_TXSTAT_STOPPED)
  437. break;
  438. } else {
  439. value &= B43_DMA32_TXSTATE;
  440. if (value == B43_DMA32_TXSTAT_DISABLED ||
  441. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  442. value == B43_DMA32_TXSTAT_STOPPED)
  443. break;
  444. }
  445. msleep(1);
  446. }
  447. offset = dma64 ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  448. b43_write32(dev, mmio_base + offset, 0);
  449. for (i = 0; i < 10; i++) {
  450. offset = dma64 ? B43_DMA64_TXSTATUS : B43_DMA32_TXSTATUS;
  451. value = b43_read32(dev, mmio_base + offset);
  452. if (dma64) {
  453. value &= B43_DMA64_TXSTAT;
  454. if (value == B43_DMA64_TXSTAT_DISABLED) {
  455. i = -1;
  456. break;
  457. }
  458. } else {
  459. value &= B43_DMA32_TXSTATE;
  460. if (value == B43_DMA32_TXSTAT_DISABLED) {
  461. i = -1;
  462. break;
  463. }
  464. }
  465. msleep(1);
  466. }
  467. if (i != -1) {
  468. b43err(dev->wl, "DMA TX reset timed out\n");
  469. return -ENODEV;
  470. }
  471. /* ensure the reset is completed. */
  472. msleep(1);
  473. return 0;
  474. }
  475. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  476. struct b43_dmadesc_generic *desc,
  477. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  478. {
  479. struct b43_rxhdr_fw4 *rxhdr;
  480. struct b43_hwtxstatus *txstat;
  481. dma_addr_t dmaaddr;
  482. struct sk_buff *skb;
  483. B43_WARN_ON(ring->tx);
  484. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  485. if (unlikely(!skb))
  486. return -ENOMEM;
  487. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  488. if (dma_mapping_error(dmaaddr)) {
  489. /* ugh. try to realloc in zone_dma */
  490. gfp_flags |= GFP_DMA;
  491. dev_kfree_skb_any(skb);
  492. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  493. if (unlikely(!skb))
  494. return -ENOMEM;
  495. dmaaddr = map_descbuffer(ring, skb->data,
  496. ring->rx_buffersize, 0);
  497. }
  498. if (dma_mapping_error(dmaaddr)) {
  499. dev_kfree_skb_any(skb);
  500. return -EIO;
  501. }
  502. meta->skb = skb;
  503. meta->dmaaddr = dmaaddr;
  504. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  505. ring->rx_buffersize, 0, 0, 0);
  506. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  507. rxhdr->frame_len = 0;
  508. txstat = (struct b43_hwtxstatus *)(skb->data);
  509. txstat->cookie = 0;
  510. return 0;
  511. }
  512. /* Allocate the initial descbuffers.
  513. * This is used for an RX ring only.
  514. */
  515. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  516. {
  517. int i, err = -ENOMEM;
  518. struct b43_dmadesc_generic *desc;
  519. struct b43_dmadesc_meta *meta;
  520. for (i = 0; i < ring->nr_slots; i++) {
  521. desc = ring->ops->idx2desc(ring, i, &meta);
  522. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  523. if (err) {
  524. b43err(ring->dev->wl,
  525. "Failed to allocate initial descbuffers\n");
  526. goto err_unwind;
  527. }
  528. }
  529. mb();
  530. ring->used_slots = ring->nr_slots;
  531. err = 0;
  532. out:
  533. return err;
  534. err_unwind:
  535. for (i--; i >= 0; i--) {
  536. desc = ring->ops->idx2desc(ring, i, &meta);
  537. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  538. dev_kfree_skb(meta->skb);
  539. }
  540. goto out;
  541. }
  542. /* Do initial setup of the DMA controller.
  543. * Reset the controller, write the ring busaddress
  544. * and switch the "enable" bit on.
  545. */
  546. static int dmacontroller_setup(struct b43_dmaring *ring)
  547. {
  548. int err = 0;
  549. u32 value;
  550. u32 addrext;
  551. u32 trans = ssb_dma_translation(ring->dev->dev);
  552. if (ring->tx) {
  553. if (ring->dma64) {
  554. u64 ringbase = (u64) (ring->dmabase);
  555. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  556. >> SSB_DMA_TRANSLATION_SHIFT;
  557. value = B43_DMA64_TXENABLE;
  558. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  559. & B43_DMA64_TXADDREXT_MASK;
  560. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  561. b43_dma_write(ring, B43_DMA64_TXRINGLO,
  562. (ringbase & 0xFFFFFFFF));
  563. b43_dma_write(ring, B43_DMA64_TXRINGHI,
  564. ((ringbase >> 32) &
  565. ~SSB_DMA_TRANSLATION_MASK)
  566. | (trans << 1));
  567. } else {
  568. u32 ringbase = (u32) (ring->dmabase);
  569. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  570. >> SSB_DMA_TRANSLATION_SHIFT;
  571. value = B43_DMA32_TXENABLE;
  572. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  573. & B43_DMA32_TXADDREXT_MASK;
  574. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  575. b43_dma_write(ring, B43_DMA32_TXRING,
  576. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  577. | trans);
  578. }
  579. } else {
  580. err = alloc_initial_descbuffers(ring);
  581. if (err)
  582. goto out;
  583. if (ring->dma64) {
  584. u64 ringbase = (u64) (ring->dmabase);
  585. addrext = ((ringbase >> 32) & SSB_DMA_TRANSLATION_MASK)
  586. >> SSB_DMA_TRANSLATION_SHIFT;
  587. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  588. value |= B43_DMA64_RXENABLE;
  589. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  590. & B43_DMA64_RXADDREXT_MASK;
  591. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  592. b43_dma_write(ring, B43_DMA64_RXRINGLO,
  593. (ringbase & 0xFFFFFFFF));
  594. b43_dma_write(ring, B43_DMA64_RXRINGHI,
  595. ((ringbase >> 32) &
  596. ~SSB_DMA_TRANSLATION_MASK)
  597. | (trans << 1));
  598. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  599. sizeof(struct b43_dmadesc64));
  600. } else {
  601. u32 ringbase = (u32) (ring->dmabase);
  602. addrext = (ringbase & SSB_DMA_TRANSLATION_MASK)
  603. >> SSB_DMA_TRANSLATION_SHIFT;
  604. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  605. value |= B43_DMA32_RXENABLE;
  606. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  607. & B43_DMA32_RXADDREXT_MASK;
  608. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  609. b43_dma_write(ring, B43_DMA32_RXRING,
  610. (ringbase & ~SSB_DMA_TRANSLATION_MASK)
  611. | trans);
  612. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  613. sizeof(struct b43_dmadesc32));
  614. }
  615. }
  616. out:
  617. return err;
  618. }
  619. /* Shutdown the DMA controller. */
  620. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  621. {
  622. if (ring->tx) {
  623. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  624. ring->dma64);
  625. if (ring->dma64) {
  626. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  627. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  628. } else
  629. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  630. } else {
  631. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  632. ring->dma64);
  633. if (ring->dma64) {
  634. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  635. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  636. } else
  637. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  638. }
  639. }
  640. static void free_all_descbuffers(struct b43_dmaring *ring)
  641. {
  642. struct b43_dmadesc_generic *desc;
  643. struct b43_dmadesc_meta *meta;
  644. int i;
  645. if (!ring->used_slots)
  646. return;
  647. for (i = 0; i < ring->nr_slots; i++) {
  648. desc = ring->ops->idx2desc(ring, i, &meta);
  649. if (!meta->skb) {
  650. B43_WARN_ON(!ring->tx);
  651. continue;
  652. }
  653. if (ring->tx) {
  654. unmap_descbuffer(ring, meta->dmaaddr,
  655. meta->skb->len, 1);
  656. } else {
  657. unmap_descbuffer(ring, meta->dmaaddr,
  658. ring->rx_buffersize, 0);
  659. }
  660. free_descriptor_buffer(ring, meta);
  661. }
  662. }
  663. static u64 supported_dma_mask(struct b43_wldev *dev)
  664. {
  665. u32 tmp;
  666. u16 mmio_base;
  667. tmp = b43_read32(dev, SSB_TMSHIGH);
  668. if (tmp & SSB_TMSHIGH_DMA64)
  669. return DMA_64BIT_MASK;
  670. mmio_base = b43_dmacontroller_base(0, 0);
  671. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  672. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  673. if (tmp & B43_DMA32_TXADDREXT_MASK)
  674. return DMA_32BIT_MASK;
  675. return DMA_30BIT_MASK;
  676. }
  677. /* Main initialization function. */
  678. static
  679. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  680. int controller_index,
  681. int for_tx, int dma64)
  682. {
  683. struct b43_dmaring *ring;
  684. int err;
  685. int nr_slots;
  686. dma_addr_t dma_test;
  687. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  688. if (!ring)
  689. goto out;
  690. nr_slots = B43_RXRING_SLOTS;
  691. if (for_tx)
  692. nr_slots = B43_TXRING_SLOTS;
  693. ring->meta = kcalloc(nr_slots, sizeof(struct b43_dmadesc_meta),
  694. GFP_KERNEL);
  695. if (!ring->meta)
  696. goto err_kfree_ring;
  697. if (for_tx) {
  698. ring->txhdr_cache = kcalloc(nr_slots,
  699. b43_txhdr_size(dev),
  700. GFP_KERNEL);
  701. if (!ring->txhdr_cache)
  702. goto err_kfree_meta;
  703. /* test for ability to dma to txhdr_cache */
  704. dma_test = dma_map_single(dev->dev->dev,
  705. ring->txhdr_cache,
  706. b43_txhdr_size(dev),
  707. DMA_TO_DEVICE);
  708. if (dma_mapping_error(dma_test)) {
  709. /* ugh realloc */
  710. kfree(ring->txhdr_cache);
  711. ring->txhdr_cache = kcalloc(nr_slots,
  712. b43_txhdr_size(dev),
  713. GFP_KERNEL | GFP_DMA);
  714. if (!ring->txhdr_cache)
  715. goto err_kfree_meta;
  716. dma_test = dma_map_single(dev->dev->dev,
  717. ring->txhdr_cache,
  718. b43_txhdr_size(dev),
  719. DMA_TO_DEVICE);
  720. if (dma_mapping_error(dma_test))
  721. goto err_kfree_txhdr_cache;
  722. }
  723. dma_unmap_single(dev->dev->dev,
  724. dma_test, b43_txhdr_size(dev),
  725. DMA_TO_DEVICE);
  726. }
  727. ring->dev = dev;
  728. ring->nr_slots = nr_slots;
  729. ring->mmio_base = b43_dmacontroller_base(dma64, controller_index);
  730. ring->index = controller_index;
  731. ring->dma64 = !!dma64;
  732. if (dma64)
  733. ring->ops = &dma64_ops;
  734. else
  735. ring->ops = &dma32_ops;
  736. if (for_tx) {
  737. ring->tx = 1;
  738. ring->current_slot = -1;
  739. } else {
  740. if (ring->index == 0) {
  741. ring->rx_buffersize = B43_DMA0_RX_BUFFERSIZE;
  742. ring->frameoffset = B43_DMA0_RX_FRAMEOFFSET;
  743. } else if (ring->index == 3) {
  744. ring->rx_buffersize = B43_DMA3_RX_BUFFERSIZE;
  745. ring->frameoffset = B43_DMA3_RX_FRAMEOFFSET;
  746. } else
  747. B43_WARN_ON(1);
  748. }
  749. spin_lock_init(&ring->lock);
  750. #ifdef CONFIG_B43_DEBUG
  751. ring->last_injected_overflow = jiffies;
  752. #endif
  753. err = alloc_ringmemory(ring);
  754. if (err)
  755. goto err_kfree_txhdr_cache;
  756. err = dmacontroller_setup(ring);
  757. if (err)
  758. goto err_free_ringmemory;
  759. out:
  760. return ring;
  761. err_free_ringmemory:
  762. free_ringmemory(ring);
  763. err_kfree_txhdr_cache:
  764. kfree(ring->txhdr_cache);
  765. err_kfree_meta:
  766. kfree(ring->meta);
  767. err_kfree_ring:
  768. kfree(ring);
  769. ring = NULL;
  770. goto out;
  771. }
  772. /* Main cleanup function. */
  773. static void b43_destroy_dmaring(struct b43_dmaring *ring)
  774. {
  775. if (!ring)
  776. return;
  777. b43dbg(ring->dev->wl, "DMA-%s 0x%04X (%s) max used slots: %d/%d\n",
  778. (ring->dma64) ? "64" : "32",
  779. ring->mmio_base,
  780. (ring->tx) ? "TX" : "RX", ring->max_used_slots, ring->nr_slots);
  781. /* Device IRQs are disabled prior entering this function,
  782. * so no need to take care of concurrency with rx handler stuff.
  783. */
  784. dmacontroller_cleanup(ring);
  785. free_all_descbuffers(ring);
  786. free_ringmemory(ring);
  787. kfree(ring->txhdr_cache);
  788. kfree(ring->meta);
  789. kfree(ring);
  790. }
  791. void b43_dma_free(struct b43_wldev *dev)
  792. {
  793. struct b43_dma *dma = &dev->dma;
  794. b43_destroy_dmaring(dma->rx_ring3);
  795. dma->rx_ring3 = NULL;
  796. b43_destroy_dmaring(dma->rx_ring0);
  797. dma->rx_ring0 = NULL;
  798. b43_destroy_dmaring(dma->tx_ring5);
  799. dma->tx_ring5 = NULL;
  800. b43_destroy_dmaring(dma->tx_ring4);
  801. dma->tx_ring4 = NULL;
  802. b43_destroy_dmaring(dma->tx_ring3);
  803. dma->tx_ring3 = NULL;
  804. b43_destroy_dmaring(dma->tx_ring2);
  805. dma->tx_ring2 = NULL;
  806. b43_destroy_dmaring(dma->tx_ring1);
  807. dma->tx_ring1 = NULL;
  808. b43_destroy_dmaring(dma->tx_ring0);
  809. dma->tx_ring0 = NULL;
  810. }
  811. int b43_dma_init(struct b43_wldev *dev)
  812. {
  813. struct b43_dma *dma = &dev->dma;
  814. struct b43_dmaring *ring;
  815. int err;
  816. u64 dmamask;
  817. int dma64 = 0;
  818. dmamask = supported_dma_mask(dev);
  819. if (dmamask == DMA_64BIT_MASK)
  820. dma64 = 1;
  821. err = ssb_dma_set_mask(dev->dev, dmamask);
  822. if (err) {
  823. b43err(dev->wl, "The machine/kernel does not support "
  824. "the required DMA mask (0x%08X%08X)\n",
  825. (unsigned int)((dmamask & 0xFFFFFFFF00000000ULL) >> 32),
  826. (unsigned int)(dmamask & 0x00000000FFFFFFFFULL));
  827. return -EOPNOTSUPP;
  828. }
  829. err = -ENOMEM;
  830. /* setup TX DMA channels. */
  831. ring = b43_setup_dmaring(dev, 0, 1, dma64);
  832. if (!ring)
  833. goto out;
  834. dma->tx_ring0 = ring;
  835. ring = b43_setup_dmaring(dev, 1, 1, dma64);
  836. if (!ring)
  837. goto err_destroy_tx0;
  838. dma->tx_ring1 = ring;
  839. ring = b43_setup_dmaring(dev, 2, 1, dma64);
  840. if (!ring)
  841. goto err_destroy_tx1;
  842. dma->tx_ring2 = ring;
  843. ring = b43_setup_dmaring(dev, 3, 1, dma64);
  844. if (!ring)
  845. goto err_destroy_tx2;
  846. dma->tx_ring3 = ring;
  847. ring = b43_setup_dmaring(dev, 4, 1, dma64);
  848. if (!ring)
  849. goto err_destroy_tx3;
  850. dma->tx_ring4 = ring;
  851. ring = b43_setup_dmaring(dev, 5, 1, dma64);
  852. if (!ring)
  853. goto err_destroy_tx4;
  854. dma->tx_ring5 = ring;
  855. /* setup RX DMA channels. */
  856. ring = b43_setup_dmaring(dev, 0, 0, dma64);
  857. if (!ring)
  858. goto err_destroy_tx5;
  859. dma->rx_ring0 = ring;
  860. if (dev->dev->id.revision < 5) {
  861. ring = b43_setup_dmaring(dev, 3, 0, dma64);
  862. if (!ring)
  863. goto err_destroy_rx0;
  864. dma->rx_ring3 = ring;
  865. }
  866. b43dbg(dev->wl, "%d-bit DMA initialized\n",
  867. (dmamask == DMA_64BIT_MASK) ? 64 :
  868. (dmamask == DMA_32BIT_MASK) ? 32 : 30);
  869. err = 0;
  870. out:
  871. return err;
  872. err_destroy_rx0:
  873. b43_destroy_dmaring(dma->rx_ring0);
  874. dma->rx_ring0 = NULL;
  875. err_destroy_tx5:
  876. b43_destroy_dmaring(dma->tx_ring5);
  877. dma->tx_ring5 = NULL;
  878. err_destroy_tx4:
  879. b43_destroy_dmaring(dma->tx_ring4);
  880. dma->tx_ring4 = NULL;
  881. err_destroy_tx3:
  882. b43_destroy_dmaring(dma->tx_ring3);
  883. dma->tx_ring3 = NULL;
  884. err_destroy_tx2:
  885. b43_destroy_dmaring(dma->tx_ring2);
  886. dma->tx_ring2 = NULL;
  887. err_destroy_tx1:
  888. b43_destroy_dmaring(dma->tx_ring1);
  889. dma->tx_ring1 = NULL;
  890. err_destroy_tx0:
  891. b43_destroy_dmaring(dma->tx_ring0);
  892. dma->tx_ring0 = NULL;
  893. goto out;
  894. }
  895. /* Generate a cookie for the TX header. */
  896. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  897. {
  898. u16 cookie = 0x1000;
  899. /* Use the upper 4 bits of the cookie as
  900. * DMA controller ID and store the slot number
  901. * in the lower 12 bits.
  902. * Note that the cookie must never be 0, as this
  903. * is a special value used in RX path.
  904. * It can also not be 0xFFFF because that is special
  905. * for multicast frames.
  906. */
  907. switch (ring->index) {
  908. case 0:
  909. cookie = 0x1000;
  910. break;
  911. case 1:
  912. cookie = 0x2000;
  913. break;
  914. case 2:
  915. cookie = 0x3000;
  916. break;
  917. case 3:
  918. cookie = 0x4000;
  919. break;
  920. case 4:
  921. cookie = 0x5000;
  922. break;
  923. case 5:
  924. cookie = 0x6000;
  925. break;
  926. default:
  927. B43_WARN_ON(1);
  928. }
  929. B43_WARN_ON(slot & ~0x0FFF);
  930. cookie |= (u16) slot;
  931. return cookie;
  932. }
  933. /* Inspect a cookie and find out to which controller/slot it belongs. */
  934. static
  935. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  936. {
  937. struct b43_dma *dma = &dev->dma;
  938. struct b43_dmaring *ring = NULL;
  939. switch (cookie & 0xF000) {
  940. case 0x1000:
  941. ring = dma->tx_ring0;
  942. break;
  943. case 0x2000:
  944. ring = dma->tx_ring1;
  945. break;
  946. case 0x3000:
  947. ring = dma->tx_ring2;
  948. break;
  949. case 0x4000:
  950. ring = dma->tx_ring3;
  951. break;
  952. case 0x5000:
  953. ring = dma->tx_ring4;
  954. break;
  955. case 0x6000:
  956. ring = dma->tx_ring5;
  957. break;
  958. default:
  959. B43_WARN_ON(1);
  960. }
  961. *slot = (cookie & 0x0FFF);
  962. B43_WARN_ON(!(ring && *slot >= 0 && *slot < ring->nr_slots));
  963. return ring;
  964. }
  965. static int dma_tx_fragment(struct b43_dmaring *ring,
  966. struct sk_buff *skb,
  967. struct ieee80211_tx_control *ctl)
  968. {
  969. const struct b43_dma_ops *ops = ring->ops;
  970. u8 *header;
  971. int slot, old_top_slot, old_used_slots;
  972. int err;
  973. struct b43_dmadesc_generic *desc;
  974. struct b43_dmadesc_meta *meta;
  975. struct b43_dmadesc_meta *meta_hdr;
  976. struct sk_buff *bounce_skb;
  977. u16 cookie;
  978. size_t hdrsize = b43_txhdr_size(ring->dev);
  979. #define SLOTS_PER_PACKET 2
  980. B43_WARN_ON(skb_shinfo(skb)->nr_frags);
  981. old_top_slot = ring->current_slot;
  982. old_used_slots = ring->used_slots;
  983. /* Get a slot for the header. */
  984. slot = request_slot(ring);
  985. desc = ops->idx2desc(ring, slot, &meta_hdr);
  986. memset(meta_hdr, 0, sizeof(*meta_hdr));
  987. header = &(ring->txhdr_cache[slot * hdrsize]);
  988. cookie = generate_cookie(ring, slot);
  989. err = b43_generate_txhdr(ring->dev, header,
  990. skb->data, skb->len, ctl, cookie);
  991. if (unlikely(err)) {
  992. ring->current_slot = old_top_slot;
  993. ring->used_slots = old_used_slots;
  994. return err;
  995. }
  996. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  997. hdrsize, 1);
  998. if (dma_mapping_error(meta_hdr->dmaaddr)) {
  999. ring->current_slot = old_top_slot;
  1000. ring->used_slots = old_used_slots;
  1001. return -EIO;
  1002. }
  1003. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1004. hdrsize, 1, 0, 0);
  1005. /* Get a slot for the payload. */
  1006. slot = request_slot(ring);
  1007. desc = ops->idx2desc(ring, slot, &meta);
  1008. memset(meta, 0, sizeof(*meta));
  1009. memcpy(&meta->txstat.control, ctl, sizeof(*ctl));
  1010. meta->skb = skb;
  1011. meta->is_last_fragment = 1;
  1012. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1013. /* create a bounce buffer in zone_dma on mapping failure. */
  1014. if (dma_mapping_error(meta->dmaaddr)) {
  1015. bounce_skb = __dev_alloc_skb(skb->len, GFP_ATOMIC | GFP_DMA);
  1016. if (!bounce_skb) {
  1017. ring->current_slot = old_top_slot;
  1018. ring->used_slots = old_used_slots;
  1019. err = -ENOMEM;
  1020. goto out_unmap_hdr;
  1021. }
  1022. memcpy(skb_put(bounce_skb, skb->len), skb->data, skb->len);
  1023. dev_kfree_skb_any(skb);
  1024. skb = bounce_skb;
  1025. meta->skb = skb;
  1026. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1027. if (dma_mapping_error(meta->dmaaddr)) {
  1028. ring->current_slot = old_top_slot;
  1029. ring->used_slots = old_used_slots;
  1030. err = -EIO;
  1031. goto out_free_bounce;
  1032. }
  1033. }
  1034. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1035. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1036. /* Tell the firmware about the cookie of the last
  1037. * mcast frame, so it can clear the more-data bit in it. */
  1038. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1039. B43_SHM_SH_MCASTCOOKIE, cookie);
  1040. }
  1041. /* Now transfer the whole frame. */
  1042. wmb();
  1043. ops->poke_tx(ring, next_slot(ring, slot));
  1044. return 0;
  1045. out_free_bounce:
  1046. dev_kfree_skb_any(skb);
  1047. out_unmap_hdr:
  1048. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1049. hdrsize, 1);
  1050. return err;
  1051. }
  1052. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1053. {
  1054. #ifdef CONFIG_B43_DEBUG
  1055. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1056. /* Check if we should inject another ringbuffer overflow
  1057. * to test handling of this situation in the stack. */
  1058. unsigned long next_overflow;
  1059. next_overflow = ring->last_injected_overflow + HZ;
  1060. if (time_after(jiffies, next_overflow)) {
  1061. ring->last_injected_overflow = jiffies;
  1062. b43dbg(ring->dev->wl,
  1063. "Injecting TX ring overflow on "
  1064. "DMA controller %d\n", ring->index);
  1065. return 1;
  1066. }
  1067. }
  1068. #endif /* CONFIG_B43_DEBUG */
  1069. return 0;
  1070. }
  1071. int b43_dma_tx(struct b43_wldev *dev,
  1072. struct sk_buff *skb, struct ieee80211_tx_control *ctl)
  1073. {
  1074. struct b43_dmaring *ring;
  1075. struct ieee80211_hdr *hdr;
  1076. int err = 0;
  1077. unsigned long flags;
  1078. if (unlikely(skb->len < 2 + 2 + 6)) {
  1079. /* Too short, this can't be a valid frame. */
  1080. return -EINVAL;
  1081. }
  1082. hdr = (struct ieee80211_hdr *)skb->data;
  1083. if (ctl->flags & IEEE80211_TXCTL_SEND_AFTER_DTIM) {
  1084. /* The multicast ring will be sent after the DTIM */
  1085. ring = dev->dma.tx_ring4;
  1086. /* Set the more-data bit. Ucode will clear it on
  1087. * the last frame for us. */
  1088. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1089. } else {
  1090. /* Decide by priority where to put this frame. */
  1091. ring = priority_to_txring(dev, ctl->queue);
  1092. }
  1093. spin_lock_irqsave(&ring->lock, flags);
  1094. B43_WARN_ON(!ring->tx);
  1095. if (unlikely(free_slots(ring) < SLOTS_PER_PACKET)) {
  1096. b43warn(dev->wl, "DMA queue overflow\n");
  1097. err = -ENOSPC;
  1098. goto out_unlock;
  1099. }
  1100. /* Check if the queue was stopped in mac80211,
  1101. * but we got called nevertheless.
  1102. * That would be a mac80211 bug. */
  1103. B43_WARN_ON(ring->stopped);
  1104. err = dma_tx_fragment(ring, skb, ctl);
  1105. if (unlikely(err == -ENOKEY)) {
  1106. /* Drop this packet, as we don't have the encryption key
  1107. * anymore and must not transmit it unencrypted. */
  1108. dev_kfree_skb_any(skb);
  1109. err = 0;
  1110. goto out_unlock;
  1111. }
  1112. if (unlikely(err)) {
  1113. b43err(dev->wl, "DMA tx mapping failure\n");
  1114. goto out_unlock;
  1115. }
  1116. ring->nr_tx_packets++;
  1117. if ((free_slots(ring) < SLOTS_PER_PACKET) ||
  1118. should_inject_overflow(ring)) {
  1119. /* This TX ring is full. */
  1120. ieee80211_stop_queue(dev->wl->hw, txring_to_priority(ring));
  1121. ring->stopped = 1;
  1122. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1123. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1124. }
  1125. }
  1126. out_unlock:
  1127. spin_unlock_irqrestore(&ring->lock, flags);
  1128. return err;
  1129. }
  1130. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1131. const struct b43_txstatus *status)
  1132. {
  1133. const struct b43_dma_ops *ops;
  1134. struct b43_dmaring *ring;
  1135. struct b43_dmadesc_generic *desc;
  1136. struct b43_dmadesc_meta *meta;
  1137. int slot;
  1138. ring = parse_cookie(dev, status->cookie, &slot);
  1139. if (unlikely(!ring))
  1140. return;
  1141. B43_WARN_ON(!irqs_disabled());
  1142. spin_lock(&ring->lock);
  1143. B43_WARN_ON(!ring->tx);
  1144. ops = ring->ops;
  1145. while (1) {
  1146. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  1147. desc = ops->idx2desc(ring, slot, &meta);
  1148. if (meta->skb)
  1149. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len,
  1150. 1);
  1151. else
  1152. unmap_descbuffer(ring, meta->dmaaddr,
  1153. b43_txhdr_size(dev), 1);
  1154. if (meta->is_last_fragment) {
  1155. B43_WARN_ON(!meta->skb);
  1156. /* Call back to inform the ieee80211 subsystem about the
  1157. * status of the transmission.
  1158. * Some fields of txstat are already filled in dma_tx().
  1159. */
  1160. if (status->acked) {
  1161. meta->txstat.flags |= IEEE80211_TX_STATUS_ACK;
  1162. } else {
  1163. if (!(meta->txstat.control.flags
  1164. & IEEE80211_TXCTL_NO_ACK))
  1165. meta->txstat.excessive_retries = 1;
  1166. }
  1167. if (status->frame_count == 0) {
  1168. /* The frame was not transmitted at all. */
  1169. meta->txstat.retry_count = 0;
  1170. } else
  1171. meta->txstat.retry_count = status->frame_count - 1;
  1172. ieee80211_tx_status_irqsafe(dev->wl->hw, meta->skb,
  1173. &(meta->txstat));
  1174. /* skb is freed by ieee80211_tx_status_irqsafe() */
  1175. meta->skb = NULL;
  1176. } else {
  1177. /* No need to call free_descriptor_buffer here, as
  1178. * this is only the txhdr, which is not allocated.
  1179. */
  1180. B43_WARN_ON(meta->skb);
  1181. }
  1182. /* Everything unmapped and free'd. So it's not used anymore. */
  1183. ring->used_slots--;
  1184. if (meta->is_last_fragment)
  1185. break;
  1186. slot = next_slot(ring, slot);
  1187. }
  1188. dev->stats.last_tx = jiffies;
  1189. if (ring->stopped) {
  1190. B43_WARN_ON(free_slots(ring) < SLOTS_PER_PACKET);
  1191. ieee80211_wake_queue(dev->wl->hw, txring_to_priority(ring));
  1192. ring->stopped = 0;
  1193. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1194. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1195. }
  1196. }
  1197. spin_unlock(&ring->lock);
  1198. }
  1199. void b43_dma_get_tx_stats(struct b43_wldev *dev,
  1200. struct ieee80211_tx_queue_stats *stats)
  1201. {
  1202. const int nr_queues = dev->wl->hw->queues;
  1203. struct b43_dmaring *ring;
  1204. struct ieee80211_tx_queue_stats_data *data;
  1205. unsigned long flags;
  1206. int i;
  1207. for (i = 0; i < nr_queues; i++) {
  1208. data = &(stats->data[i]);
  1209. ring = priority_to_txring(dev, i);
  1210. spin_lock_irqsave(&ring->lock, flags);
  1211. data->len = ring->used_slots / SLOTS_PER_PACKET;
  1212. data->limit = ring->nr_slots / SLOTS_PER_PACKET;
  1213. data->count = ring->nr_tx_packets;
  1214. spin_unlock_irqrestore(&ring->lock, flags);
  1215. }
  1216. }
  1217. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1218. {
  1219. const struct b43_dma_ops *ops = ring->ops;
  1220. struct b43_dmadesc_generic *desc;
  1221. struct b43_dmadesc_meta *meta;
  1222. struct b43_rxhdr_fw4 *rxhdr;
  1223. struct sk_buff *skb;
  1224. u16 len;
  1225. int err;
  1226. dma_addr_t dmaaddr;
  1227. desc = ops->idx2desc(ring, *slot, &meta);
  1228. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1229. skb = meta->skb;
  1230. if (ring->index == 3) {
  1231. /* We received an xmit status. */
  1232. struct b43_hwtxstatus *hw = (struct b43_hwtxstatus *)skb->data;
  1233. int i = 0;
  1234. while (hw->cookie == 0) {
  1235. if (i > 100)
  1236. break;
  1237. i++;
  1238. udelay(2);
  1239. barrier();
  1240. }
  1241. b43_handle_hwtxstatus(ring->dev, hw);
  1242. /* recycle the descriptor buffer. */
  1243. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1244. ring->rx_buffersize);
  1245. return;
  1246. }
  1247. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1248. len = le16_to_cpu(rxhdr->frame_len);
  1249. if (len == 0) {
  1250. int i = 0;
  1251. do {
  1252. udelay(2);
  1253. barrier();
  1254. len = le16_to_cpu(rxhdr->frame_len);
  1255. } while (len == 0 && i++ < 5);
  1256. if (unlikely(len == 0)) {
  1257. /* recycle the descriptor buffer. */
  1258. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1259. ring->rx_buffersize);
  1260. goto drop;
  1261. }
  1262. }
  1263. if (unlikely(len > ring->rx_buffersize)) {
  1264. /* The data did not fit into one descriptor buffer
  1265. * and is split over multiple buffers.
  1266. * This should never happen, as we try to allocate buffers
  1267. * big enough. So simply ignore this packet.
  1268. */
  1269. int cnt = 0;
  1270. s32 tmp = len;
  1271. while (1) {
  1272. desc = ops->idx2desc(ring, *slot, &meta);
  1273. /* recycle the descriptor buffer. */
  1274. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1275. ring->rx_buffersize);
  1276. *slot = next_slot(ring, *slot);
  1277. cnt++;
  1278. tmp -= ring->rx_buffersize;
  1279. if (tmp <= 0)
  1280. break;
  1281. }
  1282. b43err(ring->dev->wl, "DMA RX buffer too small "
  1283. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1284. len, ring->rx_buffersize, cnt);
  1285. goto drop;
  1286. }
  1287. dmaaddr = meta->dmaaddr;
  1288. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1289. if (unlikely(err)) {
  1290. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1291. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1292. goto drop;
  1293. }
  1294. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1295. skb_put(skb, len + ring->frameoffset);
  1296. skb_pull(skb, ring->frameoffset);
  1297. b43_rx(ring->dev, skb, rxhdr);
  1298. drop:
  1299. return;
  1300. }
  1301. void b43_dma_rx(struct b43_dmaring *ring)
  1302. {
  1303. const struct b43_dma_ops *ops = ring->ops;
  1304. int slot, current_slot;
  1305. int used_slots = 0;
  1306. B43_WARN_ON(ring->tx);
  1307. current_slot = ops->get_current_rxslot(ring);
  1308. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1309. slot = ring->current_slot;
  1310. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1311. dma_rx(ring, &slot);
  1312. update_max_used_slots(ring, ++used_slots);
  1313. }
  1314. ops->set_current_rxslot(ring, slot);
  1315. ring->current_slot = slot;
  1316. }
  1317. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1318. {
  1319. unsigned long flags;
  1320. spin_lock_irqsave(&ring->lock, flags);
  1321. B43_WARN_ON(!ring->tx);
  1322. ring->ops->tx_suspend(ring);
  1323. spin_unlock_irqrestore(&ring->lock, flags);
  1324. }
  1325. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1326. {
  1327. unsigned long flags;
  1328. spin_lock_irqsave(&ring->lock, flags);
  1329. B43_WARN_ON(!ring->tx);
  1330. ring->ops->tx_resume(ring);
  1331. spin_unlock_irqrestore(&ring->lock, flags);
  1332. }
  1333. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1334. {
  1335. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1336. b43_dma_tx_suspend_ring(dev->dma.tx_ring0);
  1337. b43_dma_tx_suspend_ring(dev->dma.tx_ring1);
  1338. b43_dma_tx_suspend_ring(dev->dma.tx_ring2);
  1339. b43_dma_tx_suspend_ring(dev->dma.tx_ring3);
  1340. b43_dma_tx_suspend_ring(dev->dma.tx_ring4);
  1341. b43_dma_tx_suspend_ring(dev->dma.tx_ring5);
  1342. }
  1343. void b43_dma_tx_resume(struct b43_wldev *dev)
  1344. {
  1345. b43_dma_tx_resume_ring(dev->dma.tx_ring5);
  1346. b43_dma_tx_resume_ring(dev->dma.tx_ring4);
  1347. b43_dma_tx_resume_ring(dev->dma.tx_ring3);
  1348. b43_dma_tx_resume_ring(dev->dma.tx_ring2);
  1349. b43_dma_tx_resume_ring(dev->dma.tx_ring1);
  1350. b43_dma_tx_resume_ring(dev->dma.tx_ring0);
  1351. b43_power_saving_ctl_bits(dev, 0);
  1352. }