hd64572.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651
  1. /*
  2. * Hitachi (now Renesas) SCA-II HD64572 driver for Linux
  3. *
  4. * Copyright (C) 1998-2008 Krzysztof Halasa <khc@pm.waw.pl>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of version 2 of the GNU General Public License
  8. * as published by the Free Software Foundation.
  9. *
  10. * Source of information: HD64572 SCA-II User's Manual
  11. *
  12. * We use the following SCA memory map:
  13. *
  14. * Packet buffer descriptor rings - starting from winbase or win0base:
  15. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  16. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  17. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  18. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  19. *
  20. * Packet data buffers - starting from winbase + buff_offset:
  21. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  22. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  23. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  24. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  25. */
  26. #include <linux/bitops.h>
  27. #include <linux/errno.h>
  28. #include <linux/fcntl.h>
  29. #include <linux/hdlc.h>
  30. #include <linux/in.h>
  31. #include <linux/init.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/ioport.h>
  34. #include <linux/jiffies.h>
  35. #include <linux/kernel.h>
  36. #include <linux/module.h>
  37. #include <linux/netdevice.h>
  38. #include <linux/skbuff.h>
  39. #include <linux/slab.h>
  40. #include <linux/string.h>
  41. #include <linux/types.h>
  42. #include <asm/io.h>
  43. #include <asm/system.h>
  44. #include <asm/uaccess.h>
  45. #include "hd64572.h"
  46. #define NAPI_WEIGHT 16
  47. #define get_msci(port) (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET)
  48. #define get_dmac_rx(port) (phy_node(port) ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  49. #define get_dmac_tx(port) (phy_node(port) ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  50. static int sca_poll(struct napi_struct *napi, int budget);
  51. static inline struct net_device *port_to_dev(port_t *port)
  52. {
  53. return port->dev;
  54. }
  55. static inline port_t* dev_to_port(struct net_device *dev)
  56. {
  57. return dev_to_hdlc(dev)->priv;
  58. }
  59. static inline void enable_intr(port_t *port)
  60. {
  61. /* enable DMIB and MSCI RXINTA interrupts */
  62. sca_outl(sca_inl(IER0, port->card) |
  63. (phy_node(port) ? 0x08002200 : 0x00080022), IER0, port->card);
  64. }
  65. static inline void disable_intr(port_t *port)
  66. {
  67. sca_outl(sca_inl(IER0, port->card) &
  68. (phy_node(port) ? 0x00FF00FF : 0xFF00FF00), IER0, port->card);
  69. }
  70. static inline u16 next_desc(port_t *port, u16 desc, int transmit)
  71. {
  72. return (desc + 1) % (transmit ? port_to_card(port)->tx_ring_buffers
  73. : port_to_card(port)->rx_ring_buffers);
  74. }
  75. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  76. {
  77. u16 rx_buffs = port_to_card(port)->rx_ring_buffers;
  78. u16 tx_buffs = port_to_card(port)->tx_ring_buffers;
  79. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  80. return log_node(port) * (rx_buffs + tx_buffs) +
  81. transmit * rx_buffs + desc;
  82. }
  83. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  84. {
  85. /* Descriptor offset always fits in 16 bytes */
  86. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  87. }
  88. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  89. int transmit)
  90. {
  91. return (pkt_desc __iomem *)(winbase(port_to_card(port))
  92. + desc_offset(port, desc, transmit));
  93. }
  94. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  95. {
  96. return port_to_card(port)->buff_offset +
  97. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  98. }
  99. static inline void sca_set_carrier(port_t *port)
  100. {
  101. if (!(sca_in(get_msci(port) + ST3, port_to_card(port)) & ST3_DCD)) {
  102. #ifdef DEBUG_LINK
  103. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  104. port_to_dev(port)->name);
  105. #endif
  106. netif_carrier_on(port_to_dev(port));
  107. } else {
  108. #ifdef DEBUG_LINK
  109. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  110. port_to_dev(port)->name);
  111. #endif
  112. netif_carrier_off(port_to_dev(port));
  113. }
  114. }
  115. static void sca_init_port(port_t *port)
  116. {
  117. card_t *card = port_to_card(port);
  118. int transmit, i;
  119. port->rxin = 0;
  120. port->txin = 0;
  121. port->txlast = 0;
  122. for (transmit = 0; transmit < 2; transmit++) {
  123. u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
  124. u16 buffs = transmit ? card->tx_ring_buffers
  125. : card->rx_ring_buffers;
  126. for (i = 0; i < buffs; i++) {
  127. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  128. u16 chain_off = desc_offset(port, i + 1, transmit);
  129. u32 buff_off = buffer_offset(port, i, transmit);
  130. writel(chain_off, &desc->cp);
  131. writel(buff_off, &desc->bp);
  132. writew(0, &desc->len);
  133. writeb(0, &desc->stat);
  134. }
  135. /* DMA disable - to halt state */
  136. sca_out(0, transmit ? DSR_TX(phy_node(port)) :
  137. DSR_RX(phy_node(port)), card);
  138. /* software ABORT - to initial state */
  139. sca_out(DCR_ABORT, transmit ? DCR_TX(phy_node(port)) :
  140. DCR_RX(phy_node(port)), card);
  141. /* current desc addr */
  142. sca_outl(desc_offset(port, 0, transmit), dmac + CDAL, card);
  143. if (!transmit)
  144. sca_outl(desc_offset(port, buffs - 1, transmit),
  145. dmac + EDAL, card);
  146. else
  147. sca_outl(desc_offset(port, 0, transmit), dmac + EDAL,
  148. card);
  149. /* clear frame end interrupt counter */
  150. sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(phy_node(port)) :
  151. DCR_RX(phy_node(port)), card);
  152. if (!transmit) { /* Receive */
  153. /* set buffer length */
  154. sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
  155. /* Chain mode, Multi-frame */
  156. sca_out(0x14, DMR_RX(phy_node(port)), card);
  157. sca_out(DIR_EOME, DIR_RX(phy_node(port)), card);
  158. /* DMA enable */
  159. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  160. } else { /* Transmit */
  161. /* Chain mode, Multi-frame */
  162. sca_out(0x14, DMR_TX(phy_node(port)), card);
  163. /* enable underflow interrupts */
  164. sca_out(DIR_EOME, DIR_TX(phy_node(port)), card);
  165. }
  166. }
  167. sca_set_carrier(port);
  168. netif_napi_add(port_to_dev(port), &port->napi, sca_poll, NAPI_WEIGHT);
  169. }
  170. /* MSCI interrupt service */
  171. static inline void sca_msci_intr(port_t *port)
  172. {
  173. u16 msci = get_msci(port);
  174. card_t* card = port_to_card(port);
  175. if (sca_in(msci + ST1, card) & ST1_CDCD) {
  176. /* Reset MSCI CDCD status bit */
  177. sca_out(ST1_CDCD, msci + ST1, card);
  178. sca_set_carrier(port);
  179. }
  180. }
  181. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  182. u16 rxin)
  183. {
  184. struct net_device *dev = port_to_dev(port);
  185. struct sk_buff *skb;
  186. u16 len;
  187. u32 buff;
  188. len = readw(&desc->len);
  189. skb = dev_alloc_skb(len);
  190. if (!skb) {
  191. dev->stats.rx_dropped++;
  192. return;
  193. }
  194. buff = buffer_offset(port, rxin, 0);
  195. memcpy_fromio(skb->data, winbase(card) + buff, len);
  196. skb_put(skb, len);
  197. #ifdef DEBUG_PKT
  198. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  199. debug_frame(skb);
  200. #endif
  201. dev->stats.rx_packets++;
  202. dev->stats.rx_bytes += skb->len;
  203. skb->protocol = hdlc_type_trans(skb, dev);
  204. netif_receive_skb(skb);
  205. }
  206. /* Receive DMA service */
  207. static inline int sca_rx_done(port_t *port, int budget)
  208. {
  209. struct net_device *dev = port_to_dev(port);
  210. u16 dmac = get_dmac_rx(port);
  211. card_t *card = port_to_card(port);
  212. u8 stat = sca_in(DSR_RX(phy_node(port)), card); /* read DMA Status */
  213. int received = 0;
  214. /* Reset DSR status bits */
  215. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  216. DSR_RX(phy_node(port)), card);
  217. if (stat & DSR_BOF)
  218. /* Dropped one or more frames */
  219. dev->stats.rx_over_errors++;
  220. while (received < budget) {
  221. u32 desc_off = desc_offset(port, port->rxin, 0);
  222. pkt_desc __iomem *desc;
  223. u32 cda = sca_inl(dmac + CDAL, card);
  224. if ((cda >= desc_off) && (cda < desc_off + sizeof(pkt_desc)))
  225. break; /* No frame received */
  226. desc = desc_address(port, port->rxin, 0);
  227. stat = readb(&desc->stat);
  228. if (!(stat & ST_RX_EOM))
  229. port->rxpart = 1; /* partial frame received */
  230. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  231. dev->stats.rx_errors++;
  232. if (stat & ST_RX_OVERRUN)
  233. dev->stats.rx_fifo_errors++;
  234. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  235. ST_RX_RESBIT)) || port->rxpart)
  236. dev->stats.rx_frame_errors++;
  237. else if (stat & ST_RX_CRC)
  238. dev->stats.rx_crc_errors++;
  239. if (stat & ST_RX_EOM)
  240. port->rxpart = 0; /* received last fragment */
  241. } else {
  242. sca_rx(card, port, desc, port->rxin);
  243. received++;
  244. }
  245. /* Set new error descriptor address */
  246. sca_outl(desc_off, dmac + EDAL, card);
  247. port->rxin = next_desc(port, port->rxin, 0);
  248. }
  249. /* make sure RX DMA is enabled */
  250. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  251. return received;
  252. }
  253. /* Transmit DMA service */
  254. static inline void sca_tx_done(port_t *port)
  255. {
  256. struct net_device *dev = port_to_dev(port);
  257. card_t* card = port_to_card(port);
  258. u8 stat;
  259. spin_lock(&port->lock);
  260. stat = sca_in(DSR_TX(phy_node(port)), card); /* read DMA Status */
  261. /* Reset DSR status bits */
  262. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  263. DSR_TX(phy_node(port)), card);
  264. while (1) {
  265. pkt_desc __iomem *desc = desc_address(port, port->txlast, 1);
  266. u8 stat = readb(&desc->stat);
  267. if (!(stat & ST_TX_OWNRSHP))
  268. break; /* not yet transmitted */
  269. if (stat & ST_TX_UNDRRUN) {
  270. dev->stats.tx_errors++;
  271. dev->stats.tx_fifo_errors++;
  272. } else {
  273. dev->stats.tx_packets++;
  274. dev->stats.tx_bytes += readw(&desc->len);
  275. }
  276. writeb(0, &desc->stat); /* Free descriptor */
  277. port->txlast = next_desc(port, port->txlast, 1);
  278. }
  279. netif_wake_queue(dev);
  280. spin_unlock(&port->lock);
  281. }
  282. static int sca_poll(struct napi_struct *napi, int budget)
  283. {
  284. port_t *port = container_of(napi, port_t, napi);
  285. u32 isr0 = sca_inl(ISR0, port->card);
  286. int received = 0;
  287. if (isr0 & (port->phy_node ? 0x08000000 : 0x00080000))
  288. sca_msci_intr(port);
  289. if (isr0 & (port->phy_node ? 0x00002000 : 0x00000020))
  290. sca_tx_done(port);
  291. if (isr0 & (port->phy_node ? 0x00000200 : 0x00000002))
  292. received = sca_rx_done(port, budget);
  293. if (received < budget) {
  294. netif_rx_complete(port->dev, napi);
  295. enable_intr(port);
  296. }
  297. return received;
  298. }
  299. static irqreturn_t sca_intr(int irq, void *dev_id)
  300. {
  301. card_t *card = dev_id;
  302. u32 isr0 = sca_inl(ISR0, card);
  303. int i, handled = 0;
  304. for (i = 0; i < 2; i++) {
  305. port_t *port = get_port(card, i);
  306. if (port && (isr0 & (i ? 0x08002200 : 0x00080022))) {
  307. handled = 1;
  308. disable_intr(port);
  309. netif_rx_schedule(port->dev, &port->napi);
  310. }
  311. }
  312. return IRQ_RETVAL(handled);
  313. }
  314. static void sca_set_port(port_t *port)
  315. {
  316. card_t* card = port_to_card(port);
  317. u16 msci = get_msci(port);
  318. u8 md2 = sca_in(msci + MD2, card);
  319. unsigned int tmc, br = 10, brv = 1024;
  320. if (port->settings.clock_rate > 0) {
  321. /* Try lower br for better accuracy*/
  322. do {
  323. br--;
  324. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  325. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  326. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  327. }while (br > 1 && tmc <= 128);
  328. if (tmc < 1) {
  329. tmc = 1;
  330. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  331. brv = 1;
  332. } else if (tmc > 255)
  333. tmc = 256; /* tmc=0 means 256 - low baud rates */
  334. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  335. } else {
  336. br = 9; /* Minimum clock rate */
  337. tmc = 256; /* 8bit = 0 */
  338. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  339. }
  340. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  341. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  342. port->tmc = tmc;
  343. /* baud divisor - time constant*/
  344. sca_out(port->tmc, msci + TMCR, card);
  345. sca_out(port->tmc, msci + TMCT, card);
  346. /* Set BRG bits */
  347. sca_out(port->rxs, msci + RXS, card);
  348. sca_out(port->txs, msci + TXS, card);
  349. if (port->settings.loopback)
  350. md2 |= MD2_LOOPBACK;
  351. else
  352. md2 &= ~MD2_LOOPBACK;
  353. sca_out(md2, msci + MD2, card);
  354. }
  355. static void sca_open(struct net_device *dev)
  356. {
  357. port_t *port = dev_to_port(dev);
  358. card_t* card = port_to_card(port);
  359. u16 msci = get_msci(port);
  360. u8 md0, md2;
  361. switch(port->encoding) {
  362. case ENCODING_NRZ: md2 = MD2_NRZ; break;
  363. case ENCODING_NRZI: md2 = MD2_NRZI; break;
  364. case ENCODING_FM_MARK: md2 = MD2_FM_MARK; break;
  365. case ENCODING_FM_SPACE: md2 = MD2_FM_SPACE; break;
  366. default: md2 = MD2_MANCHESTER;
  367. }
  368. if (port->settings.loopback)
  369. md2 |= MD2_LOOPBACK;
  370. switch(port->parity) {
  371. case PARITY_CRC16_PR0: md0 = MD0_HDLC | MD0_CRC_16_0; break;
  372. case PARITY_CRC16_PR1: md0 = MD0_HDLC | MD0_CRC_16; break;
  373. case PARITY_CRC32_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU32; break;
  374. case PARITY_CRC16_PR1_CCITT: md0 = MD0_HDLC | MD0_CRC_ITU; break;
  375. default: md0 = MD0_HDLC | MD0_CRC_NONE;
  376. }
  377. sca_out(CMD_RESET, msci + CMD, card);
  378. sca_out(md0, msci + MD0, card);
  379. sca_out(0x00, msci + MD1, card); /* no address field check */
  380. sca_out(md2, msci + MD2, card);
  381. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  382. /* Skip the rest of underrun frame */
  383. sca_out(CTL_IDLE | CTL_URCT | CTL_URSKP, msci + CTL, card);
  384. sca_out(0x0F, msci + RNR, card); /* +1=RX DMA activation condition */
  385. sca_out(0x3C, msci + TFS, card); /* +1 = TX start */
  386. sca_out(0x38, msci + TCR, card); /* =Critical TX DMA activ condition */
  387. sca_out(0x38, msci + TNR0, card); /* =TX DMA activation condition */
  388. sca_out(0x3F, msci + TNR1, card); /* +1=TX DMA deactivation condition*/
  389. /* We're using the following interrupts:
  390. - RXINTA (DCD changes only)
  391. - DMIB (EOM - single frame transfer complete)
  392. */
  393. sca_outl(IE0_RXINTA | IE0_CDCD, msci + IE0, card);
  394. sca_out(port->tmc, msci + TMCR, card);
  395. sca_out(port->tmc, msci + TMCT, card);
  396. sca_out(port->rxs, msci + RXS, card);
  397. sca_out(port->txs, msci + TXS, card);
  398. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  399. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  400. sca_set_carrier(port);
  401. enable_intr(port);
  402. napi_enable(&port->napi);
  403. netif_start_queue(dev);
  404. }
  405. static void sca_close(struct net_device *dev)
  406. {
  407. port_t *port = dev_to_port(dev);
  408. /* reset channel */
  409. sca_out(CMD_RESET, get_msci(port) + CMD, port_to_card(port));
  410. disable_intr(port);
  411. napi_disable(&port->napi);
  412. netif_stop_queue(dev);
  413. }
  414. static int sca_attach(struct net_device *dev, unsigned short encoding,
  415. unsigned short parity)
  416. {
  417. if (encoding != ENCODING_NRZ &&
  418. encoding != ENCODING_NRZI &&
  419. encoding != ENCODING_FM_MARK &&
  420. encoding != ENCODING_FM_SPACE &&
  421. encoding != ENCODING_MANCHESTER)
  422. return -EINVAL;
  423. if (parity != PARITY_NONE &&
  424. parity != PARITY_CRC16_PR0 &&
  425. parity != PARITY_CRC16_PR1 &&
  426. parity != PARITY_CRC32_PR1_CCITT &&
  427. parity != PARITY_CRC16_PR1_CCITT)
  428. return -EINVAL;
  429. dev_to_port(dev)->encoding = encoding;
  430. dev_to_port(dev)->parity = parity;
  431. return 0;
  432. }
  433. #ifdef DEBUG_RINGS
  434. static void sca_dump_rings(struct net_device *dev)
  435. {
  436. port_t *port = dev_to_port(dev);
  437. card_t *card = port_to_card(port);
  438. u16 cnt;
  439. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  440. sca_inl(get_dmac_rx(port) + CDAL, card),
  441. sca_inl(get_dmac_rx(port) + EDAL, card),
  442. sca_in(DSR_RX(phy_node(port)), card), port->rxin,
  443. sca_in(DSR_RX(phy_node(port)), card) & DSR_DE ? "" : "in");
  444. for (cnt = 0; cnt < port_to_card(port)->rx_ring_buffers; cnt++)
  445. printk(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  446. printk("\n" KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  447. "last=%u %sactive",
  448. sca_inl(get_dmac_tx(port) + CDAL, card),
  449. sca_inl(get_dmac_tx(port) + EDAL, card),
  450. sca_in(DSR_TX(phy_node(port)), card), port->txin, port->txlast,
  451. sca_in(DSR_TX(phy_node(port)), card) & DSR_DE ? "" : "in");
  452. for (cnt = 0; cnt < port_to_card(port)->tx_ring_buffers; cnt++)
  453. printk(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  454. printk("\n");
  455. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x,"
  456. " ST: %02x %02x %02x %02x %02x, FST: %02x CST: %02x %02x\n",
  457. sca_in(get_msci(port) + MD0, card),
  458. sca_in(get_msci(port) + MD1, card),
  459. sca_in(get_msci(port) + MD2, card),
  460. sca_in(get_msci(port) + ST0, card),
  461. sca_in(get_msci(port) + ST1, card),
  462. sca_in(get_msci(port) + ST2, card),
  463. sca_in(get_msci(port) + ST3, card),
  464. sca_in(get_msci(port) + ST4, card),
  465. sca_in(get_msci(port) + FST, card),
  466. sca_in(get_msci(port) + CST0, card),
  467. sca_in(get_msci(port) + CST1, card));
  468. printk(KERN_DEBUG "ILAR: %02x ISR: %08x %08x\n", sca_in(ILAR, card),
  469. sca_inl(ISR0, card), sca_inl(ISR1, card));
  470. }
  471. #endif /* DEBUG_RINGS */
  472. static int sca_xmit(struct sk_buff *skb, struct net_device *dev)
  473. {
  474. port_t *port = dev_to_port(dev);
  475. card_t *card = port_to_card(port);
  476. pkt_desc __iomem *desc;
  477. u32 buff, len;
  478. spin_lock_irq(&port->lock);
  479. desc = desc_address(port, port->txin + 1, 1);
  480. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  481. #ifdef DEBUG_PKT
  482. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  483. debug_frame(skb);
  484. #endif
  485. desc = desc_address(port, port->txin, 1);
  486. buff = buffer_offset(port, port->txin, 1);
  487. len = skb->len;
  488. memcpy_toio(winbase(card) + buff, skb->data, len);
  489. writew(len, &desc->len);
  490. writeb(ST_TX_EOM, &desc->stat);
  491. dev->trans_start = jiffies;
  492. port->txin = next_desc(port, port->txin, 1);
  493. sca_outl(desc_offset(port, port->txin, 1),
  494. get_dmac_tx(port) + EDAL, card);
  495. sca_out(DSR_DE, DSR_TX(phy_node(port)), card); /* Enable TX DMA */
  496. desc = desc_address(port, port->txin + 1, 1);
  497. if (readb(&desc->stat)) /* allow 1 packet gap */
  498. netif_stop_queue(dev);
  499. spin_unlock_irq(&port->lock);
  500. dev_kfree_skb(skb);
  501. return 0;
  502. }
  503. static u32 __devinit sca_detect_ram(card_t *card, u8 __iomem *rambase,
  504. u32 ramsize)
  505. {
  506. /* Round RAM size to 32 bits, fill from end to start */
  507. u32 i = ramsize &= ~3;
  508. do {
  509. i -= 4;
  510. writel(i ^ 0x12345678, rambase + i);
  511. } while (i > 0);
  512. for (i = 0; i < ramsize ; i += 4) {
  513. if (readl(rambase + i) != (i ^ 0x12345678))
  514. break;
  515. }
  516. return i;
  517. }
  518. static void __devinit sca_init(card_t *card, int wait_states)
  519. {
  520. sca_out(wait_states, WCRL, card); /* Wait Control */
  521. sca_out(wait_states, WCRM, card);
  522. sca_out(wait_states, WCRH, card);
  523. sca_out(0, DMER, card); /* DMA Master disable */
  524. sca_out(0x03, PCR, card); /* DMA priority */
  525. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  526. sca_out(0, DSR_TX(0), card);
  527. sca_out(0, DSR_RX(1), card);
  528. sca_out(0, DSR_TX(1), card);
  529. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  530. }