intel_ringbuffer.h 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. #ifndef _INTEL_RINGBUFFER_H_
  2. #define _INTEL_RINGBUFFER_H_
  3. struct intel_hw_status_page {
  4. u32 __iomem *page_addr;
  5. unsigned int gfx_addr;
  6. struct drm_i915_gem_object *obj;
  7. };
  8. #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base))
  9. #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val)
  10. #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base))
  11. #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val)
  12. #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base))
  13. #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val)
  14. #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base))
  15. #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val)
  16. #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base))
  17. #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val)
  18. #define I915_READ_NOPID(ring) I915_READ(RING_NOPID((ring)->mmio_base))
  19. #define I915_READ_SYNC_0(ring) I915_READ(RING_SYNC_0((ring)->mmio_base))
  20. #define I915_READ_SYNC_1(ring) I915_READ(RING_SYNC_1((ring)->mmio_base))
  21. struct intel_ring_buffer {
  22. const char *name;
  23. enum intel_ring_id {
  24. RCS = 0x0,
  25. VCS,
  26. BCS,
  27. } id;
  28. #define I915_NUM_RINGS 3
  29. u32 mmio_base;
  30. void __iomem *virtual_start;
  31. struct drm_device *dev;
  32. struct drm_i915_gem_object *obj;
  33. u32 head;
  34. u32 tail;
  35. int space;
  36. int size;
  37. int effective_size;
  38. struct intel_hw_status_page status_page;
  39. /** We track the position of the requests in the ring buffer, and
  40. * when each is retired we increment last_retired_head as the GPU
  41. * must have finished processing the request and so we know we
  42. * can advance the ringbuffer up to that position.
  43. *
  44. * last_retired_head is set to -1 after the value is consumed so
  45. * we can detect new retirements.
  46. */
  47. u32 last_retired_head;
  48. u32 irq_refcount; /* protected by dev_priv->irq_lock */
  49. u32 irq_enable_mask; /* bitmask to enable ring interrupt */
  50. u32 trace_irq_seqno;
  51. u32 sync_seqno[I915_NUM_RINGS-1];
  52. bool __must_check (*irq_get)(struct intel_ring_buffer *ring);
  53. void (*irq_put)(struct intel_ring_buffer *ring);
  54. int (*init)(struct intel_ring_buffer *ring);
  55. void (*write_tail)(struct intel_ring_buffer *ring,
  56. u32 value);
  57. int __must_check (*flush)(struct intel_ring_buffer *ring,
  58. u32 invalidate_domains,
  59. u32 flush_domains);
  60. int (*add_request)(struct intel_ring_buffer *ring,
  61. u32 *seqno);
  62. u32 (*get_seqno)(struct intel_ring_buffer *ring);
  63. int (*dispatch_execbuffer)(struct intel_ring_buffer *ring,
  64. u32 offset, u32 length);
  65. void (*cleanup)(struct intel_ring_buffer *ring);
  66. int (*sync_to)(struct intel_ring_buffer *ring,
  67. struct intel_ring_buffer *to,
  68. u32 seqno);
  69. u32 semaphore_register[3]; /*our mbox written by others */
  70. u32 signal_mbox[2]; /* mboxes this ring signals to */
  71. /**
  72. * List of objects currently involved in rendering from the
  73. * ringbuffer.
  74. *
  75. * Includes buffers having the contents of their GPU caches
  76. * flushed, not necessarily primitives. last_rendering_seqno
  77. * represents when the rendering involved will be completed.
  78. *
  79. * A reference is held on the buffer while on this list.
  80. */
  81. struct list_head active_list;
  82. /**
  83. * List of breadcrumbs associated with GPU requests currently
  84. * outstanding.
  85. */
  86. struct list_head request_list;
  87. /**
  88. * List of objects currently pending a GPU write flush.
  89. *
  90. * All elements on this list will belong to either the
  91. * active_list or flushing_list, last_rendering_seqno can
  92. * be used to differentiate between the two elements.
  93. */
  94. struct list_head gpu_write_list;
  95. /**
  96. * Do we have some not yet emitted requests outstanding?
  97. */
  98. u32 outstanding_lazy_request;
  99. wait_queue_head_t irq_queue;
  100. drm_local_map_t map;
  101. void *private;
  102. };
  103. static inline unsigned
  104. intel_ring_flag(struct intel_ring_buffer *ring)
  105. {
  106. return 1 << ring->id;
  107. }
  108. static inline u32
  109. intel_ring_sync_index(struct intel_ring_buffer *ring,
  110. struct intel_ring_buffer *other)
  111. {
  112. int idx;
  113. /*
  114. * cs -> 0 = vcs, 1 = bcs
  115. * vcs -> 0 = bcs, 1 = cs,
  116. * bcs -> 0 = cs, 1 = vcs.
  117. */
  118. idx = (other - ring) - 1;
  119. if (idx < 0)
  120. idx += I915_NUM_RINGS;
  121. return idx;
  122. }
  123. static inline u32
  124. intel_read_status_page(struct intel_ring_buffer *ring,
  125. int reg)
  126. {
  127. return ioread32(ring->status_page.page_addr + reg);
  128. }
  129. /**
  130. * Reads a dword out of the status page, which is written to from the command
  131. * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
  132. * MI_STORE_DATA_IMM.
  133. *
  134. * The following dwords have a reserved meaning:
  135. * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
  136. * 0x04: ring 0 head pointer
  137. * 0x05: ring 1 head pointer (915-class)
  138. * 0x06: ring 2 head pointer (915-class)
  139. * 0x10-0x1b: Context status DWords (GM45)
  140. * 0x1f: Last written status offset. (GM45)
  141. *
  142. * The area from dword 0x20 to 0x3ff is available for driver usage.
  143. */
  144. #define I915_GEM_HWS_INDEX 0x20
  145. void intel_cleanup_ring_buffer(struct intel_ring_buffer *ring);
  146. int __must_check intel_wait_ring_buffer(struct intel_ring_buffer *ring, int n);
  147. static inline int intel_wait_ring_idle(struct intel_ring_buffer *ring)
  148. {
  149. return intel_wait_ring_buffer(ring, ring->size - 8);
  150. }
  151. int __must_check intel_ring_begin(struct intel_ring_buffer *ring, int n);
  152. static inline void intel_ring_emit(struct intel_ring_buffer *ring,
  153. u32 data)
  154. {
  155. iowrite32(data, ring->virtual_start + ring->tail);
  156. ring->tail += 4;
  157. }
  158. void intel_ring_advance(struct intel_ring_buffer *ring);
  159. u32 intel_ring_get_seqno(struct intel_ring_buffer *ring);
  160. int intel_init_render_ring_buffer(struct drm_device *dev);
  161. int intel_init_bsd_ring_buffer(struct drm_device *dev);
  162. int intel_init_blt_ring_buffer(struct drm_device *dev);
  163. u32 intel_ring_get_active_head(struct intel_ring_buffer *ring);
  164. void intel_ring_setup_status_page(struct intel_ring_buffer *ring);
  165. static inline u32 intel_ring_get_tail(struct intel_ring_buffer *ring)
  166. {
  167. return ring->tail;
  168. }
  169. static inline void i915_trace_irq_get(struct intel_ring_buffer *ring, u32 seqno)
  170. {
  171. if (ring->trace_irq_seqno == 0 && ring->irq_get(ring))
  172. ring->trace_irq_seqno = seqno;
  173. }
  174. /* DRI warts */
  175. int intel_render_ring_init_dri(struct drm_device *dev, u64 start, u32 size);
  176. #endif /* _INTEL_RINGBUFFER_H_ */