emulate.c 66 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. *
  13. * Avi Kivity <avi@qumranet.com>
  14. * Yaniv Kamay <yaniv@qumranet.com>
  15. *
  16. * This work is licensed under the terms of the GNU GPL, version 2. See
  17. * the COPYING file in the top-level directory.
  18. *
  19. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  20. */
  21. #ifndef __KERNEL__
  22. #include <stdio.h>
  23. #include <stdint.h>
  24. #include <public/xen.h>
  25. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  26. #else
  27. #include <linux/kvm_host.h>
  28. #include "kvm_cache_regs.h"
  29. #define DPRINTF(x...) do {} while (0)
  30. #endif
  31. #include <linux/module.h>
  32. #include <asm/kvm_emulate.h>
  33. #include "mmu.h" /* for is_long_mode() */
  34. /*
  35. * Opcode effective-address decode tables.
  36. * Note that we only emulate instructions that have at least one memory
  37. * operand (excluding implicit stack references). We assume that stack
  38. * references and instruction fetches will never occur in special memory
  39. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  40. * not be handled.
  41. */
  42. /* Operand sizes: 8-bit operands or specified/overridden size. */
  43. #define ByteOp (1<<0) /* 8-bit operands. */
  44. /* Destination operand type. */
  45. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  46. #define DstReg (2<<1) /* Register operand. */
  47. #define DstMem (3<<1) /* Memory operand. */
  48. #define DstAcc (4<<1) /* Destination Accumulator */
  49. #define DstMask (7<<1)
  50. /* Source operand type. */
  51. #define SrcNone (0<<4) /* No source operand. */
  52. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  53. #define SrcReg (1<<4) /* Register operand. */
  54. #define SrcMem (2<<4) /* Memory operand. */
  55. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  56. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  57. #define SrcImm (5<<4) /* Immediate operand. */
  58. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  59. #define SrcOne (7<<4) /* Implied '1' */
  60. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  61. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  62. #define SrcMask (0xf<<4)
  63. /* Generic ModRM decode. */
  64. #define ModRM (1<<8)
  65. /* Destination is only written; never read. */
  66. #define Mov (1<<9)
  67. #define BitOp (1<<10)
  68. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  69. #define String (1<<12) /* String instruction (rep capable) */
  70. #define Stack (1<<13) /* Stack instruction (push/pop) */
  71. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  72. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  73. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  74. /* Source 2 operand type */
  75. #define Src2None (0<<29)
  76. #define Src2CL (1<<29)
  77. #define Src2ImmByte (2<<29)
  78. #define Src2One (3<<29)
  79. #define Src2Imm16 (4<<29)
  80. #define Src2Mask (7<<29)
  81. enum {
  82. Group1_80, Group1_81, Group1_82, Group1_83,
  83. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  84. };
  85. static u32 opcode_table[256] = {
  86. /* 0x00 - 0x07 */
  87. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  88. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  89. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  90. ImplicitOps | Stack, ImplicitOps | Stack,
  91. /* 0x08 - 0x0F */
  92. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  93. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  94. 0, 0, ImplicitOps | Stack, 0,
  95. /* 0x10 - 0x17 */
  96. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  97. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  98. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  99. ImplicitOps | Stack, ImplicitOps | Stack,
  100. /* 0x18 - 0x1F */
  101. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  102. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  103. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  104. ImplicitOps | Stack, ImplicitOps | Stack,
  105. /* 0x20 - 0x27 */
  106. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  107. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  108. DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  109. /* 0x28 - 0x2F */
  110. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  111. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  112. 0, 0, 0, 0,
  113. /* 0x30 - 0x37 */
  114. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. 0, 0, 0, 0,
  117. /* 0x38 - 0x3F */
  118. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  119. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  120. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  121. 0, 0,
  122. /* 0x40 - 0x47 */
  123. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  124. /* 0x48 - 0x4F */
  125. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  126. /* 0x50 - 0x57 */
  127. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  128. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  129. /* 0x58 - 0x5F */
  130. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  131. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  132. /* 0x60 - 0x67 */
  133. 0, 0, 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  134. 0, 0, 0, 0,
  135. /* 0x68 - 0x6F */
  136. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  137. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* insb, insw/insd */
  138. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps, /* outsb, outsw/outsd */
  139. /* 0x70 - 0x77 */
  140. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  141. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  142. /* 0x78 - 0x7F */
  143. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  144. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  145. /* 0x80 - 0x87 */
  146. Group | Group1_80, Group | Group1_81,
  147. Group | Group1_82, Group | Group1_83,
  148. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  149. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  150. /* 0x88 - 0x8F */
  151. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  152. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  153. DstMem | SrcReg | ModRM | Mov, ModRM | DstReg,
  154. DstReg | SrcMem | ModRM | Mov, Group | Group1A,
  155. /* 0x90 - 0x97 */
  156. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  157. /* 0x98 - 0x9F */
  158. 0, 0, SrcImm | Src2Imm16, 0,
  159. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  160. /* 0xA0 - 0xA7 */
  161. ByteOp | DstReg | SrcMem | Mov | MemAbs, DstReg | SrcMem | Mov | MemAbs,
  162. ByteOp | DstMem | SrcReg | Mov | MemAbs, DstMem | SrcReg | Mov | MemAbs,
  163. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  164. ByteOp | ImplicitOps | String, ImplicitOps | String,
  165. /* 0xA8 - 0xAF */
  166. 0, 0, ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  167. ByteOp | ImplicitOps | Mov | String, ImplicitOps | Mov | String,
  168. ByteOp | ImplicitOps | String, ImplicitOps | String,
  169. /* 0xB0 - 0xB7 */
  170. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  171. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  172. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  173. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  174. /* 0xB8 - 0xBF */
  175. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  176. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  177. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  178. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  179. /* 0xC0 - 0xC7 */
  180. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  181. 0, ImplicitOps | Stack, 0, 0,
  182. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  183. /* 0xC8 - 0xCF */
  184. 0, 0, 0, ImplicitOps | Stack,
  185. ImplicitOps, SrcImmByte, ImplicitOps, ImplicitOps,
  186. /* 0xD0 - 0xD7 */
  187. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  188. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  189. 0, 0, 0, 0,
  190. /* 0xD8 - 0xDF */
  191. 0, 0, 0, 0, 0, 0, 0, 0,
  192. /* 0xE0 - 0xE7 */
  193. 0, 0, 0, 0,
  194. ByteOp | SrcImmUByte, SrcImmUByte,
  195. ByteOp | SrcImmUByte, SrcImmUByte,
  196. /* 0xE8 - 0xEF */
  197. SrcImm | Stack, SrcImm | ImplicitOps,
  198. SrcImmU | Src2Imm16, SrcImmByte | ImplicitOps,
  199. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  200. SrcNone | ByteOp | ImplicitOps, SrcNone | ImplicitOps,
  201. /* 0xF0 - 0xF7 */
  202. 0, 0, 0, 0,
  203. ImplicitOps, ImplicitOps, Group | Group3_Byte, Group | Group3,
  204. /* 0xF8 - 0xFF */
  205. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  206. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  207. };
  208. static u32 twobyte_table[256] = {
  209. /* 0x00 - 0x0F */
  210. 0, Group | GroupDual | Group7, 0, 0, 0, ImplicitOps, ImplicitOps, 0,
  211. ImplicitOps, ImplicitOps, 0, 0, 0, ImplicitOps | ModRM, 0, 0,
  212. /* 0x10 - 0x1F */
  213. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  214. /* 0x20 - 0x2F */
  215. ModRM | ImplicitOps, ModRM, ModRM | ImplicitOps, ModRM, 0, 0, 0, 0,
  216. 0, 0, 0, 0, 0, 0, 0, 0,
  217. /* 0x30 - 0x3F */
  218. ImplicitOps, 0, ImplicitOps, 0,
  219. ImplicitOps, ImplicitOps, 0, 0,
  220. 0, 0, 0, 0, 0, 0, 0, 0,
  221. /* 0x40 - 0x47 */
  222. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  223. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  224. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  225. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  226. /* 0x48 - 0x4F */
  227. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  228. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  229. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  230. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  231. /* 0x50 - 0x5F */
  232. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  233. /* 0x60 - 0x6F */
  234. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0x70 - 0x7F */
  236. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  237. /* 0x80 - 0x8F */
  238. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  239. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  240. /* 0x90 - 0x9F */
  241. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  242. /* 0xA0 - 0xA7 */
  243. ImplicitOps | Stack, ImplicitOps | Stack,
  244. 0, DstMem | SrcReg | ModRM | BitOp,
  245. DstMem | SrcReg | Src2ImmByte | ModRM,
  246. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  247. /* 0xA8 - 0xAF */
  248. ImplicitOps | Stack, ImplicitOps | Stack,
  249. 0, DstMem | SrcReg | ModRM | BitOp,
  250. DstMem | SrcReg | Src2ImmByte | ModRM,
  251. DstMem | SrcReg | Src2CL | ModRM,
  252. ModRM, 0,
  253. /* 0xB0 - 0xB7 */
  254. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM, 0,
  255. DstMem | SrcReg | ModRM | BitOp,
  256. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  257. DstReg | SrcMem16 | ModRM | Mov,
  258. /* 0xB8 - 0xBF */
  259. 0, 0, DstMem | SrcImmByte | ModRM, DstMem | SrcReg | ModRM | BitOp,
  260. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  261. DstReg | SrcMem16 | ModRM | Mov,
  262. /* 0xC0 - 0xCF */
  263. 0, 0, 0, DstMem | SrcReg | ModRM | Mov, 0, 0, 0, ImplicitOps | ModRM,
  264. 0, 0, 0, 0, 0, 0, 0, 0,
  265. /* 0xD0 - 0xDF */
  266. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  267. /* 0xE0 - 0xEF */
  268. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  269. /* 0xF0 - 0xFF */
  270. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  271. };
  272. static u32 group_table[] = {
  273. [Group1_80*8] =
  274. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  275. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  276. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  277. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  278. [Group1_81*8] =
  279. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  280. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  281. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  282. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  283. [Group1_82*8] =
  284. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  285. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  286. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  287. ByteOp | DstMem | SrcImm | ModRM, ByteOp | DstMem | SrcImm | ModRM,
  288. [Group1_83*8] =
  289. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  290. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  291. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  292. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM,
  293. [Group1A*8] =
  294. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  295. [Group3_Byte*8] =
  296. ByteOp | SrcImm | DstMem | ModRM, 0,
  297. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  298. 0, 0, 0, 0,
  299. [Group3*8] =
  300. DstMem | SrcImm | ModRM, 0,
  301. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  302. 0, 0, 0, 0,
  303. [Group4*8] =
  304. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  305. 0, 0, 0, 0, 0, 0,
  306. [Group5*8] =
  307. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  308. SrcMem | ModRM | Stack, 0,
  309. SrcMem | ModRM | Stack, 0, SrcMem | ModRM | Stack, 0,
  310. [Group7*8] =
  311. 0, 0, ModRM | SrcMem, ModRM | SrcMem,
  312. SrcNone | ModRM | DstMem | Mov, 0,
  313. SrcMem16 | ModRM | Mov, SrcMem | ModRM | ByteOp,
  314. };
  315. static u32 group2_table[] = {
  316. [Group7*8] =
  317. SrcNone | ModRM, 0, 0, SrcNone | ModRM,
  318. SrcNone | ModRM | DstMem | Mov, 0,
  319. SrcMem16 | ModRM | Mov, 0,
  320. };
  321. /* EFLAGS bit definitions. */
  322. #define EFLG_VM (1<<17)
  323. #define EFLG_RF (1<<16)
  324. #define EFLG_OF (1<<11)
  325. #define EFLG_DF (1<<10)
  326. #define EFLG_IF (1<<9)
  327. #define EFLG_SF (1<<7)
  328. #define EFLG_ZF (1<<6)
  329. #define EFLG_AF (1<<4)
  330. #define EFLG_PF (1<<2)
  331. #define EFLG_CF (1<<0)
  332. /*
  333. * Instruction emulation:
  334. * Most instructions are emulated directly via a fragment of inline assembly
  335. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  336. * any modified flags.
  337. */
  338. #if defined(CONFIG_X86_64)
  339. #define _LO32 "k" /* force 32-bit operand */
  340. #define _STK "%%rsp" /* stack pointer */
  341. #elif defined(__i386__)
  342. #define _LO32 "" /* force 32-bit operand */
  343. #define _STK "%%esp" /* stack pointer */
  344. #endif
  345. /*
  346. * These EFLAGS bits are restored from saved value during emulation, and
  347. * any changes are written back to the saved value after emulation.
  348. */
  349. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  350. /* Before executing instruction: restore necessary bits in EFLAGS. */
  351. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  352. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  353. "movl %"_sav",%"_LO32 _tmp"; " \
  354. "push %"_tmp"; " \
  355. "push %"_tmp"; " \
  356. "movl %"_msk",%"_LO32 _tmp"; " \
  357. "andl %"_LO32 _tmp",("_STK"); " \
  358. "pushf; " \
  359. "notl %"_LO32 _tmp"; " \
  360. "andl %"_LO32 _tmp",("_STK"); " \
  361. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  362. "pop %"_tmp"; " \
  363. "orl %"_LO32 _tmp",("_STK"); " \
  364. "popf; " \
  365. "pop %"_sav"; "
  366. /* After executing instruction: write-back necessary bits in EFLAGS. */
  367. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  368. /* _sav |= EFLAGS & _msk; */ \
  369. "pushf; " \
  370. "pop %"_tmp"; " \
  371. "andl %"_msk",%"_LO32 _tmp"; " \
  372. "orl %"_LO32 _tmp",%"_sav"; "
  373. #ifdef CONFIG_X86_64
  374. #define ON64(x) x
  375. #else
  376. #define ON64(x)
  377. #endif
  378. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  379. do { \
  380. __asm__ __volatile__ ( \
  381. _PRE_EFLAGS("0", "4", "2") \
  382. _op _suffix " %"_x"3,%1; " \
  383. _POST_EFLAGS("0", "4", "2") \
  384. : "=m" (_eflags), "=m" ((_dst).val), \
  385. "=&r" (_tmp) \
  386. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  387. } while (0)
  388. /* Raw emulation: instruction has two explicit operands. */
  389. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  390. do { \
  391. unsigned long _tmp; \
  392. \
  393. switch ((_dst).bytes) { \
  394. case 2: \
  395. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  396. break; \
  397. case 4: \
  398. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  399. break; \
  400. case 8: \
  401. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  402. break; \
  403. } \
  404. } while (0)
  405. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  406. do { \
  407. unsigned long _tmp; \
  408. switch ((_dst).bytes) { \
  409. case 1: \
  410. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  411. break; \
  412. default: \
  413. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  414. _wx, _wy, _lx, _ly, _qx, _qy); \
  415. break; \
  416. } \
  417. } while (0)
  418. /* Source operand is byte-sized and may be restricted to just %cl. */
  419. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  420. __emulate_2op(_op, _src, _dst, _eflags, \
  421. "b", "c", "b", "c", "b", "c", "b", "c")
  422. /* Source operand is byte, word, long or quad sized. */
  423. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  424. __emulate_2op(_op, _src, _dst, _eflags, \
  425. "b", "q", "w", "r", _LO32, "r", "", "r")
  426. /* Source operand is word, long or quad sized. */
  427. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  428. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  429. "w", "r", _LO32, "r", "", "r")
  430. /* Instruction has three operands and one operand is stored in ECX register */
  431. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  432. do { \
  433. unsigned long _tmp; \
  434. _type _clv = (_cl).val; \
  435. _type _srcv = (_src).val; \
  436. _type _dstv = (_dst).val; \
  437. \
  438. __asm__ __volatile__ ( \
  439. _PRE_EFLAGS("0", "5", "2") \
  440. _op _suffix " %4,%1 \n" \
  441. _POST_EFLAGS("0", "5", "2") \
  442. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  443. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  444. ); \
  445. \
  446. (_cl).val = (unsigned long) _clv; \
  447. (_src).val = (unsigned long) _srcv; \
  448. (_dst).val = (unsigned long) _dstv; \
  449. } while (0)
  450. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  451. do { \
  452. switch ((_dst).bytes) { \
  453. case 2: \
  454. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  455. "w", unsigned short); \
  456. break; \
  457. case 4: \
  458. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  459. "l", unsigned int); \
  460. break; \
  461. case 8: \
  462. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  463. "q", unsigned long)); \
  464. break; \
  465. } \
  466. } while (0)
  467. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  468. do { \
  469. unsigned long _tmp; \
  470. \
  471. __asm__ __volatile__ ( \
  472. _PRE_EFLAGS("0", "3", "2") \
  473. _op _suffix " %1; " \
  474. _POST_EFLAGS("0", "3", "2") \
  475. : "=m" (_eflags), "+m" ((_dst).val), \
  476. "=&r" (_tmp) \
  477. : "i" (EFLAGS_MASK)); \
  478. } while (0)
  479. /* Instruction has only one explicit operand (no source operand). */
  480. #define emulate_1op(_op, _dst, _eflags) \
  481. do { \
  482. switch ((_dst).bytes) { \
  483. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  484. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  485. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  486. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  487. } \
  488. } while (0)
  489. /* Fetch next part of the instruction being emulated. */
  490. #define insn_fetch(_type, _size, _eip) \
  491. ({ unsigned long _x; \
  492. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  493. if (rc != 0) \
  494. goto done; \
  495. (_eip) += (_size); \
  496. (_type)_x; \
  497. })
  498. static inline unsigned long ad_mask(struct decode_cache *c)
  499. {
  500. return (1UL << (c->ad_bytes << 3)) - 1;
  501. }
  502. /* Access/update address held in a register, based on addressing mode. */
  503. static inline unsigned long
  504. address_mask(struct decode_cache *c, unsigned long reg)
  505. {
  506. if (c->ad_bytes == sizeof(unsigned long))
  507. return reg;
  508. else
  509. return reg & ad_mask(c);
  510. }
  511. static inline unsigned long
  512. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  513. {
  514. return base + address_mask(c, reg);
  515. }
  516. static inline void
  517. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  518. {
  519. if (c->ad_bytes == sizeof(unsigned long))
  520. *reg += inc;
  521. else
  522. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  523. }
  524. static inline void jmp_rel(struct decode_cache *c, int rel)
  525. {
  526. register_address_increment(c, &c->eip, rel);
  527. }
  528. static void set_seg_override(struct decode_cache *c, int seg)
  529. {
  530. c->has_seg_override = true;
  531. c->seg_override = seg;
  532. }
  533. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  534. {
  535. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  536. return 0;
  537. return kvm_x86_ops->get_segment_base(ctxt->vcpu, seg);
  538. }
  539. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  540. struct decode_cache *c)
  541. {
  542. if (!c->has_seg_override)
  543. return 0;
  544. return seg_base(ctxt, c->seg_override);
  545. }
  546. static unsigned long es_base(struct x86_emulate_ctxt *ctxt)
  547. {
  548. return seg_base(ctxt, VCPU_SREG_ES);
  549. }
  550. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt)
  551. {
  552. return seg_base(ctxt, VCPU_SREG_SS);
  553. }
  554. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  555. struct x86_emulate_ops *ops,
  556. unsigned long linear, u8 *dest)
  557. {
  558. struct fetch_cache *fc = &ctxt->decode.fetch;
  559. int rc;
  560. int size;
  561. if (linear < fc->start || linear >= fc->end) {
  562. size = min(15UL, PAGE_SIZE - offset_in_page(linear));
  563. rc = ops->read_std(linear, fc->data, size, ctxt->vcpu);
  564. if (rc)
  565. return rc;
  566. fc->start = linear;
  567. fc->end = linear + size;
  568. }
  569. *dest = fc->data[linear - fc->start];
  570. return 0;
  571. }
  572. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  573. struct x86_emulate_ops *ops,
  574. unsigned long eip, void *dest, unsigned size)
  575. {
  576. int rc = 0;
  577. eip += ctxt->cs_base;
  578. while (size--) {
  579. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  580. if (rc)
  581. return rc;
  582. }
  583. return 0;
  584. }
  585. /*
  586. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  587. * pointer into the block that addresses the relevant register.
  588. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  589. */
  590. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  591. int highbyte_regs)
  592. {
  593. void *p;
  594. p = &regs[modrm_reg];
  595. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  596. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  597. return p;
  598. }
  599. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  600. struct x86_emulate_ops *ops,
  601. void *ptr,
  602. u16 *size, unsigned long *address, int op_bytes)
  603. {
  604. int rc;
  605. if (op_bytes == 2)
  606. op_bytes = 3;
  607. *address = 0;
  608. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  609. ctxt->vcpu);
  610. if (rc)
  611. return rc;
  612. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  613. ctxt->vcpu);
  614. return rc;
  615. }
  616. static int test_cc(unsigned int condition, unsigned int flags)
  617. {
  618. int rc = 0;
  619. switch ((condition & 15) >> 1) {
  620. case 0: /* o */
  621. rc |= (flags & EFLG_OF);
  622. break;
  623. case 1: /* b/c/nae */
  624. rc |= (flags & EFLG_CF);
  625. break;
  626. case 2: /* z/e */
  627. rc |= (flags & EFLG_ZF);
  628. break;
  629. case 3: /* be/na */
  630. rc |= (flags & (EFLG_CF|EFLG_ZF));
  631. break;
  632. case 4: /* s */
  633. rc |= (flags & EFLG_SF);
  634. break;
  635. case 5: /* p/pe */
  636. rc |= (flags & EFLG_PF);
  637. break;
  638. case 7: /* le/ng */
  639. rc |= (flags & EFLG_ZF);
  640. /* fall through */
  641. case 6: /* l/nge */
  642. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  643. break;
  644. }
  645. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  646. return (!!rc ^ (condition & 1));
  647. }
  648. static void decode_register_operand(struct operand *op,
  649. struct decode_cache *c,
  650. int inhibit_bytereg)
  651. {
  652. unsigned reg = c->modrm_reg;
  653. int highbyte_regs = c->rex_prefix == 0;
  654. if (!(c->d & ModRM))
  655. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  656. op->type = OP_REG;
  657. if ((c->d & ByteOp) && !inhibit_bytereg) {
  658. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  659. op->val = *(u8 *)op->ptr;
  660. op->bytes = 1;
  661. } else {
  662. op->ptr = decode_register(reg, c->regs, 0);
  663. op->bytes = c->op_bytes;
  664. switch (op->bytes) {
  665. case 2:
  666. op->val = *(u16 *)op->ptr;
  667. break;
  668. case 4:
  669. op->val = *(u32 *)op->ptr;
  670. break;
  671. case 8:
  672. op->val = *(u64 *) op->ptr;
  673. break;
  674. }
  675. }
  676. op->orig_val = op->val;
  677. }
  678. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  679. struct x86_emulate_ops *ops)
  680. {
  681. struct decode_cache *c = &ctxt->decode;
  682. u8 sib;
  683. int index_reg = 0, base_reg = 0, scale;
  684. int rc = 0;
  685. if (c->rex_prefix) {
  686. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  687. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  688. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  689. }
  690. c->modrm = insn_fetch(u8, 1, c->eip);
  691. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  692. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  693. c->modrm_rm |= (c->modrm & 0x07);
  694. c->modrm_ea = 0;
  695. c->use_modrm_ea = 1;
  696. if (c->modrm_mod == 3) {
  697. c->modrm_ptr = decode_register(c->modrm_rm,
  698. c->regs, c->d & ByteOp);
  699. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  700. return rc;
  701. }
  702. if (c->ad_bytes == 2) {
  703. unsigned bx = c->regs[VCPU_REGS_RBX];
  704. unsigned bp = c->regs[VCPU_REGS_RBP];
  705. unsigned si = c->regs[VCPU_REGS_RSI];
  706. unsigned di = c->regs[VCPU_REGS_RDI];
  707. /* 16-bit ModR/M decode. */
  708. switch (c->modrm_mod) {
  709. case 0:
  710. if (c->modrm_rm == 6)
  711. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  712. break;
  713. case 1:
  714. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  715. break;
  716. case 2:
  717. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  718. break;
  719. }
  720. switch (c->modrm_rm) {
  721. case 0:
  722. c->modrm_ea += bx + si;
  723. break;
  724. case 1:
  725. c->modrm_ea += bx + di;
  726. break;
  727. case 2:
  728. c->modrm_ea += bp + si;
  729. break;
  730. case 3:
  731. c->modrm_ea += bp + di;
  732. break;
  733. case 4:
  734. c->modrm_ea += si;
  735. break;
  736. case 5:
  737. c->modrm_ea += di;
  738. break;
  739. case 6:
  740. if (c->modrm_mod != 0)
  741. c->modrm_ea += bp;
  742. break;
  743. case 7:
  744. c->modrm_ea += bx;
  745. break;
  746. }
  747. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  748. (c->modrm_rm == 6 && c->modrm_mod != 0))
  749. if (!c->has_seg_override)
  750. set_seg_override(c, VCPU_SREG_SS);
  751. c->modrm_ea = (u16)c->modrm_ea;
  752. } else {
  753. /* 32/64-bit ModR/M decode. */
  754. if ((c->modrm_rm & 7) == 4) {
  755. sib = insn_fetch(u8, 1, c->eip);
  756. index_reg |= (sib >> 3) & 7;
  757. base_reg |= sib & 7;
  758. scale = sib >> 6;
  759. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  760. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  761. else
  762. c->modrm_ea += c->regs[base_reg];
  763. if (index_reg != 4)
  764. c->modrm_ea += c->regs[index_reg] << scale;
  765. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  766. if (ctxt->mode == X86EMUL_MODE_PROT64)
  767. c->rip_relative = 1;
  768. } else
  769. c->modrm_ea += c->regs[c->modrm_rm];
  770. switch (c->modrm_mod) {
  771. case 0:
  772. if (c->modrm_rm == 5)
  773. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  774. break;
  775. case 1:
  776. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  777. break;
  778. case 2:
  779. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  780. break;
  781. }
  782. }
  783. done:
  784. return rc;
  785. }
  786. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  787. struct x86_emulate_ops *ops)
  788. {
  789. struct decode_cache *c = &ctxt->decode;
  790. int rc = 0;
  791. switch (c->ad_bytes) {
  792. case 2:
  793. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  794. break;
  795. case 4:
  796. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  797. break;
  798. case 8:
  799. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  800. break;
  801. }
  802. done:
  803. return rc;
  804. }
  805. int
  806. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  807. {
  808. struct decode_cache *c = &ctxt->decode;
  809. int rc = 0;
  810. int mode = ctxt->mode;
  811. int def_op_bytes, def_ad_bytes, group;
  812. /* Shadow copy of register state. Committed on successful emulation. */
  813. memset(c, 0, sizeof(struct decode_cache));
  814. c->eip = kvm_rip_read(ctxt->vcpu);
  815. ctxt->cs_base = seg_base(ctxt, VCPU_SREG_CS);
  816. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  817. switch (mode) {
  818. case X86EMUL_MODE_REAL:
  819. case X86EMUL_MODE_PROT16:
  820. def_op_bytes = def_ad_bytes = 2;
  821. break;
  822. case X86EMUL_MODE_PROT32:
  823. def_op_bytes = def_ad_bytes = 4;
  824. break;
  825. #ifdef CONFIG_X86_64
  826. case X86EMUL_MODE_PROT64:
  827. def_op_bytes = 4;
  828. def_ad_bytes = 8;
  829. break;
  830. #endif
  831. default:
  832. return -1;
  833. }
  834. c->op_bytes = def_op_bytes;
  835. c->ad_bytes = def_ad_bytes;
  836. /* Legacy prefixes. */
  837. for (;;) {
  838. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  839. case 0x66: /* operand-size override */
  840. /* switch between 2/4 bytes */
  841. c->op_bytes = def_op_bytes ^ 6;
  842. break;
  843. case 0x67: /* address-size override */
  844. if (mode == X86EMUL_MODE_PROT64)
  845. /* switch between 4/8 bytes */
  846. c->ad_bytes = def_ad_bytes ^ 12;
  847. else
  848. /* switch between 2/4 bytes */
  849. c->ad_bytes = def_ad_bytes ^ 6;
  850. break;
  851. case 0x26: /* ES override */
  852. case 0x2e: /* CS override */
  853. case 0x36: /* SS override */
  854. case 0x3e: /* DS override */
  855. set_seg_override(c, (c->b >> 3) & 3);
  856. break;
  857. case 0x64: /* FS override */
  858. case 0x65: /* GS override */
  859. set_seg_override(c, c->b & 7);
  860. break;
  861. case 0x40 ... 0x4f: /* REX */
  862. if (mode != X86EMUL_MODE_PROT64)
  863. goto done_prefixes;
  864. c->rex_prefix = c->b;
  865. continue;
  866. case 0xf0: /* LOCK */
  867. c->lock_prefix = 1;
  868. break;
  869. case 0xf2: /* REPNE/REPNZ */
  870. c->rep_prefix = REPNE_PREFIX;
  871. break;
  872. case 0xf3: /* REP/REPE/REPZ */
  873. c->rep_prefix = REPE_PREFIX;
  874. break;
  875. default:
  876. goto done_prefixes;
  877. }
  878. /* Any legacy prefix after a REX prefix nullifies its effect. */
  879. c->rex_prefix = 0;
  880. }
  881. done_prefixes:
  882. /* REX prefix. */
  883. if (c->rex_prefix)
  884. if (c->rex_prefix & 8)
  885. c->op_bytes = 8; /* REX.W */
  886. /* Opcode byte(s). */
  887. c->d = opcode_table[c->b];
  888. if (c->d == 0) {
  889. /* Two-byte opcode? */
  890. if (c->b == 0x0f) {
  891. c->twobyte = 1;
  892. c->b = insn_fetch(u8, 1, c->eip);
  893. c->d = twobyte_table[c->b];
  894. }
  895. }
  896. if (c->d & Group) {
  897. group = c->d & GroupMask;
  898. c->modrm = insn_fetch(u8, 1, c->eip);
  899. --c->eip;
  900. group = (group << 3) + ((c->modrm >> 3) & 7);
  901. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  902. c->d = group2_table[group];
  903. else
  904. c->d = group_table[group];
  905. }
  906. /* Unrecognised? */
  907. if (c->d == 0) {
  908. DPRINTF("Cannot emulate %02x\n", c->b);
  909. return -1;
  910. }
  911. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  912. c->op_bytes = 8;
  913. /* ModRM and SIB bytes. */
  914. if (c->d & ModRM)
  915. rc = decode_modrm(ctxt, ops);
  916. else if (c->d & MemAbs)
  917. rc = decode_abs(ctxt, ops);
  918. if (rc)
  919. goto done;
  920. if (!c->has_seg_override)
  921. set_seg_override(c, VCPU_SREG_DS);
  922. if (!(!c->twobyte && c->b == 0x8d))
  923. c->modrm_ea += seg_override_base(ctxt, c);
  924. if (c->ad_bytes != 8)
  925. c->modrm_ea = (u32)c->modrm_ea;
  926. /*
  927. * Decode and fetch the source operand: register, memory
  928. * or immediate.
  929. */
  930. switch (c->d & SrcMask) {
  931. case SrcNone:
  932. break;
  933. case SrcReg:
  934. decode_register_operand(&c->src, c, 0);
  935. break;
  936. case SrcMem16:
  937. c->src.bytes = 2;
  938. goto srcmem_common;
  939. case SrcMem32:
  940. c->src.bytes = 4;
  941. goto srcmem_common;
  942. case SrcMem:
  943. c->src.bytes = (c->d & ByteOp) ? 1 :
  944. c->op_bytes;
  945. /* Don't fetch the address for invlpg: it could be unmapped. */
  946. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  947. break;
  948. srcmem_common:
  949. /*
  950. * For instructions with a ModR/M byte, switch to register
  951. * access if Mod = 3.
  952. */
  953. if ((c->d & ModRM) && c->modrm_mod == 3) {
  954. c->src.type = OP_REG;
  955. c->src.val = c->modrm_val;
  956. c->src.ptr = c->modrm_ptr;
  957. break;
  958. }
  959. c->src.type = OP_MEM;
  960. break;
  961. case SrcImm:
  962. case SrcImmU:
  963. c->src.type = OP_IMM;
  964. c->src.ptr = (unsigned long *)c->eip;
  965. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  966. if (c->src.bytes == 8)
  967. c->src.bytes = 4;
  968. /* NB. Immediates are sign-extended as necessary. */
  969. switch (c->src.bytes) {
  970. case 1:
  971. c->src.val = insn_fetch(s8, 1, c->eip);
  972. break;
  973. case 2:
  974. c->src.val = insn_fetch(s16, 2, c->eip);
  975. break;
  976. case 4:
  977. c->src.val = insn_fetch(s32, 4, c->eip);
  978. break;
  979. }
  980. if ((c->d & SrcMask) == SrcImmU) {
  981. switch (c->src.bytes) {
  982. case 1:
  983. c->src.val &= 0xff;
  984. break;
  985. case 2:
  986. c->src.val &= 0xffff;
  987. break;
  988. case 4:
  989. c->src.val &= 0xffffffff;
  990. break;
  991. }
  992. }
  993. break;
  994. case SrcImmByte:
  995. case SrcImmUByte:
  996. c->src.type = OP_IMM;
  997. c->src.ptr = (unsigned long *)c->eip;
  998. c->src.bytes = 1;
  999. if ((c->d & SrcMask) == SrcImmByte)
  1000. c->src.val = insn_fetch(s8, 1, c->eip);
  1001. else
  1002. c->src.val = insn_fetch(u8, 1, c->eip);
  1003. break;
  1004. case SrcOne:
  1005. c->src.bytes = 1;
  1006. c->src.val = 1;
  1007. break;
  1008. }
  1009. /*
  1010. * Decode and fetch the second source operand: register, memory
  1011. * or immediate.
  1012. */
  1013. switch (c->d & Src2Mask) {
  1014. case Src2None:
  1015. break;
  1016. case Src2CL:
  1017. c->src2.bytes = 1;
  1018. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1019. break;
  1020. case Src2ImmByte:
  1021. c->src2.type = OP_IMM;
  1022. c->src2.ptr = (unsigned long *)c->eip;
  1023. c->src2.bytes = 1;
  1024. c->src2.val = insn_fetch(u8, 1, c->eip);
  1025. break;
  1026. case Src2Imm16:
  1027. c->src2.type = OP_IMM;
  1028. c->src2.ptr = (unsigned long *)c->eip;
  1029. c->src2.bytes = 2;
  1030. c->src2.val = insn_fetch(u16, 2, c->eip);
  1031. break;
  1032. case Src2One:
  1033. c->src2.bytes = 1;
  1034. c->src2.val = 1;
  1035. break;
  1036. }
  1037. /* Decode and fetch the destination operand: register or memory. */
  1038. switch (c->d & DstMask) {
  1039. case ImplicitOps:
  1040. /* Special instructions do their own operand decoding. */
  1041. return 0;
  1042. case DstReg:
  1043. decode_register_operand(&c->dst, c,
  1044. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1045. break;
  1046. case DstMem:
  1047. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1048. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1049. c->dst.type = OP_REG;
  1050. c->dst.val = c->dst.orig_val = c->modrm_val;
  1051. c->dst.ptr = c->modrm_ptr;
  1052. break;
  1053. }
  1054. c->dst.type = OP_MEM;
  1055. break;
  1056. case DstAcc:
  1057. c->dst.type = OP_REG;
  1058. c->dst.bytes = c->op_bytes;
  1059. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1060. switch (c->op_bytes) {
  1061. case 1:
  1062. c->dst.val = *(u8 *)c->dst.ptr;
  1063. break;
  1064. case 2:
  1065. c->dst.val = *(u16 *)c->dst.ptr;
  1066. break;
  1067. case 4:
  1068. c->dst.val = *(u32 *)c->dst.ptr;
  1069. break;
  1070. }
  1071. c->dst.orig_val = c->dst.val;
  1072. break;
  1073. }
  1074. if (c->rip_relative)
  1075. c->modrm_ea += c->eip;
  1076. done:
  1077. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1078. }
  1079. static inline void emulate_push(struct x86_emulate_ctxt *ctxt)
  1080. {
  1081. struct decode_cache *c = &ctxt->decode;
  1082. c->dst.type = OP_MEM;
  1083. c->dst.bytes = c->op_bytes;
  1084. c->dst.val = c->src.val;
  1085. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1086. c->dst.ptr = (void *) register_address(c, ss_base(ctxt),
  1087. c->regs[VCPU_REGS_RSP]);
  1088. }
  1089. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1090. struct x86_emulate_ops *ops,
  1091. void *dest, int len)
  1092. {
  1093. struct decode_cache *c = &ctxt->decode;
  1094. int rc;
  1095. rc = ops->read_emulated(register_address(c, ss_base(ctxt),
  1096. c->regs[VCPU_REGS_RSP]),
  1097. dest, len, ctxt->vcpu);
  1098. if (rc != 0)
  1099. return rc;
  1100. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1101. return rc;
  1102. }
  1103. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt, int seg)
  1104. {
  1105. struct decode_cache *c = &ctxt->decode;
  1106. struct kvm_segment segment;
  1107. kvm_x86_ops->get_segment(ctxt->vcpu, &segment, seg);
  1108. c->src.val = segment.selector;
  1109. emulate_push(ctxt);
  1110. }
  1111. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1112. struct x86_emulate_ops *ops, int seg)
  1113. {
  1114. struct decode_cache *c = &ctxt->decode;
  1115. unsigned long selector;
  1116. int rc;
  1117. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1118. if (rc != 0)
  1119. return rc;
  1120. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)selector, 1, seg);
  1121. return rc;
  1122. }
  1123. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1124. struct x86_emulate_ops *ops)
  1125. {
  1126. struct decode_cache *c = &ctxt->decode;
  1127. int rc;
  1128. rc = emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1129. if (rc != 0)
  1130. return rc;
  1131. return 0;
  1132. }
  1133. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1134. {
  1135. struct decode_cache *c = &ctxt->decode;
  1136. switch (c->modrm_reg) {
  1137. case 0: /* rol */
  1138. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1139. break;
  1140. case 1: /* ror */
  1141. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1142. break;
  1143. case 2: /* rcl */
  1144. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1145. break;
  1146. case 3: /* rcr */
  1147. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1148. break;
  1149. case 4: /* sal/shl */
  1150. case 6: /* sal/shl */
  1151. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1152. break;
  1153. case 5: /* shr */
  1154. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1155. break;
  1156. case 7: /* sar */
  1157. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1158. break;
  1159. }
  1160. }
  1161. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1162. struct x86_emulate_ops *ops)
  1163. {
  1164. struct decode_cache *c = &ctxt->decode;
  1165. int rc = 0;
  1166. switch (c->modrm_reg) {
  1167. case 0 ... 1: /* test */
  1168. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1169. break;
  1170. case 2: /* not */
  1171. c->dst.val = ~c->dst.val;
  1172. break;
  1173. case 3: /* neg */
  1174. emulate_1op("neg", c->dst, ctxt->eflags);
  1175. break;
  1176. default:
  1177. DPRINTF("Cannot emulate %02x\n", c->b);
  1178. rc = X86EMUL_UNHANDLEABLE;
  1179. break;
  1180. }
  1181. return rc;
  1182. }
  1183. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1184. struct x86_emulate_ops *ops)
  1185. {
  1186. struct decode_cache *c = &ctxt->decode;
  1187. switch (c->modrm_reg) {
  1188. case 0: /* inc */
  1189. emulate_1op("inc", c->dst, ctxt->eflags);
  1190. break;
  1191. case 1: /* dec */
  1192. emulate_1op("dec", c->dst, ctxt->eflags);
  1193. break;
  1194. case 2: /* call near abs */ {
  1195. long int old_eip;
  1196. old_eip = c->eip;
  1197. c->eip = c->src.val;
  1198. c->src.val = old_eip;
  1199. emulate_push(ctxt);
  1200. break;
  1201. }
  1202. case 4: /* jmp abs */
  1203. c->eip = c->src.val;
  1204. break;
  1205. case 6: /* push */
  1206. emulate_push(ctxt);
  1207. break;
  1208. }
  1209. return 0;
  1210. }
  1211. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1212. struct x86_emulate_ops *ops,
  1213. unsigned long memop)
  1214. {
  1215. struct decode_cache *c = &ctxt->decode;
  1216. u64 old, new;
  1217. int rc;
  1218. rc = ops->read_emulated(memop, &old, 8, ctxt->vcpu);
  1219. if (rc != 0)
  1220. return rc;
  1221. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1222. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1223. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1224. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1225. ctxt->eflags &= ~EFLG_ZF;
  1226. } else {
  1227. new = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1228. (u32) c->regs[VCPU_REGS_RBX];
  1229. rc = ops->cmpxchg_emulated(memop, &old, &new, 8, ctxt->vcpu);
  1230. if (rc != 0)
  1231. return rc;
  1232. ctxt->eflags |= EFLG_ZF;
  1233. }
  1234. return 0;
  1235. }
  1236. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1237. struct x86_emulate_ops *ops)
  1238. {
  1239. struct decode_cache *c = &ctxt->decode;
  1240. int rc;
  1241. unsigned long cs;
  1242. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1243. if (rc)
  1244. return rc;
  1245. if (c->op_bytes == 4)
  1246. c->eip = (u32)c->eip;
  1247. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1248. if (rc)
  1249. return rc;
  1250. rc = kvm_load_segment_descriptor(ctxt->vcpu, (u16)cs, 1, VCPU_SREG_CS);
  1251. return rc;
  1252. }
  1253. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1254. struct x86_emulate_ops *ops)
  1255. {
  1256. int rc;
  1257. struct decode_cache *c = &ctxt->decode;
  1258. switch (c->dst.type) {
  1259. case OP_REG:
  1260. /* The 4-byte case *is* correct:
  1261. * in 64-bit mode we zero-extend.
  1262. */
  1263. switch (c->dst.bytes) {
  1264. case 1:
  1265. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1266. break;
  1267. case 2:
  1268. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1269. break;
  1270. case 4:
  1271. *c->dst.ptr = (u32)c->dst.val;
  1272. break; /* 64b: zero-ext */
  1273. case 8:
  1274. *c->dst.ptr = c->dst.val;
  1275. break;
  1276. }
  1277. break;
  1278. case OP_MEM:
  1279. if (c->lock_prefix)
  1280. rc = ops->cmpxchg_emulated(
  1281. (unsigned long)c->dst.ptr,
  1282. &c->dst.orig_val,
  1283. &c->dst.val,
  1284. c->dst.bytes,
  1285. ctxt->vcpu);
  1286. else
  1287. rc = ops->write_emulated(
  1288. (unsigned long)c->dst.ptr,
  1289. &c->dst.val,
  1290. c->dst.bytes,
  1291. ctxt->vcpu);
  1292. if (rc != 0)
  1293. return rc;
  1294. break;
  1295. case OP_NONE:
  1296. /* no writeback */
  1297. break;
  1298. default:
  1299. break;
  1300. }
  1301. return 0;
  1302. }
  1303. static void toggle_interruptibility(struct x86_emulate_ctxt *ctxt, u32 mask)
  1304. {
  1305. u32 int_shadow = kvm_x86_ops->get_interrupt_shadow(ctxt->vcpu, mask);
  1306. /*
  1307. * an sti; sti; sequence only disable interrupts for the first
  1308. * instruction. So, if the last instruction, be it emulated or
  1309. * not, left the system with the INT_STI flag enabled, it
  1310. * means that the last instruction is an sti. We should not
  1311. * leave the flag on in this case. The same goes for mov ss
  1312. */
  1313. if (!(int_shadow & mask))
  1314. ctxt->interruptibility = mask;
  1315. }
  1316. static inline void
  1317. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1318. struct kvm_segment *cs, struct kvm_segment *ss)
  1319. {
  1320. memset(cs, 0, sizeof(struct kvm_segment));
  1321. kvm_x86_ops->get_segment(ctxt->vcpu, cs, VCPU_SREG_CS);
  1322. memset(ss, 0, sizeof(struct kvm_segment));
  1323. cs->l = 0; /* will be adjusted later */
  1324. cs->base = 0; /* flat segment */
  1325. cs->g = 1; /* 4kb granularity */
  1326. cs->limit = 0xffffffff; /* 4GB limit */
  1327. cs->type = 0x0b; /* Read, Execute, Accessed */
  1328. cs->s = 1;
  1329. cs->dpl = 0; /* will be adjusted later */
  1330. cs->present = 1;
  1331. cs->db = 1;
  1332. ss->unusable = 0;
  1333. ss->base = 0; /* flat segment */
  1334. ss->limit = 0xffffffff; /* 4GB limit */
  1335. ss->g = 1; /* 4kb granularity */
  1336. ss->s = 1;
  1337. ss->type = 0x03; /* Read/Write, Accessed */
  1338. ss->db = 1; /* 32bit stack segment */
  1339. ss->dpl = 0;
  1340. ss->present = 1;
  1341. }
  1342. static int
  1343. emulate_syscall(struct x86_emulate_ctxt *ctxt)
  1344. {
  1345. struct decode_cache *c = &ctxt->decode;
  1346. struct kvm_segment cs, ss;
  1347. u64 msr_data;
  1348. /* syscall is not available in real mode */
  1349. if (c->lock_prefix || ctxt->mode == X86EMUL_MODE_REAL
  1350. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE))
  1351. return -1;
  1352. setup_syscalls_segments(ctxt, &cs, &ss);
  1353. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1354. msr_data >>= 32;
  1355. cs.selector = (u16)(msr_data & 0xfffc);
  1356. ss.selector = (u16)(msr_data + 8);
  1357. if (is_long_mode(ctxt->vcpu)) {
  1358. cs.db = 0;
  1359. cs.l = 1;
  1360. }
  1361. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1362. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1363. c->regs[VCPU_REGS_RCX] = c->eip;
  1364. if (is_long_mode(ctxt->vcpu)) {
  1365. #ifdef CONFIG_X86_64
  1366. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1367. kvm_x86_ops->get_msr(ctxt->vcpu,
  1368. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1369. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1370. c->eip = msr_data;
  1371. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1372. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1373. #endif
  1374. } else {
  1375. /* legacy mode */
  1376. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1377. c->eip = (u32)msr_data;
  1378. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1379. }
  1380. return 0;
  1381. }
  1382. static int
  1383. emulate_sysenter(struct x86_emulate_ctxt *ctxt)
  1384. {
  1385. struct decode_cache *c = &ctxt->decode;
  1386. struct kvm_segment cs, ss;
  1387. u64 msr_data;
  1388. /* inject #UD if LOCK prefix is used */
  1389. if (c->lock_prefix)
  1390. return -1;
  1391. /* inject #GP if in real mode or paging is disabled */
  1392. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1393. !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1394. kvm_inject_gp(ctxt->vcpu, 0);
  1395. return -1;
  1396. }
  1397. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1398. * Therefore, we inject an #UD.
  1399. */
  1400. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1401. return -1;
  1402. setup_syscalls_segments(ctxt, &cs, &ss);
  1403. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1404. switch (ctxt->mode) {
  1405. case X86EMUL_MODE_PROT32:
  1406. if ((msr_data & 0xfffc) == 0x0) {
  1407. kvm_inject_gp(ctxt->vcpu, 0);
  1408. return -1;
  1409. }
  1410. break;
  1411. case X86EMUL_MODE_PROT64:
  1412. if (msr_data == 0x0) {
  1413. kvm_inject_gp(ctxt->vcpu, 0);
  1414. return -1;
  1415. }
  1416. break;
  1417. }
  1418. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1419. cs.selector = (u16)msr_data;
  1420. cs.selector &= ~SELECTOR_RPL_MASK;
  1421. ss.selector = cs.selector + 8;
  1422. ss.selector &= ~SELECTOR_RPL_MASK;
  1423. if (ctxt->mode == X86EMUL_MODE_PROT64
  1424. || is_long_mode(ctxt->vcpu)) {
  1425. cs.db = 0;
  1426. cs.l = 1;
  1427. }
  1428. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1429. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1430. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1431. c->eip = msr_data;
  1432. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1433. c->regs[VCPU_REGS_RSP] = msr_data;
  1434. return 0;
  1435. }
  1436. static int
  1437. emulate_sysexit(struct x86_emulate_ctxt *ctxt)
  1438. {
  1439. struct decode_cache *c = &ctxt->decode;
  1440. struct kvm_segment cs, ss;
  1441. u64 msr_data;
  1442. int usermode;
  1443. /* inject #UD if LOCK prefix is used */
  1444. if (c->lock_prefix)
  1445. return -1;
  1446. /* inject #GP if in real mode or paging is disabled */
  1447. if (ctxt->mode == X86EMUL_MODE_REAL
  1448. || !(ctxt->vcpu->arch.cr0 & X86_CR0_PE)) {
  1449. kvm_inject_gp(ctxt->vcpu, 0);
  1450. return -1;
  1451. }
  1452. /* sysexit must be called from CPL 0 */
  1453. if (kvm_x86_ops->get_cpl(ctxt->vcpu) != 0) {
  1454. kvm_inject_gp(ctxt->vcpu, 0);
  1455. return -1;
  1456. }
  1457. setup_syscalls_segments(ctxt, &cs, &ss);
  1458. if ((c->rex_prefix & 0x8) != 0x0)
  1459. usermode = X86EMUL_MODE_PROT64;
  1460. else
  1461. usermode = X86EMUL_MODE_PROT32;
  1462. cs.dpl = 3;
  1463. ss.dpl = 3;
  1464. kvm_x86_ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1465. switch (usermode) {
  1466. case X86EMUL_MODE_PROT32:
  1467. cs.selector = (u16)(msr_data + 16);
  1468. if ((msr_data & 0xfffc) == 0x0) {
  1469. kvm_inject_gp(ctxt->vcpu, 0);
  1470. return -1;
  1471. }
  1472. ss.selector = (u16)(msr_data + 24);
  1473. break;
  1474. case X86EMUL_MODE_PROT64:
  1475. cs.selector = (u16)(msr_data + 32);
  1476. if (msr_data == 0x0) {
  1477. kvm_inject_gp(ctxt->vcpu, 0);
  1478. return -1;
  1479. }
  1480. ss.selector = cs.selector + 8;
  1481. cs.db = 0;
  1482. cs.l = 1;
  1483. break;
  1484. }
  1485. cs.selector |= SELECTOR_RPL_MASK;
  1486. ss.selector |= SELECTOR_RPL_MASK;
  1487. kvm_x86_ops->set_segment(ctxt->vcpu, &cs, VCPU_SREG_CS);
  1488. kvm_x86_ops->set_segment(ctxt->vcpu, &ss, VCPU_SREG_SS);
  1489. c->eip = ctxt->vcpu->arch.regs[VCPU_REGS_RDX];
  1490. c->regs[VCPU_REGS_RSP] = ctxt->vcpu->arch.regs[VCPU_REGS_RCX];
  1491. return 0;
  1492. }
  1493. int
  1494. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1495. {
  1496. unsigned long memop = 0;
  1497. u64 msr_data;
  1498. unsigned long saved_eip = 0;
  1499. struct decode_cache *c = &ctxt->decode;
  1500. unsigned int port;
  1501. int io_dir_in;
  1502. int rc = 0;
  1503. ctxt->interruptibility = 0;
  1504. /* Shadow copy of register state. Committed on successful emulation.
  1505. * NOTE: we can copy them from vcpu as x86_decode_insn() doesn't
  1506. * modify them.
  1507. */
  1508. memcpy(c->regs, ctxt->vcpu->arch.regs, sizeof c->regs);
  1509. saved_eip = c->eip;
  1510. if (((c->d & ModRM) && (c->modrm_mod != 3)) || (c->d & MemAbs))
  1511. memop = c->modrm_ea;
  1512. if (c->rep_prefix && (c->d & String)) {
  1513. /* All REP prefixes have the same first termination condition */
  1514. if (c->regs[VCPU_REGS_RCX] == 0) {
  1515. kvm_rip_write(ctxt->vcpu, c->eip);
  1516. goto done;
  1517. }
  1518. /* The second termination condition only applies for REPE
  1519. * and REPNE. Test if the repeat string operation prefix is
  1520. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  1521. * corresponding termination condition according to:
  1522. * - if REPE/REPZ and ZF = 0 then done
  1523. * - if REPNE/REPNZ and ZF = 1 then done
  1524. */
  1525. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  1526. (c->b == 0xae) || (c->b == 0xaf)) {
  1527. if ((c->rep_prefix == REPE_PREFIX) &&
  1528. ((ctxt->eflags & EFLG_ZF) == 0)) {
  1529. kvm_rip_write(ctxt->vcpu, c->eip);
  1530. goto done;
  1531. }
  1532. if ((c->rep_prefix == REPNE_PREFIX) &&
  1533. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF)) {
  1534. kvm_rip_write(ctxt->vcpu, c->eip);
  1535. goto done;
  1536. }
  1537. }
  1538. c->regs[VCPU_REGS_RCX]--;
  1539. c->eip = kvm_rip_read(ctxt->vcpu);
  1540. }
  1541. if (c->src.type == OP_MEM) {
  1542. c->src.ptr = (unsigned long *)memop;
  1543. c->src.val = 0;
  1544. rc = ops->read_emulated((unsigned long)c->src.ptr,
  1545. &c->src.val,
  1546. c->src.bytes,
  1547. ctxt->vcpu);
  1548. if (rc != 0)
  1549. goto done;
  1550. c->src.orig_val = c->src.val;
  1551. }
  1552. if ((c->d & DstMask) == ImplicitOps)
  1553. goto special_insn;
  1554. if (c->dst.type == OP_MEM) {
  1555. c->dst.ptr = (unsigned long *)memop;
  1556. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1557. c->dst.val = 0;
  1558. if (c->d & BitOp) {
  1559. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1560. c->dst.ptr = (void *)c->dst.ptr +
  1561. (c->src.val & mask) / 8;
  1562. }
  1563. if (!(c->d & Mov) &&
  1564. /* optimisation - avoid slow emulated read */
  1565. ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1566. &c->dst.val,
  1567. c->dst.bytes, ctxt->vcpu)) != 0))
  1568. goto done;
  1569. }
  1570. c->dst.orig_val = c->dst.val;
  1571. special_insn:
  1572. if (c->twobyte)
  1573. goto twobyte_insn;
  1574. switch (c->b) {
  1575. case 0x00 ... 0x05:
  1576. add: /* add */
  1577. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  1578. break;
  1579. case 0x06: /* push es */
  1580. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1581. goto cannot_emulate;
  1582. emulate_push_sreg(ctxt, VCPU_SREG_ES);
  1583. break;
  1584. case 0x07: /* pop es */
  1585. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1586. goto cannot_emulate;
  1587. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  1588. if (rc != 0)
  1589. goto done;
  1590. break;
  1591. case 0x08 ... 0x0d:
  1592. or: /* or */
  1593. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  1594. break;
  1595. case 0x0e: /* push cs */
  1596. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1597. goto cannot_emulate;
  1598. emulate_push_sreg(ctxt, VCPU_SREG_CS);
  1599. break;
  1600. case 0x10 ... 0x15:
  1601. adc: /* adc */
  1602. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  1603. break;
  1604. case 0x16: /* push ss */
  1605. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1606. goto cannot_emulate;
  1607. emulate_push_sreg(ctxt, VCPU_SREG_SS);
  1608. break;
  1609. case 0x17: /* pop ss */
  1610. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1611. goto cannot_emulate;
  1612. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  1613. if (rc != 0)
  1614. goto done;
  1615. break;
  1616. case 0x18 ... 0x1d:
  1617. sbb: /* sbb */
  1618. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  1619. break;
  1620. case 0x1e: /* push ds */
  1621. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1622. goto cannot_emulate;
  1623. emulate_push_sreg(ctxt, VCPU_SREG_DS);
  1624. break;
  1625. case 0x1f: /* pop ds */
  1626. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1627. goto cannot_emulate;
  1628. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  1629. if (rc != 0)
  1630. goto done;
  1631. break;
  1632. case 0x20 ... 0x25:
  1633. and: /* and */
  1634. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  1635. break;
  1636. case 0x28 ... 0x2d:
  1637. sub: /* sub */
  1638. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  1639. break;
  1640. case 0x30 ... 0x35:
  1641. xor: /* xor */
  1642. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  1643. break;
  1644. case 0x38 ... 0x3d:
  1645. cmp: /* cmp */
  1646. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1647. break;
  1648. case 0x40 ... 0x47: /* inc r16/r32 */
  1649. emulate_1op("inc", c->dst, ctxt->eflags);
  1650. break;
  1651. case 0x48 ... 0x4f: /* dec r16/r32 */
  1652. emulate_1op("dec", c->dst, ctxt->eflags);
  1653. break;
  1654. case 0x50 ... 0x57: /* push reg */
  1655. emulate_push(ctxt);
  1656. break;
  1657. case 0x58 ... 0x5f: /* pop reg */
  1658. pop_instruction:
  1659. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  1660. if (rc != 0)
  1661. goto done;
  1662. break;
  1663. case 0x63: /* movsxd */
  1664. if (ctxt->mode != X86EMUL_MODE_PROT64)
  1665. goto cannot_emulate;
  1666. c->dst.val = (s32) c->src.val;
  1667. break;
  1668. case 0x68: /* push imm */
  1669. case 0x6a: /* push imm8 */
  1670. emulate_push(ctxt);
  1671. break;
  1672. case 0x6c: /* insb */
  1673. case 0x6d: /* insw/insd */
  1674. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1675. 1,
  1676. (c->d & ByteOp) ? 1 : c->op_bytes,
  1677. c->rep_prefix ?
  1678. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1679. (ctxt->eflags & EFLG_DF),
  1680. register_address(c, es_base(ctxt),
  1681. c->regs[VCPU_REGS_RDI]),
  1682. c->rep_prefix,
  1683. c->regs[VCPU_REGS_RDX]) == 0) {
  1684. c->eip = saved_eip;
  1685. return -1;
  1686. }
  1687. return 0;
  1688. case 0x6e: /* outsb */
  1689. case 0x6f: /* outsw/outsd */
  1690. if (kvm_emulate_pio_string(ctxt->vcpu, NULL,
  1691. 0,
  1692. (c->d & ByteOp) ? 1 : c->op_bytes,
  1693. c->rep_prefix ?
  1694. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1,
  1695. (ctxt->eflags & EFLG_DF),
  1696. register_address(c,
  1697. seg_override_base(ctxt, c),
  1698. c->regs[VCPU_REGS_RSI]),
  1699. c->rep_prefix,
  1700. c->regs[VCPU_REGS_RDX]) == 0) {
  1701. c->eip = saved_eip;
  1702. return -1;
  1703. }
  1704. return 0;
  1705. case 0x70 ... 0x7f: /* jcc (short) */
  1706. if (test_cc(c->b, ctxt->eflags))
  1707. jmp_rel(c, c->src.val);
  1708. break;
  1709. case 0x80 ... 0x83: /* Grp1 */
  1710. switch (c->modrm_reg) {
  1711. case 0:
  1712. goto add;
  1713. case 1:
  1714. goto or;
  1715. case 2:
  1716. goto adc;
  1717. case 3:
  1718. goto sbb;
  1719. case 4:
  1720. goto and;
  1721. case 5:
  1722. goto sub;
  1723. case 6:
  1724. goto xor;
  1725. case 7:
  1726. goto cmp;
  1727. }
  1728. break;
  1729. case 0x84 ... 0x85:
  1730. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1731. break;
  1732. case 0x86 ... 0x87: /* xchg */
  1733. xchg:
  1734. /* Write back the register source. */
  1735. switch (c->dst.bytes) {
  1736. case 1:
  1737. *(u8 *) c->src.ptr = (u8) c->dst.val;
  1738. break;
  1739. case 2:
  1740. *(u16 *) c->src.ptr = (u16) c->dst.val;
  1741. break;
  1742. case 4:
  1743. *c->src.ptr = (u32) c->dst.val;
  1744. break; /* 64b reg: zero-extend */
  1745. case 8:
  1746. *c->src.ptr = c->dst.val;
  1747. break;
  1748. }
  1749. /*
  1750. * Write back the memory destination with implicit LOCK
  1751. * prefix.
  1752. */
  1753. c->dst.val = c->src.val;
  1754. c->lock_prefix = 1;
  1755. break;
  1756. case 0x88 ... 0x8b: /* mov */
  1757. goto mov;
  1758. case 0x8c: { /* mov r/m, sreg */
  1759. struct kvm_segment segreg;
  1760. if (c->modrm_reg <= 5)
  1761. kvm_get_segment(ctxt->vcpu, &segreg, c->modrm_reg);
  1762. else {
  1763. printk(KERN_INFO "0x8c: Invalid segreg in modrm byte 0x%02x\n",
  1764. c->modrm);
  1765. goto cannot_emulate;
  1766. }
  1767. c->dst.val = segreg.selector;
  1768. break;
  1769. }
  1770. case 0x8d: /* lea r16/r32, m */
  1771. c->dst.val = c->modrm_ea;
  1772. break;
  1773. case 0x8e: { /* mov seg, r/m16 */
  1774. uint16_t sel;
  1775. int type_bits;
  1776. int err;
  1777. sel = c->src.val;
  1778. if (c->modrm_reg == VCPU_SREG_SS)
  1779. toggle_interruptibility(ctxt, X86_SHADOW_INT_MOV_SS);
  1780. if (c->modrm_reg <= 5) {
  1781. type_bits = (c->modrm_reg == 1) ? 9 : 1;
  1782. err = kvm_load_segment_descriptor(ctxt->vcpu, sel,
  1783. type_bits, c->modrm_reg);
  1784. } else {
  1785. printk(KERN_INFO "Invalid segreg in modrm byte 0x%02x\n",
  1786. c->modrm);
  1787. goto cannot_emulate;
  1788. }
  1789. if (err < 0)
  1790. goto cannot_emulate;
  1791. c->dst.type = OP_NONE; /* Disable writeback. */
  1792. break;
  1793. }
  1794. case 0x8f: /* pop (sole member of Grp1a) */
  1795. rc = emulate_grp1a(ctxt, ops);
  1796. if (rc != 0)
  1797. goto done;
  1798. break;
  1799. case 0x90: /* nop / xchg r8,rax */
  1800. if (!(c->rex_prefix & 1)) { /* nop */
  1801. c->dst.type = OP_NONE;
  1802. break;
  1803. }
  1804. case 0x91 ... 0x97: /* xchg reg,rax */
  1805. c->src.type = c->dst.type = OP_REG;
  1806. c->src.bytes = c->dst.bytes = c->op_bytes;
  1807. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  1808. c->src.val = *(c->src.ptr);
  1809. goto xchg;
  1810. case 0x9c: /* pushf */
  1811. c->src.val = (unsigned long) ctxt->eflags;
  1812. emulate_push(ctxt);
  1813. break;
  1814. case 0x9d: /* popf */
  1815. c->dst.type = OP_REG;
  1816. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  1817. c->dst.bytes = c->op_bytes;
  1818. goto pop_instruction;
  1819. case 0xa0 ... 0xa1: /* mov */
  1820. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1821. c->dst.val = c->src.val;
  1822. break;
  1823. case 0xa2 ... 0xa3: /* mov */
  1824. c->dst.val = (unsigned long)c->regs[VCPU_REGS_RAX];
  1825. break;
  1826. case 0xa4 ... 0xa5: /* movs */
  1827. c->dst.type = OP_MEM;
  1828. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1829. c->dst.ptr = (unsigned long *)register_address(c,
  1830. es_base(ctxt),
  1831. c->regs[VCPU_REGS_RDI]);
  1832. if ((rc = ops->read_emulated(register_address(c,
  1833. seg_override_base(ctxt, c),
  1834. c->regs[VCPU_REGS_RSI]),
  1835. &c->dst.val,
  1836. c->dst.bytes, ctxt->vcpu)) != 0)
  1837. goto done;
  1838. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1839. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1840. : c->dst.bytes);
  1841. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1842. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1843. : c->dst.bytes);
  1844. break;
  1845. case 0xa6 ... 0xa7: /* cmps */
  1846. c->src.type = OP_NONE; /* Disable writeback. */
  1847. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1848. c->src.ptr = (unsigned long *)register_address(c,
  1849. seg_override_base(ctxt, c),
  1850. c->regs[VCPU_REGS_RSI]);
  1851. if ((rc = ops->read_emulated((unsigned long)c->src.ptr,
  1852. &c->src.val,
  1853. c->src.bytes,
  1854. ctxt->vcpu)) != 0)
  1855. goto done;
  1856. c->dst.type = OP_NONE; /* Disable writeback. */
  1857. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1858. c->dst.ptr = (unsigned long *)register_address(c,
  1859. es_base(ctxt),
  1860. c->regs[VCPU_REGS_RDI]);
  1861. if ((rc = ops->read_emulated((unsigned long)c->dst.ptr,
  1862. &c->dst.val,
  1863. c->dst.bytes,
  1864. ctxt->vcpu)) != 0)
  1865. goto done;
  1866. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  1867. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  1868. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1869. (ctxt->eflags & EFLG_DF) ? -c->src.bytes
  1870. : c->src.bytes);
  1871. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1872. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1873. : c->dst.bytes);
  1874. break;
  1875. case 0xaa ... 0xab: /* stos */
  1876. c->dst.type = OP_MEM;
  1877. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1878. c->dst.ptr = (unsigned long *)register_address(c,
  1879. es_base(ctxt),
  1880. c->regs[VCPU_REGS_RDI]);
  1881. c->dst.val = c->regs[VCPU_REGS_RAX];
  1882. register_address_increment(c, &c->regs[VCPU_REGS_RDI],
  1883. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1884. : c->dst.bytes);
  1885. break;
  1886. case 0xac ... 0xad: /* lods */
  1887. c->dst.type = OP_REG;
  1888. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1889. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  1890. if ((rc = ops->read_emulated(register_address(c,
  1891. seg_override_base(ctxt, c),
  1892. c->regs[VCPU_REGS_RSI]),
  1893. &c->dst.val,
  1894. c->dst.bytes,
  1895. ctxt->vcpu)) != 0)
  1896. goto done;
  1897. register_address_increment(c, &c->regs[VCPU_REGS_RSI],
  1898. (ctxt->eflags & EFLG_DF) ? -c->dst.bytes
  1899. : c->dst.bytes);
  1900. break;
  1901. case 0xae ... 0xaf: /* scas */
  1902. DPRINTF("Urk! I don't handle SCAS.\n");
  1903. goto cannot_emulate;
  1904. case 0xb0 ... 0xbf: /* mov r, imm */
  1905. goto mov;
  1906. case 0xc0 ... 0xc1:
  1907. emulate_grp2(ctxt);
  1908. break;
  1909. case 0xc3: /* ret */
  1910. c->dst.type = OP_REG;
  1911. c->dst.ptr = &c->eip;
  1912. c->dst.bytes = c->op_bytes;
  1913. goto pop_instruction;
  1914. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  1915. mov:
  1916. c->dst.val = c->src.val;
  1917. break;
  1918. case 0xcb: /* ret far */
  1919. rc = emulate_ret_far(ctxt, ops);
  1920. if (rc)
  1921. goto done;
  1922. break;
  1923. case 0xd0 ... 0xd1: /* Grp2 */
  1924. c->src.val = 1;
  1925. emulate_grp2(ctxt);
  1926. break;
  1927. case 0xd2 ... 0xd3: /* Grp2 */
  1928. c->src.val = c->regs[VCPU_REGS_RCX];
  1929. emulate_grp2(ctxt);
  1930. break;
  1931. case 0xe4: /* inb */
  1932. case 0xe5: /* in */
  1933. port = c->src.val;
  1934. io_dir_in = 1;
  1935. goto do_io;
  1936. case 0xe6: /* outb */
  1937. case 0xe7: /* out */
  1938. port = c->src.val;
  1939. io_dir_in = 0;
  1940. goto do_io;
  1941. case 0xe8: /* call (near) */ {
  1942. long int rel = c->src.val;
  1943. c->src.val = (unsigned long) c->eip;
  1944. jmp_rel(c, rel);
  1945. emulate_push(ctxt);
  1946. break;
  1947. }
  1948. case 0xe9: /* jmp rel */
  1949. goto jmp;
  1950. case 0xea: /* jmp far */
  1951. if (kvm_load_segment_descriptor(ctxt->vcpu, c->src2.val, 9,
  1952. VCPU_SREG_CS) < 0) {
  1953. DPRINTF("jmp far: Failed to load CS descriptor\n");
  1954. goto cannot_emulate;
  1955. }
  1956. c->eip = c->src.val;
  1957. break;
  1958. case 0xeb:
  1959. jmp: /* jmp rel short */
  1960. jmp_rel(c, c->src.val);
  1961. c->dst.type = OP_NONE; /* Disable writeback. */
  1962. break;
  1963. case 0xec: /* in al,dx */
  1964. case 0xed: /* in (e/r)ax,dx */
  1965. port = c->regs[VCPU_REGS_RDX];
  1966. io_dir_in = 1;
  1967. goto do_io;
  1968. case 0xee: /* out al,dx */
  1969. case 0xef: /* out (e/r)ax,dx */
  1970. port = c->regs[VCPU_REGS_RDX];
  1971. io_dir_in = 0;
  1972. do_io: if (kvm_emulate_pio(ctxt->vcpu, NULL, io_dir_in,
  1973. (c->d & ByteOp) ? 1 : c->op_bytes,
  1974. port) != 0) {
  1975. c->eip = saved_eip;
  1976. goto cannot_emulate;
  1977. }
  1978. break;
  1979. case 0xf4: /* hlt */
  1980. ctxt->vcpu->arch.halt_request = 1;
  1981. break;
  1982. case 0xf5: /* cmc */
  1983. /* complement carry flag from eflags reg */
  1984. ctxt->eflags ^= EFLG_CF;
  1985. c->dst.type = OP_NONE; /* Disable writeback. */
  1986. break;
  1987. case 0xf6 ... 0xf7: /* Grp3 */
  1988. rc = emulate_grp3(ctxt, ops);
  1989. if (rc != 0)
  1990. goto done;
  1991. break;
  1992. case 0xf8: /* clc */
  1993. ctxt->eflags &= ~EFLG_CF;
  1994. c->dst.type = OP_NONE; /* Disable writeback. */
  1995. break;
  1996. case 0xfa: /* cli */
  1997. ctxt->eflags &= ~X86_EFLAGS_IF;
  1998. c->dst.type = OP_NONE; /* Disable writeback. */
  1999. break;
  2000. case 0xfb: /* sti */
  2001. toggle_interruptibility(ctxt, X86_SHADOW_INT_STI);
  2002. ctxt->eflags |= X86_EFLAGS_IF;
  2003. c->dst.type = OP_NONE; /* Disable writeback. */
  2004. break;
  2005. case 0xfc: /* cld */
  2006. ctxt->eflags &= ~EFLG_DF;
  2007. c->dst.type = OP_NONE; /* Disable writeback. */
  2008. break;
  2009. case 0xfd: /* std */
  2010. ctxt->eflags |= EFLG_DF;
  2011. c->dst.type = OP_NONE; /* Disable writeback. */
  2012. break;
  2013. case 0xfe ... 0xff: /* Grp4/Grp5 */
  2014. rc = emulate_grp45(ctxt, ops);
  2015. if (rc != 0)
  2016. goto done;
  2017. break;
  2018. }
  2019. writeback:
  2020. rc = writeback(ctxt, ops);
  2021. if (rc != 0)
  2022. goto done;
  2023. /* Commit shadow register state. */
  2024. memcpy(ctxt->vcpu->arch.regs, c->regs, sizeof c->regs);
  2025. kvm_rip_write(ctxt->vcpu, c->eip);
  2026. done:
  2027. if (rc == X86EMUL_UNHANDLEABLE) {
  2028. c->eip = saved_eip;
  2029. return -1;
  2030. }
  2031. return 0;
  2032. twobyte_insn:
  2033. switch (c->b) {
  2034. case 0x01: /* lgdt, lidt, lmsw */
  2035. switch (c->modrm_reg) {
  2036. u16 size;
  2037. unsigned long address;
  2038. case 0: /* vmcall */
  2039. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2040. goto cannot_emulate;
  2041. rc = kvm_fix_hypercall(ctxt->vcpu);
  2042. if (rc)
  2043. goto done;
  2044. /* Let the processor re-execute the fixed hypercall */
  2045. c->eip = kvm_rip_read(ctxt->vcpu);
  2046. /* Disable writeback. */
  2047. c->dst.type = OP_NONE;
  2048. break;
  2049. case 2: /* lgdt */
  2050. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2051. &size, &address, c->op_bytes);
  2052. if (rc)
  2053. goto done;
  2054. realmode_lgdt(ctxt->vcpu, size, address);
  2055. /* Disable writeback. */
  2056. c->dst.type = OP_NONE;
  2057. break;
  2058. case 3: /* lidt/vmmcall */
  2059. if (c->modrm_mod == 3) {
  2060. switch (c->modrm_rm) {
  2061. case 1:
  2062. rc = kvm_fix_hypercall(ctxt->vcpu);
  2063. if (rc)
  2064. goto done;
  2065. break;
  2066. default:
  2067. goto cannot_emulate;
  2068. }
  2069. } else {
  2070. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2071. &size, &address,
  2072. c->op_bytes);
  2073. if (rc)
  2074. goto done;
  2075. realmode_lidt(ctxt->vcpu, size, address);
  2076. }
  2077. /* Disable writeback. */
  2078. c->dst.type = OP_NONE;
  2079. break;
  2080. case 4: /* smsw */
  2081. c->dst.bytes = 2;
  2082. c->dst.val = realmode_get_cr(ctxt->vcpu, 0);
  2083. break;
  2084. case 6: /* lmsw */
  2085. realmode_lmsw(ctxt->vcpu, (u16)c->src.val,
  2086. &ctxt->eflags);
  2087. c->dst.type = OP_NONE;
  2088. break;
  2089. case 7: /* invlpg*/
  2090. emulate_invlpg(ctxt->vcpu, memop);
  2091. /* Disable writeback. */
  2092. c->dst.type = OP_NONE;
  2093. break;
  2094. default:
  2095. goto cannot_emulate;
  2096. }
  2097. break;
  2098. case 0x05: /* syscall */
  2099. if (emulate_syscall(ctxt) == -1)
  2100. goto cannot_emulate;
  2101. else
  2102. goto writeback;
  2103. break;
  2104. case 0x06:
  2105. emulate_clts(ctxt->vcpu);
  2106. c->dst.type = OP_NONE;
  2107. break;
  2108. case 0x08: /* invd */
  2109. case 0x09: /* wbinvd */
  2110. case 0x0d: /* GrpP (prefetch) */
  2111. case 0x18: /* Grp16 (prefetch/nop) */
  2112. c->dst.type = OP_NONE;
  2113. break;
  2114. case 0x20: /* mov cr, reg */
  2115. if (c->modrm_mod != 3)
  2116. goto cannot_emulate;
  2117. c->regs[c->modrm_rm] =
  2118. realmode_get_cr(ctxt->vcpu, c->modrm_reg);
  2119. c->dst.type = OP_NONE; /* no writeback */
  2120. break;
  2121. case 0x21: /* mov from dr to reg */
  2122. if (c->modrm_mod != 3)
  2123. goto cannot_emulate;
  2124. rc = emulator_get_dr(ctxt, c->modrm_reg, &c->regs[c->modrm_rm]);
  2125. if (rc)
  2126. goto cannot_emulate;
  2127. c->dst.type = OP_NONE; /* no writeback */
  2128. break;
  2129. case 0x22: /* mov reg, cr */
  2130. if (c->modrm_mod != 3)
  2131. goto cannot_emulate;
  2132. realmode_set_cr(ctxt->vcpu,
  2133. c->modrm_reg, c->modrm_val, &ctxt->eflags);
  2134. c->dst.type = OP_NONE;
  2135. break;
  2136. case 0x23: /* mov from reg to dr */
  2137. if (c->modrm_mod != 3)
  2138. goto cannot_emulate;
  2139. rc = emulator_set_dr(ctxt, c->modrm_reg,
  2140. c->regs[c->modrm_rm]);
  2141. if (rc)
  2142. goto cannot_emulate;
  2143. c->dst.type = OP_NONE; /* no writeback */
  2144. break;
  2145. case 0x30:
  2146. /* wrmsr */
  2147. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2148. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2149. rc = kvm_set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data);
  2150. if (rc) {
  2151. kvm_inject_gp(ctxt->vcpu, 0);
  2152. c->eip = kvm_rip_read(ctxt->vcpu);
  2153. }
  2154. rc = X86EMUL_CONTINUE;
  2155. c->dst.type = OP_NONE;
  2156. break;
  2157. case 0x32:
  2158. /* rdmsr */
  2159. rc = kvm_get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data);
  2160. if (rc) {
  2161. kvm_inject_gp(ctxt->vcpu, 0);
  2162. c->eip = kvm_rip_read(ctxt->vcpu);
  2163. } else {
  2164. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2165. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2166. }
  2167. rc = X86EMUL_CONTINUE;
  2168. c->dst.type = OP_NONE;
  2169. break;
  2170. case 0x34: /* sysenter */
  2171. if (emulate_sysenter(ctxt) == -1)
  2172. goto cannot_emulate;
  2173. else
  2174. goto writeback;
  2175. break;
  2176. case 0x35: /* sysexit */
  2177. if (emulate_sysexit(ctxt) == -1)
  2178. goto cannot_emulate;
  2179. else
  2180. goto writeback;
  2181. break;
  2182. case 0x40 ... 0x4f: /* cmov */
  2183. c->dst.val = c->dst.orig_val = c->src.val;
  2184. if (!test_cc(c->b, ctxt->eflags))
  2185. c->dst.type = OP_NONE; /* no writeback */
  2186. break;
  2187. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2188. if (test_cc(c->b, ctxt->eflags))
  2189. jmp_rel(c, c->src.val);
  2190. c->dst.type = OP_NONE;
  2191. break;
  2192. case 0xa0: /* push fs */
  2193. emulate_push_sreg(ctxt, VCPU_SREG_FS);
  2194. break;
  2195. case 0xa1: /* pop fs */
  2196. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2197. if (rc != 0)
  2198. goto done;
  2199. break;
  2200. case 0xa3:
  2201. bt: /* bt */
  2202. c->dst.type = OP_NONE;
  2203. /* only subword offset */
  2204. c->src.val &= (c->dst.bytes << 3) - 1;
  2205. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2206. break;
  2207. case 0xa4: /* shld imm8, r, r/m */
  2208. case 0xa5: /* shld cl, r, r/m */
  2209. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2210. break;
  2211. case 0xa8: /* push gs */
  2212. emulate_push_sreg(ctxt, VCPU_SREG_GS);
  2213. break;
  2214. case 0xa9: /* pop gs */
  2215. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2216. if (rc != 0)
  2217. goto done;
  2218. break;
  2219. case 0xab:
  2220. bts: /* bts */
  2221. /* only subword offset */
  2222. c->src.val &= (c->dst.bytes << 3) - 1;
  2223. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2224. break;
  2225. case 0xac: /* shrd imm8, r, r/m */
  2226. case 0xad: /* shrd cl, r, r/m */
  2227. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2228. break;
  2229. case 0xae: /* clflush */
  2230. break;
  2231. case 0xb0 ... 0xb1: /* cmpxchg */
  2232. /*
  2233. * Save real source value, then compare EAX against
  2234. * destination.
  2235. */
  2236. c->src.orig_val = c->src.val;
  2237. c->src.val = c->regs[VCPU_REGS_RAX];
  2238. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2239. if (ctxt->eflags & EFLG_ZF) {
  2240. /* Success: write back to memory. */
  2241. c->dst.val = c->src.orig_val;
  2242. } else {
  2243. /* Failure: write the value we saw to EAX. */
  2244. c->dst.type = OP_REG;
  2245. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  2246. }
  2247. break;
  2248. case 0xb3:
  2249. btr: /* btr */
  2250. /* only subword offset */
  2251. c->src.val &= (c->dst.bytes << 3) - 1;
  2252. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  2253. break;
  2254. case 0xb6 ... 0xb7: /* movzx */
  2255. c->dst.bytes = c->op_bytes;
  2256. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  2257. : (u16) c->src.val;
  2258. break;
  2259. case 0xba: /* Grp8 */
  2260. switch (c->modrm_reg & 3) {
  2261. case 0:
  2262. goto bt;
  2263. case 1:
  2264. goto bts;
  2265. case 2:
  2266. goto btr;
  2267. case 3:
  2268. goto btc;
  2269. }
  2270. break;
  2271. case 0xbb:
  2272. btc: /* btc */
  2273. /* only subword offset */
  2274. c->src.val &= (c->dst.bytes << 3) - 1;
  2275. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  2276. break;
  2277. case 0xbe ... 0xbf: /* movsx */
  2278. c->dst.bytes = c->op_bytes;
  2279. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  2280. (s16) c->src.val;
  2281. break;
  2282. case 0xc3: /* movnti */
  2283. c->dst.bytes = c->op_bytes;
  2284. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  2285. (u64) c->src.val;
  2286. break;
  2287. case 0xc7: /* Grp9 (cmpxchg8b) */
  2288. rc = emulate_grp9(ctxt, ops, memop);
  2289. if (rc != 0)
  2290. goto done;
  2291. c->dst.type = OP_NONE;
  2292. break;
  2293. }
  2294. goto writeback;
  2295. cannot_emulate:
  2296. DPRINTF("Cannot emulate %02x\n", c->b);
  2297. c->eip = saved_eip;
  2298. return -1;
  2299. }