evergreen.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. void evergreen_pm_misc(struct radeon_device *rdev)
  40. {
  41. int req_ps_idx = rdev->pm.requested_power_state_index;
  42. int req_cm_idx = rdev->pm.requested_clock_mode_index;
  43. struct radeon_power_state *ps = &rdev->pm.power_state[req_ps_idx];
  44. struct radeon_voltage *voltage = &ps->clock_info[req_cm_idx].voltage;
  45. if ((voltage->type == VOLTAGE_SW) && voltage->voltage) {
  46. if (voltage->voltage != rdev->pm.current_vddc) {
  47. radeon_atom_set_voltage(rdev, voltage->voltage);
  48. rdev->pm.current_vddc = voltage->voltage;
  49. DRM_DEBUG("Setting: v: %d\n", voltage->voltage);
  50. }
  51. }
  52. }
  53. void evergreen_pm_prepare(struct radeon_device *rdev)
  54. {
  55. struct drm_device *ddev = rdev->ddev;
  56. struct drm_crtc *crtc;
  57. struct radeon_crtc *radeon_crtc;
  58. u32 tmp;
  59. /* disable any active CRTCs */
  60. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  61. radeon_crtc = to_radeon_crtc(crtc);
  62. if (radeon_crtc->enabled) {
  63. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  64. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  65. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  66. }
  67. }
  68. }
  69. void evergreen_pm_finish(struct radeon_device *rdev)
  70. {
  71. struct drm_device *ddev = rdev->ddev;
  72. struct drm_crtc *crtc;
  73. struct radeon_crtc *radeon_crtc;
  74. u32 tmp;
  75. /* enable any active CRTCs */
  76. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  77. radeon_crtc = to_radeon_crtc(crtc);
  78. if (radeon_crtc->enabled) {
  79. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  80. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  81. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  82. }
  83. }
  84. }
  85. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  86. {
  87. bool connected = false;
  88. switch (hpd) {
  89. case RADEON_HPD_1:
  90. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  91. connected = true;
  92. break;
  93. case RADEON_HPD_2:
  94. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  95. connected = true;
  96. break;
  97. case RADEON_HPD_3:
  98. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  99. connected = true;
  100. break;
  101. case RADEON_HPD_4:
  102. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  103. connected = true;
  104. break;
  105. case RADEON_HPD_5:
  106. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  107. connected = true;
  108. break;
  109. case RADEON_HPD_6:
  110. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  111. connected = true;
  112. break;
  113. default:
  114. break;
  115. }
  116. return connected;
  117. }
  118. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  119. enum radeon_hpd_id hpd)
  120. {
  121. u32 tmp;
  122. bool connected = evergreen_hpd_sense(rdev, hpd);
  123. switch (hpd) {
  124. case RADEON_HPD_1:
  125. tmp = RREG32(DC_HPD1_INT_CONTROL);
  126. if (connected)
  127. tmp &= ~DC_HPDx_INT_POLARITY;
  128. else
  129. tmp |= DC_HPDx_INT_POLARITY;
  130. WREG32(DC_HPD1_INT_CONTROL, tmp);
  131. break;
  132. case RADEON_HPD_2:
  133. tmp = RREG32(DC_HPD2_INT_CONTROL);
  134. if (connected)
  135. tmp &= ~DC_HPDx_INT_POLARITY;
  136. else
  137. tmp |= DC_HPDx_INT_POLARITY;
  138. WREG32(DC_HPD2_INT_CONTROL, tmp);
  139. break;
  140. case RADEON_HPD_3:
  141. tmp = RREG32(DC_HPD3_INT_CONTROL);
  142. if (connected)
  143. tmp &= ~DC_HPDx_INT_POLARITY;
  144. else
  145. tmp |= DC_HPDx_INT_POLARITY;
  146. WREG32(DC_HPD3_INT_CONTROL, tmp);
  147. break;
  148. case RADEON_HPD_4:
  149. tmp = RREG32(DC_HPD4_INT_CONTROL);
  150. if (connected)
  151. tmp &= ~DC_HPDx_INT_POLARITY;
  152. else
  153. tmp |= DC_HPDx_INT_POLARITY;
  154. WREG32(DC_HPD4_INT_CONTROL, tmp);
  155. break;
  156. case RADEON_HPD_5:
  157. tmp = RREG32(DC_HPD5_INT_CONTROL);
  158. if (connected)
  159. tmp &= ~DC_HPDx_INT_POLARITY;
  160. else
  161. tmp |= DC_HPDx_INT_POLARITY;
  162. WREG32(DC_HPD5_INT_CONTROL, tmp);
  163. break;
  164. case RADEON_HPD_6:
  165. tmp = RREG32(DC_HPD6_INT_CONTROL);
  166. if (connected)
  167. tmp &= ~DC_HPDx_INT_POLARITY;
  168. else
  169. tmp |= DC_HPDx_INT_POLARITY;
  170. WREG32(DC_HPD6_INT_CONTROL, tmp);
  171. break;
  172. default:
  173. break;
  174. }
  175. }
  176. void evergreen_hpd_init(struct radeon_device *rdev)
  177. {
  178. struct drm_device *dev = rdev->ddev;
  179. struct drm_connector *connector;
  180. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  181. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  182. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  183. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  184. switch (radeon_connector->hpd.hpd) {
  185. case RADEON_HPD_1:
  186. WREG32(DC_HPD1_CONTROL, tmp);
  187. rdev->irq.hpd[0] = true;
  188. break;
  189. case RADEON_HPD_2:
  190. WREG32(DC_HPD2_CONTROL, tmp);
  191. rdev->irq.hpd[1] = true;
  192. break;
  193. case RADEON_HPD_3:
  194. WREG32(DC_HPD3_CONTROL, tmp);
  195. rdev->irq.hpd[2] = true;
  196. break;
  197. case RADEON_HPD_4:
  198. WREG32(DC_HPD4_CONTROL, tmp);
  199. rdev->irq.hpd[3] = true;
  200. break;
  201. case RADEON_HPD_5:
  202. WREG32(DC_HPD5_CONTROL, tmp);
  203. rdev->irq.hpd[4] = true;
  204. break;
  205. case RADEON_HPD_6:
  206. WREG32(DC_HPD6_CONTROL, tmp);
  207. rdev->irq.hpd[5] = true;
  208. break;
  209. default:
  210. break;
  211. }
  212. }
  213. if (rdev->irq.installed)
  214. evergreen_irq_set(rdev);
  215. }
  216. void evergreen_hpd_fini(struct radeon_device *rdev)
  217. {
  218. struct drm_device *dev = rdev->ddev;
  219. struct drm_connector *connector;
  220. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  221. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  222. switch (radeon_connector->hpd.hpd) {
  223. case RADEON_HPD_1:
  224. WREG32(DC_HPD1_CONTROL, 0);
  225. rdev->irq.hpd[0] = false;
  226. break;
  227. case RADEON_HPD_2:
  228. WREG32(DC_HPD2_CONTROL, 0);
  229. rdev->irq.hpd[1] = false;
  230. break;
  231. case RADEON_HPD_3:
  232. WREG32(DC_HPD3_CONTROL, 0);
  233. rdev->irq.hpd[2] = false;
  234. break;
  235. case RADEON_HPD_4:
  236. WREG32(DC_HPD4_CONTROL, 0);
  237. rdev->irq.hpd[3] = false;
  238. break;
  239. case RADEON_HPD_5:
  240. WREG32(DC_HPD5_CONTROL, 0);
  241. rdev->irq.hpd[4] = false;
  242. break;
  243. case RADEON_HPD_6:
  244. WREG32(DC_HPD6_CONTROL, 0);
  245. rdev->irq.hpd[5] = false;
  246. break;
  247. default:
  248. break;
  249. }
  250. }
  251. }
  252. void evergreen_bandwidth_update(struct radeon_device *rdev)
  253. {
  254. /* XXX */
  255. }
  256. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  257. {
  258. unsigned i;
  259. u32 tmp;
  260. for (i = 0; i < rdev->usec_timeout; i++) {
  261. /* read MC_STATUS */
  262. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  263. if (!tmp)
  264. return 0;
  265. udelay(1);
  266. }
  267. return -1;
  268. }
  269. /*
  270. * GART
  271. */
  272. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  273. {
  274. unsigned i;
  275. u32 tmp;
  276. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  277. for (i = 0; i < rdev->usec_timeout; i++) {
  278. /* read MC_STATUS */
  279. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  280. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  281. if (tmp == 2) {
  282. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  283. return;
  284. }
  285. if (tmp) {
  286. return;
  287. }
  288. udelay(1);
  289. }
  290. }
  291. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  292. {
  293. u32 tmp;
  294. int r;
  295. if (rdev->gart.table.vram.robj == NULL) {
  296. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  297. return -EINVAL;
  298. }
  299. r = radeon_gart_table_vram_pin(rdev);
  300. if (r)
  301. return r;
  302. radeon_gart_restore(rdev);
  303. /* Setup L2 cache */
  304. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  305. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  306. EFFECTIVE_L2_QUEUE_SIZE(7));
  307. WREG32(VM_L2_CNTL2, 0);
  308. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  309. /* Setup TLB control */
  310. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  311. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  312. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  313. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  314. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  315. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  316. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  317. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  318. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  319. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  320. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  321. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  322. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  323. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  324. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  325. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  326. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  327. (u32)(rdev->dummy_page.addr >> 12));
  328. WREG32(VM_CONTEXT1_CNTL, 0);
  329. evergreen_pcie_gart_tlb_flush(rdev);
  330. rdev->gart.ready = true;
  331. return 0;
  332. }
  333. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  334. {
  335. u32 tmp;
  336. int r;
  337. /* Disable all tables */
  338. WREG32(VM_CONTEXT0_CNTL, 0);
  339. WREG32(VM_CONTEXT1_CNTL, 0);
  340. /* Setup L2 cache */
  341. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  342. EFFECTIVE_L2_QUEUE_SIZE(7));
  343. WREG32(VM_L2_CNTL2, 0);
  344. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  345. /* Setup TLB control */
  346. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  347. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  348. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  349. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  350. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  351. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  352. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  353. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  354. if (rdev->gart.table.vram.robj) {
  355. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  356. if (likely(r == 0)) {
  357. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  358. radeon_bo_unpin(rdev->gart.table.vram.robj);
  359. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  360. }
  361. }
  362. }
  363. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  364. {
  365. evergreen_pcie_gart_disable(rdev);
  366. radeon_gart_table_vram_free(rdev);
  367. radeon_gart_fini(rdev);
  368. }
  369. void evergreen_agp_enable(struct radeon_device *rdev)
  370. {
  371. u32 tmp;
  372. /* Setup L2 cache */
  373. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  374. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  375. EFFECTIVE_L2_QUEUE_SIZE(7));
  376. WREG32(VM_L2_CNTL2, 0);
  377. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  378. /* Setup TLB control */
  379. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  380. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  381. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  382. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  383. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  384. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  385. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  386. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  387. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  388. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  389. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  390. WREG32(VM_CONTEXT0_CNTL, 0);
  391. WREG32(VM_CONTEXT1_CNTL, 0);
  392. }
  393. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  394. {
  395. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  396. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  397. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  398. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  399. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  400. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  401. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  402. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  403. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  404. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  405. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  406. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  407. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  408. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  409. /* Stop all video */
  410. WREG32(VGA_RENDER_CONTROL, 0);
  411. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  412. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  413. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  414. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  415. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  416. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  417. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  418. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  419. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  420. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  421. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  422. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  423. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  424. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  425. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  426. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  427. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  428. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  429. WREG32(D1VGA_CONTROL, 0);
  430. WREG32(D2VGA_CONTROL, 0);
  431. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  432. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  433. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  434. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  435. }
  436. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  437. {
  438. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  439. upper_32_bits(rdev->mc.vram_start));
  440. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  441. upper_32_bits(rdev->mc.vram_start));
  442. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  443. (u32)rdev->mc.vram_start);
  444. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  445. (u32)rdev->mc.vram_start);
  446. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  447. upper_32_bits(rdev->mc.vram_start));
  448. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  449. upper_32_bits(rdev->mc.vram_start));
  450. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  451. (u32)rdev->mc.vram_start);
  452. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  453. (u32)rdev->mc.vram_start);
  454. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  455. upper_32_bits(rdev->mc.vram_start));
  456. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  457. upper_32_bits(rdev->mc.vram_start));
  458. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  459. (u32)rdev->mc.vram_start);
  460. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  461. (u32)rdev->mc.vram_start);
  462. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  463. upper_32_bits(rdev->mc.vram_start));
  464. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  465. upper_32_bits(rdev->mc.vram_start));
  466. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  467. (u32)rdev->mc.vram_start);
  468. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  469. (u32)rdev->mc.vram_start);
  470. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  471. upper_32_bits(rdev->mc.vram_start));
  472. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  473. upper_32_bits(rdev->mc.vram_start));
  474. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  475. (u32)rdev->mc.vram_start);
  476. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  477. (u32)rdev->mc.vram_start);
  478. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  479. upper_32_bits(rdev->mc.vram_start));
  480. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  481. upper_32_bits(rdev->mc.vram_start));
  482. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  483. (u32)rdev->mc.vram_start);
  484. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  485. (u32)rdev->mc.vram_start);
  486. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  487. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  488. /* Unlock host access */
  489. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  490. mdelay(1);
  491. /* Restore video state */
  492. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  493. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  494. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  495. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  496. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  497. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  498. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  499. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  500. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  501. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  502. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  503. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  504. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  505. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  506. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  507. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  508. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  509. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  510. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  511. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  512. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  513. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  514. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  515. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  516. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  517. }
  518. static void evergreen_mc_program(struct radeon_device *rdev)
  519. {
  520. struct evergreen_mc_save save;
  521. u32 tmp;
  522. int i, j;
  523. /* Initialize HDP */
  524. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  525. WREG32((0x2c14 + j), 0x00000000);
  526. WREG32((0x2c18 + j), 0x00000000);
  527. WREG32((0x2c1c + j), 0x00000000);
  528. WREG32((0x2c20 + j), 0x00000000);
  529. WREG32((0x2c24 + j), 0x00000000);
  530. }
  531. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  532. evergreen_mc_stop(rdev, &save);
  533. if (evergreen_mc_wait_for_idle(rdev)) {
  534. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  535. }
  536. /* Lockout access through VGA aperture*/
  537. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  538. /* Update configuration */
  539. if (rdev->flags & RADEON_IS_AGP) {
  540. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  541. /* VRAM before AGP */
  542. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  543. rdev->mc.vram_start >> 12);
  544. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  545. rdev->mc.gtt_end >> 12);
  546. } else {
  547. /* VRAM after AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.gtt_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.vram_end >> 12);
  552. }
  553. } else {
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  555. rdev->mc.vram_start >> 12);
  556. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  557. rdev->mc.vram_end >> 12);
  558. }
  559. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  560. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  561. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  562. WREG32(MC_VM_FB_LOCATION, tmp);
  563. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  564. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  565. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  566. if (rdev->flags & RADEON_IS_AGP) {
  567. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  568. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  569. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  570. } else {
  571. WREG32(MC_VM_AGP_BASE, 0);
  572. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  573. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  574. }
  575. if (evergreen_mc_wait_for_idle(rdev)) {
  576. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  577. }
  578. evergreen_mc_resume(rdev, &save);
  579. /* we need to own VRAM, so turn off the VGA renderer here
  580. * to stop it overwriting our objects */
  581. rv515_vga_render_disable(rdev);
  582. }
  583. /*
  584. * CP.
  585. */
  586. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  587. {
  588. const __be32 *fw_data;
  589. int i;
  590. if (!rdev->me_fw || !rdev->pfp_fw)
  591. return -EINVAL;
  592. r700_cp_stop(rdev);
  593. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  594. fw_data = (const __be32 *)rdev->pfp_fw->data;
  595. WREG32(CP_PFP_UCODE_ADDR, 0);
  596. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  597. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  598. WREG32(CP_PFP_UCODE_ADDR, 0);
  599. fw_data = (const __be32 *)rdev->me_fw->data;
  600. WREG32(CP_ME_RAM_WADDR, 0);
  601. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  602. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  603. WREG32(CP_PFP_UCODE_ADDR, 0);
  604. WREG32(CP_ME_RAM_WADDR, 0);
  605. WREG32(CP_ME_RAM_RADDR, 0);
  606. return 0;
  607. }
  608. int evergreen_cp_resume(struct radeon_device *rdev)
  609. {
  610. u32 tmp;
  611. u32 rb_bufsz;
  612. int r;
  613. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  614. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  615. SOFT_RESET_PA |
  616. SOFT_RESET_SH |
  617. SOFT_RESET_VGT |
  618. SOFT_RESET_SX));
  619. RREG32(GRBM_SOFT_RESET);
  620. mdelay(15);
  621. WREG32(GRBM_SOFT_RESET, 0);
  622. RREG32(GRBM_SOFT_RESET);
  623. /* Set ring buffer size */
  624. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  625. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  626. #ifdef __BIG_ENDIAN
  627. tmp |= BUF_SWAP_32BIT;
  628. #endif
  629. WREG32(CP_RB_CNTL, tmp);
  630. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  631. /* Set the write pointer delay */
  632. WREG32(CP_RB_WPTR_DELAY, 0);
  633. /* Initialize the ring buffer's read and write pointers */
  634. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  635. WREG32(CP_RB_RPTR_WR, 0);
  636. WREG32(CP_RB_WPTR, 0);
  637. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  638. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  639. mdelay(1);
  640. WREG32(CP_RB_CNTL, tmp);
  641. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  642. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  643. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  644. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  645. r600_cp_start(rdev);
  646. rdev->cp.ready = true;
  647. r = radeon_ring_test(rdev);
  648. if (r) {
  649. rdev->cp.ready = false;
  650. return r;
  651. }
  652. return 0;
  653. }
  654. /*
  655. * Core functions
  656. */
  657. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  658. u32 num_tile_pipes,
  659. u32 num_backends,
  660. u32 backend_disable_mask)
  661. {
  662. u32 backend_map = 0;
  663. u32 enabled_backends_mask = 0;
  664. u32 enabled_backends_count = 0;
  665. u32 cur_pipe;
  666. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  667. u32 cur_backend = 0;
  668. u32 i;
  669. bool force_no_swizzle;
  670. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  671. num_tile_pipes = EVERGREEN_MAX_PIPES;
  672. if (num_tile_pipes < 1)
  673. num_tile_pipes = 1;
  674. if (num_backends > EVERGREEN_MAX_BACKENDS)
  675. num_backends = EVERGREEN_MAX_BACKENDS;
  676. if (num_backends < 1)
  677. num_backends = 1;
  678. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  679. if (((backend_disable_mask >> i) & 1) == 0) {
  680. enabled_backends_mask |= (1 << i);
  681. ++enabled_backends_count;
  682. }
  683. if (enabled_backends_count == num_backends)
  684. break;
  685. }
  686. if (enabled_backends_count == 0) {
  687. enabled_backends_mask = 1;
  688. enabled_backends_count = 1;
  689. }
  690. if (enabled_backends_count != num_backends)
  691. num_backends = enabled_backends_count;
  692. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  693. switch (rdev->family) {
  694. case CHIP_CEDAR:
  695. case CHIP_REDWOOD:
  696. force_no_swizzle = false;
  697. break;
  698. case CHIP_CYPRESS:
  699. case CHIP_HEMLOCK:
  700. case CHIP_JUNIPER:
  701. default:
  702. force_no_swizzle = true;
  703. break;
  704. }
  705. if (force_no_swizzle) {
  706. bool last_backend_enabled = false;
  707. force_no_swizzle = false;
  708. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  709. if (((enabled_backends_mask >> i) & 1) == 1) {
  710. if (last_backend_enabled)
  711. force_no_swizzle = true;
  712. last_backend_enabled = true;
  713. } else
  714. last_backend_enabled = false;
  715. }
  716. }
  717. switch (num_tile_pipes) {
  718. case 1:
  719. case 3:
  720. case 5:
  721. case 7:
  722. DRM_ERROR("odd number of pipes!\n");
  723. break;
  724. case 2:
  725. swizzle_pipe[0] = 0;
  726. swizzle_pipe[1] = 1;
  727. break;
  728. case 4:
  729. if (force_no_swizzle) {
  730. swizzle_pipe[0] = 0;
  731. swizzle_pipe[1] = 1;
  732. swizzle_pipe[2] = 2;
  733. swizzle_pipe[3] = 3;
  734. } else {
  735. swizzle_pipe[0] = 0;
  736. swizzle_pipe[1] = 2;
  737. swizzle_pipe[2] = 1;
  738. swizzle_pipe[3] = 3;
  739. }
  740. break;
  741. case 6:
  742. if (force_no_swizzle) {
  743. swizzle_pipe[0] = 0;
  744. swizzle_pipe[1] = 1;
  745. swizzle_pipe[2] = 2;
  746. swizzle_pipe[3] = 3;
  747. swizzle_pipe[4] = 4;
  748. swizzle_pipe[5] = 5;
  749. } else {
  750. swizzle_pipe[0] = 0;
  751. swizzle_pipe[1] = 2;
  752. swizzle_pipe[2] = 4;
  753. swizzle_pipe[3] = 1;
  754. swizzle_pipe[4] = 3;
  755. swizzle_pipe[5] = 5;
  756. }
  757. break;
  758. case 8:
  759. if (force_no_swizzle) {
  760. swizzle_pipe[0] = 0;
  761. swizzle_pipe[1] = 1;
  762. swizzle_pipe[2] = 2;
  763. swizzle_pipe[3] = 3;
  764. swizzle_pipe[4] = 4;
  765. swizzle_pipe[5] = 5;
  766. swizzle_pipe[6] = 6;
  767. swizzle_pipe[7] = 7;
  768. } else {
  769. swizzle_pipe[0] = 0;
  770. swizzle_pipe[1] = 2;
  771. swizzle_pipe[2] = 4;
  772. swizzle_pipe[3] = 6;
  773. swizzle_pipe[4] = 1;
  774. swizzle_pipe[5] = 3;
  775. swizzle_pipe[6] = 5;
  776. swizzle_pipe[7] = 7;
  777. }
  778. break;
  779. }
  780. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  781. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  782. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  783. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  784. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  785. }
  786. return backend_map;
  787. }
  788. static void evergreen_gpu_init(struct radeon_device *rdev)
  789. {
  790. u32 cc_rb_backend_disable = 0;
  791. u32 cc_gc_shader_pipe_config;
  792. u32 gb_addr_config = 0;
  793. u32 mc_shared_chmap, mc_arb_ramcfg;
  794. u32 gb_backend_map;
  795. u32 grbm_gfx_index;
  796. u32 sx_debug_1;
  797. u32 smx_dc_ctl0;
  798. u32 sq_config;
  799. u32 sq_lds_resource_mgmt;
  800. u32 sq_gpr_resource_mgmt_1;
  801. u32 sq_gpr_resource_mgmt_2;
  802. u32 sq_gpr_resource_mgmt_3;
  803. u32 sq_thread_resource_mgmt;
  804. u32 sq_thread_resource_mgmt_2;
  805. u32 sq_stack_resource_mgmt_1;
  806. u32 sq_stack_resource_mgmt_2;
  807. u32 sq_stack_resource_mgmt_3;
  808. u32 vgt_cache_invalidation;
  809. u32 hdp_host_path_cntl;
  810. int i, j, num_shader_engines, ps_thread_count;
  811. switch (rdev->family) {
  812. case CHIP_CYPRESS:
  813. case CHIP_HEMLOCK:
  814. rdev->config.evergreen.num_ses = 2;
  815. rdev->config.evergreen.max_pipes = 4;
  816. rdev->config.evergreen.max_tile_pipes = 8;
  817. rdev->config.evergreen.max_simds = 10;
  818. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  819. rdev->config.evergreen.max_gprs = 256;
  820. rdev->config.evergreen.max_threads = 248;
  821. rdev->config.evergreen.max_gs_threads = 32;
  822. rdev->config.evergreen.max_stack_entries = 512;
  823. rdev->config.evergreen.sx_num_of_sets = 4;
  824. rdev->config.evergreen.sx_max_export_size = 256;
  825. rdev->config.evergreen.sx_max_export_pos_size = 64;
  826. rdev->config.evergreen.sx_max_export_smx_size = 192;
  827. rdev->config.evergreen.max_hw_contexts = 8;
  828. rdev->config.evergreen.sq_num_cf_insts = 2;
  829. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  830. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  831. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  832. break;
  833. case CHIP_JUNIPER:
  834. rdev->config.evergreen.num_ses = 1;
  835. rdev->config.evergreen.max_pipes = 4;
  836. rdev->config.evergreen.max_tile_pipes = 4;
  837. rdev->config.evergreen.max_simds = 10;
  838. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  839. rdev->config.evergreen.max_gprs = 256;
  840. rdev->config.evergreen.max_threads = 248;
  841. rdev->config.evergreen.max_gs_threads = 32;
  842. rdev->config.evergreen.max_stack_entries = 512;
  843. rdev->config.evergreen.sx_num_of_sets = 4;
  844. rdev->config.evergreen.sx_max_export_size = 256;
  845. rdev->config.evergreen.sx_max_export_pos_size = 64;
  846. rdev->config.evergreen.sx_max_export_smx_size = 192;
  847. rdev->config.evergreen.max_hw_contexts = 8;
  848. rdev->config.evergreen.sq_num_cf_insts = 2;
  849. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  850. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  851. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  852. break;
  853. case CHIP_REDWOOD:
  854. rdev->config.evergreen.num_ses = 1;
  855. rdev->config.evergreen.max_pipes = 4;
  856. rdev->config.evergreen.max_tile_pipes = 4;
  857. rdev->config.evergreen.max_simds = 5;
  858. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  859. rdev->config.evergreen.max_gprs = 256;
  860. rdev->config.evergreen.max_threads = 248;
  861. rdev->config.evergreen.max_gs_threads = 32;
  862. rdev->config.evergreen.max_stack_entries = 256;
  863. rdev->config.evergreen.sx_num_of_sets = 4;
  864. rdev->config.evergreen.sx_max_export_size = 256;
  865. rdev->config.evergreen.sx_max_export_pos_size = 64;
  866. rdev->config.evergreen.sx_max_export_smx_size = 192;
  867. rdev->config.evergreen.max_hw_contexts = 8;
  868. rdev->config.evergreen.sq_num_cf_insts = 2;
  869. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  870. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  871. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  872. break;
  873. case CHIP_CEDAR:
  874. default:
  875. rdev->config.evergreen.num_ses = 1;
  876. rdev->config.evergreen.max_pipes = 2;
  877. rdev->config.evergreen.max_tile_pipes = 2;
  878. rdev->config.evergreen.max_simds = 2;
  879. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  880. rdev->config.evergreen.max_gprs = 256;
  881. rdev->config.evergreen.max_threads = 192;
  882. rdev->config.evergreen.max_gs_threads = 16;
  883. rdev->config.evergreen.max_stack_entries = 256;
  884. rdev->config.evergreen.sx_num_of_sets = 4;
  885. rdev->config.evergreen.sx_max_export_size = 128;
  886. rdev->config.evergreen.sx_max_export_pos_size = 32;
  887. rdev->config.evergreen.sx_max_export_smx_size = 96;
  888. rdev->config.evergreen.max_hw_contexts = 4;
  889. rdev->config.evergreen.sq_num_cf_insts = 1;
  890. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  891. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  892. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  893. break;
  894. }
  895. /* Initialize HDP */
  896. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  897. WREG32((0x2c14 + j), 0x00000000);
  898. WREG32((0x2c18 + j), 0x00000000);
  899. WREG32((0x2c1c + j), 0x00000000);
  900. WREG32((0x2c20 + j), 0x00000000);
  901. WREG32((0x2c24 + j), 0x00000000);
  902. }
  903. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  904. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  905. cc_gc_shader_pipe_config |=
  906. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  907. & EVERGREEN_MAX_PIPES_MASK);
  908. cc_gc_shader_pipe_config |=
  909. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  910. & EVERGREEN_MAX_SIMDS_MASK);
  911. cc_rb_backend_disable =
  912. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  913. & EVERGREEN_MAX_BACKENDS_MASK);
  914. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  915. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  916. switch (rdev->config.evergreen.max_tile_pipes) {
  917. case 1:
  918. default:
  919. gb_addr_config |= NUM_PIPES(0);
  920. break;
  921. case 2:
  922. gb_addr_config |= NUM_PIPES(1);
  923. break;
  924. case 4:
  925. gb_addr_config |= NUM_PIPES(2);
  926. break;
  927. case 8:
  928. gb_addr_config |= NUM_PIPES(3);
  929. break;
  930. }
  931. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  932. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  933. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  934. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  935. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  936. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  937. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  938. gb_addr_config |= ROW_SIZE(2);
  939. else
  940. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  941. if (rdev->ddev->pdev->device == 0x689e) {
  942. u32 efuse_straps_4;
  943. u32 efuse_straps_3;
  944. u8 efuse_box_bit_131_124;
  945. WREG32(RCU_IND_INDEX, 0x204);
  946. efuse_straps_4 = RREG32(RCU_IND_DATA);
  947. WREG32(RCU_IND_INDEX, 0x203);
  948. efuse_straps_3 = RREG32(RCU_IND_DATA);
  949. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  950. switch(efuse_box_bit_131_124) {
  951. case 0x00:
  952. gb_backend_map = 0x76543210;
  953. break;
  954. case 0x55:
  955. gb_backend_map = 0x77553311;
  956. break;
  957. case 0x56:
  958. gb_backend_map = 0x77553300;
  959. break;
  960. case 0x59:
  961. gb_backend_map = 0x77552211;
  962. break;
  963. case 0x66:
  964. gb_backend_map = 0x77443300;
  965. break;
  966. case 0x99:
  967. gb_backend_map = 0x66552211;
  968. break;
  969. case 0x5a:
  970. gb_backend_map = 0x77552200;
  971. break;
  972. case 0xaa:
  973. gb_backend_map = 0x66442200;
  974. break;
  975. case 0x95:
  976. gb_backend_map = 0x66553311;
  977. break;
  978. default:
  979. DRM_ERROR("bad backend map, using default\n");
  980. gb_backend_map =
  981. evergreen_get_tile_pipe_to_backend_map(rdev,
  982. rdev->config.evergreen.max_tile_pipes,
  983. rdev->config.evergreen.max_backends,
  984. ((EVERGREEN_MAX_BACKENDS_MASK <<
  985. rdev->config.evergreen.max_backends) &
  986. EVERGREEN_MAX_BACKENDS_MASK));
  987. break;
  988. }
  989. } else if (rdev->ddev->pdev->device == 0x68b9) {
  990. u32 efuse_straps_3;
  991. u8 efuse_box_bit_127_124;
  992. WREG32(RCU_IND_INDEX, 0x203);
  993. efuse_straps_3 = RREG32(RCU_IND_DATA);
  994. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  995. switch(efuse_box_bit_127_124) {
  996. case 0x0:
  997. gb_backend_map = 0x00003210;
  998. break;
  999. case 0x5:
  1000. case 0x6:
  1001. case 0x9:
  1002. case 0xa:
  1003. gb_backend_map = 0x00003311;
  1004. break;
  1005. default:
  1006. DRM_ERROR("bad backend map, using default\n");
  1007. gb_backend_map =
  1008. evergreen_get_tile_pipe_to_backend_map(rdev,
  1009. rdev->config.evergreen.max_tile_pipes,
  1010. rdev->config.evergreen.max_backends,
  1011. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1012. rdev->config.evergreen.max_backends) &
  1013. EVERGREEN_MAX_BACKENDS_MASK));
  1014. break;
  1015. }
  1016. } else
  1017. gb_backend_map =
  1018. evergreen_get_tile_pipe_to_backend_map(rdev,
  1019. rdev->config.evergreen.max_tile_pipes,
  1020. rdev->config.evergreen.max_backends,
  1021. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1022. rdev->config.evergreen.max_backends) &
  1023. EVERGREEN_MAX_BACKENDS_MASK));
  1024. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1025. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1026. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1027. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1028. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1029. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1030. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1031. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1032. u32 sp = cc_gc_shader_pipe_config;
  1033. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1034. if (i == num_shader_engines) {
  1035. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1036. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1037. }
  1038. WREG32(GRBM_GFX_INDEX, gfx);
  1039. WREG32(RLC_GFX_INDEX, gfx);
  1040. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1041. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1042. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1043. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1044. }
  1045. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1046. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1047. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1048. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1049. WREG32(CGTS_TCC_DISABLE, 0);
  1050. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1051. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1052. /* set HW defaults for 3D engine */
  1053. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1054. ROQ_IB2_START(0x2b)));
  1055. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1056. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1057. SYNC_GRADIENT |
  1058. SYNC_WALKER |
  1059. SYNC_ALIGNER));
  1060. sx_debug_1 = RREG32(SX_DEBUG_1);
  1061. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1062. WREG32(SX_DEBUG_1, sx_debug_1);
  1063. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1064. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1065. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1066. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1067. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1068. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1069. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1070. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1071. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1072. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1073. WREG32(VGT_NUM_INSTANCES, 1);
  1074. WREG32(SPI_CONFIG_CNTL, 0);
  1075. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1076. WREG32(CP_PERFMON_CNTL, 0);
  1077. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1078. FETCH_FIFO_HIWATER(0x4) |
  1079. DONE_FIFO_HIWATER(0xe0) |
  1080. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1081. sq_config = RREG32(SQ_CONFIG);
  1082. sq_config &= ~(PS_PRIO(3) |
  1083. VS_PRIO(3) |
  1084. GS_PRIO(3) |
  1085. ES_PRIO(3));
  1086. sq_config |= (VC_ENABLE |
  1087. EXPORT_SRC_C |
  1088. PS_PRIO(0) |
  1089. VS_PRIO(1) |
  1090. GS_PRIO(2) |
  1091. ES_PRIO(3));
  1092. if (rdev->family == CHIP_CEDAR)
  1093. /* no vertex cache */
  1094. sq_config &= ~VC_ENABLE;
  1095. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1096. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1097. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1098. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1099. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1100. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1101. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1102. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1103. if (rdev->family == CHIP_CEDAR)
  1104. ps_thread_count = 96;
  1105. else
  1106. ps_thread_count = 128;
  1107. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1108. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1109. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1110. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1111. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1112. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1113. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1114. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1115. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1116. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1117. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1118. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1119. WREG32(SQ_CONFIG, sq_config);
  1120. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1121. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1122. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1123. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1124. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1125. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1126. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1127. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1128. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1129. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1130. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1131. FORCE_EOV_MAX_REZ_CNT(255)));
  1132. if (rdev->family == CHIP_CEDAR)
  1133. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1134. else
  1135. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1136. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1137. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1138. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1139. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1140. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1141. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1142. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1143. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1144. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1145. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1146. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1147. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1148. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1149. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1150. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1151. udelay(50);
  1152. }
  1153. int evergreen_mc_init(struct radeon_device *rdev)
  1154. {
  1155. u32 tmp;
  1156. int chansize, numchan;
  1157. /* Get VRAM informations */
  1158. rdev->mc.vram_is_ddr = true;
  1159. tmp = RREG32(MC_ARB_RAMCFG);
  1160. if (tmp & CHANSIZE_OVERRIDE) {
  1161. chansize = 16;
  1162. } else if (tmp & CHANSIZE_MASK) {
  1163. chansize = 64;
  1164. } else {
  1165. chansize = 32;
  1166. }
  1167. tmp = RREG32(MC_SHARED_CHMAP);
  1168. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1169. case 0:
  1170. default:
  1171. numchan = 1;
  1172. break;
  1173. case 1:
  1174. numchan = 2;
  1175. break;
  1176. case 2:
  1177. numchan = 4;
  1178. break;
  1179. case 3:
  1180. numchan = 8;
  1181. break;
  1182. }
  1183. rdev->mc.vram_width = numchan * chansize;
  1184. /* Could aper size report 0 ? */
  1185. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1186. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1187. /* Setup GPU memory space */
  1188. /* size in MB on evergreen */
  1189. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1190. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1191. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1192. r600_vram_gtt_location(rdev, &rdev->mc);
  1193. radeon_update_bandwidth_info(rdev);
  1194. return 0;
  1195. }
  1196. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1197. {
  1198. /* FIXME: implement for evergreen */
  1199. return false;
  1200. }
  1201. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1202. {
  1203. struct evergreen_mc_save save;
  1204. u32 srbm_reset = 0;
  1205. u32 grbm_reset = 0;
  1206. dev_info(rdev->dev, "GPU softreset \n");
  1207. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1208. RREG32(GRBM_STATUS));
  1209. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1210. RREG32(GRBM_STATUS_SE0));
  1211. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1212. RREG32(GRBM_STATUS_SE1));
  1213. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1214. RREG32(SRBM_STATUS));
  1215. evergreen_mc_stop(rdev, &save);
  1216. if (evergreen_mc_wait_for_idle(rdev)) {
  1217. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1218. }
  1219. /* Disable CP parsing/prefetching */
  1220. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1221. /* reset all the gfx blocks */
  1222. grbm_reset = (SOFT_RESET_CP |
  1223. SOFT_RESET_CB |
  1224. SOFT_RESET_DB |
  1225. SOFT_RESET_PA |
  1226. SOFT_RESET_SC |
  1227. SOFT_RESET_SPI |
  1228. SOFT_RESET_SH |
  1229. SOFT_RESET_SX |
  1230. SOFT_RESET_TC |
  1231. SOFT_RESET_TA |
  1232. SOFT_RESET_VC |
  1233. SOFT_RESET_VGT);
  1234. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1235. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1236. (void)RREG32(GRBM_SOFT_RESET);
  1237. udelay(50);
  1238. WREG32(GRBM_SOFT_RESET, 0);
  1239. (void)RREG32(GRBM_SOFT_RESET);
  1240. /* reset all the system blocks */
  1241. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1242. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1243. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1244. (void)RREG32(SRBM_SOFT_RESET);
  1245. udelay(50);
  1246. WREG32(SRBM_SOFT_RESET, 0);
  1247. (void)RREG32(SRBM_SOFT_RESET);
  1248. /* Wait a little for things to settle down */
  1249. udelay(50);
  1250. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1251. RREG32(GRBM_STATUS));
  1252. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1253. RREG32(GRBM_STATUS_SE0));
  1254. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1255. RREG32(GRBM_STATUS_SE1));
  1256. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1257. RREG32(SRBM_STATUS));
  1258. /* After reset we need to reinit the asic as GPU often endup in an
  1259. * incoherent state.
  1260. */
  1261. atom_asic_init(rdev->mode_info.atom_context);
  1262. evergreen_mc_resume(rdev, &save);
  1263. return 0;
  1264. }
  1265. int evergreen_asic_reset(struct radeon_device *rdev)
  1266. {
  1267. return evergreen_gpu_soft_reset(rdev);
  1268. }
  1269. /* Interrupts */
  1270. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1271. {
  1272. switch (crtc) {
  1273. case 0:
  1274. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1275. case 1:
  1276. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1277. case 2:
  1278. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1279. case 3:
  1280. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1281. case 4:
  1282. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1283. case 5:
  1284. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1285. default:
  1286. return 0;
  1287. }
  1288. }
  1289. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1290. {
  1291. u32 tmp;
  1292. WREG32(CP_INT_CNTL, 0);
  1293. WREG32(GRBM_INT_CNTL, 0);
  1294. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1295. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1296. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1297. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1298. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1299. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1300. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1301. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1302. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1303. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1304. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1305. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1306. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1307. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1308. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1309. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1310. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1311. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1312. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1313. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1314. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1315. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1316. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1317. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1318. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1319. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1320. }
  1321. int evergreen_irq_set(struct radeon_device *rdev)
  1322. {
  1323. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1324. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1325. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1326. u32 grbm_int_cntl = 0;
  1327. if (!rdev->irq.installed) {
  1328. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1329. return -EINVAL;
  1330. }
  1331. /* don't enable anything if the ih is disabled */
  1332. if (!rdev->ih.enabled) {
  1333. r600_disable_interrupts(rdev);
  1334. /* force the active interrupt state to all disabled */
  1335. evergreen_disable_interrupt_state(rdev);
  1336. return 0;
  1337. }
  1338. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1339. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1340. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1341. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1342. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1343. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1344. if (rdev->irq.sw_int) {
  1345. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1346. cp_int_cntl |= RB_INT_ENABLE;
  1347. }
  1348. if (rdev->irq.crtc_vblank_int[0]) {
  1349. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1350. crtc1 |= VBLANK_INT_MASK;
  1351. }
  1352. if (rdev->irq.crtc_vblank_int[1]) {
  1353. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1354. crtc2 |= VBLANK_INT_MASK;
  1355. }
  1356. if (rdev->irq.crtc_vblank_int[2]) {
  1357. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1358. crtc3 |= VBLANK_INT_MASK;
  1359. }
  1360. if (rdev->irq.crtc_vblank_int[3]) {
  1361. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1362. crtc4 |= VBLANK_INT_MASK;
  1363. }
  1364. if (rdev->irq.crtc_vblank_int[4]) {
  1365. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1366. crtc5 |= VBLANK_INT_MASK;
  1367. }
  1368. if (rdev->irq.crtc_vblank_int[5]) {
  1369. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1370. crtc6 |= VBLANK_INT_MASK;
  1371. }
  1372. if (rdev->irq.hpd[0]) {
  1373. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1374. hpd1 |= DC_HPDx_INT_EN;
  1375. }
  1376. if (rdev->irq.hpd[1]) {
  1377. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1378. hpd2 |= DC_HPDx_INT_EN;
  1379. }
  1380. if (rdev->irq.hpd[2]) {
  1381. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1382. hpd3 |= DC_HPDx_INT_EN;
  1383. }
  1384. if (rdev->irq.hpd[3]) {
  1385. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1386. hpd4 |= DC_HPDx_INT_EN;
  1387. }
  1388. if (rdev->irq.hpd[4]) {
  1389. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1390. hpd5 |= DC_HPDx_INT_EN;
  1391. }
  1392. if (rdev->irq.hpd[5]) {
  1393. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1394. hpd6 |= DC_HPDx_INT_EN;
  1395. }
  1396. if (rdev->irq.gui_idle) {
  1397. DRM_DEBUG("gui idle\n");
  1398. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1399. }
  1400. WREG32(CP_INT_CNTL, cp_int_cntl);
  1401. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1402. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1403. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1404. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1405. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1406. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1407. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1408. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1409. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1410. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1411. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1412. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1413. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1414. return 0;
  1415. }
  1416. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1417. u32 *disp_int,
  1418. u32 *disp_int_cont,
  1419. u32 *disp_int_cont2,
  1420. u32 *disp_int_cont3,
  1421. u32 *disp_int_cont4,
  1422. u32 *disp_int_cont5)
  1423. {
  1424. u32 tmp;
  1425. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1426. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1427. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1428. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1429. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1430. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1431. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1432. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1433. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1434. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1435. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1436. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1437. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1438. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1439. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1440. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1441. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1442. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1443. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1444. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1445. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1446. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1447. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1448. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1449. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1450. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1451. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1452. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1453. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1454. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1455. if (*disp_int & DC_HPD1_INTERRUPT) {
  1456. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1457. tmp |= DC_HPDx_INT_ACK;
  1458. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1459. }
  1460. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1461. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1462. tmp |= DC_HPDx_INT_ACK;
  1463. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1464. }
  1465. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1466. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1467. tmp |= DC_HPDx_INT_ACK;
  1468. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1469. }
  1470. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1471. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1472. tmp |= DC_HPDx_INT_ACK;
  1473. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1474. }
  1475. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1476. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1477. tmp |= DC_HPDx_INT_ACK;
  1478. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1479. }
  1480. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1481. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1482. tmp |= DC_HPDx_INT_ACK;
  1483. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1484. }
  1485. }
  1486. void evergreen_irq_disable(struct radeon_device *rdev)
  1487. {
  1488. u32 disp_int, disp_int_cont, disp_int_cont2;
  1489. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1490. r600_disable_interrupts(rdev);
  1491. /* Wait and acknowledge irq */
  1492. mdelay(1);
  1493. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1494. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1495. evergreen_disable_interrupt_state(rdev);
  1496. }
  1497. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1498. {
  1499. evergreen_irq_disable(rdev);
  1500. r600_rlc_stop(rdev);
  1501. }
  1502. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1503. {
  1504. u32 wptr, tmp;
  1505. /* XXX use writeback */
  1506. wptr = RREG32(IH_RB_WPTR);
  1507. if (wptr & RB_OVERFLOW) {
  1508. /* When a ring buffer overflow happen start parsing interrupt
  1509. * from the last not overwritten vector (wptr + 16). Hopefully
  1510. * this should allow us to catchup.
  1511. */
  1512. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1513. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1514. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1515. tmp = RREG32(IH_RB_CNTL);
  1516. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1517. WREG32(IH_RB_CNTL, tmp);
  1518. }
  1519. return (wptr & rdev->ih.ptr_mask);
  1520. }
  1521. int evergreen_irq_process(struct radeon_device *rdev)
  1522. {
  1523. u32 wptr = evergreen_get_ih_wptr(rdev);
  1524. u32 rptr = rdev->ih.rptr;
  1525. u32 src_id, src_data;
  1526. u32 ring_index;
  1527. u32 disp_int, disp_int_cont, disp_int_cont2;
  1528. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1529. unsigned long flags;
  1530. bool queue_hotplug = false;
  1531. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1532. if (!rdev->ih.enabled)
  1533. return IRQ_NONE;
  1534. spin_lock_irqsave(&rdev->ih.lock, flags);
  1535. if (rptr == wptr) {
  1536. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1537. return IRQ_NONE;
  1538. }
  1539. if (rdev->shutdown) {
  1540. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1541. return IRQ_NONE;
  1542. }
  1543. restart_ih:
  1544. /* display interrupts */
  1545. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1546. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1547. rdev->ih.wptr = wptr;
  1548. while (rptr != wptr) {
  1549. /* wptr/rptr are in bytes! */
  1550. ring_index = rptr / 4;
  1551. src_id = rdev->ih.ring[ring_index] & 0xff;
  1552. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1553. switch (src_id) {
  1554. case 1: /* D1 vblank/vline */
  1555. switch (src_data) {
  1556. case 0: /* D1 vblank */
  1557. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1558. drm_handle_vblank(rdev->ddev, 0);
  1559. wake_up(&rdev->irq.vblank_queue);
  1560. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1561. DRM_DEBUG("IH: D1 vblank\n");
  1562. }
  1563. break;
  1564. case 1: /* D1 vline */
  1565. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1566. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1567. DRM_DEBUG("IH: D1 vline\n");
  1568. }
  1569. break;
  1570. default:
  1571. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1572. break;
  1573. }
  1574. break;
  1575. case 2: /* D2 vblank/vline */
  1576. switch (src_data) {
  1577. case 0: /* D2 vblank */
  1578. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1579. drm_handle_vblank(rdev->ddev, 1);
  1580. wake_up(&rdev->irq.vblank_queue);
  1581. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1582. DRM_DEBUG("IH: D2 vblank\n");
  1583. }
  1584. break;
  1585. case 1: /* D2 vline */
  1586. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1587. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1588. DRM_DEBUG("IH: D2 vline\n");
  1589. }
  1590. break;
  1591. default:
  1592. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1593. break;
  1594. }
  1595. break;
  1596. case 3: /* D3 vblank/vline */
  1597. switch (src_data) {
  1598. case 0: /* D3 vblank */
  1599. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1600. drm_handle_vblank(rdev->ddev, 2);
  1601. wake_up(&rdev->irq.vblank_queue);
  1602. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1603. DRM_DEBUG("IH: D3 vblank\n");
  1604. }
  1605. break;
  1606. case 1: /* D3 vline */
  1607. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1608. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1609. DRM_DEBUG("IH: D3 vline\n");
  1610. }
  1611. break;
  1612. default:
  1613. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1614. break;
  1615. }
  1616. break;
  1617. case 4: /* D4 vblank/vline */
  1618. switch (src_data) {
  1619. case 0: /* D4 vblank */
  1620. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1621. drm_handle_vblank(rdev->ddev, 3);
  1622. wake_up(&rdev->irq.vblank_queue);
  1623. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1624. DRM_DEBUG("IH: D4 vblank\n");
  1625. }
  1626. break;
  1627. case 1: /* D4 vline */
  1628. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1629. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1630. DRM_DEBUG("IH: D4 vline\n");
  1631. }
  1632. break;
  1633. default:
  1634. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1635. break;
  1636. }
  1637. break;
  1638. case 5: /* D5 vblank/vline */
  1639. switch (src_data) {
  1640. case 0: /* D5 vblank */
  1641. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1642. drm_handle_vblank(rdev->ddev, 4);
  1643. wake_up(&rdev->irq.vblank_queue);
  1644. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1645. DRM_DEBUG("IH: D5 vblank\n");
  1646. }
  1647. break;
  1648. case 1: /* D5 vline */
  1649. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1650. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1651. DRM_DEBUG("IH: D5 vline\n");
  1652. }
  1653. break;
  1654. default:
  1655. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1656. break;
  1657. }
  1658. break;
  1659. case 6: /* D6 vblank/vline */
  1660. switch (src_data) {
  1661. case 0: /* D6 vblank */
  1662. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1663. drm_handle_vblank(rdev->ddev, 5);
  1664. wake_up(&rdev->irq.vblank_queue);
  1665. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1666. DRM_DEBUG("IH: D6 vblank\n");
  1667. }
  1668. break;
  1669. case 1: /* D6 vline */
  1670. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1671. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1672. DRM_DEBUG("IH: D6 vline\n");
  1673. }
  1674. break;
  1675. default:
  1676. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1677. break;
  1678. }
  1679. break;
  1680. case 42: /* HPD hotplug */
  1681. switch (src_data) {
  1682. case 0:
  1683. if (disp_int & DC_HPD1_INTERRUPT) {
  1684. disp_int &= ~DC_HPD1_INTERRUPT;
  1685. queue_hotplug = true;
  1686. DRM_DEBUG("IH: HPD1\n");
  1687. }
  1688. break;
  1689. case 1:
  1690. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1691. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1692. queue_hotplug = true;
  1693. DRM_DEBUG("IH: HPD2\n");
  1694. }
  1695. break;
  1696. case 2:
  1697. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1698. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1699. queue_hotplug = true;
  1700. DRM_DEBUG("IH: HPD3\n");
  1701. }
  1702. break;
  1703. case 3:
  1704. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1705. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1706. queue_hotplug = true;
  1707. DRM_DEBUG("IH: HPD4\n");
  1708. }
  1709. break;
  1710. case 4:
  1711. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1712. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1713. queue_hotplug = true;
  1714. DRM_DEBUG("IH: HPD5\n");
  1715. }
  1716. break;
  1717. case 5:
  1718. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1719. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1720. queue_hotplug = true;
  1721. DRM_DEBUG("IH: HPD6\n");
  1722. }
  1723. break;
  1724. default:
  1725. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1726. break;
  1727. }
  1728. break;
  1729. case 176: /* CP_INT in ring buffer */
  1730. case 177: /* CP_INT in IB1 */
  1731. case 178: /* CP_INT in IB2 */
  1732. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1733. radeon_fence_process(rdev);
  1734. break;
  1735. case 181: /* CP EOP event */
  1736. DRM_DEBUG("IH: CP EOP\n");
  1737. break;
  1738. case 233: /* GUI IDLE */
  1739. DRM_DEBUG("IH: CP EOP\n");
  1740. rdev->pm.gui_idle = true;
  1741. wake_up(&rdev->irq.idle_queue);
  1742. break;
  1743. default:
  1744. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1745. break;
  1746. }
  1747. /* wptr/rptr are in bytes! */
  1748. rptr += 16;
  1749. rptr &= rdev->ih.ptr_mask;
  1750. }
  1751. /* make sure wptr hasn't changed while processing */
  1752. wptr = evergreen_get_ih_wptr(rdev);
  1753. if (wptr != rdev->ih.wptr)
  1754. goto restart_ih;
  1755. if (queue_hotplug)
  1756. queue_work(rdev->wq, &rdev->hotplug_work);
  1757. rdev->ih.rptr = rptr;
  1758. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1759. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1760. return IRQ_HANDLED;
  1761. }
  1762. static int evergreen_startup(struct radeon_device *rdev)
  1763. {
  1764. int r;
  1765. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1766. r = r600_init_microcode(rdev);
  1767. if (r) {
  1768. DRM_ERROR("Failed to load firmware!\n");
  1769. return r;
  1770. }
  1771. }
  1772. evergreen_mc_program(rdev);
  1773. if (rdev->flags & RADEON_IS_AGP) {
  1774. evergreen_agp_enable(rdev);
  1775. } else {
  1776. r = evergreen_pcie_gart_enable(rdev);
  1777. if (r)
  1778. return r;
  1779. }
  1780. evergreen_gpu_init(rdev);
  1781. #if 0
  1782. if (!rdev->r600_blit.shader_obj) {
  1783. r = r600_blit_init(rdev);
  1784. if (r) {
  1785. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1786. return r;
  1787. }
  1788. }
  1789. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1790. if (unlikely(r != 0))
  1791. return r;
  1792. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1793. &rdev->r600_blit.shader_gpu_addr);
  1794. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1795. if (r) {
  1796. DRM_ERROR("failed to pin blit object %d\n", r);
  1797. return r;
  1798. }
  1799. #endif
  1800. /* Enable IRQ */
  1801. r = r600_irq_init(rdev);
  1802. if (r) {
  1803. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1804. radeon_irq_kms_fini(rdev);
  1805. return r;
  1806. }
  1807. evergreen_irq_set(rdev);
  1808. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1809. if (r)
  1810. return r;
  1811. r = evergreen_cp_load_microcode(rdev);
  1812. if (r)
  1813. return r;
  1814. r = evergreen_cp_resume(rdev);
  1815. if (r)
  1816. return r;
  1817. /* write back buffer are not vital so don't worry about failure */
  1818. r600_wb_enable(rdev);
  1819. return 0;
  1820. }
  1821. int evergreen_resume(struct radeon_device *rdev)
  1822. {
  1823. int r;
  1824. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1825. * posting will perform necessary task to bring back GPU into good
  1826. * shape.
  1827. */
  1828. /* post card */
  1829. atom_asic_init(rdev->mode_info.atom_context);
  1830. /* Initialize clocks */
  1831. r = radeon_clocks_init(rdev);
  1832. if (r) {
  1833. return r;
  1834. }
  1835. r = evergreen_startup(rdev);
  1836. if (r) {
  1837. DRM_ERROR("r600 startup failed on resume\n");
  1838. return r;
  1839. }
  1840. r = r600_ib_test(rdev);
  1841. if (r) {
  1842. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1843. return r;
  1844. }
  1845. return r;
  1846. }
  1847. int evergreen_suspend(struct radeon_device *rdev)
  1848. {
  1849. #if 0
  1850. int r;
  1851. #endif
  1852. /* FIXME: we should wait for ring to be empty */
  1853. r700_cp_stop(rdev);
  1854. rdev->cp.ready = false;
  1855. evergreen_irq_suspend(rdev);
  1856. r600_wb_disable(rdev);
  1857. evergreen_pcie_gart_disable(rdev);
  1858. #if 0
  1859. /* unpin shaders bo */
  1860. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1861. if (likely(r == 0)) {
  1862. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1863. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1864. }
  1865. #endif
  1866. return 0;
  1867. }
  1868. static bool evergreen_card_posted(struct radeon_device *rdev)
  1869. {
  1870. u32 reg;
  1871. /* first check CRTCs */
  1872. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1873. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1874. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1875. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1876. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1877. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1878. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1879. return true;
  1880. /* then check MEM_SIZE, in case the crtcs are off */
  1881. if (RREG32(CONFIG_MEMSIZE))
  1882. return true;
  1883. return false;
  1884. }
  1885. /* Plan is to move initialization in that function and use
  1886. * helper function so that radeon_device_init pretty much
  1887. * do nothing more than calling asic specific function. This
  1888. * should also allow to remove a bunch of callback function
  1889. * like vram_info.
  1890. */
  1891. int evergreen_init(struct radeon_device *rdev)
  1892. {
  1893. int r;
  1894. r = radeon_dummy_page_init(rdev);
  1895. if (r)
  1896. return r;
  1897. /* This don't do much */
  1898. r = radeon_gem_init(rdev);
  1899. if (r)
  1900. return r;
  1901. /* Read BIOS */
  1902. if (!radeon_get_bios(rdev)) {
  1903. if (ASIC_IS_AVIVO(rdev))
  1904. return -EINVAL;
  1905. }
  1906. /* Must be an ATOMBIOS */
  1907. if (!rdev->is_atom_bios) {
  1908. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1909. return -EINVAL;
  1910. }
  1911. r = radeon_atombios_init(rdev);
  1912. if (r)
  1913. return r;
  1914. /* Post card if necessary */
  1915. if (!evergreen_card_posted(rdev)) {
  1916. if (!rdev->bios) {
  1917. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1918. return -EINVAL;
  1919. }
  1920. DRM_INFO("GPU not posted. posting now...\n");
  1921. atom_asic_init(rdev->mode_info.atom_context);
  1922. }
  1923. /* Initialize scratch registers */
  1924. r600_scratch_init(rdev);
  1925. /* Initialize surface registers */
  1926. radeon_surface_init(rdev);
  1927. /* Initialize clocks */
  1928. radeon_get_clock_info(rdev->ddev);
  1929. r = radeon_clocks_init(rdev);
  1930. if (r)
  1931. return r;
  1932. /* Fence driver */
  1933. r = radeon_fence_driver_init(rdev);
  1934. if (r)
  1935. return r;
  1936. /* initialize AGP */
  1937. if (rdev->flags & RADEON_IS_AGP) {
  1938. r = radeon_agp_init(rdev);
  1939. if (r)
  1940. radeon_agp_disable(rdev);
  1941. }
  1942. /* initialize memory controller */
  1943. r = evergreen_mc_init(rdev);
  1944. if (r)
  1945. return r;
  1946. /* Memory manager */
  1947. r = radeon_bo_init(rdev);
  1948. if (r)
  1949. return r;
  1950. r = radeon_irq_kms_init(rdev);
  1951. if (r)
  1952. return r;
  1953. rdev->cp.ring_obj = NULL;
  1954. r600_ring_init(rdev, 1024 * 1024);
  1955. rdev->ih.ring_obj = NULL;
  1956. r600_ih_ring_init(rdev, 64 * 1024);
  1957. r = r600_pcie_gart_init(rdev);
  1958. if (r)
  1959. return r;
  1960. rdev->accel_working = true;
  1961. r = evergreen_startup(rdev);
  1962. if (r) {
  1963. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1964. r700_cp_fini(rdev);
  1965. r600_wb_fini(rdev);
  1966. r600_irq_fini(rdev);
  1967. radeon_irq_kms_fini(rdev);
  1968. evergreen_pcie_gart_fini(rdev);
  1969. rdev->accel_working = false;
  1970. }
  1971. if (rdev->accel_working) {
  1972. r = radeon_ib_pool_init(rdev);
  1973. if (r) {
  1974. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1975. rdev->accel_working = false;
  1976. }
  1977. r = r600_ib_test(rdev);
  1978. if (r) {
  1979. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1980. rdev->accel_working = false;
  1981. }
  1982. }
  1983. return 0;
  1984. }
  1985. void evergreen_fini(struct radeon_device *rdev)
  1986. {
  1987. /*r600_blit_fini(rdev);*/
  1988. r700_cp_fini(rdev);
  1989. r600_wb_fini(rdev);
  1990. r600_irq_fini(rdev);
  1991. radeon_irq_kms_fini(rdev);
  1992. evergreen_pcie_gart_fini(rdev);
  1993. radeon_gem_fini(rdev);
  1994. radeon_fence_driver_fini(rdev);
  1995. radeon_clocks_fini(rdev);
  1996. radeon_agp_fini(rdev);
  1997. radeon_bo_fini(rdev);
  1998. radeon_atombios_fini(rdev);
  1999. kfree(rdev->bios);
  2000. rdev->bios = NULL;
  2001. radeon_dummy_page_fini(rdev);
  2002. }