adav80x.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016
  1. /*
  2. * ADAV80X Audio Codec driver supporting ADAV801, ADAV803
  3. *
  4. * Copyright 2011 Analog Devices Inc.
  5. * Author: Yi Li <yi.li@analog.com>
  6. * Author: Lars-Peter Clausen <lars@metafoo.de>
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/init.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/i2c.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/slab.h>
  16. #include <sound/core.h>
  17. #include <sound/pcm.h>
  18. #include <sound/pcm_params.h>
  19. #include <sound/tlv.h>
  20. #include <sound/soc.h>
  21. #include "adav80x.h"
  22. #define ADAV80X_PLAYBACK_CTRL 0x04
  23. #define ADAV80X_AUX_IN_CTRL 0x05
  24. #define ADAV80X_REC_CTRL 0x06
  25. #define ADAV80X_AUX_OUT_CTRL 0x07
  26. #define ADAV80X_DPATH_CTRL1 0x62
  27. #define ADAV80X_DPATH_CTRL2 0x63
  28. #define ADAV80X_DAC_CTRL1 0x64
  29. #define ADAV80X_DAC_CTRL2 0x65
  30. #define ADAV80X_DAC_CTRL3 0x66
  31. #define ADAV80X_DAC_L_VOL 0x68
  32. #define ADAV80X_DAC_R_VOL 0x69
  33. #define ADAV80X_PGA_L_VOL 0x6c
  34. #define ADAV80X_PGA_R_VOL 0x6d
  35. #define ADAV80X_ADC_CTRL1 0x6e
  36. #define ADAV80X_ADC_CTRL2 0x6f
  37. #define ADAV80X_ADC_L_VOL 0x70
  38. #define ADAV80X_ADC_R_VOL 0x71
  39. #define ADAV80X_PLL_CTRL1 0x74
  40. #define ADAV80X_PLL_CTRL2 0x75
  41. #define ADAV80X_ICLK_CTRL1 0x76
  42. #define ADAV80X_ICLK_CTRL2 0x77
  43. #define ADAV80X_PLL_CLK_SRC 0x78
  44. #define ADAV80X_PLL_OUTE 0x7a
  45. #define ADAV80X_PLL_CLK_SRC_PLL_XIN(pll) 0x00
  46. #define ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll) (0x40 << (pll))
  47. #define ADAV80X_PLL_CLK_SRC_PLL_MASK(pll) (0x40 << (pll))
  48. #define ADAV80X_ICLK_CTRL1_DAC_SRC(src) ((src) << 5)
  49. #define ADAV80X_ICLK_CTRL1_ADC_SRC(src) ((src) << 2)
  50. #define ADAV80X_ICLK_CTRL1_ICLK2_SRC(src) (src)
  51. #define ADAV80X_ICLK_CTRL2_ICLK1_SRC(src) ((src) << 3)
  52. #define ADAV80X_PLL_CTRL1_PLLDIV 0x10
  53. #define ADAV80X_PLL_CTRL1_PLLPD(pll) (0x04 << (pll))
  54. #define ADAV80X_PLL_CTRL1_XTLPD 0x02
  55. #define ADAV80X_PLL_CTRL2_FIELD(pll, x) ((x) << ((pll) * 4))
  56. #define ADAV80X_PLL_CTRL2_FS_48(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x00)
  57. #define ADAV80X_PLL_CTRL2_FS_32(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x08)
  58. #define ADAV80X_PLL_CTRL2_FS_44(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x0c)
  59. #define ADAV80X_PLL_CTRL2_SEL(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x02)
  60. #define ADAV80X_PLL_CTRL2_DOUB(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x01)
  61. #define ADAV80X_PLL_CTRL2_PLL_MASK(pll) ADAV80X_PLL_CTRL2_FIELD((pll), 0x0f)
  62. #define ADAV80X_ADC_CTRL1_MODULATOR_MASK 0x80
  63. #define ADAV80X_ADC_CTRL1_MODULATOR_128FS 0x00
  64. #define ADAV80X_ADC_CTRL1_MODULATOR_64FS 0x80
  65. #define ADAV80X_DAC_CTRL1_PD 0x80
  66. #define ADAV80X_DAC_CTRL2_DIV1 0x00
  67. #define ADAV80X_DAC_CTRL2_DIV1_5 0x10
  68. #define ADAV80X_DAC_CTRL2_DIV2 0x20
  69. #define ADAV80X_DAC_CTRL2_DIV3 0x30
  70. #define ADAV80X_DAC_CTRL2_DIV_MASK 0x30
  71. #define ADAV80X_DAC_CTRL2_INTERPOL_256FS 0x00
  72. #define ADAV80X_DAC_CTRL2_INTERPOL_128FS 0x40
  73. #define ADAV80X_DAC_CTRL2_INTERPOL_64FS 0x80
  74. #define ADAV80X_DAC_CTRL2_INTERPOL_MASK 0xc0
  75. #define ADAV80X_DAC_CTRL2_DEEMPH_NONE 0x00
  76. #define ADAV80X_DAC_CTRL2_DEEMPH_44 0x01
  77. #define ADAV80X_DAC_CTRL2_DEEMPH_32 0x02
  78. #define ADAV80X_DAC_CTRL2_DEEMPH_48 0x03
  79. #define ADAV80X_DAC_CTRL2_DEEMPH_MASK 0x01
  80. #define ADAV80X_CAPTURE_MODE_MASTER 0x20
  81. #define ADAV80X_CAPTURE_WORD_LEN24 0x00
  82. #define ADAV80X_CAPTURE_WORD_LEN20 0x04
  83. #define ADAV80X_CAPTRUE_WORD_LEN18 0x08
  84. #define ADAV80X_CAPTURE_WORD_LEN16 0x0c
  85. #define ADAV80X_CAPTURE_WORD_LEN_MASK 0x0c
  86. #define ADAV80X_CAPTURE_MODE_LEFT_J 0x00
  87. #define ADAV80X_CAPTURE_MODE_I2S 0x01
  88. #define ADAV80X_CAPTURE_MODE_RIGHT_J 0x03
  89. #define ADAV80X_CAPTURE_MODE_MASK 0x03
  90. #define ADAV80X_PLAYBACK_MODE_MASTER 0x10
  91. #define ADAV80X_PLAYBACK_MODE_LEFT_J 0x00
  92. #define ADAV80X_PLAYBACK_MODE_I2S 0x01
  93. #define ADAV80X_PLAYBACK_MODE_RIGHT_J_24 0x04
  94. #define ADAV80X_PLAYBACK_MODE_RIGHT_J_20 0x05
  95. #define ADAV80X_PLAYBACK_MODE_RIGHT_J_18 0x06
  96. #define ADAV80X_PLAYBACK_MODE_RIGHT_J_16 0x07
  97. #define ADAV80X_PLAYBACK_MODE_MASK 0x07
  98. #define ADAV80X_PLL_OUTE_SYSCLKPD(x) BIT(2 - (x))
  99. static struct reg_default adav80x_reg_defaults[] = {
  100. { ADAV80X_PLAYBACK_CTRL, 0x01 },
  101. { ADAV80X_AUX_IN_CTRL, 0x01 },
  102. { ADAV80X_REC_CTRL, 0x02 },
  103. { ADAV80X_AUX_OUT_CTRL, 0x01 },
  104. { ADAV80X_DPATH_CTRL1, 0xc0 },
  105. { ADAV80X_DPATH_CTRL2, 0x11 },
  106. { ADAV80X_DAC_CTRL1, 0x00 },
  107. { ADAV80X_DAC_CTRL2, 0x00 },
  108. { ADAV80X_DAC_CTRL3, 0x00 },
  109. { ADAV80X_DAC_L_VOL, 0xff },
  110. { ADAV80X_DAC_R_VOL, 0xff },
  111. { ADAV80X_PGA_L_VOL, 0x00 },
  112. { ADAV80X_PGA_R_VOL, 0x00 },
  113. { ADAV80X_ADC_CTRL1, 0x00 },
  114. { ADAV80X_ADC_CTRL2, 0x00 },
  115. { ADAV80X_ADC_L_VOL, 0xff },
  116. { ADAV80X_ADC_R_VOL, 0xff },
  117. { ADAV80X_PLL_CTRL1, 0x00 },
  118. { ADAV80X_PLL_CTRL2, 0x00 },
  119. { ADAV80X_ICLK_CTRL1, 0x00 },
  120. { ADAV80X_ICLK_CTRL2, 0x00 },
  121. { ADAV80X_PLL_CLK_SRC, 0x00 },
  122. { ADAV80X_PLL_OUTE, 0x00 },
  123. };
  124. struct adav80x {
  125. struct regmap *regmap;
  126. enum adav80x_clk_src clk_src;
  127. unsigned int sysclk;
  128. enum adav80x_pll_src pll_src;
  129. unsigned int dai_fmt[2];
  130. unsigned int rate;
  131. bool deemph;
  132. bool sysclk_pd[3];
  133. };
  134. static const char *adav80x_mux_text[] = {
  135. "ADC",
  136. "Playback",
  137. "Aux Playback",
  138. };
  139. static const unsigned int adav80x_mux_values[] = {
  140. 0, 2, 3,
  141. };
  142. #define ADAV80X_MUX_ENUM_DECL(name, reg, shift) \
  143. SOC_VALUE_ENUM_DOUBLE_DECL(name, reg, shift, 7, \
  144. ARRAY_SIZE(adav80x_mux_text), adav80x_mux_text, \
  145. adav80x_mux_values)
  146. static ADAV80X_MUX_ENUM_DECL(adav80x_aux_capture_enum, ADAV80X_DPATH_CTRL1, 0);
  147. static ADAV80X_MUX_ENUM_DECL(adav80x_capture_enum, ADAV80X_DPATH_CTRL1, 3);
  148. static ADAV80X_MUX_ENUM_DECL(adav80x_dac_enum, ADAV80X_DPATH_CTRL2, 3);
  149. static const struct snd_kcontrol_new adav80x_aux_capture_mux_ctrl =
  150. SOC_DAPM_VALUE_ENUM("Route", adav80x_aux_capture_enum);
  151. static const struct snd_kcontrol_new adav80x_capture_mux_ctrl =
  152. SOC_DAPM_VALUE_ENUM("Route", adav80x_capture_enum);
  153. static const struct snd_kcontrol_new adav80x_dac_mux_ctrl =
  154. SOC_DAPM_VALUE_ENUM("Route", adav80x_dac_enum);
  155. #define ADAV80X_MUX(name, ctrl) \
  156. SND_SOC_DAPM_VALUE_MUX(name, SND_SOC_NOPM, 0, 0, ctrl)
  157. static const struct snd_soc_dapm_widget adav80x_dapm_widgets[] = {
  158. SND_SOC_DAPM_DAC("DAC", NULL, ADAV80X_DAC_CTRL1, 7, 1),
  159. SND_SOC_DAPM_ADC("ADC", NULL, ADAV80X_ADC_CTRL1, 5, 1),
  160. SND_SOC_DAPM_PGA("Right PGA", ADAV80X_ADC_CTRL1, 0, 1, NULL, 0),
  161. SND_SOC_DAPM_PGA("Left PGA", ADAV80X_ADC_CTRL1, 1, 1, NULL, 0),
  162. SND_SOC_DAPM_AIF_OUT("AIFOUT", "HiFi Capture", 0, SND_SOC_NOPM, 0, 0),
  163. SND_SOC_DAPM_AIF_IN("AIFIN", "HiFi Playback", 0, SND_SOC_NOPM, 0, 0),
  164. SND_SOC_DAPM_AIF_OUT("AIFAUXOUT", "Aux Capture", 0, SND_SOC_NOPM, 0, 0),
  165. SND_SOC_DAPM_AIF_IN("AIFAUXIN", "Aux Playback", 0, SND_SOC_NOPM, 0, 0),
  166. ADAV80X_MUX("Aux Capture Select", &adav80x_aux_capture_mux_ctrl),
  167. ADAV80X_MUX("Capture Select", &adav80x_capture_mux_ctrl),
  168. ADAV80X_MUX("DAC Select", &adav80x_dac_mux_ctrl),
  169. SND_SOC_DAPM_INPUT("VINR"),
  170. SND_SOC_DAPM_INPUT("VINL"),
  171. SND_SOC_DAPM_OUTPUT("VOUTR"),
  172. SND_SOC_DAPM_OUTPUT("VOUTL"),
  173. SND_SOC_DAPM_SUPPLY("SYSCLK", SND_SOC_NOPM, 0, 0, NULL, 0),
  174. SND_SOC_DAPM_SUPPLY("PLL1", ADAV80X_PLL_CTRL1, 2, 1, NULL, 0),
  175. SND_SOC_DAPM_SUPPLY("PLL2", ADAV80X_PLL_CTRL1, 3, 1, NULL, 0),
  176. SND_SOC_DAPM_SUPPLY("OSC", ADAV80X_PLL_CTRL1, 1, 1, NULL, 0),
  177. };
  178. static int adav80x_dapm_sysclk_check(struct snd_soc_dapm_widget *source,
  179. struct snd_soc_dapm_widget *sink)
  180. {
  181. struct snd_soc_codec *codec = source->codec;
  182. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  183. const char *clk;
  184. switch (adav80x->clk_src) {
  185. case ADAV80X_CLK_PLL1:
  186. clk = "PLL1";
  187. break;
  188. case ADAV80X_CLK_PLL2:
  189. clk = "PLL2";
  190. break;
  191. case ADAV80X_CLK_XTAL:
  192. clk = "OSC";
  193. break;
  194. default:
  195. return 0;
  196. }
  197. return strcmp(source->name, clk) == 0;
  198. }
  199. static int adav80x_dapm_pll_check(struct snd_soc_dapm_widget *source,
  200. struct snd_soc_dapm_widget *sink)
  201. {
  202. struct snd_soc_codec *codec = source->codec;
  203. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  204. return adav80x->pll_src == ADAV80X_PLL_SRC_XTAL;
  205. }
  206. static const struct snd_soc_dapm_route adav80x_dapm_routes[] = {
  207. { "DAC Select", "ADC", "ADC" },
  208. { "DAC Select", "Playback", "AIFIN" },
  209. { "DAC Select", "Aux Playback", "AIFAUXIN" },
  210. { "DAC", NULL, "DAC Select" },
  211. { "Capture Select", "ADC", "ADC" },
  212. { "Capture Select", "Playback", "AIFIN" },
  213. { "Capture Select", "Aux Playback", "AIFAUXIN" },
  214. { "AIFOUT", NULL, "Capture Select" },
  215. { "Aux Capture Select", "ADC", "ADC" },
  216. { "Aux Capture Select", "Playback", "AIFIN" },
  217. { "Aux Capture Select", "Aux Playback", "AIFAUXIN" },
  218. { "AIFAUXOUT", NULL, "Aux Capture Select" },
  219. { "VOUTR", NULL, "DAC" },
  220. { "VOUTL", NULL, "DAC" },
  221. { "Left PGA", NULL, "VINL" },
  222. { "Right PGA", NULL, "VINR" },
  223. { "ADC", NULL, "Left PGA" },
  224. { "ADC", NULL, "Right PGA" },
  225. { "SYSCLK", NULL, "PLL1", adav80x_dapm_sysclk_check },
  226. { "SYSCLK", NULL, "PLL2", adav80x_dapm_sysclk_check },
  227. { "SYSCLK", NULL, "OSC", adav80x_dapm_sysclk_check },
  228. { "PLL1", NULL, "OSC", adav80x_dapm_pll_check },
  229. { "PLL2", NULL, "OSC", adav80x_dapm_pll_check },
  230. { "ADC", NULL, "SYSCLK" },
  231. { "DAC", NULL, "SYSCLK" },
  232. { "AIFOUT", NULL, "SYSCLK" },
  233. { "AIFAUXOUT", NULL, "SYSCLK" },
  234. { "AIFIN", NULL, "SYSCLK" },
  235. { "AIFAUXIN", NULL, "SYSCLK" },
  236. };
  237. static int adav80x_set_deemph(struct snd_soc_codec *codec)
  238. {
  239. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  240. unsigned int val;
  241. if (adav80x->deemph) {
  242. switch (adav80x->rate) {
  243. case 32000:
  244. val = ADAV80X_DAC_CTRL2_DEEMPH_32;
  245. break;
  246. case 44100:
  247. val = ADAV80X_DAC_CTRL2_DEEMPH_44;
  248. break;
  249. case 48000:
  250. case 64000:
  251. case 88200:
  252. case 96000:
  253. val = ADAV80X_DAC_CTRL2_DEEMPH_48;
  254. break;
  255. default:
  256. val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
  257. break;
  258. }
  259. } else {
  260. val = ADAV80X_DAC_CTRL2_DEEMPH_NONE;
  261. }
  262. return regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
  263. ADAV80X_DAC_CTRL2_DEEMPH_MASK, val);
  264. }
  265. static int adav80x_put_deemph(struct snd_kcontrol *kcontrol,
  266. struct snd_ctl_elem_value *ucontrol)
  267. {
  268. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  269. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  270. unsigned int deemph = ucontrol->value.enumerated.item[0];
  271. if (deemph > 1)
  272. return -EINVAL;
  273. adav80x->deemph = deemph;
  274. return adav80x_set_deemph(codec);
  275. }
  276. static int adav80x_get_deemph(struct snd_kcontrol *kcontrol,
  277. struct snd_ctl_elem_value *ucontrol)
  278. {
  279. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  280. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  281. ucontrol->value.enumerated.item[0] = adav80x->deemph;
  282. return 0;
  283. };
  284. static const DECLARE_TLV_DB_SCALE(adav80x_inpga_tlv, 0, 50, 0);
  285. static const DECLARE_TLV_DB_MINMAX(adav80x_digital_tlv, -9563, 0);
  286. static const struct snd_kcontrol_new adav80x_controls[] = {
  287. SOC_DOUBLE_R_TLV("Master Playback Volume", ADAV80X_DAC_L_VOL,
  288. ADAV80X_DAC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
  289. SOC_DOUBLE_R_TLV("Master Capture Volume", ADAV80X_ADC_L_VOL,
  290. ADAV80X_ADC_R_VOL, 0, 0xff, 0, adav80x_digital_tlv),
  291. SOC_DOUBLE_R_TLV("PGA Capture Volume", ADAV80X_PGA_L_VOL,
  292. ADAV80X_PGA_R_VOL, 0, 0x30, 0, adav80x_inpga_tlv),
  293. SOC_DOUBLE("Master Playback Switch", ADAV80X_DAC_CTRL1, 0, 1, 1, 0),
  294. SOC_DOUBLE("Master Capture Switch", ADAV80X_ADC_CTRL1, 2, 3, 1, 1),
  295. SOC_SINGLE("ADC High Pass Filter Switch", ADAV80X_ADC_CTRL1, 6, 1, 0),
  296. SOC_SINGLE_BOOL_EXT("Playback De-emphasis Switch", 0,
  297. adav80x_get_deemph, adav80x_put_deemph),
  298. };
  299. static unsigned int adav80x_port_ctrl_regs[2][2] = {
  300. { ADAV80X_REC_CTRL, ADAV80X_PLAYBACK_CTRL, },
  301. { ADAV80X_AUX_OUT_CTRL, ADAV80X_AUX_IN_CTRL },
  302. };
  303. static int adav80x_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  304. {
  305. struct snd_soc_codec *codec = dai->codec;
  306. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  307. unsigned int capture = 0x00;
  308. unsigned int playback = 0x00;
  309. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  310. case SND_SOC_DAIFMT_CBM_CFM:
  311. capture |= ADAV80X_CAPTURE_MODE_MASTER;
  312. playback |= ADAV80X_PLAYBACK_MODE_MASTER;
  313. case SND_SOC_DAIFMT_CBS_CFS:
  314. break;
  315. default:
  316. return -EINVAL;
  317. }
  318. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  319. case SND_SOC_DAIFMT_I2S:
  320. capture |= ADAV80X_CAPTURE_MODE_I2S;
  321. playback |= ADAV80X_PLAYBACK_MODE_I2S;
  322. break;
  323. case SND_SOC_DAIFMT_LEFT_J:
  324. capture |= ADAV80X_CAPTURE_MODE_LEFT_J;
  325. playback |= ADAV80X_PLAYBACK_MODE_LEFT_J;
  326. break;
  327. case SND_SOC_DAIFMT_RIGHT_J:
  328. capture |= ADAV80X_CAPTURE_MODE_RIGHT_J;
  329. playback |= ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
  330. break;
  331. default:
  332. return -EINVAL;
  333. }
  334. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  335. case SND_SOC_DAIFMT_NB_NF:
  336. break;
  337. default:
  338. return -EINVAL;
  339. }
  340. regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
  341. ADAV80X_CAPTURE_MODE_MASK | ADAV80X_CAPTURE_MODE_MASTER,
  342. capture);
  343. regmap_write(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
  344. playback);
  345. adav80x->dai_fmt[dai->id] = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  346. return 0;
  347. }
  348. static int adav80x_set_adc_clock(struct snd_soc_codec *codec,
  349. unsigned int sample_rate)
  350. {
  351. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  352. unsigned int val;
  353. if (sample_rate <= 48000)
  354. val = ADAV80X_ADC_CTRL1_MODULATOR_128FS;
  355. else
  356. val = ADAV80X_ADC_CTRL1_MODULATOR_64FS;
  357. regmap_update_bits(adav80x->regmap, ADAV80X_ADC_CTRL1,
  358. ADAV80X_ADC_CTRL1_MODULATOR_MASK, val);
  359. return 0;
  360. }
  361. static int adav80x_set_dac_clock(struct snd_soc_codec *codec,
  362. unsigned int sample_rate)
  363. {
  364. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  365. unsigned int val;
  366. if (sample_rate <= 48000)
  367. val = ADAV80X_DAC_CTRL2_DIV1 | ADAV80X_DAC_CTRL2_INTERPOL_256FS;
  368. else
  369. val = ADAV80X_DAC_CTRL2_DIV2 | ADAV80X_DAC_CTRL2_INTERPOL_128FS;
  370. regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL2,
  371. ADAV80X_DAC_CTRL2_DIV_MASK | ADAV80X_DAC_CTRL2_INTERPOL_MASK,
  372. val);
  373. return 0;
  374. }
  375. static int adav80x_set_capture_pcm_format(struct snd_soc_codec *codec,
  376. struct snd_soc_dai *dai, snd_pcm_format_t format)
  377. {
  378. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  379. unsigned int val;
  380. switch (format) {
  381. case SNDRV_PCM_FORMAT_S16_LE:
  382. val = ADAV80X_CAPTURE_WORD_LEN16;
  383. break;
  384. case SNDRV_PCM_FORMAT_S18_3LE:
  385. val = ADAV80X_CAPTRUE_WORD_LEN18;
  386. break;
  387. case SNDRV_PCM_FORMAT_S20_3LE:
  388. val = ADAV80X_CAPTURE_WORD_LEN20;
  389. break;
  390. case SNDRV_PCM_FORMAT_S24_LE:
  391. val = ADAV80X_CAPTURE_WORD_LEN24;
  392. break;
  393. default:
  394. return -EINVAL;
  395. }
  396. regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][0],
  397. ADAV80X_CAPTURE_WORD_LEN_MASK, val);
  398. return 0;
  399. }
  400. static int adav80x_set_playback_pcm_format(struct snd_soc_codec *codec,
  401. struct snd_soc_dai *dai, snd_pcm_format_t format)
  402. {
  403. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  404. unsigned int val;
  405. if (adav80x->dai_fmt[dai->id] != SND_SOC_DAIFMT_RIGHT_J)
  406. return 0;
  407. switch (format) {
  408. case SNDRV_PCM_FORMAT_S16_LE:
  409. val = ADAV80X_PLAYBACK_MODE_RIGHT_J_16;
  410. break;
  411. case SNDRV_PCM_FORMAT_S18_3LE:
  412. val = ADAV80X_PLAYBACK_MODE_RIGHT_J_18;
  413. break;
  414. case SNDRV_PCM_FORMAT_S20_3LE:
  415. val = ADAV80X_PLAYBACK_MODE_RIGHT_J_20;
  416. break;
  417. case SNDRV_PCM_FORMAT_S24_LE:
  418. val = ADAV80X_PLAYBACK_MODE_RIGHT_J_24;
  419. break;
  420. default:
  421. return -EINVAL;
  422. }
  423. regmap_update_bits(adav80x->regmap, adav80x_port_ctrl_regs[dai->id][1],
  424. ADAV80X_PLAYBACK_MODE_MASK, val);
  425. return 0;
  426. }
  427. static int adav80x_hw_params(struct snd_pcm_substream *substream,
  428. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  429. {
  430. struct snd_soc_codec *codec = dai->codec;
  431. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  432. unsigned int rate = params_rate(params);
  433. if (rate * 256 != adav80x->sysclk)
  434. return -EINVAL;
  435. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  436. adav80x_set_playback_pcm_format(codec, dai,
  437. params_format(params));
  438. adav80x_set_dac_clock(codec, rate);
  439. } else {
  440. adav80x_set_capture_pcm_format(codec, dai,
  441. params_format(params));
  442. adav80x_set_adc_clock(codec, rate);
  443. }
  444. adav80x->rate = rate;
  445. adav80x_set_deemph(codec);
  446. return 0;
  447. }
  448. static int adav80x_set_sysclk(struct snd_soc_codec *codec,
  449. int clk_id, int source,
  450. unsigned int freq, int dir)
  451. {
  452. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  453. if (dir == SND_SOC_CLOCK_IN) {
  454. switch (clk_id) {
  455. case ADAV80X_CLK_XIN:
  456. case ADAV80X_CLK_XTAL:
  457. case ADAV80X_CLK_MCLKI:
  458. case ADAV80X_CLK_PLL1:
  459. case ADAV80X_CLK_PLL2:
  460. break;
  461. default:
  462. return -EINVAL;
  463. }
  464. adav80x->sysclk = freq;
  465. if (adav80x->clk_src != clk_id) {
  466. unsigned int iclk_ctrl1, iclk_ctrl2;
  467. adav80x->clk_src = clk_id;
  468. if (clk_id == ADAV80X_CLK_XTAL)
  469. clk_id = ADAV80X_CLK_XIN;
  470. iclk_ctrl1 = ADAV80X_ICLK_CTRL1_DAC_SRC(clk_id) |
  471. ADAV80X_ICLK_CTRL1_ADC_SRC(clk_id) |
  472. ADAV80X_ICLK_CTRL1_ICLK2_SRC(clk_id);
  473. iclk_ctrl2 = ADAV80X_ICLK_CTRL2_ICLK1_SRC(clk_id);
  474. regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL1,
  475. iclk_ctrl1);
  476. regmap_write(adav80x->regmap, ADAV80X_ICLK_CTRL2,
  477. iclk_ctrl2);
  478. snd_soc_dapm_sync(&codec->dapm);
  479. }
  480. } else {
  481. unsigned int mask;
  482. switch (clk_id) {
  483. case ADAV80X_CLK_SYSCLK1:
  484. case ADAV80X_CLK_SYSCLK2:
  485. case ADAV80X_CLK_SYSCLK3:
  486. break;
  487. default:
  488. return -EINVAL;
  489. }
  490. clk_id -= ADAV80X_CLK_SYSCLK1;
  491. mask = ADAV80X_PLL_OUTE_SYSCLKPD(clk_id);
  492. if (freq == 0) {
  493. regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
  494. mask, mask);
  495. adav80x->sysclk_pd[clk_id] = true;
  496. } else {
  497. regmap_update_bits(adav80x->regmap, ADAV80X_PLL_OUTE,
  498. mask, 0);
  499. adav80x->sysclk_pd[clk_id] = false;
  500. }
  501. if (adav80x->sysclk_pd[0])
  502. snd_soc_dapm_disable_pin(&codec->dapm, "PLL1");
  503. else
  504. snd_soc_dapm_force_enable_pin(&codec->dapm, "PLL1");
  505. if (adav80x->sysclk_pd[1] || adav80x->sysclk_pd[2])
  506. snd_soc_dapm_disable_pin(&codec->dapm, "PLL2");
  507. else
  508. snd_soc_dapm_force_enable_pin(&codec->dapm, "PLL2");
  509. snd_soc_dapm_sync(&codec->dapm);
  510. }
  511. return 0;
  512. }
  513. static int adav80x_set_pll(struct snd_soc_codec *codec, int pll_id,
  514. int source, unsigned int freq_in, unsigned int freq_out)
  515. {
  516. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  517. unsigned int pll_ctrl1 = 0;
  518. unsigned int pll_ctrl2 = 0;
  519. unsigned int pll_src;
  520. switch (source) {
  521. case ADAV80X_PLL_SRC_XTAL:
  522. case ADAV80X_PLL_SRC_XIN:
  523. case ADAV80X_PLL_SRC_MCLKI:
  524. break;
  525. default:
  526. return -EINVAL;
  527. }
  528. if (!freq_out)
  529. return 0;
  530. switch (freq_in) {
  531. case 27000000:
  532. break;
  533. case 54000000:
  534. if (source == ADAV80X_PLL_SRC_XIN) {
  535. pll_ctrl1 |= ADAV80X_PLL_CTRL1_PLLDIV;
  536. break;
  537. }
  538. default:
  539. return -EINVAL;
  540. }
  541. if (freq_out > 12288000) {
  542. pll_ctrl2 |= ADAV80X_PLL_CTRL2_DOUB(pll_id);
  543. freq_out /= 2;
  544. }
  545. /* freq_out = sample_rate * 256 */
  546. switch (freq_out) {
  547. case 8192000:
  548. pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_32(pll_id);
  549. break;
  550. case 11289600:
  551. pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_44(pll_id);
  552. break;
  553. case 12288000:
  554. pll_ctrl2 |= ADAV80X_PLL_CTRL2_FS_48(pll_id);
  555. break;
  556. default:
  557. return -EINVAL;
  558. }
  559. regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL1,
  560. ADAV80X_PLL_CTRL1_PLLDIV, pll_ctrl1);
  561. regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CTRL2,
  562. ADAV80X_PLL_CTRL2_PLL_MASK(pll_id), pll_ctrl2);
  563. if (source != adav80x->pll_src) {
  564. if (source == ADAV80X_PLL_SRC_MCLKI)
  565. pll_src = ADAV80X_PLL_CLK_SRC_PLL_MCLKI(pll_id);
  566. else
  567. pll_src = ADAV80X_PLL_CLK_SRC_PLL_XIN(pll_id);
  568. regmap_update_bits(adav80x->regmap, ADAV80X_PLL_CLK_SRC,
  569. ADAV80X_PLL_CLK_SRC_PLL_MASK(pll_id), pll_src);
  570. adav80x->pll_src = source;
  571. snd_soc_dapm_sync(&codec->dapm);
  572. }
  573. return 0;
  574. }
  575. static int adav80x_set_bias_level(struct snd_soc_codec *codec,
  576. enum snd_soc_bias_level level)
  577. {
  578. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  579. unsigned int mask = ADAV80X_DAC_CTRL1_PD;
  580. switch (level) {
  581. case SND_SOC_BIAS_ON:
  582. break;
  583. case SND_SOC_BIAS_PREPARE:
  584. break;
  585. case SND_SOC_BIAS_STANDBY:
  586. regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
  587. 0x00);
  588. break;
  589. case SND_SOC_BIAS_OFF:
  590. regmap_update_bits(adav80x->regmap, ADAV80X_DAC_CTRL1, mask,
  591. mask);
  592. break;
  593. }
  594. codec->dapm.bias_level = level;
  595. return 0;
  596. }
  597. /* Enforce the same sample rate on all audio interfaces */
  598. static int adav80x_dai_startup(struct snd_pcm_substream *substream,
  599. struct snd_soc_dai *dai)
  600. {
  601. struct snd_soc_codec *codec = dai->codec;
  602. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  603. if (!codec->active || !adav80x->rate)
  604. return 0;
  605. return snd_pcm_hw_constraint_minmax(substream->runtime,
  606. SNDRV_PCM_HW_PARAM_RATE, adav80x->rate, adav80x->rate);
  607. }
  608. static void adav80x_dai_shutdown(struct snd_pcm_substream *substream,
  609. struct snd_soc_dai *dai)
  610. {
  611. struct snd_soc_codec *codec = dai->codec;
  612. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  613. if (!codec->active)
  614. adav80x->rate = 0;
  615. }
  616. static const struct snd_soc_dai_ops adav80x_dai_ops = {
  617. .set_fmt = adav80x_set_dai_fmt,
  618. .hw_params = adav80x_hw_params,
  619. .startup = adav80x_dai_startup,
  620. .shutdown = adav80x_dai_shutdown,
  621. };
  622. #define ADAV80X_PLAYBACK_RATES (SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 | \
  623. SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_64000 | SNDRV_PCM_RATE_88200 | \
  624. SNDRV_PCM_RATE_96000)
  625. #define ADAV80X_CAPTURE_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000)
  626. #define ADAV80X_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S18_3LE | \
  627. SNDRV_PCM_FMTBIT_S20_3LE | SNDRV_PCM_FMTBIT_S24_LE)
  628. static struct snd_soc_dai_driver adav80x_dais[] = {
  629. {
  630. .name = "adav80x-hifi",
  631. .id = 0,
  632. .playback = {
  633. .stream_name = "HiFi Playback",
  634. .channels_min = 2,
  635. .channels_max = 2,
  636. .rates = ADAV80X_PLAYBACK_RATES,
  637. .formats = ADAV80X_FORMATS,
  638. },
  639. .capture = {
  640. .stream_name = "HiFi Capture",
  641. .channels_min = 2,
  642. .channels_max = 2,
  643. .rates = ADAV80X_CAPTURE_RATES,
  644. .formats = ADAV80X_FORMATS,
  645. },
  646. .ops = &adav80x_dai_ops,
  647. },
  648. {
  649. .name = "adav80x-aux",
  650. .id = 1,
  651. .playback = {
  652. .stream_name = "Aux Playback",
  653. .channels_min = 2,
  654. .channels_max = 2,
  655. .rates = ADAV80X_PLAYBACK_RATES,
  656. .formats = ADAV80X_FORMATS,
  657. },
  658. .capture = {
  659. .stream_name = "Aux Capture",
  660. .channels_min = 2,
  661. .channels_max = 2,
  662. .rates = ADAV80X_CAPTURE_RATES,
  663. .formats = ADAV80X_FORMATS,
  664. },
  665. .ops = &adav80x_dai_ops,
  666. },
  667. };
  668. static int adav80x_probe(struct snd_soc_codec *codec)
  669. {
  670. int ret;
  671. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  672. ret = snd_soc_codec_set_cache_io(codec, 0, 0, SND_SOC_REGMAP);
  673. if (ret) {
  674. dev_err(codec->dev, "failed to set cache I/O: %d\n", ret);
  675. return ret;
  676. }
  677. /* Force PLLs on for SYSCLK output */
  678. snd_soc_dapm_force_enable_pin(&codec->dapm, "PLL1");
  679. snd_soc_dapm_force_enable_pin(&codec->dapm, "PLL2");
  680. /* Power down S/PDIF receiver, since it is currently not supported */
  681. regmap_write(adav80x->regmap, ADAV80X_PLL_OUTE, 0x20);
  682. /* Disable DAC zero flag */
  683. regmap_write(adav80x->regmap, ADAV80X_DAC_CTRL3, 0x6);
  684. return adav80x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  685. }
  686. static int adav80x_suspend(struct snd_soc_codec *codec)
  687. {
  688. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  689. int ret;
  690. ret = adav80x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  691. regcache_cache_only(adav80x->regmap, true);
  692. return ret;
  693. }
  694. static int adav80x_resume(struct snd_soc_codec *codec)
  695. {
  696. struct adav80x *adav80x = snd_soc_codec_get_drvdata(codec);
  697. regcache_cache_only(adav80x->regmap, false);
  698. adav80x_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  699. regcache_sync(adav80x->regmap);
  700. return 0;
  701. }
  702. static int adav80x_remove(struct snd_soc_codec *codec)
  703. {
  704. return adav80x_set_bias_level(codec, SND_SOC_BIAS_OFF);
  705. }
  706. static struct snd_soc_codec_driver adav80x_codec_driver = {
  707. .probe = adav80x_probe,
  708. .remove = adav80x_remove,
  709. .suspend = adav80x_suspend,
  710. .resume = adav80x_resume,
  711. .set_bias_level = adav80x_set_bias_level,
  712. .set_pll = adav80x_set_pll,
  713. .set_sysclk = adav80x_set_sysclk,
  714. .controls = adav80x_controls,
  715. .num_controls = ARRAY_SIZE(adav80x_controls),
  716. .dapm_widgets = adav80x_dapm_widgets,
  717. .num_dapm_widgets = ARRAY_SIZE(adav80x_dapm_widgets),
  718. .dapm_routes = adav80x_dapm_routes,
  719. .num_dapm_routes = ARRAY_SIZE(adav80x_dapm_routes),
  720. };
  721. static int adav80x_bus_probe(struct device *dev, struct regmap *regmap)
  722. {
  723. struct adav80x *adav80x;
  724. int ret;
  725. if (IS_ERR(regmap))
  726. return PTR_ERR(regmap);
  727. adav80x = kzalloc(sizeof(*adav80x), GFP_KERNEL);
  728. if (!adav80x)
  729. return -ENOMEM;
  730. dev_set_drvdata(dev, adav80x);
  731. adav80x->regmap = regmap;
  732. ret = snd_soc_register_codec(dev, &adav80x_codec_driver,
  733. adav80x_dais, ARRAY_SIZE(adav80x_dais));
  734. if (ret)
  735. kfree(adav80x);
  736. return ret;
  737. }
  738. static int adav80x_bus_remove(struct device *dev)
  739. {
  740. snd_soc_unregister_codec(dev);
  741. kfree(dev_get_drvdata(dev));
  742. return 0;
  743. }
  744. #if defined(CONFIG_SPI_MASTER)
  745. static const struct regmap_config adav80x_spi_regmap_config = {
  746. .val_bits = 8,
  747. .pad_bits = 1,
  748. .reg_bits = 7,
  749. .read_flag_mask = 0x01,
  750. .max_register = ADAV80X_PLL_OUTE,
  751. .cache_type = REGCACHE_RBTREE,
  752. .reg_defaults = adav80x_reg_defaults,
  753. .num_reg_defaults = ARRAY_SIZE(adav80x_reg_defaults),
  754. };
  755. static const struct spi_device_id adav80x_spi_id[] = {
  756. { "adav801", 0 },
  757. { }
  758. };
  759. MODULE_DEVICE_TABLE(spi, adav80x_spi_id);
  760. static int adav80x_spi_probe(struct spi_device *spi)
  761. {
  762. return adav80x_bus_probe(&spi->dev,
  763. devm_regmap_init_spi(spi, &adav80x_spi_regmap_config));
  764. }
  765. static int adav80x_spi_remove(struct spi_device *spi)
  766. {
  767. return adav80x_bus_remove(&spi->dev);
  768. }
  769. static struct spi_driver adav80x_spi_driver = {
  770. .driver = {
  771. .name = "adav801",
  772. .owner = THIS_MODULE,
  773. },
  774. .probe = adav80x_spi_probe,
  775. .remove = adav80x_spi_remove,
  776. .id_table = adav80x_spi_id,
  777. };
  778. #endif
  779. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  780. static const struct regmap_config adav80x_i2c_regmap_config = {
  781. .val_bits = 8,
  782. .pad_bits = 1,
  783. .reg_bits = 7,
  784. .max_register = ADAV80X_PLL_OUTE,
  785. .cache_type = REGCACHE_RBTREE,
  786. .reg_defaults = adav80x_reg_defaults,
  787. .num_reg_defaults = ARRAY_SIZE(adav80x_reg_defaults),
  788. };
  789. static const struct i2c_device_id adav80x_i2c_id[] = {
  790. { "adav803", 0 },
  791. { }
  792. };
  793. MODULE_DEVICE_TABLE(i2c, adav80x_i2c_id);
  794. static int adav80x_i2c_probe(struct i2c_client *client,
  795. const struct i2c_device_id *id)
  796. {
  797. return adav80x_bus_probe(&client->dev,
  798. devm_regmap_init_i2c(client, &adav80x_i2c_regmap_config));
  799. }
  800. static int adav80x_i2c_remove(struct i2c_client *client)
  801. {
  802. return adav80x_bus_remove(&client->dev);
  803. }
  804. static struct i2c_driver adav80x_i2c_driver = {
  805. .driver = {
  806. .name = "adav803",
  807. .owner = THIS_MODULE,
  808. },
  809. .probe = adav80x_i2c_probe,
  810. .remove = adav80x_i2c_remove,
  811. .id_table = adav80x_i2c_id,
  812. };
  813. #endif
  814. static int __init adav80x_init(void)
  815. {
  816. int ret = 0;
  817. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  818. ret = i2c_add_driver(&adav80x_i2c_driver);
  819. if (ret)
  820. return ret;
  821. #endif
  822. #if defined(CONFIG_SPI_MASTER)
  823. ret = spi_register_driver(&adav80x_spi_driver);
  824. #endif
  825. return ret;
  826. }
  827. module_init(adav80x_init);
  828. static void __exit adav80x_exit(void)
  829. {
  830. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  831. i2c_del_driver(&adav80x_i2c_driver);
  832. #endif
  833. #if defined(CONFIG_SPI_MASTER)
  834. spi_unregister_driver(&adav80x_spi_driver);
  835. #endif
  836. }
  837. module_exit(adav80x_exit);
  838. MODULE_DESCRIPTION("ASoC ADAV80x driver");
  839. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  840. MODULE_AUTHOR("Yi Li <yi.li@analog.com>>");
  841. MODULE_LICENSE("GPL");